# M48Z512A M48Z512AY, M48Z512AV\* # 4 Mbit (512 Kbit x 8) ZEROPOWER® SRAM ## **FEATURES SUMMARY** - INTEGRATED, ULTRA LOW POWER SRAM, POWER-FAIL CONTROL CIRCUIT, and BATTERY - CONVENTIONAL SRAM OPERATION; UNLIMITED WRITE CYCLES - 10 YEARS OF DATA RETENTION IN THE ABSENCE OF POWER - AUTOMATIC POWER-FAIL CHIP DESELECT and WRITE PROTECTION - TWO WRITE PROTECT VOLTAGES: (V<sub>PFD</sub> = Power-fail Deselect Voltage) - M48Z512A: $V_{CC}$ = 4.75 to 5.5V 4.5V $\leq$ $V_{PFD} \leq$ 4.75V - M48Z512AY: $V_{CC}$ = 4.5 to 5.5V 4.2V $\leq V_{PFD} \leq 4.5V$ - M48Z512AV: $V_{CC}$ = 3.0 to 3.6V $2.8V \le V_{PFD} \le 3.0V$ - BATTERY INTERNALLY ISOLATED UNTIL POWER IS APPLIED - PIN and FUNCTION COMPATIBLE WITH JEDEC STANDARD 512K x 8 SRAMs - SURFACE-MOUNT CHIP SET PACKAGING (Figure 2) INCLUDES A 28-PIN SOIC and A 32-LEAD TSOP (SNAPHAT® Top to be ordered separately) - SOIC PACKAGE PROVIDES DIRECT CONNECTION FOR A SNAPHAT TOP WHICH CONTAINS THE BATTERY - SNAPHAT HOUSING (BATTERY) IS REPLACEABLE Figure 1. 32-pin PMDIP Module Figure 2. Surface-Mount (SMT) Solution May 2002 1/22 <sup>\*</sup> Contact Local Sales Office # M48Z512A, M48Z512AY, M48Z512AV\* # **TABLE OF CONTENTS** | DESCRIPTION | | |------------------------------------------------------------------------------------------------------------------------------------|----| | Logic Diagram (Figure 3.) Signal Names (Table 1.) DIP Connections (Figure 4.) Block Diagram (Figure 5.) | | | Hardware Hookup for Surface-Mount (SMT) Solution (Figure 6.) | 5 | | MAXIMUM RATING | 6 | | Absolute Maximum Ratings (Table 3.) | 6 | | DC AND AC PARAMETERS | 7 | | Operating and AC Measurement Conditions (Table 4.) | | | AC Measurement Load Circuit (Figure 7.) | | | DC Characteristics (Table 6.) | | | OPERATING MODES | 8 | | Operating Modes (Table 7.) | | | READ Mode | | | Chip Enable or Output Enable Controlled, READ Mode AC Waveforms (Figure 8.) Address Controlled, READ Mode AC Waveforms (Figure 9.) | | | READ Mode AC Characteristics (Table 8.) | | | WRITE Mode | | | WRITE Enable Controlled, WRITE AC Waveforms (Figure 10.) | | | WRITE Mode AC Characteristics (Table 9.) | | | Data Retention Mode | 13 | | Power Down/Up Mode AC Waveforms (Figure 12.) | | | Power Down/Up AC Characteristics (Table 10.) | | | V <sub>CC</sub> Noise And Negative Going Transients | | | Supply Voltage Protection (Figure 13.) | | | PART NUMBERING | 15 | | SNAPHAT Battery Table (Table 13.) | 15 | | PACKAGE MECHANICAL INFORMATION | 16 | | DEVICION LIICTORY | 24 | ## **DESCRIPTION** The M48Z512A/Y/V ZEROPOWER<sup>®</sup> RAM is a non-volatile, 4,194,304-bit Static RAM organized as 524,288 words by 8 bits. The device combines an internal lithium battery, a CMOS SRAM and a control circuit in a plastic, 32-pin DIP Module. For surface-mount environments ST provides a Chip Set solution consisting of a 28-pin, 330mil SOIC NVRAM SUPERVISOR (M40Z300/W) and a 32-pin TSOP Type II (10 x 20mm) LPSRAM (M68Z512/W) packages. Both 5V and 3V versions are available (see Table 2, page 5). Figure 3. Logic Diagram The unique design allows the SNAPHAT® battery package to be mounted on top of the SOIC package after the completion of the surface-mount process. Insertion of the SNAPHAT housing after reflow prevents potential battery damage due to the high temperatures required for device surface-mounting. The SNAPHAT housing is keyed to prevent reverse insertion. The SNAPHAT battery package is shipped separately in plastic anti-static tubes or in Tape & Reel form. The part number is "M4Z32-BR00SH1." **Table 1. Signal Names** | A0-A18 | Address Inputs | |-----------------|-----------------------| | DQ0-DQ7 | Data Inputs / Outputs | | Ē | Chip Enable Input | | G | Output Enable Input | | $\overline{w}$ | WRITE Enable Input | | V <sub>CC</sub> | Supply Voltage | | V <sub>SS</sub> | Ground | Figure 4. DIP Connections Figure 5. Block Diagram Figure 6. Hardware Hookup for Surface-Mount (SMT) Solution Note: For pin connections, see individual data sheets for M48Z300/300W and M68Z512/512W at www.st.com. - Connect THS pin to V<sub>OUT</sub> if 4.2V ≤ V<sub>PFD</sub> ≤ 4.5V (M48Z512AY) or connect THS pin to V<sub>SS</sub> if 4.5V ≤ V<sub>PFD</sub> ≤ 4.75V (M48Z512A). Connect THS pin to V<sub>SS</sub> if 2.8V ≤ V<sub>PFD</sub> ≤ 3.0V (M48Z512AV). SNAPHAT<sup>®</sup> Top ordered separately. Table 2. Surface-Mount (SMT) Solution | NVRAM | LPSRAM | SUPERVISOR | THS Pin <sup>(1)</sup> | |-----------|----------|------------|------------------------| | M48Z512A | M68Z512 | M40Z300 | V <sub>SS</sub> | | M48Z512AY | M68Z512 | M40Z300 | V <sub>OUT</sub> | | M48Z512AV | M68Z512W | M40Z300W | V <sub>SS</sub> | Note: 1. Connection of Threshold Select Pin (Pin 13) of SUPERVISOR (M40Z300/300W). 57 ## **MAXIMUM RATING** Stressing the device above the rating listed in the "Absolute Maximum Ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. **Table 3. Absolute Maximum Ratings** | Symbol | Parameter | Value | Unit | | |-----------------------------------|-----------------------------------------------------------|----------------|-------------|----| | T <sub>A</sub> | Ambient Operating Temperature | | 0 to 70 | °C | | T <sub>STG</sub> | Storage Temperature (V <sub>CC</sub> Off, Oscillator Off) | | -40 to 85 | °C | | T <sub>BIAS</sub> | Temperature Under Bias | | -40 to 70 | °C | | T <sub>SLD</sub> <sup>(1,2)</sup> | Lead Solder Temperature for 10 seconds | 260 | °C | | | V <sub>IO</sub> | Input or Output Voltages | | -0.3 to 7 | V | | Vcc | Conselva Valta se | M48Z512A/512AY | -0.3 to 7.0 | V | | VCC | Supply Voltage | M48Z512AV | -0.3 to 4.6 | V | | Io | Output Current | | 20 | mA | | P <sub>D</sub> | Power Dissipation | _ | 1 | W | Note: 1. For DIP package: Soldering temperature not to exceed 260°C for 10 seconds (total thermal budget not to exceed 150°C for longer than 30 seconds). CAUTION: Negative undershoots below -0.3V are not allowed on any pin while in the Battery Back-up mode. CAUTION: Do NOT wave solder SOIC to avoid damaging SNAPHAT sockets. <u>57</u> <sup>2.</sup> For SO package. Reflow at peak temperature of 215°C to 225°C for < 60 seconds (total thermal budget not to exceed 180°C for between 90 to 120 seconds). ## DC AND AC PARAMETERS This section summarizes the operating and measurement conditions, as well as the DC and AC characteristics of the device. The parameters in the following DC and AC Characteristic tables are derived from tests performed under the Measurement Conditions listed in the relevant tables. Designers should check that the operating conditions in their projects match the measurement conditions when using the quoted parameters. **Table 4. Operating and AC Measurement Conditions** | Parameter | M48Z512A/512AY | M48Z512AV | Unit | |-------------------------------------------------|----------------------------|------------|------| | Supply Voltage (V <sub>CC</sub> ) | 4.75 to 5.5V or 4.5 to 5.5 | 3.0 to 3.6 | V | | Ambient Operating Temperature (T <sub>A</sub> ) | 0 to 70 | 0 to 70 | °C | | Load Capacitance (C <sub>L</sub> ) | 100 | 50 | pF | | Input Rise and Fall Times | ≤ 5 | ≤ 5 | ns | | Input Pulse Voltages | 0 to 3 | 0 to 3 | V | | Input and Output Timing Ref. Voltages | 1.5 | 1.5 | V | Note: Output Hi-Z is defined as the point where data is no longer driven. Figure 7. AC Measurement Load Circuit Note: Excluding open drain output pins; 50pF for M48Z512AV. Table 5. Capacitance | Symbol | Parameter <sup>(1,2)</sup> | Min | Max | Unit | |---------------------|----------------------------|-----|-----|------| | C <sub>IN</sub> | Input Capacitance | | 10 | pF | | C <sub>IO</sub> (3) | Input / Output Capacitance | | 10 | pF | Note: 1. Effective capacitance measured with power supply at 5V (M48Z512A/Y) or 3.3V (M48Z512AV); sampled only, not 100% tested. - Outputs deselected. At 25°C. **Table 6. DC Characteristics** | | | | M482 | Z512A/Y | M48 | Z512AV | | |--------------------------------|-------------------------------|-------------------------------------|------|-----------------------|------|-----------------------|------| | Sym | Parameter | Test Condition <sup>(1)</sup> | | -70 | | -85 | Unit | | | | | Min | Max | Min | Max | | | I <sub>LI</sub> <sup>(2)</sup> | Input Leakage Current | $0V \leq V_{IN} \leq V_{CC}$ | | ±1 | | ±1 | μΑ | | I <sub>LO</sub> <sup>(2)</sup> | Output Leakage Current | $0V \le V_{OUT} \le V_{CC}$ | | ±1 | | ±1 | μΑ | | Icc | Supply Current | E = V <sub>IL</sub><br>Outputs open | | 115 | | 50 | mA | | Icc1 | Supply Current (Standby) TTL | E = VIH | | 10 | | 4 | mA | | I <sub>CC2</sub> | Supply Current (Standby) CMOS | $\overline{E} \ge V_{CC} - 0.2V$ | | 5 | | 3 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.3 | 0.8 | -0.3 | 0.6 | V | | V <sub>IH</sub> | Input High Voltage | | 2.2 | V <sub>CC</sub> + 0.3 | 2.2 | V <sub>CC</sub> + 0.3 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1mA | | 0.4 | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -1 \text{mA}$ | 2.4 | | 2.2 | | V | Note: 1. Valid for Ambient Operating Temperature: $T_A = 0$ to $70^{\circ}$ C; $V_{CC} = 4.75$ to 5.5V, 4.5 to 5.5V, or 3.0 to 3.6V (except where noted). ## **OPERATING MODES** The M48Z512A/Y/V also has its own Power-fail Detect circuit. The control circuitry constantly monitors the single $V_{CC}$ supply for an out of tolerance condition. When $V_{CC}$ is out of tolerance, the circuit write protects the SRAM, providing a high degree of data security in the midst of unpredictable system operation brought on by low $V_{CC}$ . As $V_{CC}$ falls below the switchover voltage $(V_{SO})$ , the control cir- cuitry connects the battery which maintains data until valid power returns. The ZEROPOWER<sup>®</sup> RAM replaces industry standard SRAMs. It provides the nonvolatility of PROMs without any requirement for special WRITE timing or limitations on the number of WRITEs that can be performed. **Table 7. Operating Modes** | Mode | Vcc | Ē | G | W | DQ0-DQ7 | Power | |----------|----------------------------------------------------------|-----------------|-----------------|-----------------|------------------|----------------------| | Deselect | 4.75 to 5.5V | V <sub>IH</sub> | Х | Х | High Z | Standby | | WRITE | or<br>4.5 to 5.5V | V <sub>IL</sub> | Х | V <sub>IL</sub> | D <sub>IN</sub> | Active | | READ | or | V <sub>IL</sub> | VIL | V <sub>IH</sub> | D <sub>OUT</sub> | Active | | READ | 3.0 to 3.6V | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IH</sub> | High Z | Active | | Deselect | V <sub>SO</sub> to V <sub>PFD</sub> (min) <sup>(1)</sup> | Х | Х | Х | High Z | CMOS Standby | | Deselect | ≤ V <sub>SO</sub> <sup>(1)</sup> | Х | Х | Х | High Z | Battery Back-up Mode | Note: X = V<sub>IH</sub> or V<sub>IL</sub>; V<sub>SO</sub> = Battery Back-up Switchover Voltage. Outputs deselected. <sup>1.</sup> See Table 11, page 14 for details. ## **READ Mode** The M48Z512A/Y/V is in the READ Mode whenever $\overline{W}$ (WRITE Enable) is high and $\overline{E}$ (Chip Enable) is low. The device architecture allows ripplethrough access of data from eight of 4,194,304 locations in the static storage array. Thus, the unique address specified by the 19 Address Inputs defines which one of the 524,288 bytes of data is to be accessed. Valid data will be available at the Data I/O pins within Address Access time (t<sub>AVQV</sub>) after the last address input signal is stable, providing that the E (Chip Enable) and G (Output Enable) access times are also satisfied. If the E and G access times are not met, valid data will be available after the later of Chip Enable Access time (t<sub>ELQV</sub>) or Output Enable Access Time (t<sub>GLQV</sub>). The state of the eight three-state Data I/O signals is controlled by $\overline{E}$ and $\overline{G}$ . If the outputs are activated before tAVQV, the data lines will be driven to an indeterminate state until tAVOV. If the Address Inputs are changed while E and G remain low, output data will remain valid for Output Data Hold time (t<sub>AXQX</sub>) but will go indeterminate until the next Address Access. tAVAV A0-A18 VALID tAVQV · tAXQX tELQV tFHQ7 Ē tELQX tGLQV tGHQZ G tGLQX DQ0-DQ7 DATA OUT AI01221 Figure 8. Chip Enable or Output Enable Controlled, READ Mode AC Waveforms Note: WRITE Enable $(\overline{W})$ = High. Figure 9. Address Controlled, READ Mode AC Waveforms Note: Chip Enable ( $\overline{E}$ ) and Output Enable ( $\overline{G}$ ) = Low, WRITE Enable ( $\overline{W}$ ) = High. # M48Z512A, M48Z512AY, M48Z512AV\* **Table 8. READ Mode AC Characteristics** | | | M48Z512A/Y<br>-70 | | M48Z512A/Y/V<br>-85 | | Unit | |----------------------------------|-----------------------------------------|-------------------|-----|---------------------|-----|------| | Symbol | Parameter <sup>(1)</sup> | | | | | | | | | Min | Max | Min | Max | | | t <sub>AVAV</sub> | READ Cycle Time | 70 | | 85 | | ns | | t <sub>AVQV</sub> | Address Valid to Output Valid | | 70 | | 85 | ns | | tELQV | Chip Enable Low to Output Valid | | 70 | | 85 | ns | | t <sub>GLQV</sub> | Output Enable Low to Output Valid | | 35 | | 45 | ns | | t <sub>ELQX</sub> (2) | Chip Enable Low to Output Transition | 5 | | 5 | | ns | | t <sub>GLQX</sub> <sup>(2)</sup> | Output Enable Low to Output Transition | 5 | | 5 | | ns | | t <sub>EHQZ</sub> (2) | Chip Enable High to Output Hi-Z | | 30 | | 35 | ns | | t <sub>GHQZ</sub> <sup>(2)</sup> | Output Enable High to Output Hi-Z | | 20 | | 25 | ns | | t <sub>AXQX</sub> | Address Transition to Output Transition | 5 | | 5 | | ns | Note: 1. Valid for Ambient Operating Temperature: $T_A = 0$ to $70^{\circ}$ C; $V_{CC} = 4.75$ to 5.5V, 4.5 to 5.5V, or 3.0 to 3.6V (except where noted). 2. $C_L = 5$ pF. ## **WRITE Mode** The $\underline{\mathsf{M48Z512A/Y/V}}$ is in the WRITE Mode whenever $\overline{\mathsf{W}}$ and $\overline{\mathsf{E}}$ are active. The start of a WRITE is referenced from the latter occurring falling edge of $\overline{\mathsf{W}}$ or $\overline{\mathsf{E}}$ . A WRITE is terminated by the earlier rising edge of $\overline{\mathsf{W}}$ or $\overline{\mathsf{E}}$ . The addresses must be held valid throughout the cycle. $\overline{E}$ or $\overline{W}$ must return high for a minimum of $t_{E-HAX}$ from $\overline{E}$ or $t_{WHAX}$ from $\overline{W}$ prior to the initiation of another READ or WRITE cycle. Data-in must be valid $t_{DVEH}$ or $t_{DVWH}$ prior to the end of WRITE and remain valid for $t_{EHDX}$ or $t_{WHDX}$ afterward. G should be kept high during WRITE cycles to avoid bus contention; although, if the output bus has been activated by a low on E and G, a low on E will disable the outputs $t_{WLOZ}$ after E Figure 10. WRITE Enable Controlled, WRITE AC Waveforms Note: Output Enable $(\overline{G})$ = High. Figure 11. Chip Enable Controlled, WRITE AC Waveforms Note: Output Enable $(\overline{G})$ = High. 57 # M48Z512A, M48Z512AY, M48Z512AV\* **Table 9. WRITE Mode AC Characteristics** | | | M48Z512A/Y | | M48Z5 | 12A/Y/V | Unit | |-------------------------|-----------------------------------------|------------|-----|-------|---------|------| | Symbol | Parameter <sup>(1)</sup> | _ | 70 | -85 | | | | | | Min | Max | Min | Max | 1 | | t <sub>AVAV</sub> | WRITE Cycle Time | 70 | | 85 | | ns | | t <sub>AVWL</sub> | Address Valid to WRITE Enable Low | 0 | | 0 | | ns | | t <sub>AVEL</sub> | Address Valid to Chip Enable Low | 0 | | 0 | | ns | | t <sub>WLWH</sub> | WRITE Enable Pulse Width | 55 | | 65 | | ns | | t <sub>ELEH</sub> | Chip Enable Low to Chip Enable High | 55 | | 75 | | ns | | t <sub>WHAX</sub> | WRITE Enable High to Address Transition | 5 | | 5 | | ns | | tehax | Chip Enable High to Address Transition | 15 | | 15 | | ns | | t <sub>DVWH</sub> | Input Valid to WRITE Enable High | 30 | | 35 | | ns | | t <sub>DVEH</sub> | Input Valid to Chip Enable High | 30 | | 35 | | ns | | t <sub>WHDX</sub> | WRITE Enable High to Input Transition | 0 | | 0 | | ns | | tEHDX | Chip Enable High to Input Transition | 10 | | 10 | | ns | | t <sub>WLQZ</sub> (2,3) | WRITE Enable Low to Output Hi-Z | | 25 | | 30 | ns | | t <sub>AVWH</sub> | Address Valid to WRITE Enable High | 65 | | 75 | | ns | | t <sub>AVEH</sub> | Address Valid to Chip Enable High | 65 | | 75 | | ns | | t <sub>WHQX</sub> (2,3) | WRITE Enable High to Output Transition | 5 | | 5 | | ns | Note: 1. Valid for Ambient Operating Temperature: $T_A = 0$ to $70^{\circ}C$ ; $V_{CC} = 4.75$ to 5.5V, 4.5 to 5.5V or 3.0 to 3.6V (except where noted). 57 C<sub>L</sub> = 5pF. If \( \overline{E} \) goes low simultaneously with \( \overline{W} \) going low, the outputs remain in the high impedance state. ## **Data Retention Mode** With valid $V_{CC}$ applied, the M48Z512A/Y/V operates as a conventional BYTEWIDETM static RAM. Should the supply voltage decay, the RAM will automatically power-fail deselect, write protecting itself $t_{WP}$ after $V_{CC}$ falls below $V_{PFD}$ . All outputs become high impedance, and all inputs are treated as "don't care." If power fail detection occurs during a valid access, the memory cycle continues to completion. If the memory cycle fails to terminate within the time $t_{WP}$ , write protection takes place. When $V_{CC}$ drops below $V_{SO}$ , the control circuit switches power to the internal energy source which preserves data. The internal coin cell will maintain data in the M48Z512A/Y/V after the initial application of V<sub>CC</sub> for an accumulated period of at least 10 years when V<sub>CC</sub> is less than V<sub>SO</sub>. As system power returns and V<sub>CC</sub> rises above V<sub>SO</sub>, the battery is disconnected, and the power supply is switched to external V<sub>CC</sub>. Write protection continues for t<sub>ER</sub> after V<sub>CC</sub> reaches V<sub>PFD</sub> to allow for processor stabilization. After t<sub>ER</sub>, normal RAM operation can resume. For more information on Battery Storage Life refer to the Application Note AN1012. Figure 12. Power Down/Up Mode AC Waveforms Table 10. Power Down/Up AC Characteristics | Symbol | Parameter <sup>(1)</sup> | | Min | Max | Unit | |--------------------------------|----------------------------------------------------------------------------|------------|-----|-----|------| | t <sub>F</sub> <sup>(2)</sup> | V <sub>PFD</sub> (max) to V <sub>PFD</sub> (min) V <sub>CC</sub> Fall Time | | 300 | | μs | | t <sub>FB</sub> <sup>(3)</sup> | (3) | | 10 | | | | ξFΒ <sup>(*)</sup> | V <sub>PFD</sub> (min) to V <sub>SS</sub> V <sub>CC</sub> Fall Time | M48Z512AV | 150 | | μs | | t <sub>R</sub> | V <sub>PFD</sub> (min) to V <sub>PFD</sub> (max) V <sub>CC</sub> Rise Time | | 10 | | μs | | t <sub>RB</sub> | V <sub>SS</sub> to V <sub>PFD</sub> (min) V <sub>CC</sub> Rise Time | | 1 | | μs | | t <sub>WPT</sub> | Write Protect Time | M48Z512A/Y | 40 | 150 | 116 | | WPI | White Protect Time | M48Z512AV | 40 | 250 | μs | | t <sub>ER</sub> | E Recovery Time | | 40 | 120 | ms | Note: 1. Valid for Ambient Operating Temperature: $T_A = 0$ to $70^{\circ}$ C; $V_{CC} = 4.75$ to 5.5V, 4.5 to 5.5V, or 3.0 to 3.6V (except where noted). 57 AI02385 <sup>2.</sup> V<sub>PFD</sub> (max) to V<sub>PFD</sub> (min) fall time of less than t<sub>F</sub> may result in deselection/write protection not occurring until 200µs after V<sub>CC</sub> passes V<sub>PFD</sub> (min). <sup>3.</sup> $V_{PFD}$ (min) to $V_{SS}$ fall time of less than $t_{FB}$ may cause corruption of RAM data. Table 11. Power Down/Up Trip Points DC Characteristics | Symbol | Parameter <sup>(1,2)</sup> | | Min | Тур | Max | Unit | |--------------------------------|------------------------------------|------------|-----|-----|------|-------| | | | M48Z512A | 4.5 | 4.6 | 4.75 | V | | $V_{PFD}$ | Power-fail Deselect Voltage | M48Z512AY | 4.2 | 4.3 | 4.5 | V | | | | M48Z512AV | 2.8 | 2.9 | 3.0 | V | | V <sub>SO</sub> | Battery Back-up Switchover Voltage | M48Z512A/Y | | 3.0 | | V | | V SO | | M48Z512AV | | 2.5 | | V | | t <sub>DR</sub> <sup>(3)</sup> | Expected Data Retention Time | | 10 | | | YEARS | Note: 1. All voltages referenced to VSS. 2. Valid for Ambient Operating Temperature: $T_A = 0$ to $70^{\circ}$ C; $V_{CC} = 4.75$ to 5.5V, 4.5 to 5.5V, or 3.0 to 3.6V (except where noted). 3. At 25°C. ## **V<sub>CC</sub> Noise And Negative Going Transients** $I_{CC}$ transients, including those produced by output switching, can produce voltage fluctuations, resulting in spikes on the $V_{CC}$ bus. These transients can be reduced if capacitors are used to store energy which stabilizes the $V_{CC}$ bus. The energy stored in the bypass capacitors will be released as low going spikes are generated or energy will be absorbed when overshoots occur. A ceramic bypass capacitor value of $0.1\mu F$ (see Figure 13) is recommended in order to provide the needed filtering. In addition to transients that are caused by normal SRAM operation, power cycling can generate negative voltage spikes on $V_{CC}$ that drive it to values below $V_{SS}$ by as much as one volt. These negative spikes can cause data corruption in the SRAM while in battery backup mode. To protect from these voltage spikes, ST recommends connecting a schottky diode from $V_{CC}$ to $V_{SS}$ (cathode connected to $V_{CC}$ , anode to $V_{SS}$ ). (Schottky diode 1N5817 is recommended for through hole and MBRS120T3 is recommended for surface-mount). Figure 13. Supply Voltage Protection ## **PART NUMBERING** ## **Table 12. Ordering Information Scheme** 1 = 0 to 70°C 9 = Extended Temperature<sup>(3)</sup> Note: 1. Contact Local Sales Office - 2. The SOIC package (SOH28) requires the battery package (SNAPHAT®) which is ordered separately under the part number "M4Zxx-BR00SH" in plastic tube or "M4Zxx-BR00SHTR" in Tape & Reel form. - 3. Contact Sales Offices for availability of Extended Temperature. Caution: Do not place the SNAPHAT battery package "M4Zxx-BR00SH" in conductive foam as it will drain the lithium button-cell battery. For a list of available options (e.g., Speed, Package) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you. **Table 13. SNAPHAT Battery Table** | Part Number | Description | Package | |--------------|----------------------------------|---------| | M4Z28-BR00SH | Lithium Battery (48mAh) SNAPHAT | SH | | M4Z32-BR00SH | Lithium Battery (120mAh) SNAPHAT | SH | ## PACKAGE MECHANICAL INFORMATION Figure 14. PMDIP32 - 32-pin Plastic DIP Module, Package Outline Note: Drawing is not to scale. Table 14. PMDIP32 – 32-pin Plastic DIP Module, Package Mechanical Data | Symb | Symb | | inche | | es | | |------|------|-------|-------|-----|-------|-------| | Symb | Тур | Min | Max | Тур | Min | Max | | А | | 9.27 | 9.52 | | 0.365 | 0.375 | | A1 | | 0.38 | - | | 0.015 | - | | В | | 0.43 | 0.59 | | 0.017 | 0.023 | | С | | 0.20 | 0.33 | | 0.008 | 0.013 | | D | | 42.42 | 43.18 | | 1.670 | 1.700 | | E | | 18.03 | 18.80 | | 0.710 | 0.740 | | e1 | | 2.29 | 2.79 | | 0.090 | 0.110 | | e3 | | 34.29 | 41.91 | | 1.350 | 1.650 | | eA | | 14.99 | 16.00 | | 0.590 | 0.630 | | L | | 3.05 | 3.81 | | 0.120 | 0.150 | | S | | 1.91 | 2.79 | | 0.075 | 0.110 | | N | 32 | | | | 32 | | Figure 15. SOH28 – 28-lead Plastic Small Outline, battery SNAPHAT, Package Outline Table 15. SOH28 – 28-lead Plastic Small Outline, battery SNAPHAT, Package Mechanical Data | Symbol | mm | | | | inch | | |--------|------|-------|-------|-------|-------|-------| | Symbol | Тур | Min | Max | Тур | Min | Max | | А | | | 3.05 | | | 0.120 | | A1 | | 0.05 | 0.36 | | 0.002 | 0.014 | | A2 | | 2.34 | 2.69 | | 0.092 | 0.106 | | В | | 0.36 | 0.51 | | 0.014 | 0.020 | | С | | 0.15 | 0.32 | | 0.006 | 0.012 | | D | | 17.71 | 18.49 | | 0.697 | 0.728 | | Е | | 8.23 | 8.89 | | 0.324 | 0.350 | | е | 1.27 | - | - | 0.050 | - | - | | eВ | | 3.20 | 3.61 | | 0.126 | 0.142 | | Н | | 11.51 | 12.70 | | 0.453 | 0.500 | | L | | 0.41 | 1.27 | | 0.016 | 0.050 | | α | | 0° | 8° | | 0° | 8° | | N | | 28 | | | 28 | | | СР | | | 0.10 | | | 0.004 | A2 Α1 D Ε SHZP-A Figure 16. SH – 4-pin SNAPHAT Housing for 48mAh Battery, Package Outline Table 16. SH – 4-pin SNAPHAT Housing for 48mAh Battery, Package Mechanical Data | Symb | | mm | | inches | | | |------|-----|-------|-------|--------|-------|-------| | | Тур | Min | Max | Тур | Min | Max | | А | | | 9.78 | | | 0.385 | | A1 | | 6.73 | 7.24 | | 0.265 | 0.285 | | A2 | | 6.48 | 6.99 | | 0.255 | 0.275 | | А3 | | | 0.38 | | | 0.015 | | В | | 0.46 | 0.56 | | 0.018 | 0.022 | | D | | 21.21 | 21.84 | | 0.835 | 0.860 | | E | | 14.22 | 14.99 | | 0.560 | 0.590 | | eA | | 15.55 | 15.95 | | 0.612 | 0.628 | | eВ | | 3.20 | 3.61 | | 0.126 | 0.142 | | L | | 2.03 | 2.29 | | 0.080 | 0.090 | Figure 17. SH – 4-pin SNAPHAT Housing for 120mAh Battery, Package Outline Table 17. SH - 4-pin SNAPHAT Housing for 120mAh Battery, Package Mechanical Data | Symb | | mm | | inches | | | |------|-----|-------|-------|--------|-------|-------| | | Тур | Min | Max | Тур | Min | Max | | А | | | 10.54 | | | 0.415 | | A1 | | 8.00 | 8.51 | | 0.315 | 0.335 | | A2 | | 7.24 | 8.00 | | 0.285 | 0.315 | | А3 | | | 0.38 | | | 0.015 | | В | | 0.46 | 0.56 | | 0.018 | 0.022 | | D | | 21.21 | 21.84 | | 0.835 | 0.860 | | E | | 17.27 | 18.03 | | 0.680 | 0.710 | | eA | | 15.55 | 15.95 | | 0.612 | 0.628 | | eВ | | 3.20 | 3.61 | | 0.126 | 0.142 | | L | | 2.03 | 2.29 | | 0.080 | 0.090 | 5// Figure 18. TSOP II 32 – 32-lead Plastic Thin Small Outline II, 10 x 20 mm, Package Outline Table 18. TSOP II 32 – 32-lead Plastic Thin Small Outline II, 10 x 20 mm, Package Mechanical Data | Symb | | mm | | inches | | | |--------|------|-------|-------|--------|-------|-------| | Syllib | Тур | Min | Max | Тур | Min | Max | | А | | | 1.20 | | | 0.047 | | A1 | | 0.05 | 0.15 | | 0.002 | 0.006 | | A2 | | 0.95 | 1.05 | | 0.037 | 0.041 | | b | | 0.30 | 0.52 | | 0.012 | 0.020 | | С | | 0.12 | 0.21 | | 0.005 | 0.008 | | D | | 20.82 | 21.08 | | 0.820 | 0.830 | | е | 1.27 | - | - | 0.050 | - | _ | | E | | 11.56 | 11.96 | | 0.455 | 0.471 | | E1 | | 10.03 | 10.29 | | 0.395 | 0.405 | | L | | 0.40 | 0.60 | | 0.016 | 0.024 | | α | | 0° | 5° | | 0° | 5° | | СР | | | 0.10 | | | 0.004 | ## **REVISION HISTORY** ## **Table 19. Revision History** | Date | Revision Details | |------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------| | March 2000 | First Issue | | 07/19/00 | M48Z12AV added | | 01/15/01 | Changed LPSRAM device (Table 2) | | 12/19/01 | Reformatted; added temperature information (Table 5, 6, 8, 9, 10, 11); remove chipset option from Ordering Information (Table 12); remove reference to "clock" | | 02/08/02 | Remove 85ns speed grade (Table 6, 8, and 9) | | 05/29/02 | Modify reflow time and temperature footnotes (Table 3) | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics. The ST logo is registered trademark of STMicroelectronics All other names are the property of their respective owners. © 2002 STMicroelectronics - All Rights Reserved STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. 57