## TFXAC TNSTR (ASIC/MEMORY) ## TMS44800, TMS44800P 524 288-WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 This data sheet is applicable to all TMS44800/Ps symbolized with Revision"B" and subsequent revisions as described on page 22. - Organization . . . 524 288 × 8 - Single 5-V Power Supply (±10% Tolerance) - Performance Ranges: | | ACCESS<br>TIME | ACCESS<br>TIME | | S READ<br>OR WRITE | |-------------|-----------------|-----------------|-----------------------------|--------------------| | | (trac)<br>(MAX) | (tCAC)<br>(MAX) | (t <sub>AA</sub> )<br>(MAX) | CYCLE<br>(MIN) | | '44800/P-60 | 60 ns | 15 ns | 30 ns | 110 ns | | '44800/P-70 | 70 ns | 20 ns | 35 ns | 130 ns | | '44800/P-80 | 80 ns | 20 ns | 40 ns | 150 ns | | '44800/P-10 | 100 ns | 25 ns | 45 ns | 180 ns | - Enhanced Page Mode Operation With CAS-Before-RAS Refresh - Long Refresh Period . . . 1024-Cycle Refresh in 16 ms (Max) 128 ms for Low Power With Self-Refresh Version (TMS44800P) - 3-State Unlatched Output - Low Power Dissipation - Texas Instruments EPIC<sup>™</sup> CMOS Process - All Inputs/Outputs and Clocks are TTL Compatible - High-Reliability Plastic 28-Lead 400-Mil-Wide Surface Mount (SOJ) Package, and 28-Lead Thin Small Outline Package (TSOP) - Operating Free-Air Temperature Range 0°C to 70°C - Low-Power With Self-Refresh Version | DZ AND DGC PACKAGES† | |----------------------| | (TOP VIEW) | | | | Vcc | Ц | 10 | 28 | ] v <sub>ss</sub> | |----------|---|----|----|-------------------| | DQ0 | | 2 | 27 | DQ7 | | DQ1 | | 3 | 26 | DQ6 | | DQ2 | | 4 | 25 | DQ5 | | DQ3 | | 5 | 24 | DQ4 | | DQ4 | | 6 | 23 | CAS | | W | | 7 | 22 | ŌĒ | | RAS | | 8 | 21 | NC | | A9 | | 9 | 20 | ] A8 | | A0 | П | 10 | 19 | A7 | | A1 | П | 11 | 18 | A6 | | A2 | П | 12 | 17 | A5 | | АЗ | П | 13 | 16 | Ā4 | | $V_{CC}$ | d | 14 | 15 | J V <sub>SS</sub> | † The package shown is for pinout reference only. | PIN NOMENCLATURE | | | | | | | | | |------------------|------------------------|--|--|--|--|--|--|--| | A0-A9 | Address Inputs | | | | | | | | | CAS | Column-Address Strobe | | | | | | | | | DQ0-DQ7 | Data In/Data Out | | | | | | | | | NC | No Internal Connection | | | | | | | | | ŌĒ | Output Enable | | | | | | | | | RAS | Row-Address Strobe | | | | | | | | | W | Write Enable | | | | | | | | | Vcc | 5-V Supply | | | | | | | | | VSS | Ground | | | | | | | | #### description The TMS44800 series are high-speed 4 194 304-bit dynamic random-access memories, organized as 524 288 words of eight bits each. The TMS44800P series are high-speed, low-power with self-refresh, 4 194 304-bit dynamic random-access memories, organized as 524 288 words of eight bits each. They employ state-of-the-art EPIC™ (Enhanced Performance Implanted CMOS) technology for high performance, reliability, and low power at a low cost. These devices feature maximum RAS access times of 60 ns, 70 ns, 80 ns, and 100 ns. Maximum power dissipation is as low as 495 mW operating and 11 mW standby on 100-ns devices. All inputs and outputs, including clocks, are compatible with Series 74 TTL. All addresses and data-in lines are latched on-chip to simplify system design. Data out is unlatched to allow greater system flexibility. EPIC is a trademark of Texas Instruments Incorporated. PRODUCTION DATA Information is current as of publication date. Products conform to aspecifications per the terms of Texas instruments standard warranty. Production processing does not necessarily include testing of all parameters. Copyright © 1992, Texas Instruments Incorporated 4-93 TMS44800, TMS44800P 524 288-WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES TEXAS INSTR (ASIC/MEMORY) SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 The TMS44800 and TMS44800P series are offered in a 400-mil 28-lead plastic surface mount SOJ package (DZ suffix) and a 28-lead plastic surface mount TSOP package (DGC suffix). These packages are characterized for operation from 0°C to 70°C. #### operation #### enhanced page mode Enhanced page-mode operation allows faster memory access by keeping the same row address while selecting random column addresses. The time for row-address setup and hold and address multiplex is thus eliminated. The maximum number of columns that may be accessed is determined by the maximum $\overline{RAS}$ low time and the $\overline{CAS}$ page cycle time used. With minimum $\overline{CAS}$ page cycle time, all 512 columns specified by column addresses A0 through A8 can be accessed without intervening $\overline{RAS}$ cycles. Unlike conventional page-mode DRAMs, the column-address buffers in this device are activated on the falling edge of $\overline{RAS}$ . The buffers act as transparent or flow-through latches while $\overline{CAS}$ is high. The falling edge of $\overline{CAS}$ latches the column addresses. This feature allows the TMS44800 and TMS44800P to operate at a higher data bandwidth than conventional page-mode parts, since data retrieval begins as soon as the column address is valid rather than when $\overline{CAS}$ transitions low. This performance improvement is referred to as *enhanced page mode*. Valid column address may be presented immediately after row address hold time has been satisfied, usually well in advance of the falling edge of $\overline{CAS}$ . In this case, data is obtained after $t_{CAC}$ max (access time from $\overline{CAS}$ low), if $t_{AA}$ max (access time from column address) has been satisfied. In the event that column addresses for the next cycle are valid at the time $\overline{CAS}$ goes high, access time for the next cycle is determined by the later occurrence of $t_{CAC}$ or $t_{CPA}$ (access time from rising edge of $\overline{CAS}$ ). #### address (A0-A9) Nineteen address bits are required to decode 1 of 524 288 storage cell locations. Ten row-address bits are set up on inputs A0 through A9 and latched onto the chip by the row-address strobe (RAS). The nine column-address bits are set up on pins A0 through A8 and latched onto the chip by the column-address strobe (CAS). All addresses must be stable on or before the falling edges of RAS and CAS. RAS is similar to a chip enable in that it activates the sense amplifiers as well as the row decoder. CAS is used as a chip select activating the output buffer, as well as latching the address bits into the column-address buffer. ## write enable (W) The read or write mode is selected through the write-enable $(\overline{W})$ input. A logic high on the $\overline{W}$ input selects the read mode and a logic low selects the write mode. The write-enable terminal can be driven from standard TTL circuits without a pullup resistor. The data input is disabled when the read mode is selected. When $\overline{W}$ goes low prior to $\overline{CAS}$ (early write), data out will remain in the high-impedance state for the entire cycle permitting a write operation independent of the state of $\overline{OE}$ . This permits early write operation to be completed with $\overline{OE}$ grounded. #### data in/out (DQ0-DQ7) The three-state output buffer provides direct TTL compatibility (no pullup resistor required) with a fanout of two Series 74 TTL loads. Data out is the same polarity as data in. The output is in the high-impedance (floating) state until $\overline{CAS}$ and $\overline{OE}$ are brought low. In a read cycle the output becomes valid after all access times are satisfied. The output remains valid while $\overline{CAS}$ and $\overline{OE}$ are low. $\overline{CAS}$ or $\overline{OE}$ going high returns it to a high-impedance state. ### output enable (OE) $\overline{\text{OE}}$ controls the impedance of the output buffers. When $\overline{\text{OE}}$ is high, the buffers will remain in the high-impedance state. Bringing $\overline{\text{OE}}$ low during a normal cycle will activate the output buffers putting them in the low-impedance state. It is necessary for both $\overline{\text{RAS}}$ and $\overline{\text{CAS}}$ to be brought low for the output buffers to go into the low-impedance state. They will remain in the low-impedance state until either $\overline{\text{OE}}$ or $\overline{\text{CAS}}$ is brought high. TMS44800, TMS44800P 524 288-WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 #### refresh A refresh operation must be performed at least once every 16 ms (128 ms for TMS44800P) to retain data. This can be achieved by strobing each of the1024 rows (A0–A9). A normal read or write cycle will refresh all bits in each row that is selected. A RAS-only operation can be used by holding CAS at the high (inactive) level, thus conserving power as the output buffer remains in the high-impedance state. Externally generated addresses must be used for a RAS-only refresh. #### hidden refresh Hidden refresh may be performed while maintaining valid data at the output pin. This is accomplished by holding $\overline{\text{CAS}}$ at $V_{\text{IL}}$ after a read operation and cycling $\overline{\text{RAS}}$ after a specified precharge period, similar to a $\overline{\text{RAS}}$ -only refresh cycle. #### CAS-before-RAS refresh CAS-before-RAS (CBR) refresh is utilized by bringing CAS low earlier than RAS (see parameter tocsh) and holding it low after RAS falls (see parameter tochh). For successive CAS-before-RAS refresh cycles, CAS can remain low while cycling RAS. The external address is ignored and the refresh address is generated internally. A low-power battery-backup refresh mode that requires less than 300 $\mu$ A refresh current is available on the TMS44800P. Data integrity is maintained using $\overline{CAS}$ -before- $\overline{RAS}$ refresh with a period of 125 $\mu$ s holding $\overline{RAS}$ low for less than 1 $\mu$ s. To minimize current consumption, all input levels must be at CMOS levels ( $V_{IL} \le 0.2 \text{ V}$ , $V_{IH} \ge V_{CC} - 0.2 \text{ V}$ ). #### self refresh (TMS44800P) The self refresh mode is entered by dropping $\overline{CAS}$ low prior to $\overline{RAS}$ going low. Then $\overline{CAS}$ and $\overline{RAS}$ are both held low for a minimum of 100 $\mu$ s. The chip is then refreshed by an on-board oscillator. No external address is required since the CBR counter is used to keep track of the address. To exit the self refresh mode, both $\overline{RAS}$ and $\overline{CAS}$ are brought high to satisfy $t_{CHS}$ . ## power up To achieve proper device operation, an initial pause of 200 $\mu s$ followed by a minimum of eight $\overline{RAS}$ cycles is required after power-up to the full $V_{CC}$ level. logic symbol<sup>†</sup> <sup>†</sup> This symbol is in accordance with ANSI/IEEE Std 91-1984 and IEC Publication 617-12. ## absolute maximum ratings over operating free-air temperature range (unless otherwise noted)† | Supply voltage range on any pin (see Note 1) | - 1 V to 7 V | |----------------------------------------------|--------------| | Supply voltage range on V <sub>CC</sub> | - 1 V to 7 V | | Short circuit output current | 50 mA | | Power dissipation | | | Operating free-air temperature range | 0°C to 70°C | | Storage temperature range | | <sup>†</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions beyond those indicated in the "recommended operating conditions" section of this specification is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. NOTE 1: All voltage values in this data sheet are with respect to VSS. #### recommended operating conditions | | | MIN | NOM | MAX | UNIT | |-----------------|--------------------------------------|-----|-----|-----|------| | ٧cc | Supply voltage | 4.5 | 5 | 5.5 | V | | ٧H | High-level input voltage | 2.4 | | 6.5 | V | | ٧ <sub>IL</sub> | Low-level input voltage (see Note 2) | -1 | | 0.8 | V | | TA | Operating free-air temperature | 0 | | 70 | °C | NOTE 2: The algebraic convention, where the more negative (less positive) limit is designated as minimum, is used in this data sheet for logic voltage levels only. TMS44800, TMS44800P 524 288-WORD BY 8-BIT **DYNAMIC RANDOM-ACCESS MEMORIES** SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 ### electrical characteristics over full ranges of recommended operating conditions (unless otherwise noted) | P | PARAMETER | TEST CONDITIONS | | | '44800-60<br>'44800P-60 | | '44800-70<br>'44800P-70 | | 80<br>2-80 | '44800-10<br>'44800P-10 | | UNIT | |--------------------|--------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|-----|-------------------------|-----|-------------------------|-----|------------|-------------------------|------|------| | | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | | Vон | High-level output voltage | I <sub>OH</sub> = - 5 mA | | 2.4 | | 2.4 | | 2.4 | | 2.4 | | ٧ | | VOL | Low-level output<br>voltage | I <sub>OL</sub> = 4.2 mA | | | 0.4 | | 0.4 | | 0.4 | | 0.4 | ٧ | | l <sub>l</sub> | Input current<br>(leakage) | V <sub>CC</sub> = 5.5 V, V <sub>1</sub> = 0 to<br>All other pins = 0 to V <sub>C</sub> | | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μА | | Ю | Output current (leakage) | V <sub>CC</sub> = 5.5 V, V <sub>O</sub> = 0 to V <sub>CC</sub> ,<br>CAS high | | | ± 10 | | ± 10 | | ± 10 | | ± 10 | μΑ | | lCC1 <sup>†</sup> | Read or write<br>cycle current<br>(see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum | n cycle | | 120 | | 110 | | 100 | | 90 | mA | | | Standby current | V <sub>IH</sub> = 2.4 V (TTL),<br>After 1 memory cycle,<br>RAS and CAS high | | | 2 | | 2 | | 2 | | 2 | mA | | ICC2 | | V <sub>IH</sub> = V <sub>CC</sub> - 0.2 V<br>(CMOS), After 1 | '44800 | | 1 | | 1 | | 1 | | 1 | mA | | | | memory cycle, RAS and CAS high | '44800P | | 200 | | 200 | | 200 | | 200 | μΑ | | IССЗ | Average refresh<br>current (RAS-only<br>or CBR)<br>(see Note 3) | V <sub>CC</sub> = 5.5 V, Minimum<br>RAS cycling, CAS high<br>(RAS-only); RAS low<br>after CAS low (CBR) | | | 120 | | 110 | | 100 | | 90 | mA | | ICC4 <sup>†</sup> | Average page<br>current<br>(see Note 4) | V <sub>CC</sub> = 5.5 V, t <sub>PC</sub> = mi<br>RAS low, CAS cycling | nimum, | | 120 | | 110 | | 100 | | 90 | mA | | lcc5 <sup>‡</sup> | Battery backup<br>operating current<br>(equivalent refresh<br>time is 128 ms),<br>CBR only | $t_{RC}$ = 125 µs, $t_{RAS}$ ≤ 1 µs,<br>$V_{CC}$ = 0.2 V ≤ $V_{IH}$ ≤ 6.5 V,<br>0 V ≤ $V_{IL}$ ≤ 0.2 V,<br>$\overline{W}$ and $\overline{OE}$ = $V_{IH}$ ,<br>Address and Data stable | | | 300 | | 300 | | 300 | | 300 | μΑ | | ICC6 <sup>†‡</sup> | Self refresh<br>current | CAS ≤ 0.2 V, RAS < 0.<br>Measured after t <sub>RASS</sub> | | | 200 | | 200 | | 200 | | 200 | μΑ | <sup>†</sup> Measured with outputs open. NOTES: 3. Measured with a maximum of one address change while $\overline{RAS} = V_{|L}$ . For TMS44800P only. <sup>4.</sup> Measured with a maximum of one address change while CAS = VIH. ## TMS44800, TMS44800P 524 288-WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 ## capacitance over recommended ranges of supply voltage and operating free-air temperature, $f=1\,\text{MHz}$ (see Note 5) | | PARAMETER | MIN TYP MAX | UNIT | |---------------------|---------------------------------------|-------------|------| | C <sub>i(A)</sub> | Input capacitance, address inputs | 5 | pF | | C <sub>i</sub> (OE) | Input capacitance, output enable | 7 | pF | | C <sub>i(RC)</sub> | Input capacitance, strobe inputs | 7 | pF | | C <sub>i(W)</sub> | Input capacitance, write-enable input | 7 | pF | | CO | Output capacitance | 7 | pF | NOTE 5: $V_{CC}$ equal to 5 V $\pm$ 0.5 V and the bias on pins under test is 0 V. ## switching characteristics over recommended ranges of supply voltage and operating free-air temperature | | PARAMETER | | '44800-60<br>'44800P-60 | | '44800-70<br>'44800P-70 | | '44800-80<br>'44800P-80 | | '44800-10<br>'44800P-10 | | |------------------|-------------------------------------------------|---|-------------------------|-----|-------------------------|-----|-------------------------|-----|-------------------------|----| | | | | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | †AA | Access time from column-address | | 30 | | 35 | | 40 | | 45 | ns | | †CAC | Access time from CAS low | | 15 | | . 20 | | 20 | | 25 | ns | | <sup>‡</sup> CPA | Access time from column precharge | | 35 | | 40 | | 45 | | 50 | ns | | †RAC | Access time from RAS low | | 60 | | 70 | | 80 | | 100 | ns | | <sup>t</sup> OEA | Access time from OE low | | 15 | | 20 | | 20 | | 25 | ns | | tCLZ | CAS to output in low Z | 0 | | 0 | | 0 | | 0 | | ns | | tOFF | Output disable time after CAS high (see Note 6) | 0 | 15 | 0 | 20 | 0 | 20 | 0 | 25 | ns | | tOEZ | Output disable time after OE high (see Note 6) | 0 | 15 | 0 | 20 | 0 | 20 | 0 | 25 | ns | NOTE 6: tOFF and tOEZ are specified when the output is no longer driven. ## TMS44800, TMS44800P 524 288-WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES ## TEXAS INSTR (ASIC/MEMORY) SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature | | | | | '44800-70<br>'44800P-70 | | '44800-80<br>'44800P-80 | | '44800-10<br>'44800P-10 | | UNIT | |-------------------|--------------------------------------------------------------|-----|---------|-------------------------|---------|-------------------------|---------|-------------------------|---------|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | <sup>t</sup> RC | Random read or write cycle (see Note 7) | 110 | | 130 | · | 150 | | 180 | | ns | | †RWC | Read-modify-write cycle time | 155 | | 185 | | 205 | | 245 | | ns | | <sup>t</sup> PC | Page-mode read or write cycle time (see Note 8) | 40 | | 45 | | 50 | | 55 | | ns | | <sup>t</sup> PRWC | Page-mode read-modify-write cycle time | 85 | | 90 | , | 105 | | 120 | | ns | | †RASP | Page-mode pulse duration, RAS low (see Note 9) | 60 | 100 000 | 70 | 100 000 | 80 | 100 000 | 100 | 100 000 | ns | | †RAS | Non-page-mode pulse duration, RAS low (see Note 9) | 60 | 10 000 | 70 | 10 000 | 80 | 10 000 | 100 | 10 000 | ns | | †CAS | Pulse duration, CAS low (see Note 10) | 15 | 10 000 | 20 | 10 000 | 20 | 10 000 | 25 | 10 000 | ns | | <sup>t</sup> CP | Pulse duration, CAS high | 10 | | 10 | | 10 | | 10 | | ns | | tRP | Pulse duration, RAS high (precharge) | 40 | | 50 | | 60 | | 70 | | ns | | twp | Write pulse duration | 15 | | 15 | | 15 | | 20 | | ns | | tASC | Column-address setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tasr. | Row-address setup time before RAS low | 0 | | 0 | | 0 | | 0 | | ns | | tDS | Data setup time (see Note 11) | 0 | | 0 | | 0 | | 0 | | ns | | †RCS | Read setup time before CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tCWL | W low setup time before CAS high | 15 | | 20 | | 20 | • | 25 | | ns | | tRWL | W low setup time before RAS high | 15 | | 20 | | 20 | • | 25 | | ns | | twcs | W low setup time before CAS low (Early write operation only) | 0 | · | 0 | | 0 | | 0 | | ns | #### Continued next page. NOTES: 7. All cycle times assume $t_T = 5$ ns. - 8. To assure tpc min, tASC should be greater than or equal to tcp. - 9. In a read-modify-write cycle, tpWD and tpWL must be observed. Depending on the user's transition times, this may require additional RAS low time (tpAs). - In a read-modify-write cycle, t<sub>CWD</sub> and t<sub>CWL</sub> must be observed. Depending on the user's transition times, this may require additional CAS low time (t<sub>CAS</sub>). - Referenced to the later of CAS or W in write operations. ## TMS44800, TMS44800P 524 288-WORD BY 8-BIT DYNAMIC RANDOM-ACCESS MEMORIES SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 ## timing requirements over recommended ranges of supply voltage and operating free-air temperature (continued) | | | | '44800-60<br>'44800P-60 | | -70<br>P-70 | '44800-80<br>'44800P-80 | | '44800-10<br>'44800P-10 | | UNIT | |------------------|-------------------------------------------------------------------------------------------|-----|-------------------------|-----|-------------|-------------------------|-----|-------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | <sup>t</sup> CAH | Column-address hold time after CAS low | 10 | | 15 | | 15 | - | 20 | | ns | | <sup>t</sup> DHR | Data hold time after RAS low (see Note 12) | 30 | | 35 | | 35 | | 45 | | ns | | <sup>t</sup> DH | Data hold time (see Note 11) | 10 | | 15 | | 15 | | 20 | | ns | | <sup>t</sup> AR | Column-address hold time after RAS low (see Note 12) | 30 | | 35 | | 35 | | 45 | | ns | | <sup>†</sup> RAH | Row-address hold time after RAS low | 10 | | 10 | | 10 | | 15 | | nş | | <sup>t</sup> RCH | Read hold time after CAS high (see Note 13) | 0 | | 0 | | 0 | | ō | | ns | | <sup>t</sup> RRH | Read hold time after RAS high (see Note 13) | 0 | | 0 | | 0 | | 0 | | ns | | tWCH | Write hold time after CAS low (Early write operation only) | 10 | | 15 | | 15 | | 20 | | ns | | twcr | Write hold time after RAS low (see Note 12) | 30 | | 35 | | 35 | | 45 | - | ns | | <sup>t</sup> AWD | Delay time, column address to W low (Read-modify-write operation only) | 55 | | 65 | | 70 | | 80 | | ns | | tCHR | Delay time, RAS low to CAS high<br>(CAS-before-RAS refresh only) | 15 | | 15 | | 20 | | 20 | | ns | | <sup>t</sup> CRP | Delay time, CAS high to RAS low | 0 | _ | 0 | | 0 | - | 0 | | ns | | tCSH | Delay time, RAS low to CAS high | 60 | | 70 | | 80 | | 100 | | ns | | tcsr | Delay time, CAS low to RAS low<br>(CAS-before-RAS refresh only) | 10 | | 10 | | 10 | | 10 | | ns | | tCWD | Delay time, CAS low to W low<br>(Read-modify-write operation only) | 40 | | 50 | | 50 | | 60 | | ns | | <sup>t</sup> OEH | OE command hold time | 15 | | 20 | | 20 | | 25 | | ns | | <sup>t</sup> OED | OE to data delay | 15 | | 20 | | 20 | | 25 | | ns | | <sup>t</sup> ROH | RAS hold time referenced to OE | 10 | | 10 | | 10 | | 10 | | ns | | <sup>t</sup> RAD | Delay time, RAS low to column-address (see Note 14) | 15 | 30 | 15 | 35 | 15 | 40 | 20 | 50 | ns | | <sup>t</sup> RAL | Delay time, column-address to RAS high | 30 | | 35 | | 40 | | 45 | | ns | | <sup>t</sup> CAL | Delay time, column address to CAS high | 30 | | 35 | | 40 | | 45 | | ns | | <sup>t</sup> RCD | Delay time, RAS low to CAS low (see Note 14) | 20 | 45 | 20 | 50 | 20 | 60 | 25 | 75 | ns | | <sup>t</sup> RPC | Delay time, RAS high to CAS low | 0 | | 0 | | 0 | | 0 | | ns | | tRSH | Delay time, CAS low to RAS high | 15 | | 20 | | 20 | | 25 | | ns | | <sup>t</sup> RWD | Delay time, $\overline{RAS}$ low to $\overline{W}$ low (Read-modify-write operation only) | 85 | | 100 | | 110 | | 135 | | ns | NOTES: 11. Referenced to the later of CAS or W in write operations. 12. The minimum value is measured when $t_{\mbox{RCD}}$ is set to $t_{\mbox{RCD}}$ min as a reference. 13. Either tare or Tach must be satisfied for a read cycle. 14. The maximum value is specified only to assure access time. SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 timing requirements over recommended ranges of supply voltage and operating free-air temperature (concluded) | | | '44800-60<br>'44800P-60 | | '44800-70<br>'44800P-70 | | '44800-80<br>'44800P-80 | | '44800-10<br>'44800P-10 | | UNIT | |------------------|---------------------------------------------------|-------------------------|-----|-------------------------|-----|-------------------------|-----|-------------------------|-----|------| | | | MIN | MAX | MIN | MAX | MIN | MAX | MIN | MAX | | | tCPR | CAS precharge before self refresh | 0 | | 0 | | 0 | | 0 | | ns | | tRAS | RAS precharge after self refresh | 110 | | 130 | | 150 | | 180 | | ns | | tRASS | Self refresh entry from RAS low | 100 | | 100 | | 100 | | 100 | | μs | | tCHS | CAS low hold time after RAS high | - 50 | | - 50 | | - 50 | | - 50 | | ns | | t <sub>REF</sub> | Refresh time interval (TMS44800 only) | | 16 | | 16 | | 16 | | 16 | ms | | tREF | Refresh time interval, Low power (TMS44800P only) | | 128 | | 128 | | 128 | | 128 | ms | | tΤ | Transition time | 2 | 50 | 2 | 50 | 2 | 50 | 2 | 50 | ns | Figure 1. Load Circuits for Timing Parameters NAMIC KANDOM-ACCESS MEMORIES SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 2. Read Cycle Timing SMH\$480B-AUGUST 1992-REVISED DECEMBER 1992 Figure 3. Early Write Cycle Timing TMS44800, TMS44800P **524 288-WORD BY 8-BIT** DYNAMIC RANDOM-ACCESS MEMORIES ## PARAMETER MEASUREMENT INFORMATION NOTE A: Referenced to the later of $\overline{\text{CAS}}$ or $\overline{\text{W}}$ in write operations. Figure 4. Write Cycle Timing 4-105 ## SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 NOTE A: Output may go from a high-impedance state to an invalid data state prior to the specified access time. Figure 5. Read-Modify-Write Cycle Timing SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. Output may go from a high-impedance state to an invalid data state prior to the specified access time. B. Access time is tCPA or tAA dependent. C. A write cycle or read-modify-write cycle can be mixed with the read cycles as long as the write and read-modify-write timing specifications are not violated. Figure 6. Enhanced Page-Mode Read Cycle Timing SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 #### PARAMETER MEASUREMENT INFORMATION NOTES: A. Referenced to $\overline{\text{CAS}}$ or $\overline{\text{W}}$ , whichever occurs last. B. A read cycle or a read-modify-write cycle can be intermixed with the write cycles as long as the read and read-modify-write timing specifications are not violated. Figure 7. Enhanced Page-Mode Write Cycle Timing ## PARAMETER MEASUREMENT INFORMATION NOTES: A. Output may go from a high-impedance state to an invalid data state prior to the specified access time. B. A read or write cycle can be intermixed with read-modify-write cycles as long as the read and write timing specifications are not violated. Figure 8. Enhanced Page-Mode Read-Modify-Write Cycle Timing Figure 9. RAS-Only Refresh Timing SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 Figure 10. Automatic (CAS-Before-RAS) Refresh Cycle Timing SMHS480B-AUGUST 1992-REVISED DECEMBER 1992 TEXAS INSTR (ASIC/MEMORY) Figure 11. Hidden Refresh Cycle Figure 12. Self Refresh Timing .2E D ■ 8961725 0080038 967 ■TIIS TEXAS INSTR (ASIC/MEMORY) device symbolization 4-114