# 1.8 V, Micro-Power, 8/10/12-Bit ADCs in 6 Lead SOT-23 ### **Preliminary Technical Data** ### AD7466/AD7467/AD7468 #### **FEATURES** Specified for V<sub>DD</sub> of 1.8 V to 3.6 V Low Power: 0.9 mW max at 60 kSPS with 3.6 V Supplies 0.4 mW max at 100 kSPS with 1.8 V Supplies Fast Throughput Rate: 100 kSPS Wide Input Bandwidth: 70dB SNR at 30 kHz Input Frequency Flexible Power/Serial Clock Speed Management No Pipeline Delays High Speed Serial Interface SPI/QSPI/µWire/DSP Compatible Standby Mode: 0.5 µA max 6-Lead SOT-23 Package and 8 lead µSOIC #### **APPLICATIONS** **Battery Powered Systems** **Medical Instruments** **Ramote Data Acquisition** **Isolated Data Acquisition** #### **GENERAL DESCRIPTION** The AD7466/AD7467/AD7468 are 12/10/8-bit, high speed, low power, successive-approximation ADCs respectively. The parts operate from a single 1.8~V to 3.6~V power supply and feature throughput rates up to 100~kSPS. The parts contain a low-noise, wide bandwidth track/hold amplifier which can handle input frequencies in excess of 100~kHz. The conversion process and data acquisition are controlled using $\overline{CS}$ and the serial clock, allowing the devices to interface with microprocessors or DSPs. The input signal is sampled on the falling edge of $\overline{CS}$ and the conversion is also initiated at this point. There are no pipelined delays associated with the part. The AD7466/AD7467/AD7468 use advanced design techniques to achieve very low power dissipation at high throughput rates. The reference for the part is taken internally from $V_{\rm DD.}$ This allows the widest dynamic input range to the ADC. Thus the analog input range for the part is 0 to $V_{\rm DD.}$ The conversion rate is determined by the SCLK. #### FUNCTIONAL BLOCK DIAGRAM #### PRODUCT HIGHLIGHTS - 1. Specified for Supply voltages of 1.8 V to 3.6 V - 2. 8/10/12-Bit ADCs in a SOT-23 package. - 3. High Throughput with Low Power Consumption - 4. Flexible Power/Serial Clock Speed Management The conversion rate is determined by the serial clock allowing the conversion time to be reduced through the serial clock speed increase. Automatic power down after conversion, which allows the average power cunsumption to be reduced when in powerdown. Power consumption is 0.5 $\mu$ A max when in powerdown. - 5. Reference derived from the power supply. - 6. No Pipeline Delay The part features a standard successive-approximation ADC with accurate control of the conversions via a $\overline{\text{CS}}$ input. REV. PrC 07/01 Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. | Parameter | B Version <sup>1, 2</sup> | Unit | Test Conditions/Comments | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | DYNAMIC PERFORMANCE Signal-to-Noise + Distortion (SINAD) <sup>2</sup> Signal-to-Noise Ratio (SNR) <sup>2</sup> Total Harmonic Distortion (THD) <sup>2</sup> Peak Harmonic or Spurious Noise (SFDR) <sup>2</sup> | 70<br>71<br>-78<br>-80 | dB min<br>dB min<br>dB typ<br>dB typ | $f_{\rm IN} = 30$ kHz Sine Wave | | Intermodulation Distortion (IMD) <sup>2</sup> Second Order Terms Third Order Terms Aperture Delay Aperture Jitter Full Power Bandwidth | -78<br>-78<br>10<br>30<br>TBD | dB typ dB typ ns typ ps typ MHz typ | fa = 29.1 kHz, fb = 29.9 kHz @ 3 dB | | Full Power Bandwidth | TBD | MHz typ | @ 0.1 dB | | DC ACCURACY Resolution Integral Nonlinearity <sup>2</sup> Differential Nonlinearity <sup>2</sup> | $ 12 \pm 1.5 \pm 0.6 -0.9/+1.5 \pm 0.75 $ | Bits LSB max LSB typ LSB max LSB typ | Guaranteed No Missed Codes to 12 Bits | | Offset Error <sup>3</sup><br>Gain Error <sup>3</sup> | ±1.5<br>±1.5 | LSB max<br>LSB max | | | ANALOG INPUT Input Voltage Ranges DC Leakage Current Input Capacitance | 0 to V <sub>DD</sub><br>±1<br>30 | V<br>μΑ max<br>pF typ | | | LOGIC INPUTS Input High Voltage, $V_{\rm INH}$ Input Low Voltage, $V_{\rm INL}$ Input Current, $I_{\rm IN}$ , SCLK Pin Input Current, $I_{\rm IN}$ , CS Pin Input Capacitance, $C_{\rm IN}^{2.3}$ | $\begin{array}{c} 0.7(V_{DD}) \\ 0.4 \\ \pm 1 \\ \pm 1 \\ 10 \end{array}$ | V min<br>V max<br>µA max<br>µA typ<br>pF max | $V_{\rm DD}$ = 1.8 V to 3.6 V<br>Typically 10 nA, $V_{\rm IN}$ = 0 V or $V_{\rm DD}$ | | LOGIC OUTPUTS Output High Voltage, V <sub>OH</sub> Output Low Voltage, V <sub>OL</sub> Floating-State Leakage Current Floating-State Output Capacitance <sup>2,3</sup> Output Coding | V <sub>DD</sub> - 0.2<br>0.2<br>±10<br>10<br>Straight (Na | V min<br>V max<br>µA max<br>pF max<br>tural) Binary | $I_{SOURCE}=200~\mu\text{A};~V_{DD}=1.8~V~to~3.6~V$ $I_{SINK}=200~\mu\text{A}$ | | CONVERSION RATE Conversion Time Track/Hold Acquisition Time Throughput Rate | 6.66<br>TBD<br>TBD<br>100 | μs max<br>ns max<br>ns max<br>kSPS max | Sixteen SCLK Cycles Full-Scale Step Input Sine Wave Input See Serial Interface Section | | POWER REQUIREMENTS | | | | | $V_{\mathrm{DD}}$ $I_{\mathrm{DD}}$ Normal Mode (Operational) | 1.8/3.6<br>350<br>200 | V min/max<br>μΑ max<br>μΑ max | $ \begin{array}{c} \mbox{Digital I/Ps} = 0 \ \mbox{V or V}_{DD} \\ \mbox{V}_{DD} = 3 \ \mbox{V. SCLK On or Off} \\ \mbox{V}_{DD} = 1.8 \ \mbox{V. SCLK On or Off} \\ \end{array} $ | | Power-Down | 0.5<br>80 | μΑ max<br>μΑ max<br>μΑ max | SCLK Off SCLK On | | Power Dissipation <sup>4</sup><br>Normal Mode (Operational) | TBD | mW max | $V_{DD} = 3 \text{ V. } f_{SAMPLE} = TBD$ | | Power-Down | 1.5<br>0.9 | mW max<br>μW max<br>μW max | $V_{DD} = 1.8 \text{ V. } f_{SAMPLE} = TBD$ $V_{DD} = 3 \text{ V. } SCLK \text{ Off}$ $V_{DD} = 1.8 \text{ V. } SCLK \text{ Off}$ | -2-REV. PrC NOTES <sup>1</sup>Temperaturerangesasfollows:BVersions:-40°Cto+85°C. <sup>2</sup>See Terminology. <sup>3</sup>Sampletestedat 25°C toensure compliance. <sup>4</sup>See Power Versus Throughput Ratesection. Specifications subject to change without notice. ## AD7467-SPECIFICATIONS<sup>1</sup> (V<sub>DD</sub> = 1.8 V to 3.6 V, $f_{SCLK}$ = 2.4 MHz, $f_{SAMPLE}$ = 100 kSPS unless otherwise noted; $T_A$ = $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted.) | Parameter | B Version <sup>1, 2</sup> | Unit | Test Conditions/Comments | |---------------------------------------------------------------------------------|---------------------------|----------------|--------------------------------------------------------| | DYNAMIC PERFORMANCE | | | f <sub>IN</sub> = 30 kHz Sine Wave, | | Signal-to-Noise + Distortion (SINAD) <sup>2</sup> | 61 | dB min | , | | Total Harmonic Distortion (THD) <sup>2</sup> | -73 | dB max | | | Peak Harmonic or Spurious Noise (SFDR) <sup>2</sup> | -74 | dB max | | | Intermodulation Distortion (IMD) <sup>2</sup> | | | fa = 29.1 kHz, fb = 29.9 kHz | | Second Order Terms | -78 | dB typ | 14 2011 III 12, 15 2010 III 12 | | Third Order Terms | -78 | dB typ | | | Aperture Delay | 10 | ns typ | | | Aperture Delay Aperture Jitter | 30 | ps typ | | | Full Power Bandwidth | TBD | MHz typ | @ 3 dB | | Full Power Bandwidth | TBD | <b>5 A</b> | @ 0.1 dB | | | 100 | MHz typ | @ 0.1 db | | DC ACCURACY | | | | | Resolution | 10 | Bits | | | Integral Nonlinearity | ±1 | LSB max | | | Differential Nonlinearity | ±0.9 | LSB max | Guaranteed No Missed Codes to 10 Bits | | Offset Error | ±1 | LSB max | | | Gain Error | ±1 | LSB max | | | ANALOG INPUT | | | | | Input Voltage Ranges | 0 to V <sub>DD</sub> | V | | | DC Leakage Current | ±1 | μA max | | | Input Capacitance | 30 | pF typ | | | LOGIC INPUTS | | 1 01 | | | Input High Voltage, V <sub>INH</sub> | $0.7(V_{DD})$ | V min | $V_{\rm DD} = 1.8 \text{ to } 3.6 \text{ V}$ | | Input Low Voltage, V <sub>INL</sub> | 0.7(100) | V max | VDD = 1.0 to 3.0 V | | Input Current, I <sub>IN</sub> , SCLK Pin | ±1 | | Typically 10 nA V = 0 V or V | | | ±1 | μA max | Typically 10 nA, $V_{IN} = 0 \text{ V or } V_{DD}$ | | Input Current, $I_{\rm IN}$ , CS Pin<br>Input Capacitance, ${C_{\rm IN}}^{2,3}$ | | μA typ | | | | 10 | pF max | | | LOGIC OUTPUTS | | | | | Output High Voltage, V <sub>OH</sub> | $V_{\rm DD}$ – 0.2 | V min | $I_{SOURCE} = 200 \mu A;$ | | Output Low Voltage, V <sub>OL</sub> | 0.2 | V max | $I_{SINK} = 200 \mu A$ | | Floating-State Leakage Current | ±10 | μA max | | | Floating-State Output Capacitance <sup>2,3</sup> | 10 | pF max | | | Output Coding | Straight (Nat | ural) Binary | | | CONVERSION RATE | | | | | Conversion Time | 5 | μs max | 12 SCLK Cycles with SCLK at 20 MHz | | Track/Hold Acquisition Time | TBD | ns max | 12 Sezir ejeles wan sezir at 20 will | | Throughput Rate | 100 | kSPS max | See Serial Interface Section | | POWER REQUIREMENTS | 100 | 1101 0 111111 | See Serial Internace Seeden | | | 1.8/3.6 | V min/max | | | $ m V_{DD}$ | 1.0/3.0 | v 111111/111dX | Digital I/Ps = 0 V or $V_{DD}$ | | I <sub>DD</sub> | 250 | 4 | | | Normal Mode (Operational) | 350 | μA max | $V_{DD} = 3 \text{ V}$ . SCLK On or Off | | De la Della Mala | 200 | μA max | $V_{DD} = 1.8 \text{ V}$ . SCLK On or Off | | Power-Down Mode | 0.5 | μA max | SCLK Off | | Down Dissination4 | 80 | μA max | SCLK On | | Power Dissipation <sup>4</sup> | TDD | . 117 | V 0 V C 400 LCDC | | Normal Mode (Operational) | TBD | mW max | $V_{DD} = 3 \text{ V. } f_{SAMPLE} = 100 \text{ kSPS}$ | | | TBD | mW max | $V_{DD} = 1.8 \text{ V. } f_{SAMPLE} = TBD$ | | Power-Down | 1.5 | μW max | $V_{DD} = 3 \text{ V. SCLK Off}$ | | | 0.9 | μW max | $V_{\rm DD} = 1.8 \text{ V. SCLK Off}$ | NOTES <sup>&</sup>quot;Temperature ranges as follows: B Versions: -40°C to +85°C. See Terminology. Sample tested at 25°C to ensure compliance. See Power Versus Throughput Rate section. Specifications subject to change without notice. ## AD7468-SPECIFICATIONS<sup>1</sup> (V<sub>DD</sub> = 1.8 V to 3.6 V, $f_{SCLK}$ = 2.4 MHz, $f_{SAMPLE}$ = 100 kSPS unless otherwise noted; $T_A$ = $T_{MIN}$ to $T_{MAX}$ , unless otherwise noted.) | Parameter | B Version <sup>1, 2</sup> | Unit | Test Conditions/Comments | |-----------------------------------------------------|------------------------------|--------------|--------------------------------------------------------------------| | DYNAMIC PERFORMANCE | | | f <sub>IN</sub> =30 kHz Sine Wave, f <sub>SAMPLE</sub> =100kSPS | | Signal-to-Noise + Distortion (SINAD) <sup>2</sup> | 49 | dB min | -in to its a state with a sawrence | | Total Harmonic Distortion (THD) <sup>2</sup> | -65 | dB max | | | Peak Harmonic or Spurious Noise (SFDR) <sup>2</sup> | -65 | dB max | | | Intermodulation Distortion $(IMD)^2$ | | | fa = 29.1 kHz, fb = 29.9 kHz | | Second Order Terms | -68 | dB typ | , | | Third Order Terms | -68 | dB typ | | | Aperture Delay | 10 | ns typ | | | Aperture Jitter | 30 | ps typ | | | Full Power Bandwidth | TBD | MHz typ | @ 3 dB | | Full Power Bandwidth | TBD | MHz typ | @ 0.1 dB | | DC ACCURACY <sup>2</sup> | | J1 | | | Resolution | 8 | Bits | | | Integral Nonlinearity | ±0.5 | LSB max | | | Differential Nonlinearity | ±0.5 | LSB max | Guaranteed No Missed Codes to 8 Bits | | Offset Error | ±0.5 | LSB max | dumanteed two tynssed codes to o bits | | Gain Error | ±0.5 | LSB max | | | Total Unadjusted Error (TUE) | ±0.5 | LSB max | | | ANALOG INPUT | | | | | | O to V | V | | | Input Voltage Ranges DC Leakage Current | $0 \text{ to } V_{DD}$<br>±1 | ν<br>μΑ max | | | Input Capacitance | 30 | pF typ | | | | 30 | pr typ | | | LOGIC INPUTS | 0.07/77 | • • • | W 40.00W | | Input High Voltage, V <sub>INH</sub> | $0.7(V_{DD})$ | V min | $V_{\rm DD} = 1.8 \text{ to } 3.6 \text{ V}$ | | Input Low Voltage, V <sub>INL</sub> | 0.4 | V max | T . II | | Input Current, I <sub>IN</sub> , SCLK Pin | ±1 | μA max | Typically 10 nA, $V_{IN} = 0 \text{ V or } V_{DD}$ | | Input Current, I <sub>IN</sub> , CS Pin | ±1 | μA typ | | | Input Capacitance, C <sub>IN</sub> <sup>2,3</sup> | 10 | pF max | | | LOGIC OUTPUTS | | | | | Output High Voltage, $V_{OH}$ | $V_{\mathrm{DD}}$ – 0.2 | V min | $I_{SOURCE} = 200 \mu A; V_{DD} = 1.8 \text{ V to } 3.6 \text{ V}$ | | Output Low Voltage, $V_{\mathrm{OL}}$ | 0.2 | V max | $I_{SINK} = 200 \mu A$ | | Floating-State Leakage Current | ±10 | μA max | | | Floating-State Output Capacitance <sup>3, 4</sup> | 10 | pF max | | | Output Coding | Straight (Nat | ural) Binary | | | CONVERSION RATE | | | | | Conversion Time | 4.166 | μs max | 10 SCLK Cycles with SCLK at 2.4 MHz | | Track/Hold Acquisition Time | TBD | ns max | | | Throughput Rate | 100 | kSPS max | See Serial Interface Section | | POWER REQUIREMENTS | | | | | V <sub>DD</sub> | 1.8/3.6 | V min/max | | | I <sub>DD</sub> | | | Digital I/Ps = 0 V or V <sub>DD</sub> | | Normal Mode (Static) | 350 | μA max | $V_{DD} = 3V$ . SCLK On or Off | | • • | 200 | μA max | $V_{DD} = 1.8 \text{ V}$ . SCLK On or Off | | Power-Down Mode | 0.5 | μA max | SCLK Off | | | 80 | μA max | SCLK On | | Power Dissipation <sup>5</sup> | | | | | Normal Mode (Operational) | TBD | mW max | $V_{DD} = 3 \text{ V. } f_{SAMPLE} = TBD$ | | | TBD | mW max | $V_{DD} = 1.8 \text{ V. } f_{SAMPLE} = TBD$ | | Power-Down | 1.5 | μW max | $V_{\rm DD} = 3 \text{ V. SCLK Off}$ | | | 0.9 | μW max | $V_{\rm DD}$ = 1.8 V. SCLK Off | REV. PrC -4- NOTES <sup>1</sup>Temperaturerangesasfollows: BVersions: -40°C to +85°C. <sup>2</sup>See Terminology. <sup>3</sup>Sample tested at 25°C to ensure compliance. <sup>4</sup>See Power Versus Throughput Rate section. Specifications subject to change without notice. ### $TIMING SPECIFICATIONS \begin{picture}(100,0) \put(0,0){\line(1,0){100}} \put(0,0){\line(1,0){100}}$ | Parameter | AD7466 | Units | Description | |--------------------------------|-----------------------|---------|----------------------------------------------------| | f <sub>SCLK</sub> <sup>2</sup> | 10 | kHz min | | | | TBD | MHz max | | | $t_{CONVERT}$ | 16* t <sub>SCLK</sub> | | | | $t_{quiet}$ | TBD | ns min | Minimum Quiet Time required between Bus Relinquish | | • | | | and start of next conversion | | $t_1$ | TBD | ns min | Minimum CS Pulse Width | | $t_2$ | 10 | ns min | CS to SCLK_Setup Time | | $t_2 \\ t_3^3 \\ t_4^3$ | TBD | ns max | Delay from CS Until SDATA 3-State Disabled | | $t_4^3$ | TBD | ns max | Data Access Time After SCLK Falling Edge | | $t_5$ | $0.4t_{ m SCLK}$ | ns min | SCLK Low Pulse Width | | $t_6$ | $0.4t_{ m SCLK}$ | ns min | SCLK High Pulse Width | | $t_7$ | TBD | ns min | SCLK to Data Valid Hold Time | | $t_8^4$ | TBD | ns max | SCLK falling Edge to SDATA High Impedance | | $t_{power-up}^{5}$ | TBD | μs typ | Power up time from Full Power-down. | #### NOTES **TBD** Specifications subject to change without notice. #### ABSOLUTE MAXIMUM RATINGS1 $(T_A = +25^{\circ}C \text{ unless otherwise noted})$ V<sub>DD</sub> to GND -0.3 V to TBD V Analog Input Voltage to GND -0.3 V to $V_{\rm DD}$ + 0.3 V Digital Input Voltage to GND -0.3 V to TBDV -0.3 V to $V_{\rm DD}$ + 0.3 V Digital Output Voltage to GND Input Current to Any Pin Except Supplies<sup>2</sup> ±10 mA Operating Temperature Range Commercial (A, B Version) $-40^{\circ}C$ to $+85^{\circ}C$ Storage Temperature Range $-65^{\circ}$ C to $+150^{\circ}$ C Junction Temperature +150°C SOT-23 Package, Power Dissipation 450 mW $\theta_{JA}$ Thermal Impedance 229.6°C/W (SOT23) 205.9°C/W (μSOIC) $\theta_{JC}$ Thermal Impedance 91.99°C/W (SOT23) 43.74°C/W (μSOIC) Lead Temperature, Soldering Vapor Phase (60 secs) +215°C Infared (15 secs) +220°C Figure 1. Load Circuit for Digital Output Timing Specifications ### ESD <sup>1</sup>Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. <sup>2</sup>Transient currents of up to 100 mA will not cause SCR latch up. #### CAUTION ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although the AD7466/AD7467/AD7468 feature proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality. REV. PrC -5- $<sup>^{1}</sup>$ Sample tested at +25°C to ensure compliance. All input signals are specified with tr = tf = 5 ns (10% to 90% of $V_{DD}$ ) and timed from a voltage level of 1.6 Volts. <sup>&</sup>lt;sup>2</sup>Mark/Space ratio for the SCLK input is 40/60 to 60/40. $<sup>^3</sup>$ Measured with the load circuit of Figure 1 and defined as the time required for the output to cross 0.8 V or 2.0 V. <sup>&</sup>lt;sup>4</sup>t<sub>8</sub> is derived form the measured time taken by the data outputs to change 0.5 V when loaded with the circuit of Figure 1. The measured number is then extrapolated back to remove the effects of charging or discharging the 50 pF capacitor. This means that the time, t<sub>8</sub>, quoted in the timing characteristics is the true bus relinquish time of the part and is independent of the bus loading. <sup>&</sup>lt;sup>5</sup>See Power-up Time section. #### PIN FUNCTION DESCRIPTION | Pin | Pin | | |-----|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | No. | Mnemonic | Function | | 6 | $\overline{C}\overline{S}$ | Chip Select. Active low logic input. This input provides the dual function of initiating conversions on the AD7466/AD7467/AD7468 and also frames the serial data transfer. | | 1 | $V_{ m DD}$ | Power Supply Input. The $V_{\rm DD}$ range for the AD7466/67/68 is from +1.8 V to +3.6 V. | | 2 | GND | Analog Ground. Ground reference point for all circuitry on the AD7466/AD7467/AD7468. All analog input signals should be referred to this GND voltage. | | 3 | $V_{IN}$ | Analog Input. Single-ended analog input channel. The input range is 0 to $V_{ m DD}$ . | | 5 | SDATA | Data Out. Logic Output. The conversion result from the AD7466/AD7467/AD7468 is provided on this output as a serial data stream. The bits are clocked out on the falling edge of the SCLK input. The data stream from the AD7466 consists of four leading zeros followed by the 12 bits of conversion data which is provided MSB first. The data stream for the AD7467 consists of four leading zeros followed by 10 bits of data. The datastream for the AD7468 consists of four leading zeros followed by 8 bits of data. | | 4 | SCLK | Serial Clock. Logic input. SCLK provides the serial clock for accessing data from the part. This clock input is also used as the clock source for the AD7466/AD7467/AD7468 conversion process. | #### **ORDERING GUIDE** | Model | Temperature Linearity Range Error (LSB) <sup>1</sup> | | Package<br>Option <sup>2</sup> | Branding<br>Information | |--------------------------------|------------------------------------------------------|---------------|--------------------------------|-------------------------| | AD7466BRT | -40°C to +85°C | ±1 max | RT-6 | CLB | | AD7467BRT | $-40^{\circ}$ C to $+85^{\circ}$ C | ±1 max | RT-6 | CMB | | AD7468BRT | $-40^{\circ}$ C to $+85^{\circ}$ C | $\pm 0.5$ max | RT-6 | CNB | | AD7466BRM | $-40^{\circ}$ C to $+85^{\circ}$ C | ±1 max | RM-8 | CQB | | AD7467BRM | $-40^{\circ}$ C to $+85^{\circ}$ C | ±1 max | RM-8 | CRB | | AD7468BRM | $-40^{\circ}$ C to $+85^{\circ}$ C | $\pm 0.5$ max | RM-8 | CSB | | EVAL-AD7466CB <sup>3</sup> | | | | | | EVAL-AD7467CB <sup>3</sup> | | | | | | EVAL-CONTROL BRD2 <sup>4</sup> | | | | | #### AD7466/67/68 PINCONFIGURATION #### AD7466/67/68 SOT-23 #### AD7466/67/68 µSOIC -6-REV. PrC $<sup>^{1}</sup> Linearity \, Error \, here \, refers \, to \, integral \, linearity \, error.$ $<sup>{}^{2}</sup>RT = \tilde{SOT}$ -23, RM = $\mu SOIC$ . <sup>&</sup>lt;sup>3</sup>This can be used as a stand-alone evaluation board or in conjunction with the EVAL-CONTROL BOARD for evaluation/demonstration purposes. <sup>4</sup>This board is a complete unit allowing a PC to control and communicate with all Analog Devices evaluation boards ending in the CB designators. #### **TERMINOLOGY** #### **Integral Nonlinearity** This is the maximum deviation from a straight line passing through the endpoints of the ADC transfer function. For the AD7466/67/68 the endpoints of the transfer function are zero scale, a point 1 LSB below the first code transition, and full scale, a point 1 LSB above the last code transition. #### **Differential Nonlinearity** This is the difference between the measured and the ideal 1 LSB change between any two adjacent codes in the ADC. #### Offset Error This is the deviation of the first code transition $(00 \dots 000)$ to $(00 \dots 001)$ from the ideal, i.e AGND + 1 LSB. #### Gain Error This is the deviation of the last code transition (111 . . . 110) to (111 . . . 111) from the ideal (i.e., $V_{REF}$ – 1LSB) after the offset error has been adjusted out. #### Track/Hold Acquisition Time The track/hold amplifier returns into track mode at the end of conversion. Track/Hold acquisition time is the time required for the output of the track/hold amplifier to reach its final value, within $\pm 0.5$ LSB, after the end of conversion. See serial interface timing section for more details. #### Signal to (Noise + Distortion) Ratio This is the measured ratio of signal to (noise + distortion) at the output of the A/D converter. The signal is the rms amplitude of the fundamental. Noise is the sum of all nonfundamental signals up to half the sampling frequency ( $f_S/2$ ), excluding dc. The ratio is dependent on the number of quantization levels in the digitization process; the more levels, the smaller the quantization noise. The theoretical signal to (noise + distortion) ratio for an ideal N-bit converter with a sine wave input is given by: Signal to (Noise + Distortion) = (6.02 N + 1.76) dB Thus for a 12-bit converter, this is 74 dB and for a 10-bit converter this is 62dB. #### **Total Harmonic Distortion** Total harmonic distortion (THD) is the ratio of the rms sum of harmonics to the fundamental. For the AD7466/AD7467/AD7468, it is defined as: THD (dB) = $$20 \log \frac{\sqrt{V_2^2 + V_3^2 + V_4^2 + V_5^2 + V_6^2}}{V_1}$$ where $V_1$ is the rms amplitude of the fundamental and $V_2$ , $V_3$ , $V_4$ , $V_5$ and $V_6$ are the rms amplitudes of the second through the sixth harmonics. #### Peak Harmonic or Spurious Noise Peak harmonic or spurious noise is defined as the ratio of the rms value of the next largest component in the ADC output spectrum (up to $f_{\rm S}/2$ and excluding dc) to the rms value of the fundamental. Normally, the value of this specification is determined by the largest harmonic in the spectrum, but for ADCs where the harmonics are buried in the noise floor, it will be a noise peak. #### Intermodulation Distortion With inputs consisting of sine waves at two frequencies, fa and fb, any active device with nonlinearities will create distortion products at sum and difference frequencies of mfa $\pm$ nfb where m, n = 0, 1, 2, 3, etc. Intermodulation distortion terms are those for which neither m nor n are equal to zero. For example, the second order terms include (fa + fb) and (fa - fb), while the third order terms include (2fa + fb), (2fa - fb), (fa + 2fb) and (fa - 2fb). The AD7466/AD7467/AD7468 are tested using the CCIF standard where two input frequencies are used. In this case, the second order terms are usually distanced in frequency from the original sine waves while the third order terms are usually at a frequency close to the input frequencies. As a result, the second and third order terms are specified separately. The calculation of the intermodulation distortion is as per the THD specification where it is the ratio of the rms sum of the individual distortion products to the rms amplitude of the sum of the fundamentals expressed in dBs. REV. PrC -7- ### AD7466/AD7467/AD7468 TYPICAL PERFORMANCE CURVES Figure 2 shows a typical FFT plot for the AD7466 at 100 kHz sample rate and 30 kHz input frequency. Figure 2. AD7466 Dynamic Performance at 100 kSPS Figure 3. AD7466 SINAD vs Analog Input Frequency at 100 kSPS Figure 4. PSRR vs Supply Ripple Frequency Figure 5. AD7466 THD vs Analog Input Frequency at 100 kSPS -8- REV. PrC #### CIRCUIT INFORMATION The AD7466/AD7467/AD7468 are fast, micro-power, 12/10/8-bit, A/D converters respectively. The parts can be operated from a +1.8 V to +3.6 V supply. When operated from any supply voltage within this range, the AD7466/AD7467/AD7468 is capable of throughput rates of 100 kSPS when provided with a 2 MHz clock. The AD7466/AD7467/AD7468 provides the user with an on-chip track/hold, A/D converter, and a serial interface housed in a tiny 6-pin SOT-23 package, which offers the user considerable space saving advantages over alternative solutions. The serial clock input accesses data from the part but also provides the clock source for the successive-approximation A/D converter. The analog input range is 0 to $V_{\rm DD}$ . An external reference is not required for the ADC and neither is there a reference on-chip. The reference for the AD7466/AD7467/AD7468 is derived from the power supply and thus gives the widest dynamic input range. The AD7466/AD7467/AD7468 also features an automatic power-down mode option to allow power saving between conversions. The power-down feature is implemented across the standard serial interface as described in the "Modes of Operation" section. #### CONVERTER OPERATION The AD7466/AD7467/AD7468 is a successive approximation analog-to-digital converter based around a charge redistribution DAC. Figures 8 and 9 show simplified schematics of the ADC. Figure 8 shows the ADC during its acquisition phase. SW2 is closed and SW1 is in position A, the comparator is held in a balanced condition and the sampling capacitor acquires the signal on $V_{\rm IN}$ . Figure 8. ADC Acquisition Phase When the ADC starts a conversion, see figure 9, SW2 will open and SW1 will move to position B causing the comparator to become unbalanced. The Control Logic and the Charge Redistribution DAC are used to add and subtract fixed amounts of charge from the sampling capacitor to bring the comparator back into a balanced condition. When the comparator is rebalanced the conversion is complete. The Control Logic generates the ADC output code. Figure 10 shows the ADC transfer function. Figure 9. ADC Conversion Phase #### ADC TRANSFER FUNCTION The output coding of the AD7466/AD7467/AD7468 is straight binary. The designed code transitions occur at successive integer LSB values (i.e., 1LSB, 2LSBs, etc.). The LSB size is = $V_{\rm DD}/4096$ for the AD7466,the LSB size is = $V_{\rm DD}/1024$ for the AD7467, and the LSB size is = $V_{\rm DD}/256$ for the AD7468 . The ideal transfer characteristic for the AD7466/AD7467/AD7468 is shown in figure 10 below. Figure 10. AD7466/67/68 Transfer Characteristic REV. PrC -9- #### TYPICAL CONNECTION DIAGRAM Figure 11 shows a typical connection diagram for the AD7466/AD7467/AD7468. V<sub>REF</sub> is taken internally from $V_{\mathrm{DD}}$ and as such $V_{\mathrm{DD}}$ should be well decoupled. This provides an analog input range of 0V to V<sub>DD</sub>. For the AD7466 the conversion result is output in a 16-bit word with four leading zeroes followed by the MSB of the 12bit result. The AD7467 conversion result consists of four leading zeros followed by the MSB of the 10-bit result. The AD7468 conversion result consists of four leading zeros followed by the MSB of the 8-bit result. Alternatively, because the supply current required by the AD7466/AD7467/AD7468 is so low, a presision reference can be used as the supply source to the AD7466/AD7467/ AD7468. A REF19x voltage reference (REF193 for 3V, REF192 for 2.5 V ) can be used to supply the required voltage to the ADC - see figure 11. This configuration is especially useful if your power supply is quite noisy or if the system supply voltages are at some value other than 3V (e.g. 2.5V). The REF19x will output a steady voltage to the AD7466/AD7467/AD7468. In applications where power consumption is important, the automatic power down mode of the ADC and the sleep mode of the REF19x reference should be used to improve power performance. See Modes of Operation section of the datasheet. Figure 11. REF193 as Power Supply to AD7466/AD7467/ AD7468 #### **Analog Input** Figure 12 shows an equivalent circuit of the analog input sturcture of the AD7466/AD7467/7468. The two diodes D1 and D2 provide ESD protection for the analog inputs. Care must be taken to ensure that the analog input signal never exceeds the supply rails by more than 200mV. This will cause these diodes to become forward biased and start conducting current into the substrate. The capacitor C1 in figure 12 is typically about 4pF and can primarily be attributed to pin capacitance. The resistor R1 is a lumped component made up of the on resistance of a switch. This resistor is typically about $100\Omega$ . The capacitor C2 is the ADC sampling capacitor and has a capacitance of 16pF typically. For ac applications, removing high frequency components from the analog input signal is recommended by use of a band-pass filter on the relevant analog input pin. In applications where harmonic distortion and signal to noise ratio are critical the analog input should be driven Figure 12. Equivalent Analog Input Circuit from a low impedance source. Large source impedances will significantly affect the ac performance of the ADC. This may necessitate the use of an input buffer amplifier. The choice of the op amp will be a function of the particular application. When no amplifier is used to drive the analog input the source impedance should be limited to low values. The maximum source impedance will depend on the amount of total harmonic distortion (THD) that can be tolerated. The THD will increase as the source impedance increases and performance will degrade. Figure 13 shows a graph of the Total Harmonic Distortion vs. analog input signal frequency for different source impedances when using a supply voltage of 2.7V and sampling at a rate of 100 kSPS. -10- REV. PrC Figure 13. THD vs. Analog Input Frequency for Various Source Impedance #### **Digital Inputs** The digital inputs applied to the AD7466/AD7467/ AD7468 are not limited by the maximum ratings which limit the analog inputs. One advantage of SCLK and $\overline{\text{CS}}$ not being restricted by the $V_{DD}$ + 0.3V limit is the fact that power supply sequencing issues are avoided. If $\overline{\text{CS}}$ or SCLK are applied before $V_{DD}$ then there is no risk of latch-up as there would be on the analog inputs if a signal greater than 0.3V was applied prior to $V_{DD}$ . #### MODE OF OPERATION The AD7466/AD7467/AD7468 automatically enters powerdown at the end of each conversion. This mode of operation is designed to provide flexible power management options and to optimize the power dissipation/ throughput rate ratio for differing application requirements. Figure 14 shows the general diagram of the operaion of the AD7466/AD7467/AD7468. On the falling CS edge the part begins to power up and the Track and Hold, which was in Hold while the part was in power down, will go into track mode. When operating the part with a 2.4 MHz clock it will take 2 clock cycles to fully power up the part and acquire the input signal. On the third SCLK falling edge after the CS falling edge the Track and Hold will return to hold mode. For the AD7466 sixteen serial clock cycles are required to complete the conversion and access the complete conversion result.On the 16th SCLK falling edge the part will automatically enter power down. The AD7467 will automatically enter powerdown on the fourteenth SCLK falling edge. The AD7468 will automatically enter powerdown on the twelveth SCLK falling edge. When supplies are first applied to the AD7466/AD7467/AD7468 a dummy conversion should be performed to ensure that the part is in powerdown mode. The conversion is iniated on the falling edge of $\overline{CS}$ as described in the Serial Interface section. For the AD7466 if $\overline{CS}$ is brought high any time before the 16th SCLK falling edge the part will enter power down and the conversion that was initiated by the falling edge of $\overline{CS}$ will be terminated and SDATA will go back into tri-state. This also applies for the AD7467/AD7468, if $\overline{CS}$ is brought high before the conversion is complete (the 14th SCLK falling edge for the AD7468) the part will enter powerdown and the conversion will be terminated. Once a data transfer is complete (SDATA has returned to tri-state), another conversion can be initiated after the quiet time, $t_{quiet}$ , has elapsed by bringing $\overline{CS}$ low again. Figure 14. Normal Mode Operation REV. PrC -11- #### SERIAL INTERFACE Figure 15, 16, 17 show the detailed timing diagram for serial interfacing to the AD7466/AD7467/AD7468. The serial clock provides the conversion clock and also controls the transfer of information from the ADC during a conversion. On the $\overline{CS}$ falling edge the part begins to power up. The falling edge of $\overline{CS}$ puts the track and hold into track mode and takes the bus out of tristate. The conversion is also initiated at this point and will require 16 SCLK cycles to complete. On the third SCLK falling edge the part should be fully powered up, as shown in figure 15 at point B. On the third SCLK falling edge after the CS falling edge the track and hold will return to hold. On the 16th SCLK falling edge the SDATA line will go back into tristate and the AD7466 will enter power down. If the rising edge of CS occurs before 16 SCLKs have elapsed then the conversion will be terminated and the SDATA line will go back into tri-state and the part will enter power down, otherwise SDATA returns to tri-state on the 16th SCLK falling edge as shown in Figure 15. Sixteen serial clock cycles are required to perform the conversion process and to access data from the AD7466. For the AD7467, the fourteenth SCLK falling edge will cause the SDATA line to go back into tri-state and the part will enter powerdown. If the rising edge of CS occurs before 14 SCLKs have elapsed then the conversion will be terminated and the SDATA line will go back into tri-state and the AD7467 will enter powerdown, otherwise SDATA returns to tri-state on the 14th SCLK falling edge as ahown in figure 16. Fourteen serial clock cycles are required to perform the conversion process and to access data from the AD7467. For the AD7468, the 12th SCLK falling edge will cause the SDATA line to go back into tri-state and the part will enter powerdown. If the rising edge of CS occurs before 12 SCLKs have elapsed then the conversion will be terminated and the SDATA line will go back into tri-state and the AD7468 will enter powerdown, otherwise SDATA returns to tri-state on the 12th SCLK falling edge as ahown in figure 17. Twelve serial clock cycles are required to perform the conversion process and to access data from the AD7468. CS going low provides the first leading zero to be read in by the microcontroller or DSP. The remaining data is then clocked out by subsequent SCLK falling edges beginning with the 2nd leading zero, thus the first falling clock edge on the serial clock has the first leading zero provided and also clocks out the second leading zero. For the Ad7466 the final bit in the data transfer is valid on the sixteenth falling edge, having being clocked out on the previous (15th) falling edge. Figure 15. AD7466 Serial Interface Timing Diagram Figure 16. AD7467 Serial Interface Timing Diagram Figure 17. AD7468 Serial Interface Timing Diagram -12- REV. PrC #### MICROPROCESSOR INTERFACING The serial interface on the AD7466/AD7467/AD7468 allows the part to be directly connected to a range of many different microprocessors. This section explains how to interface the AD7466/AD7467/AD7468 with some of the more common microcontroller and DSP serial interface protocols. #### AD7466/7/8 to TMS320C5xC54x The serial interface on the TMS320C5x uses a continuous serial clock and frame synchronization signals to synchronize the data transfer operations with peripheral devices like the AD7466/67/68. The $\overline{\text{CS}}$ input allows easy interfacing between the TMS320C5x and the AD7466/67/68 without any glue logic required. The serial port of the TMS320C5x/C54x is set up to operate in burst mode with internal CLKX (TX serial clock) and FSX (TX frame sync). The serial port control register (SPC) must have the following setup: FO = 0, FSM = 1, MCM = 1 and TXM = 1. The format bit, FO, may be set to 1 to set the word length to 8-bits, in order to implement the power-down mode on the AD7466/67/68. The connection diagram is shown in Figure 18. It should be noted that for signal processing applications, it is imperative that the frame synchronisation signal from the TMS320C5x/C54x will provide equidistant sampling. Figure 18. Interfacing to the TMS320C5x #### AD7466/7/8 to ADSP21xx The ADSP21xx family of DSPs are interfaced directly to the AD7466/67/68 without any glue logic required. The SPORT control register should be set up as follows: TFSW = RFSW = 1, Alternate Framing INVRFS = INVTFS = 1, Active Low Frame Signal DTYPE = 00, Right Justify Data SLEN = 1111, 16-Bit Data words ISCLK = 1, Internal serial clock TFSR = RFSR = 1, Frame every word IRFS = 0, ITFS = 1. The connection diagram is shown in Figure 19. The ADSP21xx has the TFS and RFS of the SPORT tied together, with TFS set as an output and RFS set as an input. The DSP operates in Alternate Framing Mode and the SPORT control register is set up as described. The Frame synchronisation signal generated on the TFS is tied to $\overline{\text{CS}}$ and as with all signal processing applications equidistant sampling is necessary. However, in this example, the timer interrupt is used to control the sampling rate of the ADC and under certain conditions, equidistant sampling may not be acheived. The Timer registers etc. are loaded with a value which will provide an interrupt at the required sample interval. When an interrupt is received, a value is transmitted with TFS/DT (ADC control word). The TFS is used to control the RFS and hence the reading of data. The frequency of the serial clock is set in the SCLKDIV register. When the instrustion to transmit with TFS is given, (i.e. AX0=TX0), the state of the SCLK is checked. The DSP will wait until the SCLK has gone High, Low and High before transmission will start. If the timer and SCLK values are chosen such that the instruction to transmit occurs on or near the rising edge of SCLK, then the data may be transmitted or it may wait until the next clock edge. For example, the ADSP2111 has a master clock frequency of 16MHz. If the SCLKDIV register is loaded with the value 3 then a SCLK of 2MHz is obtained, and 8 master clock periods will elapse for every 1 SCLK period. If the timer registers are loaded with the value 803, then 100.5 SCLKs will occur between interrupts and subsequently between transmit instructions. This situation will result in non-equidistant sampling as the transmit instruction is occuring on a SCLK edge. If the number of SCLKs between interrupts is a whole integer figure of N then equidistant sampling will be implemented by the DSP. \*Additional Pins omitted for clarity Figure 19. Interfacing to the ADSP-21xx #### AD7466/67/68 to DSP56xxx The connection diagram in figure 20 shows how the AD7466/67/68 can be connected to the SSI (Synchronous Serial Interface) of the DSP56xxx family of DSPs from Motorola. The SSI is operated in Synchronous Mode (SYN bit in CRB =1) with internally generated 1-bit clock period frame sync for both TX and RX (bits FSL1 =1 and FSL0 =0 in CRB). Set the word length to 16 by setting bits WL1 =1 and WL0 = 0 in CRA. It should be noted that for signal processing applications, it is imperative that the frame synchronisation signal from the DSP56xxx will provide equidistant sampling. REV. PrC -13- \*Additional Pins omitted for clarity Figure 20. Interfacing to the DSP56xx #### AD7466/67/68 to MC68HC16 The Serial Peripheral Interface (SPI) on the MC68HC16 is configured for Master Mode (MSTR = 1), Clock Polarity Bit (CPOL) = 1 and the Clock Phase Bit (CPHA) = 0. The SPI is configured by writing to the SPI Control Register (SPCR) - see 68HC16 user manual. The serial transfer will take place as a 16-bit operation when the SIZE bit in the SPCR register is set to SIZE = 1. A connection diagram is shown in figure 21. \*Additional Pins omitted for clarity Figure 21. Interfacing to the MC68HC16 -14- REV. PrC #### **OUTLINE DIMENSIONS** Dimensions shown in inches and (mm). #### 6-lead SOT23 (RT-6) #### 8-lead microSOIC (RM-8) REV. PrC -15-