# MX26F128J3 # Macronix NBit™ Memory Family # 128M [x8/x16] SINGLE 3V PAGE MODE eLiteFlash™ MEMORY #### **FEATURES** - 3.0V to 3.6V operation voltage - Block Structure - 128 x 128Kbyte Erase Blocks - Fast random / page mode access time - 120/25 ns Read Access Time - 150/25 ns Read Access Time - Page Depth: 4-word - 128-bit Protection Register - 64-bit Unique Device Identifier - 64-bit User Programmable OTP Cells - 32-Byte Write Buffer - 6 us/byte Effective Programming Time - Enhanced Data Protection Features Absolute Protection with VPEN = GND - Flexible Block Locking - Block Erase/Program Lockout during Power Transitions #### **Performance** - Low power dissipation - typical 15mA active current for page mode read - 80uA/(max.) standby current - · High Performance - Block erase time: 2s typ. - Byte programming time: 210us typ. - Block programming time: 0.8s typ. (using Write to Buffer Command) - Program/Erase Endurance cycles: 100 cycles #### Software Feature - Support Common Flash Interface (CFI) - eLiteFlash™ memory device parameters stored on the device and provide the host system to access. #### **Hardware Feature** - A0 pin - Select low byte address when device is in byte mode. Not used in word mode. - STS pin - Indicates the status of the internal state machine. - VPEN pin - For Erase /Program/ Block Lock enable. - VCCQ Pin - The output buffer power supply, control the device 's output voltage. #### **Packaging** - 56-Lead TSOP - 64-ball CSP #### **Technology** - 0.25u Macronix NBit™ Flash Technology #### GENERAL DESCRIPTION The MXIC's MX26F128J3 series eLiteFlash™ memory use the most advance 2 bits/cell Nbit technology, double the storage capacity of memory cell. The device provide the high density eLiteFlash™ memory solution with reliable performance and most cost-effective. The device organized as by 8 bits or by 16 bits of output bus. The device is packaged in 56-Lead TSOP and 64-ball CSP. It is designed to be reprogrammed and erased in system or in standard EPROM programmers. The device offers fast access time and allowing operation of high-speed microprocessors without wait states. To eliminate bus contention, the device has separate chip enable (CE0, CE1, CE2) and output enable (OE) controls. The device augment EPROM functionality with in- circuit electrical erasure and programming. The device uses a command register to manage this functionality. The MXIC's Nbit technology reliably stores memory contents even after the specific erase and program cycles. The MXIC cell is designed to optimize the erase and program mechanisms by utilizing the dielectric's character to trap or release charges from ONO layer. The device uses a 3.0V to 3.6V VCC supply to perform the High Reliability Erase and auto Program/Erase algorithms. The highest degree of latch-up protection is achieved with MXIC's proprietary non-epi process. Latch-up protection is proved for stresses up to 100 milliamps on address and data pin from -1V to VCC + 1V. #### PIN CONFIGURATION ### 56 TSOP (14mm x 20mm) # 64 Ball CSP (10x13x1.2mm, 1.0mm-ball pitch) #### Notes: 1. Don't Use (DU) pins refer to pins that should not be connected. # PIN DESCRIPTION | SYMBOL | PIN NAME | |---------------|-----------------------| | A0 | Byte Select Address | | A1~A23 | Address Input | | Q0~Q15 | Data Inputs/Outputs | | CE0, CE1, CE2 | Chip Enable Input | | WE | Write Enable Input | | ŌĒ | Output Enable Input | | RESET | Reset/Power Down mode | | SYMBOL | PIN NAME | |--------|------------------------------| | STS | STATUS Pin | | BYTE | Byte Mode Enable | | VPEN | ERASE/PROGRAM/BLOCK Lock | | | Enable | | VCCQ | Output Buffer Power Supply | | VCC | Device Power Supply | | GND | Device Ground | | NC | Pin Not Connected Internally | | DU | Don't Use | #### **BLOCK DIAGRAM** # Figure 1. Block Architecture eLiteFlash™ memory reads erases and writes in-system via the local CPU. All bus cycles to or from the eLiteFlash™ memory conform to standard microprocessor bus cycles. **Table 1. Chip Enable Truth Table** | CE2 | CE1 | CE0 | DEVICE | |-----|-----|-----|----------| | VIL | VIL | VIL | Enabled | | VIL | VIL | VIH | Disabled | | VIL | VIH | VIL | Disabled | | VIL | VIH | VIH | Disabled | | VIH | VIL | VIL | Enabled | | VIH | VIL | VIH | Enabled | | VIH | VIH | VIL | Enabled | | VIH | VIH | VIH | Disabled | NOTE: For Single-chip applications, CE2 and CE1 can be strapped to GND. ### **Table 2. Bus Operations** | Command | Read | Output | Standby | RESET | Read ID | Read | Read | Read | Write | |----------------|----------|---------|----------|--------|----------|---------|-----------|--------------|---------| | Sequence | Array | Disable | | Mode/ | | Query | Status | Status | | | | | | | Power | | | (WSM off) | (WSM on) | | | | | | | Down | | | | | | | | | | | Mode | | | | | | | Notes | 4,5,6 | | | | | | | | 6,10,11 | | RESET | VIH | VIH | VIH | VIL | VIH | VIH | VIH | VIH | VIH | | CE0,CE1,CE2(1) | Enabled | Enabled | Disabled | X | Enabled | Enabled | Enabled | Enabled | Enabled | | OE (2) | VIL | VIH | X | X | VIL | VIL | VIL | VIL | VIH | | WE (2) | VIH | VIH | X | X | VIH | VIH | VIH | VIH | VIL | | Address | X | X | X | Χ | See | See | X | X | X | | | | | | | Figure 2 | Table 6 | | | | | VPEN | X | Х | X | Х | X | Х | X | X | VPENH | | Q (3) | Data out | High Z | High Z | High Z | Note 8 | Note 9 | Data out | Q7=Data out | Data in | | | | | | | | | | Q15-8=High Z | | | | | | | | | | | Q6-0=High Z | | | STS | High Z | X | X | High Z | High Z | High Z | | | X | | (default mode) | (7) | | | (7) | (7) | (7) | | | | # NOTES: - 1. See Table 1 on page 7 for valid CE configurations. - 2. OE and WE should never be enabled simultaneously. - 3. DQ refers to Q0-Q7 if BYTE is low and Q0-Q15 if BYTE is high. - 4. Refer to DC Characteristics. When VPEN ≤ VPENLK, memory contents can be read, but not altered. - 5. X can be VIL or VIH for control and address pins, and VPENLK or VPENH for VPEN . See DC Characteristics for VPENLK and VPENH voltages. - 6. In default mode, STS is VOL when the WSM is executing internal block erase, program, or lock-bit configuration algorithms. It is VOH when the WSM is not busy, or in reset/power-down mode. - 7. High Z will be VOH with an external pull-up resistor. - 8. See Section, "Read Identifier Codes" for read identifier code data. - 9. See Section, "Read Query Mode Command" for read query data. - 10. Command writes involving block erase, program, or lock-bit configuration are reliably executed when VPEN= VPENH and VCC is within specification. - 11. Refer to Table 3 on page 10 for valid DIN during a write operation. #### **FUNCTION** The device includes on-chip program/erase control circuitry. The Write State Machine (WSM) controls block erase and byte/word/page program operations. Operational modes are selected by the commands written to the Command User Interface (CUI). The Status Register indicates the status of the WSM and when the WSM successfully completes the desired program or block erase operation. #### **READ** The device has three read modes, which accesses to the memory array, the Device Identifier or the Status Register independent of the VPEN voltage. The appropriate read command are required to be written to the CUI. Upon initial device powerup or after exit from powerdown, the device automatically resets to read array mode. In the read array mode, low level input to CEO, CE1, CE2 and OE, high level input to WE and RESET and address signals to the address inputs (A23-A0) output the data of the addressed location to the data input/output (Q15~Q0). When reading information in read array mode, the device defaults to asynchronous page mode. In this state, data is internally read and stored in a high-speed page buffer. A2:0 addresses data in the page buffer. The page size is 4 words or 8 bytes. Asynchronous word/byte mode is supported with no additional commands required. #### **WRITE** Writes to the CUI enables reading of memory array data, device identifiers and reading and clearing of the Status Register and when VPEN=VPENH block erasure program and lock-bit configuration. The CUI is written when the device is enable, $\overline{\text{WE}}$ is active and $\overline{\text{OE}}$ is at high level. Address and data are latched on the earlier rising edge of $\overline{\text{WE}}$ and $\overline{\text{CE}}$ . Standard micro-processor write timings are used. #### **OUTPUT DISABLE** When $\overline{OE}$ is at VIH, output from the devices is disabled. Data input/output are in a high-impedance(High-Z) state. #### **STANDBY** When CE0, CE1 and CE2 disable the device (see table1) and place it in standby mode. The power consumption of this device is reduced. Data input/output are in a high-impedance(High-Z) state. If the memory is deselected during block erase, program or lock-bit configuration, the internal control circuits remain active and the device consume normal active power until the operation completes. #### **POWER-DOWN** When RESET pin is at VIL the device is in the power-down mode and its power consumption is substantially low around 25uA. During read modes, the memory is deselected and the data input/output are in a high-impedance(High-Z) state. To return from power down mode requires RESET pin at VIH. After return from powerdown, the CUI is reset to Read Array, and the Status Register is set to value 80H. During block erase program or lock-bit configuration modes, RESET pin at VIL will abort either operation. Memory array data of the block being altered become invalid. In default mode, STS transitions low and remains low for a maximum time of tPLPH+tPHRH until the reset operation is complete. Memory contents being altered are no longer valid; the data may be partially corrupted after a program or partially altered after an erase or lockbit configuration. Time tPHWL is required after RESET goes to logic-high (VIH) before another command can be written. #### **READ QUERY** The read query operation outputs block status information, CFI (Common Flash Interface) ID string, system interface information, device geometry information and MXIC extended query information. ### **COMMAND DEFINITIONS** Device operations are selected by writing specific address and data sequences into the CUI. Table 3 defines the valid register command sequences. When VPEN\_VPENLK only read operations from the status register, query, indentifier code or blocks are enabled. When VPEN=VPENH enables block erase program and lock-bit configuration operations. **Table 3. Command Definitions** | Command | | Read | Read | Read | Read | Clear | Write to | Word/byte | Sector | |-------------------------|--------------|-------|------------|------------|----------|----------|----------|-----------|--------| | Sequence | | Array | ID | Query | Status | Status | Buffer | Program | Erase | | | | | | | Register | Register | | | | | Notes | | | 5 | | 6 | | 7,8,9 | 10,11 | 9,10 | | | | | | | | | | | | | Bus Write Cyc | cles Req'd | 1 | <u>≥</u> 2 | <u>≥</u> 2 | 2 | 1 | > 2 | 2 | 2 | | First Bus | Operation(2) | Write | Write Cycles | Address(3) | Χ | Χ | X | X | X | ВА | Χ | ВА | | | Data(4,5) | FFH | 90H | 98H | 70H | 50H | E8H | 40H/10H | 20H | | Second Bus Operation(2) | | | Read | Read | Read | | Write | Write | Write | | Read Query | Address(3) | | IA | QA | Х | | ВА | PA | ВА | | | Data(4,5) | | ID | QD | SRD | | Z | PD | D0H | | Command | Command | | Set Sector | Clear | Protection | |--------------|--------------|-------|------------|----------|------------| | Sequence | | ation | Lock-Bit | Sector | Program | | | | | | Lock-Bit | | | | | | | | | | Notes | | | | 12 | | | Bus Write Cy | cles Req'd | 2 | 2 | 2 | 2 | | First Bus | Operation(2) | Write | Write | Write | Write | | Write Cycle | Address(3) | Χ | X | Χ | X | | | Data(4,5) | B8H | 60H | 60H | C0H | | Second Bus | Operation(2) | Write | Write | Write | Write | | Write Cycle | Address(3) | Χ | BA | Χ | PA | | | Data(4,5) | CC | 01H | D0H | PD | #### NOTES: - 1. Bus operations are defined in Table 2. - 2. X = Any valid address within the device. - BA = Address within the block. - IA = Identifier Code Address: see Figure 2 and Table 14. - QA = Query database Address. - PA = Address of memory location to be programmed. - RCD = Data to be written to the read configuration register. This data is presented to the device on A 16-1; all other address inputs are ignored. - 3. ID = Data read from Identifier Codes. - QD = Data read from Query database. - SRD = Data read from status register. See Table 15 for a description of the status register bits. - PD = Data to be programmed at location PA. Data is latched on the rising edge of WE. - CC = Configuration Code. - 4. The upper byte of the data bus (Q8-Q15) during command writes is a "Don't Care" in x16 operation. - 5. Following the Read Identifier Codes command, read operations access manufacturer, device and block lock codes. See Section 4.3 for read identifier code data. - 6. If the WSM is running, only Q7 is valid; Q15-Q8 and Q6-Q0 float, which places them in a high impedance state. - 7. After the Write to Buffer command is issued check the XSR to make sure a buffer is available for writing. - 8. The number of bytes/words to be written to the Write Buffer = N + 1, where N = byte/word count argument. Count ranges on this device for byte mode are N = 00H to N = 1FH and for word mode are N = 0000H to N =000FH. The third and consecutive bus cycles, as determined by N, are for writing data into the Write Buffer. The Confirm command (D0H) is expected after exactly N + 1 write cycles; any other command at that point in the sequence aborts the write to buffer operation. Please see Figure 4. "Write to Buffer Flowchart" for additional information. - 9. The write to buffer or erase operation does not begin until a Confirm command (D0h) is issued. - 10. Attempts to issue a block erase or program to a locked block. - 11. Either 40H or 10H are recognized by the WSM as the byte/word program setup. - 12. The clear block lock-bits operation simultaneously clears all block lock-bits. Figure 2. Device Identifier Code Memory Map NOTE: A0 is not used in either x8 or x16 mode when obtaining these identifier codes. Data is always given on the low byte in x16 mode (upper byte contains 00h). ### **Read Array Command** The device is in Read Array mode on initial device power up and after exit from power down, or by writing FFH to the Command User Interface. The read configuration register defaults to asynchronous read page mode. The device remains enabled for reads until another command is written. The Read Array command functions independently of the VPEN voltage. ### **Read Query Mode Command** This section defines the data structure or "Database" returned by the Common Flash Interface (CFI) Query command. System software should parse this structure to gain critical information such as block size, density, x8/x16, and electrical specifications. Once this information has been obtained, the software will know which command sets to use to enable eLiteFlash™ memory writes, block erases, and otherwise control the eLiteFlash™ memory component. # **Query Structure Output** The Query Database allows system software to gain information for controlling the eLiteFlash™ memory component. This section describes the device CFI-compliant interface that allows the host system to access Query data. Query data are always presented on the lowest-order data outputs (DQ 0-7) only. The numerical offset value is the address relative to the maximum bus width supported by the device. On this family of devices, the Query table device starting address is a 10h, which is a word address for x16 devices. For a word-wide (x16) device, the first two bytes of the Query structure, "Q" and "R" in ASCII, appear on the low byte at word addresses 10h and 11h. This CFI-compliant device outputs 00H data on upper bytes. Thus, the device outputs ASCII "Q" in the low byte (DQ 0-7) and 00h in the high byte (DQ 8-15). At Query addresses containing two or more bytes of information, the least significant data byte is presented at the lower address, and the most significant data byte is presented at the higher address. In all of the following tables, addresses and data are represented in hexadecimal notation, so the "h" suffix has been dropped. In addition, since the upper byte of word-wide devices is always "00h", the leading "00" has been dropped from the table notation and only the lower byte value is shown. Any x16 device outputs can be assumed to have 00h on the upper byte in this mode. Table 4. Summary of Query Structure Output as a Function of Device and Mode | Device<br>Type/Mode | Query start location in maximum device bus width addresses | · · | y data with<br>e bus width | maximum<br>n addressing | - | / data wit<br>addressin | - | |---------------------|------------------------------------------------------------|--------|----------------------------|-------------------------|--------|-------------------------|--------| | | | Hex | Hex | ASCII | Hex | Hex | ASCII | | | | Offset | Code | Value | Offset | Code | Value | | x16 device | | 10: | 0051 | "Q" | 20: | 51 | "Q" | | x16 mode | 10h | 11: | 0052 | "R" | 21: | 00 | "Null" | | | | 12: | 0059 | "Y" | 22: | 52 | "R" | | x16 device | | | | | 20: | 51 | "Q" | | x8 mode | N/A (1) | | N/A (1) | | 21: | 51 | "Q" | | | | | | | 22: | 52 | "R" | #### NOTE: Table 5. Example of Query Structure Output of a x16- and x8-Capable Device | | Word Addressing | | | Byte Addressing | | | | |--------|--------------------|-----------|--------|--------------------|----------|--|--| | Offset | Hex Code | Value | Offset | Hex Code | Value | | | | A15-A0 | D15 | - D0 | A7-A0 | D7 - | D0 | | | | 0010h | 0051 | "Q" | 20h | 51 | "Q" | | | | 0011h | 0052 | "R" | 21h | 51 | "Q" | | | | 0012h | 0059 | "Y" | 22h | 52 | "R" | | | | 0013h | P_ID <sub>LO</sub> | PrVendor | 23h | 52 | "R" | | | | 0014h | P_ID <sub>HI</sub> | ID# | 24h | 59 | "Y" | | | | 0015h | PLO | PrVendor | 25h | 59 | "Y" | | | | 0016h | PHI | TblAdr | 26h | P_ID <sub>LO</sub> | PrVendor | | | | 0017h | A_ID <sub>LO</sub> | AltVendor | 27h | P_ID <sub>LO</sub> | ID# | | | | 0018h | A_ID <sub>HI</sub> | ID# | 28h | P_ID <sub>HI</sub> | ID# | | | | | | | | | | | | <sup>1.</sup> The system must drive the lowest order addresses to access all the device's array data when the device is configured in x8 mode. Therefore, word addressing, where these lower addresses are not toggled by the system, is "Not Applicable" for x8-configured devices. ### **Query Structure Overview** The Query command causes the eLiteFlash™ memory component to display the Common Flash Interface (CFI) Query structure or "database". The structure sub-sections and address locations are summarized below. **Table 6. Query Structure (1)** | Offset | Sub-Section | Name Description | |-------------|---------------------------------|-------------------------------------------------------| | 00h | | Manufacturer Code | | 01h | | Device Code | | (BA+2)h (2) | Block Status Register | Block-Specific Information | | 04-0Fh | Reserved | Reserved for Vendor-Specific Information | | 10h | CFI Query Identification String | Reserved for Vendor-Specific Information | | 1Bh | System Interface Information | Command Set ID and Vendor Data Offset | | 27h | Device Geometry Definition | eLiteFlash™ memory Device Layout | | P(3) | Primary MXIC-Specific Extended | Vendor-Defined Additional Information Specific to the | | | Query Table | Primary Vendor Algorithm | #### NOTES: - 1. Refer to the Query Structure Output section and offset 28h for the detailed definition of offset address as a function of device bus width and mode. - 2. BA = Block Address beginning location (i.e., 02000h is block 2s beginning location when the block size is 128 Kbyte). - 3. Offset 15 defines "P" which points to the *Primary MXIC-Specific Extended Query* Table. #### **Block Status Register** The block status register indicates whether an erase operation completed successfully or whether a given block is locked or can be accessed for eLiteFlash™ memory program/erase operations. **Table 7. Block Status Register** | Offset | Length | Description | Address | Value | |-------------|--------|----------------------------------|---------|-----------------| | (BA+2)h (1) | 1 | Block Lock Status Register | BA+2: | 00 or01 | | | | BSR.0 Block Lock Status | | | | | | 0 = Unlocked | BA+2: | (bit 0): 0 or 1 | | | | 1 = Locked | | | | | | BSR 1-7: Reserved for Future Use | BA+2: | (bit 1-7): 0 | #### NOTE: 1. BA = The beginning location of a Block Address (i.e., 008000h is block 1s (64-KB block) beginning location in word mode). # **CFI Query Identification String** The CFI Query Identification String provides verification that the component supports the Common Flash Interface specification. It also indicates the specification version and supported vendor-specified command set(s). **Table 8. CFI Identification** | Offset | Length | Description | Add. | Hex | Value | |--------|--------|-------------------------------------------------------------|------|-----|-------| | | | | | | | | 10h | 3 | Query-unique ASCII string "QRY" | 10 | 51 | "Q" | | | | | 11: | 52 | "R" | | | | | 12: | 59 | "Y" | | 13h | 2 | Primary vendor command set and control interface ID code. | 13: | 01 | | | | | 16-bit ID code for vendor-specified algorithms | 14: | 00 | | | 15h | 2 | Extended Query Table primary algorithm address | 15: | 31 | | | | | | 16: | 00 | | | 17h | 2 | Alternate vendor command set and control interface ID code. | 17: | 00 | | | | | 0000h means no second vendor-specified algorithm exists | 18: | 00 | | | 19h | 2 | Secondary algorithm Extended Query Table address. | 19: | 00 | | | | | 0000h means none exists | 1A: | 00 | | # **System Interface Information** The following device information can optimize system interface software. **Table 9. System Interface Information** | Offset | Length | Description | Add. | Hex | Value | |--------|--------|----------------------------------------------------------------------------|------|------|-------| | | | | | Code | | | 1Bh | 1 | VCC logic supply minimum program/erase voltage | | | | | | | bits 0-3 BCD 100 mV | 1B: | 30 | 3.0V | | | | bits 4-7 BCD volts | | | | | 1Ch | 1 | VCC logic supply maximum program/erase voltage | | | | | | | bits 0-3 BCD 100 mV | 1C: | 36 | 3.6 V | | | | bits 4-7 BCD volts | | | | | 1Dh | 1 | VPP [programming] supply minimum program/erase voltage | | | | | | | bits 0-3 BCD 100 mV | 1D: | 00 | 0.0V | | | | bits 4-7 HEX volts | | | | | 1Eh | 1 | VPP [programming] supply maximum program/erase voltage | | | | | | | bits 0-3 BCD 100 mV | 1E: | 00 | 0.0V | | | | bits 4-7 HEX volts | | | | | 1Fh | 1 | "n" such that typical single word program time-out = 2 <sup>n</sup> us | 1F: | 07 | 128us | | 20h | 1 | "n" such that typical max. buffer write time-out = 2 <sup>n</sup> us | 20: | 07 | 128us | | 21h | 1 | "n" such that typical block erase time-out = 2 <sup>n</sup> ms | 21: | 0A | 1s | | 22h | 1 | "n" such that typical full chip erase time-out = 2 <sup>n</sup> ms | 22: | 00 | NA | | 23h | 1 | "n" such that maximum word program time-out = 2 <sup>n</sup> times typical | 23: | 04 | 2ms | | 24h | 1 | "n" such that maximum buffer write time-out = 2 <sup>n</sup> times typical | 24: | 04 | 2ms | | 25h | 1 | "n" such that maximum block erase time-out = 2 <sup>n</sup> times typical | 25: | 04 | 16s | | 26h | 1 | "n" such that maximum chip erase time-out = 2 <sup>n</sup> times typical | 26: | 00 | NA | # **Device Geometry Definition** This field provides critical details of the eLiteFlash™ memory device geometry. **Table 10. Device Geometry Definition** | Offset | Length | Description | Code See Table<br>Below | | | | |--------|--------|------------------------------------------------------------------------|-------------------------|----|--------|--| | | | | | | | | | 27h | 1 | "n" such that device size = 2 <sup>n</sup> in number of bytes | 27: | | | | | 28h | 2 | eLiteFlash™ memory device interface: x8 async(28:00,29:00), | 28: | 02 | x8/x16 | | | | | x16 async(28:01,29:00), x8/x16 async(28:02,29:00) | 29: | 00 | | | | 2Ah 2 | 2 | "n" such that maximum number of bytes in write buffer = 2 <sup>n</sup> | 2A: | 05 | 32 | | | | | | 2B: | 00 | | | | | | Number of erase block regions within device: | | | | | | | | 1. x = 0 means no erase blocking; the device erases in "bulk" | | | | | | | | 2. x specifies the number of device or partition regions with one or | | | | | | 2Ch | 1 | more contiguous same-size erase blocks | 2C: | 01 | 1 | | | | | 3. Symmetrically blocked partitions have one blocking region | | | | | | | | 4. Partition size = (total blocks) x (individual block size) | | | | | | 2Dh | 4 | Erase Block Region 1 Information | 2D: | | | | | | | bits 0-15 = y, y+1 = number of identical-size erase blocks | 2E: | | | | | | | bits 16-31 = z, region erase block(s) size are z x 256 bytes | 2F: | | | | | | | | 30: | | | | # **Device Geometry Definition** | Address | 128M | | |---------|------|--| | 27: | 18 | | | 28: | 02 | | | 29: | 00 | | | 2A: | 05 | | | 2B: | 00 | | | 2C: | 01 | | | 2D: | 7F | | | 2E: | 00 | | | 2F: | 00 | | | 30: | 02 | | # **Primary-Vendor Specific Extended Query Table** Certain eLiteFlash $^{\text{TM}}$ memory features and commands are optional. The *Primary Vendor-Specific Extended Query* table specifies this and other similar information. **Table 11. Primary Vendor-Specific Extended Query** | Offset(1) | ffset(1) Length Description | | | Hex | Value | |-----------|------------------------------|---------------------------------------------------------------|-------|----------|-------| | P=31h | | (Optional eLiteFlash™ memory Features and Commands) | | Code | | | (P+0)h | 3 | Primary extended query table | 31: | 50 | "P" | | (P+1)h | | Unique ASCII string "PRI" | 32: | 52 | "R" | | (P+2)h | | | 33: | 49 | "I" | | (P+3)h | 1 | Major version number, ASCII | 34: | 31 | "1" | | (P+4)h | 1 | Minor version number, ASCII | 35: | 32 | "2" | | (P+5)h | | Optional feature and command support (1=yes, 0=no) | 36: | C8 | | | (P+6)h | | bits 9-31 are reserved; undefined bits are "0". If bit 31 is | 37: | 00 | | | (P+7)h | | "1" then another 31 bit field of optional features follows at | 38: | 00 | | | (P+8)h | | the end of the bit-30 field. | 39: | 00 | | | | | bit 0 Chip erase supported | bit | 0 = 0 | No | | | 4 | bit 1 Reserved | bit | 1 = 0 | | | | | bit 2 Reserved | bit | | | | | | bit 3 Legacy lock/unlock supported | bit 3 | Yes(1) | | | | | bit 4 Queued erase supported | bit | No | | | | | bit 5 Instant Individual block locking supported | bit | No | | | | | bit 6 Protection bits supported | bit | 6 = 1 | Yes | | | | bit 7 Page-mode read supported | bit | Yes | | | | | bit 8 Synchronous read supported | bit | 8 = 0 | No | | (P+9)h | 1 | Reserved | 3A: | 00 | | | (P+A)h | | Block status register mask | 3B: | 01 | | | (P+B)h | 2 | bits 2-15 are Reserved; undefined bits are "0" | 3C: | 00 | | | | | bit 0 Block Lock-Bit Status register active | b | it 0 = 1 | Yes | | | | bit 1 Block Lock-Down Bit Status active | b | it 1 = 0 | No | | (P+C)h | 1 | VCC logic supply highest performance program/erase voltage | | | | | | | bits 0-3 BCD value in 100 mV | 3D: | 33 | 3.3V | | | | bits 4-7 BCD value in volts | | | | | (P+D)h | 1 | VPP optimum program/erase supply voltage | | | | | | bits 0-3 BCD value in 100 mV | | | 00 | 0.0V | | | bits 4-7 HEX value in volts | | | | | # NOTE: 1. Future devices may not support the described "Legacy Lock/Unlock" function. Thus bit 3 would have a value of "0". **Table 12. Protection Register Information** | Offset(1) Length | | Description | Add. | Hex | Value | | |------------------|---|------------------------------------------------------------------|------|------|-------|--| | P=31h | | (Optional eLiteFlash™ memory Features and Commands) | | Code | | | | (P+E)h | 1 | Number of Protection register fields in JEDEC ID space. | 3F: | 01 | 01 | | | | | "00h," indicates that 256 protection bytes are available | | | | | | | | Protection Field 1: Protection Description | | | | | | | | This field describes user-available One Time Programmable | | | | | | | | (OTP) protection register bytes. Some are pre-programmed | | | | | | (P+F)h | | with device-unique serial numbers. Others are user-programmable. | | | | | | (P+10)h | | Bits 0-15 point to the protection register lock | 40: | 00 | 00h | | | (P+11)h | | byte, the section's first byte. The following bytes are factory | | | | | | (P+12)h | | pre-programmed and user-programmable. | | | | | | | | bits 0-7 = Lock/bytes JEDEC-plane physical low address | | | | | | | | bits 8-15 = Lock/bytes JEDEC-plane physical high address | | | | | | | | bits 16-23 = "n" such that 2 " = factory pre-programmed bytes | | | | | | | | bits 24-31 = "n" such that 2 " = user-programmable bytes | | | | | # NOTE: **Table 13. Page Read Information** | Offset(1) Length | | Description | Add. | Hex | Value | |------------------|---|------------------------------------------------------------------------|------|------|--------| | P=31h | | (Optional eLiteFlash™ memory Features and Command | s) | Code | | | | | Page Mode Read capability | | | | | | | bits 0-7 = "n" such that 2 <sup>n</sup> HEX value represents the numbe | r | | | | (P+13)h | 1 | of read-page bytes. See offset 28h for device word width to | 44: | 03 | 8 byte | | | | determine page-mode data output width. 00h indicates no | | | | | | | read page buffer. | | | | | (P+14)h | 1 | Number of synchronous mode read configuration fields that | 45: | 00 | 0 | | | | follow. 00h indicates no burst capability. | | | | | (P+15)h | | Reserved for future use | 46: | | | ### NOTE: 1. The variable P is a pointer which is defined at CFI offset 15h. <sup>1.</sup> The variable P is a pointer which is defined at CFI offset 15h. ### **DEVICE OPERATION** #### SILICON ID READ The Silicon ID Read mode allows the reading out of a binary code from the device and will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional over the entire temperature range of the device. To activate this mode, the two cycle "Silicon ID Read" command is requested. (The command sequence is illustrated in Table 14. During the "Silicon ID Read" Mode, manufacturer's code (MXIC=C2H) can be read out by setting A0=VIL and device identifier can be read out by setting A0=VIH. To terminate the operation, it is necessary to write the read command. The "Silicon ID Read" command functions independently of the VPEN voltage. This command is valid only when the WSM is off. Table 14. MX26F128J3 Silicon ID Codes and Verify Sector Protect Code | Туре | Address (1) | Code (HEX) | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | |---------------------------|-------------|------------|----|----|----|----|----|----|----|----| | Manufacture Code | 00000 | C2H | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 0 | | Device Code | 00001 | (00) 74H | 0 | 1 | 1 | 1 | 0 | 1 | 0 | 0 | | Block Lock Configuration | X0002 (2) | | | | | | | | | | | - Block is Unlocked | | DQ0=0 | | | | | | | | | | - Block is Locked | | DQ0=1 | | | | | | | | | | - Reserved for Future Use | | DQ1-7 | | | | | | | | | #### Notes: - 1. The lowest order address line is A0. - 2. X selects the specific blocks lock configuration code. ### Table 15. Status Register Definitions | | High Z | | Definiti | on | | |-------------------|--------|----------------------------|---------------------------|----------------------|-------| | Symbol When Busy? | | Status | "1" | | Notes | | SR.7 | No | WRITE STATE MACHINE STATUS | Ready | Busy | 1 | | SR.6 | Yes | RESERVED | | | | | SR.5 | Yes | ERASE AND CLEAR LOCK-BITS | Error in Block Erasure or | Successful Block | 2 | | | | STATUS | Clear Lock-Bits | Erase or Clear | | | | | | | Lock-Bits | | | SR.4 | Yes | PROGRAM AND SET LOCK-BIT | Error in Setting Lock-Bit | Successful Set Block | | | | | STATUS | | Lock Bit | | | SR.3 | Yes | PROGRAMMING VOLTAGE | Low Programming Voltage | Programming Voltage | 3 | | | | STATUS | Detected, Operation | OK | | | | | | Aborted | | | | SR.2 | Yes | RESERVED | | | | | SR.1 | Yes | DEVICE PROTECT STATUS | Block Lock-Bit Detected, | Unlock | 4 | | | | | Operation Abort | | | | SR.0 | Yes | RESERVED | | | 5 | #### Notes - 1. Check STS or SR.7 to determine block erase, program, or lock-bit configuration completion. SR.6-SR.0 are not driven while SR.7 = 0 - 2. If both SR.5 and SR.4 are "1" after a block erase or lock-bit configuration attempt, an improper command sequence was entered. - 3. SR.3 does not provide a continuous programming voltage level indication. The WSM interrogates and indicates the programming voltage level only after Block Erase, Program, Set Block Lock-Bit, or Clear Block Lock-Bits command sequences. - 4. SR.1 does not provide a continuous indication of block lock-bit values. The WSM interrogates the block lock-bits only after Block Erase, Program, or Lock-Bit configuration command sequences. It informs the system, depending on the attempted operation, if the block lock-bit is set. Read the block lock configuration codes using the Read Identifier Codes command to determine block lock-bit status. - 5. SR.0 is reserved for future use and should be masked when polling the status register. #### **Table 16. Extended Status Register Definitions** | Symbol | High Z<br>When | Status | Defi | nition | Notes | | |--------|----------------|---------------------|------------------------|----------------------------|-------|--| | Busy's | | | "1" | "0" | | | | XSR.7 | No | WRITE BUFFER STATUS | Write buffer available | Write buffer not available | 1 | | | XSR.6- | Yes | RESERVED | | | 2 | | | XSR.0 | | | | | | | #### Notes: - 1. After a Buffer-Write command, XSR.7 = 1 indicates that a Write Buffer is available. - XSR.6-XSR.0 are reserved for future use and should be masked when polling the status register. #### READ STATUS REGISTER COMMAND The Status Register is read after writing the Read Status Register command of 70H to the Command User Interface. Also, after starting the internal operation the device is set to the Read Status Register mode automatically. The contents of Status Register are latched on the later falling edge of $\overline{OE}$ or the first edge of CE0, CE1, CE2 that enables the device $\overline{OE}$ must be toggle to VIH or the device must be disable before further reads to update the status register latch. The Read Status Register command functions independently of the VPEN voltage. #### CLEAR STATUS REGISTER COMMAND The Erase Status, Program Status, Block Status bits and protect status are set to "1" by the Write State Machine and can only be reset by the Clear Status Register command of 50H. These bits indicates various failure conditions. #### **BLOCK ERASE COMMAND** Automated block erase is initiated by writing the Block Erase command of 20H followed by the Confirm command of D0H. An address within the block to be erased is required (erase changes all block data to FFH). Block preconditioning, erase, and verify are handled internally by the WSM (invisible to the system). The CPU can detect block erase completion by analyzing the output of the STS pin or status register bit SR.7. Toggle $\overline{\text{OE}}$ , CE0 , CE1 , or CE2 to update the status register. The CUI remains in read status register mode until a new command is issued. Also, reliable block erasure can only occur when VCC is valid and VPEN = VPENH. #### WRITE TO BUFFER COMMAND To program the device, a Write to Buffer command is issue first. A variable number of bytes, up to the buffer size, can be loaded into the buffer and written to the eLiteFlash™ memory device. First, the Write to Buffer Setup command is issued along with the Block Address (see Figure 4 ,"Write to Buffer Flowchart" on page26). After the command is issued, the extended Status Register (XSR) can be read when CE is VIL. XSR.7 indicates if the Write Buffer is available. If the buffer is available, the number of words/bytes to be program is written to the device. Next, the start address is given along with the write buffer data. Subsequent writes provide additional device addresses and data, depending on the count. After the last buffer data is given, a Write Confirm command must be issued. The WSM beginning copy the buffer data to the eLiteFlash<sup>™</sup> memory array. If an error occurs while writing, the device will stop writing, and status register bit SR.4 will be set to a "1" to indicate a program failure. The internal WSM verify only detects errors for "1" that do not successfully program to "0". If a program error is detected, the status register should be cleared. Any time SR.4 and/or SR.5 is set, the device will not accept any more Write to Buffer commands. Reliable buffered writes can only occur when VCC is valid and VPEN = VPENH. Also, successful programming requires that the corresponding block lock-bit be reset. #### BYTE/WORD PROGRAM COMMANDS Byte/Word program is executed by a two-command sequence. The Byte/Word Program Setup command of 40H is written to the Command Interface, followed by a second write specifying the address and data to be written. The WSM controls the program pulse application and verify operation. The CPU can detect the completion of the program event by analyzing the STS pin or status register bit SR.7. If a byte/word program is attempted while VPEN\_V PENLK, status register bits SR.4 and SR.3 will be set to "1". Successful byte/word programs require that the corresponding block lock-bit be cleared. If a byte/ word program is attempted when the corresponding block lock-bit is set, SR.1 and SR.4 will be set to "1". # **Read Configuration** The device will support both asynchronous page mode and standard word/byte reads. No configuration is required. Status register and identifier only support standard word/byte single read operations. **Table 17. Read Configuration Register Definition** | RM | R | R | R | R | R | R | R | | | |------------|-------------|------------------|--------------|------------------------------------------------------|----|----|---|--|--| | 16(A16) | 15 | 14 | 13 | 12 | 11 | 10 | 9 | | | | R | R | R | R | R | R | R | R | | | | 8 | 7 | 6 | 5 | 4 | 3 | 2 | 1 | | | | | | | | Notes | | | | | | | RCR.16 = | READ MOI | DE (RM) | | Read mode configuration effects reads from the | | | | | | | 0 = Standa | ard Word/By | rte Reads Enable | ed (Default) | eLiteFlash™ memory array. | | | | | | | 1 = Page-l | Mode Reads | s Enabled | | Status register, query, and identifier reads support | | | | | | | | | | | standard word/byte read cycles. | | | | | | | RCR.15-1 | = RESERVE | D FOR FUTUR | E | These bits are reserved for future use. Set these | | | | | | | ENHANCI | EMENTS (R | ) | | bits to "0". | | | | | | # **Configuration Command** The Status (STS) pin can be configured to different states using the Configuration command. Once the STS pin has been configured, it remains in that configuration until another configuration command is issued or $\overline{RP}$ is asserted low. Initially, the STS pin defaults to $\overline{RY/BY}$ operation where $\overline{RY/BY}$ low indicates that the state machine is busy. $\overline{RY/BY}$ high indicates that the state machine is ready for a new operation. Table 19, "Configuration Coding Definitions" on page 28 displays the possible STS configurations. To reconfigure the Status (STS) pin to other modes, the Configuration command is given followed by the desired configuration code. The three alternate configurations are all pulse mode for use as a system interrupt as described below. For these configurations, bit 0 controls Erase Complete interrupt pulse, and bit 1 controls Program Complete interrupt pulse. Supplying the 00h configuration code with the Configuration command resets the STS pin to the default RY/BY level mode. The possible configurations and their usage are described in Table 19, "Configuration Coding Definitions" on page 28. The Configuration command may only be given when the device is not busy. Check SR.7 for device status. An invalid configuration code will result in both status register bits SR.4 and SR.5 being set to "1". When configured in one of the pulse modes, the STS pin pulses low with a typical pulse width of 250 ns. ### **Table 18. Configuration Coding Definitions** | Reserved | Pulse on | Pulse on | |----------|--------------|-------------| | | Program | Erase | | | Complete (1) | Compete (1) | | bits7-2 | bit 1 | bit 0 | Q7 - Q2 = Reserved Q1 - Q0 = STS Pin Configuration Codes 00 = default, level mode $\overline{RY}/\overline{BY}$ (device ready) indication 01 = pulse on Erase complete 10 = pulse on Program complete 11 = pulse on Erase or Program Complete Configuration Codes 01b, 10b, and 11b are all pulse mode such that the STS pin pulses low then high when the operation indicated by the given configuration is completed. Configuration Command Sequences for STS pin configuration (masking bits Q7- Q 2 to 00h) are as follows: Default RY/BY level mode: B8h, 00h ER INT (Erase Interrupt): B8h, 01h Pulse-on-Erase Complete PR INT (Program Interrupt): B8h, 02h Pulse-on-Program Complete ER/PR INT (Erase or Program Interrupt): B8h, 03h Pulse-on-Erase or Program Complete Q7 - Q2 are reserved for future use. default (Q1-Q 0 = 00) RY/ $\overline{BY}$ , level mode - used to control HOLD to a memory controller to prevent accessing a eLiteFlash™ memory subsystem while any eLiteFlash™ memory device's WSM is busy. configuration 01 ER INT, pulse mode - used to generate a system interrupt pulse when any eLiteFlash™ memory device in an array has completed a Block Erase. Helpful for reformatting blocks after file system free space reclamation or "cleanup" configuration 10 PR INT, pulse mode -used to generate a system interrupt pulse when any eLiteFlash™ memory device in an array has complete a Program operation. Provides highest performance for servicing continuous buffer write operations. configuration 11 ER/PR INT, pulse mode -used to generate system interrupts to trigger servicing of eLiteFlash™ memory arrays when either erase or program operations are completed when a common interrupt service routine is desired. **NOTE:** 1. When the device is configured in one of the pulse modes, the STS pin pulses low with a typical pulse width of 250 ns. #### **Set Block Lock-Bit Commands** This device provided the block lock-bits, to lock and unlock the individual block. To set the block lock-bit, the two cycle Set Block Lock-Bit command is requested. This command is invalid while the WSM is running. Writing the set block lock-bit command of 60H followed by confirm command and an appropriate block address. After the command is written, the device automatically outputs status register data when read. The CPU can detect the completion of the set lock-bit event by analyzing the STS pin output or status register bit SR.7. Also, reliable operations occur only when VCC and VPEN are valid. With VPEN \_VPENLK, lock-bit contents are protected against alteration. ### **Clear Block Lock-Bits Command** All set block lock-bits can clear by the Clear Block Lock-Bits command. This command is invalid while the WSM is running. To Clear the block lock-bits, two cycle command is requested. The device automatically outputs status register data when read. The CPU can detect completion of the clear block lock-bits event by analyzing the STS pin output or status register bit SR.7. If a clear block lock-bits operation is aborted due to V PEN or VCC transiting out of valid range, block lock-bit values are left in an undetermined state. A repeat of clear block lock-bits is required to initialize block lock-bit contents to known values. #### Protection Register Program Command The device offer a 128-bit protection register to increase the security of a system design. The 128-bits protection register are divided into two 64-bit segments. One is programmed in the factory with a unique 64-bit number, which is unchangeable. The other one is left blank for customer designers to program as desired. Once the customer segment is programmed, it can be locked to prevent reprogramming. # **Reading the Protection Register** The protection register is read in the identification read mode. The device is switched to this mode by writing the Read Identifier command 90H. Once in this mode, read cycles from addresses retrieve the specified information. To return to read array mode, write the Read Array command (FFH). # **Programming the Protection Register** The protection register bits are programmed using the two-cycle Protection Program command. The 64-bit number is programmed 16 bits at a time for word-wide parts and eight bits at a time for byte-wide parts. First write the Protection Program Setup command, C0H. The next write to the device will latch in address and data and program the specified location. Any attempt to address Protection Program commands outside the defined protection register address space will result in a status register error. Attempting to program a locked protection register segment will result in a status register error. #### **Locking the Protection Register** The user-programmable segment of the protection register is lockable by programming Bit 1 of the PR-LOCK location to 0. Bit 0 of this location is programmed to 0 at the MXIC factory to protect the unique device number. Bit 1 is set using the Protection Program command to program "FFFD" to the PR-LOCK location. After these bits have been programmed, no further changes can be made to the values stored in the protection register. Protection Program commands to a locked section will result in a status register error. Protection register lockout state is not reversible. #### **VCC TRANSITIONS** Block erase, program, and lock-bit configuration are not guaranteed if VCC falls outside of the specified operating ranges. The CUI latches commands issued by system software and is not altered by $\overline{CE}$ transitions, or WSM actions. Its state is read array mode upon power-up, after exit from power-down mode, or after VCC transitions below VLKO. **Figure 3. Protection Register Memory Map** **NOTE:** A 0 is not used in x16 mode when accessing the protection register map (See Table 20 for x16 addressing). For x8 mode A 0 is used (See Table 21 for x8 addressing). Table 20. Word-Wide Protection Register Addressing | Word | Use | A8 | A7 | A6 | <b>A</b> 5 | <b>A4</b> | A3 | A2 | <b>A</b> 1 | | |------|---------|----|----|----|------------|-----------|----|----|------------|--| | LOCK | Both | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | | 0 | Factory | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | | 1 | Factory | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | | 2 | Factory | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | | 3 | Factory | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | | 4 | User | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | | 5 | User | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | | 6 | User | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | | 7 | User | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | **NOTE:** 1. All address lines not specified in the above table must be 0 when accessing the Protection Register, i.e., A23-A9 = 0. Table 21. Byte-Wide Protection Register Addressing | Word | Use | A8 | A7 | A6 | <b>A5</b> | A4 | A3 | A2 | <b>A</b> 1 | A0 | |------|---------|----|----|----|-----------|----|----|----|------------|----| | LOCK | Both | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | LOCK | Both | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | | 0 | Factory | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | | 1 | Factory | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | | 2 | Factory | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | 3 | Factory | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | | 4 | Factory | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | 5 | Factory | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | | 6 | Factory | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | 7 | Factory | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | 8 | User | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | | 9 | User | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | | А | User | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 0 | | В | User | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | | С | User | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | | D | User | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | | Е | User | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 0 | | F | User | 1 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | **NOTE:** 1. All address lines not specified in the above table must be 0 when accessing the Protection Register, i.e., A23-A9 = 0. Figure 4. Write to Buffer Flowchart Figure 5. Status Register Flowchart Figure 6. Byte/Word Programming Flowchart #### **FULL STATUS CHECK PROCEDURE** | Bus | Command | Comments | |-----------|--------------|----------------------| | Operation | | | | Write | Setup Byte/ | Data=40H | | | Word Program | Addr=Location to Be | | | | Programmed | | Write | Byte/Word | Data=Data to Be | | | Program | Programmed | | | | Addr=Location to Be | | | | Programmed | | Read | | Status Register Data | | (Note 1) | | | | Standby | | Check SR.7 | | | | 1=WSM Ready | | | | 0=WSM Busy | 1. Toggling OE (low to high to low) updates the status register. This can be done in place of issuing the Read Status Register command. Repeat for subsequent programming operations. SR full status check can be done after each program operation, or after a sequence of programming operations. Write FFH after the last program operation to place device in read array mode. | Bus | Command | Comments | |-----------|---------|---------------------------| | Operation | | | | Standby | | Check SR.3 | | | | 1=Programming to Voltage | | | | Error Detect | | Standby | | Check SR.1 | | | | 1=Device Protect Detect | | | | RP=VIH, Block Lock-Bit is | | | | Set Only required for | | | | systems | | Standby | | Check SR.4 | | | | 1=Programming Error | Toggling OE (low to high to low) updates the status register. This can be done in place of issuing the Read Status Register command. Repeat for subsequent programming operations. SR.4, SR.3, and SR.1 are only cleared by the Clear Status Register Command in cases where multiple location are programmed before full status is checked. If an error is detected, clear the status register before attempting retry or other error recovery. Figure 7. Block Erase Flowchart Figure 8. Set Block Lock-Bit Flowchart Figure 9. Clear Lock-Bit Flowchart Figure 10. Protection Register Programming Flowchart #### **ABSOLUTE MAXIMUM RATINGS** Storage Temperature Plastic Packages ......-65°C to +150°C Ambient Temperature with Power Applied. ....-65°C to +125°C Voltage with Respect to Ground VCC (Note 1) ....-0.5 V to +4.0 V OE, and RESET (Note 2) ....-0.5 V to +12.5 V All other pins (Note 1) ....-0.5 V to VCC +0.5 V Output Short Circuit Current (Note 3) .....200 mA #### Notes: - Minimum DC voltage on input or I/O pins is -0.5 V. During voltage transitions, input or I/O pins may overshoot VSS to -2.0 V for periods of up to 20 ns. See Figure 6. Maximum DC voltage on input or I/O pins is VCC +0.5 V. During voltage transitions, input or I/O pins may overshoot to VCC +2.0 V for periods up to 20 ns. See Figure 7. - 2. Minimum DC input voltage on pins OE and RESET is -0.5 V. During voltage transitions OE and RESET may overshoot VSS to -2.0 V for periods of up to 20 ns. See Figure 6. - No more than one output may be shorted to ground at a time. Duration of the short circuit should not be greater than one second. Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational sections of this data sheet is not implied. Exposure of the device to absolute maximum rating conditions for extended periods may affect device reliability. #### **OPERATING RATINGS** | Commercial (C) Devices | |---------------------------------------------------------------| | Ambient Temperature (T <sub>A</sub> ) $0^{\circ}$ C to +70° C | | Vcc Supply Voltages | | Vcc for full voltage range +3.0 V to 3.6 V | | | Operating ranges define those limits between which the functionality of the device is guaranteed. # **DC Characteristics** | Symbol | Parameter | Notes | Тур | Max | Unit | Test Conditions | |--------|------------------------------|-------|------|-----|------|----------------------------------| | ILI | Input and V PEN Load Current | 1 | | ±1 | uA | VCC = VCC Max; VCCQ = VCCQ Max | | | | | | | | VIN = VCCQ or GND | | ILO | Output Leakage Current | 1 | | ±10 | uA | VCC = VCC Max; VCCQ = VCCQ Max | | | | | | | | VIN = VCCQ or GND | | | | | | | | CMOS Inputs, VCC = VCC Max, | | ICC1 | VCC Standby Current | 1,2,3 | 25 | 80 | uA | Device is disabled (see table 2) | | | | | | | | RESET=VCCQ±0.2V | | | | | 0.71 | 2 | mA | TTL Inputs, VCC=VCC max, | | | | | | | | Device is disable (see table 2), | | | | | | | | RESET=VIH | | ICC2 | VCC Power-Down Current | | 25 | 80 | uA | RESET=GND±0.2V | | | | | | | | IOUT(STS)=0mA | | | | | | | | CMOS Inputs, VCC=VCC Max, | | | | | | | | VCCQ=VCCQ Max | | | | | 15 | 20 | mA | Device is enabled (see Table 2) | | ICC3 | VCC Page Mode Read Current | 1,3 | | | | f=5MHz, IOUT=0mA | | | | | | | | CMOS Inputs, VCC=VCC Max, | | | | | | | | VCCQ=VCCQ Max | | | | | 24 | 29 | mA | Device is enabled (see Table 2) | | | | | | | | f=33MHz, IOUT=0mA | | ICC5 | VCC Program or Set Lock-Bit | 1,4 | 35 | 60 | mA | CMOS Inputs, VPEN=VCC | | | Current | | 40 | 70 | mA | TTL Inputs, VPEN=VCC | | ICC6 | VCC Block Erase or Clear | 1,4 | 35 | 70 | mA | CMOS Inputs, VPEN=VCC | | | Block Lock-Bits Current | | 40 | 80 | mA | TTL Inputs, VPEN=VCC | # DC Characteristics, Continued | Symbol | Parameter | Notes | Min | Max | Unit | Test Conditions | |--------|---------------------------------|-------|----------|----------|------|------------------| | VIL | Input Low Voltage | 3 | -0.5 | 0.8 | V | | | VIH | Input High Voltage | 3 | 2.0 | VCCQ+0.5 | V | | | | | | | 0.4 | V | VCCQ=VCCQ2/3 Min | | | | | | | | IOL=2mA | | VOL | Output Low Voltage | 1,3 | | 0.2 | V | VCCQ=VCCQ2/3 Min | | | | | | | | IOL=100uA | | | | | 0.85 x | | V | VCCQ=VCCQ Min | | | | | VCCQ | | | IOH=-2.5mA | | VOH | Output High Voltage | 1,3 | VCCQ-0.2 | | V | VCCQ=VCCQ Min | | | | | | | | IOH=-100uA | | VPENLK | VPEN Lockout during Program, | 3,5,6 | | 0.5 VCC | V | | | | Erase and Lock-Bit Operations | | | | | | | VPENH | VPEN during Block Erase, | 5,6 | 3.0 | 3.6 | V | | | | Program, or Lock-Bit Operations | | | | | | | VLKO | VCC Lockout Voltage | 7 | 2.2 | | V | | #### NOTES: - 1. Includes STS. - 2. CMOS inputs are either VCC $\pm 0.2$ V or GND $\pm 0.2$ V. TTL inputs are either VIL or VIH . - 3. Sampled, not 100% tested. - 4. ICCWS and ICCES are specified with the device de-selected. - 5. Block erases, programming, and lock-bit configurations are inhibited when V PEN ^ V PENLK, and not guaranteed in the range between VPENLK (max) and VPENH (min), and above VPENH (max). - 6. Typically, VPEN is connected to VCC (3.0 V 3.6 V). - 7. Block erases, programming, and lock-bit configurations are inhibited when VCC < VLKO, and not guaranteed in the range between VLKO (min) and VCC (min), and above VCC (max). Figure 11. Transient Input/Output Reference Waveform for VCCQ=3.0V-3.6V Figure 12. Transient Equivalent Testing Load Circuit NOTE: CL Includes Jig Capacitance | Test Configuration | C L (pF) | |--------------------------|----------| | VCCQ = VCC = 3.0 V-3.6 V | 30 | # AC Characteristics -- Read-Only Operations (1,2) | Versions | | VCC | | 3.0V-3.6 | 6V(3) | | | |-----------------|--------------------------------------|-------|-----|----------|-------|------|--| | (All units in n | s unless otherwise noted) | VCCQ | | 3.0V-3.6 | 6V(3) | | | | | | | 1 | 20 | 1 | 150 | | | Sym | Parameter | Notes | Min | Max | Min | Max | | | tAVAV | Read/Write Cycle Time | | 120 | | 150 | | | | tAVQV | Address to Output Delay | | | 120 | | 150 | | | tELQV | CEX to Output Delay | | | 120 | | 150 | | | tGLQV | OE to Non-Array Output Delay | 2, 4 | | 50 | | 50 | | | tPHQV | RESET High to Output Delay | | | 210 | | 210 | | | tELQX | CEX to Output in Low Z | 5 | 0 | | 0 | | | | tGLQX | OE to Output in Low Z | 5 | 0 | | 0 | | | | tEHQZ | CEX High to Output in High Z | 5 | | 35 | | 35 | | | tGHQZ | OE High to Output in High Z | 5 | | 15 | | 15 | | | tOH | Output Hold from Address, CEX, or OE | 5 | 0 | | 0 | | | | | Change, Whichever Occurs First | | | | | | | | tELFL/tELFH | CEX Low to BYTE High or Low | 5 | | 10 | | 10 | | | tFLQV/tFHQV | BYTE to Output Delay | | | 1000 | | 1000 | | | tFLQZ | BYTE to Output in High Z | 5 | | 1000 | | 1000 | | | tEHEL | CEx High to CEx Low | 5 | 0 | | 0 | | | | tAPA | Page Address Access Time | 5, 6 | | 25 | | 25 | | | tGLQV | OE to Array Output Delay | 4 | | 25 | | 25 | | NOTES:CEX low is defined as the first edge of CE0 , CE1 , or CE2 that enables the device. CEX high is defined at the first edge of CE0, CE1, or CE2 that disables the device (see Table 2). - 1. See AC Input/Output Reference Waveforms for the maximum allowable input slew rate. - 2. OE may be delayed up to t ELQV -t GLQV after the first edge of CE0, CE1, or CE2 that enables the device (see Table 2) without impact on t ELQV . - 3. See Figures 14-16, Transient Input/Output Reference Waveform for VCCQ = 3.0V 3.6V, Transient Equivalent Testing Load Circuit for testing characteristics. VCC = 3.0V 3.6V. - 4. When reading the eLiteFlash™ memory array a faster tGLQV (R16) applies. Non-array reads refer to status register reads, query reads, or device identifier reads. - 5. Sampled, not 100% tested. - 6. For devices configured to standard word/byte read mode, R15 (tAPA) will equal R2 (tAVQV). Address VIH (A23-A3) <sub>VIL</sub> Address VIH Valid Address Valid Address Valid Address Valid Address (A2-A0) VIL tEHEL Disable VIH CEx[E] Enable VIL tEHQZ tAVQV OE [G] VIL tGHQZ tELQV WE [W] VIL tGLQV tPHQV tELQX DATA[D/Q]VOH High Z Valid Valid High Z Valid Valid Output \ Output \ Output Q0- Q15 <sub>VOL</sub> Output tGLQX VCC RESET[P] tFLQV/tFHQV tELFL/tELFH tFLQZ BYTE [F] VIL Figure 13. AC Waveform for Both Page-Mode and Standard Word/Byte Read Operations #### NOTE: - 1. CE<sub>x</sub> low is defined as the first edge of CE0 , CE1 , or CE2 that enables the device. CE<sub>x</sub> high is defined at the first edge of CE0, CE1, or CE2 that disables the device (see Table 2). - 2. For standard word/byte read operations, tAPA will equal tAVQV. - 3. When reading the eLiteFlash™ memory array a faster tGLQV applies. Non-array reads refer to status register reads, query reads, or device identifier reads. # **AC Characteristics--Write Operations (1,2)** | | Versions | | | or All<br>eds | Unit | |-----------------|------------------------------------------|-------|-----|---------------|------| | Symbol | Parameter | Notes | Min | Max | | | tPHWL (tPHEL) | RESET High Recovery to WE(CEX) Going Low | 3 | 210 | | ns | | tELWL (tWLEL) | CEX (WE) Low to WE (CEX) Going Low | 4 | 0 | | ns | | tWP | Write Pulse Width | 4 | 70 | | ns | | tDVWH (tDVEH) | Data Setup to WE(CEX) Going High | 5 | 50 | | ns | | tAVWH (tAVEH) | Address Setup to WE(CEX) Going High | 5 | 55 | | ns | | tWHEH (tEHWH) | CEX (WE) Hold from WE(CEX) High | | 0 | | ns | | tWHDX (tEHDX) | Data Hold from WE(CEX) High | | 0 | | ns | | tWHAX (tEHAX) | Address Hold from WE(CEX) High | | 0 | | ns | | tWPH | Write Pulse Width High | 6 | 30 | | ns | | tVPWH (tVPEH) | VPEN Setup to WE(CEX) Going High | 3 | 0 | | ns | | tWHGL (tEHGL) | Write Recovery before Read | 7 | 35 | | ns | | tWHRL (tEHRL) | WE(CEX) High to STS Going Low | 8 | | 500 | ns | | tQVVL | VPEN Hold from Valid SRD, STS Going High | 3,8,9 | 0 | | ns | | tWHQV5 (tEHQV5) | Set Lock-Bit Time | 4,9 | 64 | 75/85 | us | | tWHQV6 (tEHQV6) | Clear Block Lock-Bits Time | 4 | 0.5 | 2 | sec | #### NOTES: CEX low is defined as the first edge of CE0, CE1, or CE2 that enables the device. CEX high is defined at the first edge of CE0, CE1, or CE2 that disables the device (see Table 2). - 1. Read timing characteristics during block erase, program, and lock-bit configuration operations are the same as during read-only operations. Refer to AC Characteristics-Read-Only Operations. - 2. A write operation can be initiated and terminated with either CE X or $\overline{\text{WE}}$ . - 3. Sampled, not 100% tested. - 4. Write pulse width (tWP) is defined from CEX or WE going low (whichever goes low last) to CEX or WE going high (whichever goes high first). Hence, tWP = tWLWH = tELEH = tWLEH = tELWH. - 5. Refer to Table 4 for valid A IN and D IN for block erase, program, or lock-bit configuration. - 6. Write pulse width high (t WPH) is defined from CEX or WE going high (whichever goes high first) to CEX or WE going low (whichever goes low first). Hence, tWPH = tWHWL = tEHEL = tWHEL = tEHWL. - 7. For array access, tAVQV is required in addition to tWHGL for any accesses after a write. - 8. STS timings are based on STS configured in its RY/BY default mode. - 9. VPEN should be held at VPENH until determination of block erase, program, or lock-bit configuration success (SR.1/3/4/5=0). В C D Ε F Address VIH AIN AIN (A) VIL tAVWH ; tWHAX (tEHAX) (tAVEH) Disable VIH $CEx,(\overline{WE})[E(W)]$ Enable tWHGL tPHW tWHEH (tEHGL) (tEHWH) (tPHEL) ŌE tELWL (tWLEL) tWPH tWHQZ/tWHRH Disable VIH $\overline{\text{WE}}$ ,(CEx)[W(E)] VIL Enable tWP tOVWH (tDVEH): tWHDX (tEHDX) Valid DATA[D/Q] DIN DIN tWHRL (tEHRL) VOH STS[R] VOL RESET [P] tVPWH (tVPEH) tQVVL **VPENH** Figure 14. AC Waveform for Write Operations # NOTES: - 1. CEX low is defined as the first edge of CE0 , CE1 , or CE2 that enables the device. CEX high is defined at the first edge of CE0, CE1, or CE2 that disables the device (see Table 2). - STS is shown in its default mode (RY/BY). - a. VCC power-up and standby. - b. Write block erase, write buffer, or program setup. - c. Write block erase or write buffer confirm, or valid address and data. - d. Automated erase delay. VPEN[V] VPENLK - e. Read status register or query data. - f. Write Read Array command. # Figure 15. AC Waveform for Reset Operation #### NOTE: 1. STS is shown in its default mode (RY/BY). # **Reset Specifications (1)** | Sym | Parameter | Notes | Min | Max | Unit | |-------|--------------------------------------------------------------------------------------|-------|-----|-----|------| | tPLPH | RESET Pulse Low Time | 2 | 35 | | us | | | (If $\overline{\text{RESET}}$ is tied to VCC , this specification is not applicable) | | | | | | tPHRH | RESET High to Reset during Block Erase, Program, or | 3 | | 100 | ns | | | Lock-Bit Configuration | | | | | #### NOTES: - 1. These specifications are valid for all product versions (packages and speeds). - 2. If RESET is asserted while a block erase, program, or lock-bit configuration operation is not executing then the minimum required RESET Pulse Low Time is 100ns. - 3. A reset time, tPHQV, is required from the latter of STS (in RY/BY mode) or RESET going high until outputs are valid. # **ERASE AND PROGRAMMING PERFORMANCE(1)** | | LIMITS | | | | |-----------------------------------------------------|--------|---------|------|--------| | PARAMETER | MIN. | TYP.(2) | MAX. | UNITS | | Block Erase Time | | 2.0 | 15.0 | sec | | Write Buffer Byte Program Time | | 218 | 900 | us | | (Time to Program 32 bytes/16 words) | | | | | | Byte Program Time (Using Word/Byte Program Command) | | 210 | 900 | us | | Block Program Time (Using Write to Buffer Command) | | 0.8 | 2.4 | sec | | Block Erase/Program Cycles | 100 | | | Cycles | Note: 1.Not 100% Tested, Excludes external system level over head. 2. Typical values measured at 25° C,3.3V. Additionally programming typically assume checkerboard pattern. ### LATCH-UP CHARACTERISTICS | | MIN. | MAX. | |-------------------------------------------------------------------------------|--------|------------| | Input Voltage with respect to GND on OE | -1.0V | 12.5V | | Input Voltage with respect to GND on all power pins, Address pins, CE and WE | -1.0V | 2 VCCmax | | Input Voltage with respect to GND on all I/O pins | -1.0V | VCC + 1.0V | | Current | -100mA | +100mA | | Includes all pins except VCC. Test conditions: VCC = 3.0V, one pin at a time. | | | # CAPACITANCE TA=0°C to 70°C, VCC=3.0V~3.6V | Parameter Symbol | Parameter Description | Test Set | TYP | MAX | UNIT | |------------------|-------------------------|----------|-----|-----|------| | CIN | Input Capacitance | VIN=0 | 6 | 7.5 | pF | | COUT | Output Capacitance | VOUT=0 | 8.5 | 12 | pF | | CIN2 | Control Pin Capacitance | VIN=0 | 7.5 | 9 | pF | #### Notes: 1. Sampled, not 100% tested. 2. Test conditions TA=25° C, f=1.0MHz ### **DATA RETENTION** | Parameter | Test Conditions | Min | Unit | |-------------------------------------|-----------------|-----|-------| | Minimum Pattern Data Retention Time | 150 | 10 | Years | | | 125 | 20 | Years | # **ORDERING INFORMATION** # PLASTIC PACKAGE | Part NO. | Access Time | Package type | | |------------------|-------------|--------------|--| | | (ns) | | | | MX26F128J3TC-12 | 120/25 | 56-TSOP | | | MX26F128J3XCC-12 | 120/25 | 64-CSP | | | MX26F128J3TC-15 | 150/25 | 56-TSOP | | | MX26F128J3XCC-15 | 150/25 | 64-CSP | | # **PACKAGE INFORMATION** Title: Package Outline for TSOP(I) 56L (14X20mm) # Dimensions (inch dimensions are derived from the original mm dimensions) | SY<br>UNIT | MBOL | Α | <b>A</b> 1 | A2 | b | С | D | D1 | E | е | L | L1 | Θ | |------------|------|-------|------------|-------|-------|-------|-------|-------|-------|-------|-------|-------|---| | | Min. | | 0.05 | 0.95 | 0.17 | 0.10 | 19.80 | 18.30 | 13.90 | | 0.50 | 0.70 | 0 | | mm | Nom. | _ | 0.10 | 1.00 | 0.20 | 0.13 | 20.00 | 18.40 | 14.00 | 0.50 | 0.60 | 0.80 | 5 | | | Max. | 1.20 | 0.15 | 1.05 | 0.27 | 0.21 | 20.20 | 18.50 | 14.10 | | 0.70 | 0.90 | 8 | | | Min. | | 0.002 | 0.037 | 0.007 | 0.004 | 0.780 | 0.720 | 0.547 | | 0.020 | 0.028 | 0 | | Inch | Nom. | | 0.004 | 0.039 | 0.008 | 0.005 | 0.787 | 0.724 | 0.551 | 0.020 | 0.024 | 0.031 | 5 | | | Max. | 0.047 | 0.006 | 0.041 | 0.011 | 0.008 | 0.795 | 0.728 | 0.555 | | 0.028 | 0.035 | 8 | | DWC NO | REVISION | | ICCUE DATE | | | |-----------|----------|--------|------------|--|------------| | DWG.NO. | | JEDEC | EIAJ | | ISSUE DATE | | 6110-1608 | 4 | MO-142 | | | 12-01-'03 | Title: Package Outline for CSP 64BALL(10X13X1.2MM,BALL PITCH 1.00MM,BALL DIAMETER 0.4MM) Dimensions (inch dimensions are derived from the original mm dimensions) | SY | MBOL | Α | <b>A</b> 1 | A2 | b | D | D1 | E | E1 | е | |------|------|-------|------------|-------|-------|-------|-------|-------|-------|-------| | | Min. | | 0.25 | 0.65 | 0.35 | 9.90 | | 12.90 | | | | mm | Nom. | | 0.30 | | 0.40 | 10.00 | 7.00 | 13.00 | 7.00 | 1.00 | | | Max. | 1.20 | 0.35 | | 0.45 | 10.10 | | 13.10 | | | | | Min. | | 0.010 | 0.026 | 0.014 | 0.390 | | 0.508 | | | | Inch | Nom. | | 0.012 | | 0.016 | 0.394 | 0.276 | 0.512 | 0.276 | 0.039 | | | Max. | 0.047 | 0.014 | | 0.018 | 0.398 | | 0.516 | | | | DWC NO | REVISION | | ICCUE DATE | | | |-----------|----------|-----------------|------------|--|------------| | DWG.NO. | | JEDEC | EIAJ | | ISSUE DATE | | 6110-4220 | 3 | MO <b>-</b> 216 | | | 12-15-'03 | # MX26F128J3 # **REVISION HISTORY** | Revision No | . Description | Page | Date | |-------------|----------------------------------------------------------------|----------|-------------| | 1.0 | 1. Removed Part No. MX26F640J3 | All | JUN/30/2004 | | | <ol> <li>To add "eLiteFlash™" and "NBit™" trademark</li> </ol> | All | | | 1.1 | 1. To add 120ns speed grade | P1,37,43 | OCT/18/2004 | # MACRONIX INTERNATIONAL CO., LTD. ### Headquarters: TEL:+886-3-578-6688 FAX:+886-3-563-2888 #### **Europe Office:** TEL:+32-2-456-8020 FAX:+32-2-456-8021 #### Hong Kong Office: TEL:+86-755-834-335-79 FAX:+86-755-834-380-78 ### Japan Office: Kawasaki Office: TEL:+81-44-246-9100 FAX:+81-44-246-9105 Osaka Office: TEL:+81-6-4807-5460 FAX:+81-6-4807-5461 ### Singapore Office: TEL:+65-6346-5505 FAX:+65-6348-8096 #### Taipei Office: TEL:+886-2-2509-3300 FAX:+886-2-2509-2200 ### MACRONIX AMERICA, INC. TEL:+1-408-262-8887 FAX:+1-408-262-8810 # http://www.macronix.com