

# Spread Spectrum 3 DIMM System Frequency Synthesizer w/AGP

#### **Features**

- Maximized EMI suppression using Cypress's Spread Spectrum technology
- I<sup>2</sup>C interface
- Four copies of CPU Output
- · Six copies of PCI Output
- Two copies of AGP Output
- One copy of 48-MHz USB Output
- One copy of 24-MHz SIO Output
- Twelve copies of SDRAM Output
- One buffered copy of 14.318-MHz reference input
- · Mode input pin selects optional power management input control pins (reconfigures pins 29, 30, 31, and 32)
- · Smooth frequency transition upon frequency reselection
- Available in 48-pin SSOP (300 mils)
- Standard W127 device supports up to 112-MHz operations. High-performance option W127-A supports up to 124-MHz.

### **Key Specifications**

Supply Voltages: ......  $V_{DDQ3} = 3.3V$ ,  $V_{DDQ2} = 3.3V$  or 2.5V

| CPU Cycle to Cycle Jitter:                              | 250 ps                       |
|---------------------------------------------------------|------------------------------|
| CPU to AGP Skew:                                        | 0±500 ps                     |
| AGP to PCI Skew:                                        | .1.5 ns (AGP Leads)          |
| CPU Output Edge Rate:                                   | <u>&gt;</u> 1 V/ns           |
| SDRAM Output Edge Rate:                                 | <u>≥</u> 1.5 V/ns            |
| <b>Note:</b> All skews are optimized @V <sub>DDQ2</sub> | $= V_{DDQ3} = 3.3V \pm 5\%.$ |

Table 1. Pin Selectable Frequency<sup>[1]</sup>

| Inp | ut Addr | ess | CPU   | AGP   | PCI   |
|-----|---------|-----|-------|-------|-------|
| FS2 | FS1     | FS0 | (MHz) | (MHz) | (MHz) |
| 0   | 0       | 0   | 68.5  | 68.5  | 34.25 |
| 0   | 0       | 1   | 112   | 74.6  | 37.3  |
| 0   | 1       | 0   | 95.25 | 63.5  | 31.75 |
| 0   | 1       | 1   | 100   | 66.6  | 33.3  |
| 1   | 0       | 0   | 83.3  | 55.53 | 27.77 |
| 1   | 0       | 1   | 75.0  | 75    | 37.5  |
| 1   | 1       | 0   | 124   | 82.6  | 41.3  |
| 1   | 1       | 1   | 66.6  | 66.6  | 33.3  |



#### Notes:

Configuration "110" is supported by W127-A only (see shaded row of *Table 1*). Signal names with "\*" denote pins have internal 250K pull-up resistor, though not relied upon for pulling to V<sub>DDQ3</sub>. Signal names with parenthesis denote function is selectable by MODE pin strapping.



# **Pin Definitions**

| Pin Name              | Pin<br>No.                              | Pin<br>Type | Pin Description                                                                                                                                                                                                                                                                                     |
|-----------------------|-----------------------------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CPU0:3                | 44, 43,<br>41, 40                       | 0           | <b>CPU Clock Outputs 0 through 3:</b> These four CPU clock outputs are controlled by the CPU_STOP# control pin. Output voltage swing is controlled by voltage applied to VDDQ2.                                                                                                                     |
| PCI_F/FS2             | 8                                       | I/O         | Free-running PCI Clock Output and Frequency Selection Bit 2: As an output, this pin works in conjunction with PCI0:4. Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                               |
|                       |                                         |             | When an input, this pin functions as part of the frequency selection address. The value of FS0:2 determines the power-up default frequency of device output clocks as per <i>Table 1</i> , "Pin Selectable Frequency" on page 1.                                                                    |
| PCI0:4                | 9, 11, 12, 13,<br>14                    | 0           | <b>PCI Clock Outputs 0 through 4:</b> Output voltage swing is controlled by voltage applied to VDDQ3. Outputs are held LOW if PCI_STOP# is set LOW.                                                                                                                                                 |
| SDRAM0:3<br>SDRAM8:11 | 38, 37, 35, 34,<br>27, 26, 21, 20       | 0           | <b>SDRAM Clock Outputs:</b> These eight SDRAM clock outputs run synchronous to the CPU clock outputs or AGP clock output as selected using SD_SEL per <i>Table 2</i> .                                                                                                                              |
| SDRAM4:7              | 32, 31, 30, 29                          | I/O         | <b>SDRAM Clock Outputs:</b> These four SDRAM clock outputs run synchronous to the CPU clock outputs or AGP clock output as selected using SD_SEL per <i>Table</i> 2. If programmed as inputs, (refer to MODE pin description), these pins are used for STOP_ CPU, AGP, PCI, and power-down control. |
| 48MHZ/FS1             | 48                                      | I/O         | <b>48-MHz Output and Frequency Selection Bit 1:</b> Fixed clock output that defaults to 48 MHz following device power-up.                                                                                                                                                                           |
|                       |                                         |             | When an input, this pin functions as part of the frequency selection address. The value of FS0:2 determines the power-up default frequency of device output clocks as per <i>Table 1</i> , "Pin Selectable Frequency" on page 1.                                                                    |
| 24MHZ/FS0             | 47                                      | I/O         | <b>24-MHz Output and Frequency Selection Bit 0:</b> Fixed clock output that defaults to 24 MHz following device power-up.                                                                                                                                                                           |
|                       |                                         |             | When an input, this pin functions as part of the frequency selection address. The value of FS0:2 determines the power-up default frequency of device output clocks as per <i>Table 1</i> , "Pin Selectable Frequency" on page 1.                                                                    |
| AGP_F/MODE            | 17                                      | I/O         | Free-running AGP Output and Mode Control Input: As an output, this pin works in conjunction with AGP0 and is a free running clock. When an input, it determines the functions for pin 29, 30, 31, and 32. See Table 3.                                                                              |
| AGP0                  | 18                                      | 0           | AGP Output: This output is controlled by the AGP_STOP# pin.                                                                                                                                                                                                                                         |
| REF/SD_SEL            | 3                                       | I/O         | <b>Fixed 14.318-MHz and SDRAM Output Selection:</b> As an output, this pin is used for various system applications. Output voltage swing is controlled by voltage applied to VDDQ3.                                                                                                                 |
|                       |                                         |             | When an input, this pin selects the SDRAM to run synchronous to either CPU or AGP. See <i>Table 2</i> .                                                                                                                                                                                             |
| X1                    | 5                                       | I           | Crystal Connection or External Reference Frequency Input: This pin has dual functions. It can be used as an external 14.318-MHz crystal connection or as an external reference frequency input.                                                                                                     |
| X2                    | 6                                       | I           | <b>Crystal Connection:</b> An input connection for an external 14.318-MHz crystal. If using an external reference, this pin must be left unconnected.                                                                                                                                               |
| SDATA                 | 23                                      | I           | <b>Serial Data Input:</b> Data input for Serial Data Interface. Refer to Serial Data Interface section that follows.                                                                                                                                                                                |
| SCLOCK                | 25                                      | I           | Serial Clock Input: Clock input for Serial Data Interface. Refer to Serial Data Interface section that follows.                                                                                                                                                                                     |
| VDDQ3                 | 1, 2, 7, 19, 22,<br>24, 36              | Р           | Power Connection: Connected to 3.3V supply.                                                                                                                                                                                                                                                         |
| VDDQ2                 | 42                                      | Р           | Power Connection: Power Supply for CPU0:3 clock outputs. (3.3V Supply)                                                                                                                                                                                                                              |
| GND                   | 4, 10, 15, 16,<br>28, 33, 39, 45,<br>46 | G           | <b>Ground Connection:</b> Connect all ground pins to the common system ground plane.                                                                                                                                                                                                                |



#### W127/W127-A Pin Selection Tables

#### Table 2. SD\_SEL Function

| SD_SEL | SDRAM0:11               |  |  |  |  |
|--------|-------------------------|--|--|--|--|
| 1      | Running @ CPU Frequency |  |  |  |  |
| 0      | Running @ AGP Frequency |  |  |  |  |

#### Table 3. Mode Function

| Pin Function |                                                                  |        |        |        |  |  |  |  |  |
|--------------|------------------------------------------------------------------|--------|--------|--------|--|--|--|--|--|
| Mode         | Mode         Pin 29         Pin 30         Pin 31         Pin 32 |        |        |        |  |  |  |  |  |
| 1            | SDRAM7                                                           | SDRAM6 | SDRAM5 | SDRAM4 |  |  |  |  |  |
| 0            | 0 PCI_STOP# CPU_STOP# PWR_DWN# AGP_STOP#                         |        |        |        |  |  |  |  |  |

**Table 4. Power Management Pin Function** 

| SIGNAL    | =0                       | =1     |
|-----------|--------------------------|--------|
| CPU_STOP# | CPU0:3 & SDRAM0:11 = LOW | Active |
| PCI_STOP# | PCI0:4 = LOW             | Active |
| AGP_STOP# | AGP0 = LOW               | Active |
| PWR_DWN#  | All Clock Outputs LOW    | Active |

### Overview

The W127/W127-A was designed specifically to provide all clock signals required for a motherboard designed with the Via MVP3 chipset using either a Pentium® or K6 microprocessor. Although it can be used with split voltages (3.3/2.5), the skew specifications are guaranteed only for single 3.3V supply. The primary distinguishing feature of the W127/W127-A is the 95.25-MHz CPU frequency option, which supports the K6 333-MHz CPU.

Twelve SDRAM outputs are provided for support of up to 3 SDRAM DIMM modules. Unused clock outputs can be disabled through the I<sup>2</sup>C interface to reduce system power consumption and more importantly reduce EMI emissions.

### **Functional Description**

### I/O Pin Operation

Pins 3, 8, 17, 47, and 48 are dual-purpose I/O pins. Upon power-up these pins act as logic inputs, allowing the determination of assigned device functions. A short time after power-up, the logic state of each pin is latched and the pins then become clock outputs. This feature reduces device pin count by combining clock outputs with input select pins.

An external 10-k $\Omega$  "strapping" resistor is connected between each I/O pin and ground or V<sub>DDQ3</sub>. Connection to ground sets a latch to "0," connection to V<sub>DDQ3</sub> sets a latch to "1." Figure 1 and Figure 2 show two suggested methods for strapping resistor connection.

Upon W127/W127-A power-up, the first 2 ms of operation is used for input logic selection. During this period, the 24-MHz, 48-MHz, REF, PCI\_F and AGP\_F clock output buffers are three-stated, allowing the output strapping resistor on each I/O pin to pull the pin and its associated capacitive clock load to either a logic HIGH or logic LOW state. At the end of the 2-ms period, the established logic 0 or 1 condition of each I/O pin is latched. Next the output buffers are enabled, converting all I/O pins into operating clock outputs. The 2-ms timer starts when  $V_{\mbox{\scriptsize DDQ3}}$  reaches 2.0V. The input bits can only be reset by turning  $V_{\mbox{\scriptsize DDQ3}}$  off and then back on again.

It should be noted that the strapping resistors have no significant effect on clock output signal integrity. The drive impedance of the clock output is  $40\Omega$  (nominal), which is minimally affected by the  $10\text{-k}\Omega$  strap to ground or  $V_{DDQ3}$ . As with the series termination resistor, the output strapping resistor should be placed as close to the I/O pin as possible in order to keep the interconnecting trace short. The trace from the resistor to ground or  $V_{DDQ3}$  should be kept less than two inches in length to prevent system noise coupling during input logic sampling.

When the clock outputs are enabled following the 2-ms input period, target (normal) output frequency is delivered, assuming that  $V_{DDQ3}$  has stabilized. If  $V_{DDQ3}$  has not yet reached full value, output frequency initially may be below target but will increase to target once  $V_{DDQ3}$  voltage has stabilized. In either case, a short output clock cycle may be produced from the CPU clock outputs when the outputs are enabled.





Figure 1. Input Logic Selection Through Resistor Load Option



Figure 2. Input Logic Selection Through Jumper Option

### CPU/PCI Frequency Selection

CPU output frequency is selected with I/O pins 8, 47, and 48. Refer to *Table 1* for CPU/PCI frequency programming information. Alternatively, frequency selections are available through the serial data interface. Refer to *Table 8*, "Additional Frequency Selections through Serial Data Interface Data Bytes," on page 9.

### **Output Buffer Configuration**

#### Clock Outputs

All clock outputs are designed to drive serially terminated clock lines. The W127/W127-A outputs are CMOS-type, which provide rail-to-rail output swing.

### **Crystal Oscillator**

The W127/W127-A requires one input reference clock to synthesize all output frequencies. The reference clock can be ei-

ther an externally generated clock signal or the clock generated by the internal crystal oscillator. When using an external clock signal, pin X1 is used as the clock input and pin X2 is left open. The input threshold voltage of pin X1 is  $(V_{DDQ3})/2$ .

The internal crystal oscillator is used in conjunction with a quartz crystal connected to device pins X1 and X2. This forms a parallel resonant crystal oscillator circuit. The W127/W127-A incorporates the necessary feedback resistor and crystal load capacitors. Including typical stray circuit capacitance, the total load presented to the crystal is approximately 20 pF. For optimum frequency accuracy without the addition of external capacitors, a parallel-resonant mode crystal specifying a load of 20 pF should be used. This will typically yield reference frequency accuracies within ±100 ppm. To achieve similar accuracies with a crystal calling for a greater load, external capacitors must be added such that the total load (internal, external, and parasitic capacitors) equals that called for by the crystal.



### **Spread Spectrum Generator**

The device generates a clock that is frequency modulated in order to increase the bandwidth that it occupies. By increasing the bandwidth of the fundamental and its harmonics, the amplitudes of the radiated electromagnetic emissions are reduced. This effect is depicted in *Figure 3*.

As shown in *Figure 3*, a harmonic of a modulated clock has a much lower amplitude than that of an unmodulated signal. The reduction in amplitude is dependent on the harmonic number and the frequency deviation or spread. The equation for the reduction is:

$$dB = 6.5 + 9*log_{10}(P) + 9*log_{10}(F)$$

Where *P* is the percentage of deviation and *F* is the frequency in MHz where the reduction is measured.

The output clock is modulated with a waveform depicted in Figure 4. This waveform, as discussed in "Spread Spectrum Clock Generation for the Reduction of Radiated Emissions" by Bush, Fessler, and Hardin produces the maximum reduction in the amplitude of radiated electromagnetic emissions. The deviation selected for this chip is ±0.5% of the center frequency. Figure 4 details the Cypress spreading pattern. Cypress does offer options with more spread and greater EMI reduction. Contact your local Sales representative for details on these devices.

Spread Spectrum clocking is activated or deactivated by selecting the appropriate values for bits 1–0 in data byte 0 of the  $I^2C$  data stream. Refer to *Table 7* for more details.



Figure 3. Clock Harmonic with and without SSCG Modulation Frequency Domain Representation



**Figure 4. Typical Modulation Profile** 



### **Serial Data Interface**

The W127/W127-A features a two-pin, serial data interface that can be used to configure internal register settings that control particular device functions. Upon power-up, the W127/W127-A initializes with default register settings, therefore the use of this serial data interface is optional. The serial interface is write-only (to the clock chip) and is the dedicated function of device pins SDATA and SCLOCK. In motherboard applications, SDATA and SCLOCK are typically driven by two

logic outputs of the chipset. Clock device register changes are normally made upon system initialization, if any are required. The interface can also be used during system operation for power management functions. *Table 5* summarizes the control functions of the serial data interface.

#### Operation

Data is written to the W127/W127-A in ten bytes of eight bits each. Bytes are written in the order shown in *Table 6*.

Table 5. Serial Data Interface Control Functions Summary

| Control Function                 | Description                                                                                     | Common Application                                                                                                                             |
|----------------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------|
| Clock Output Disable             | Any individual clock output(s) can be disabled. Disabled outputs are actively held LOW.         | Unused outputs are disabled to reduce EMI and system power. Examples are clock outputs to unused SDRAM DIMM socket or PCI slot.                |
| CPU Clock Frequency<br>Selection | Provides CPU/PCI frequency selections. Frequency is changed in a smooth and controlled fashion. | For alternate CPU devices and power management options. Smooth frequency transition allows CPU frequency change under normal system operation. |
| Output Three-state               | Puts all clock outputs into a high-impedance state.                                             | Production PCB testing.                                                                                                                        |
| (Reserved)                       | Reserved function for future device revision or production device testing.                      | No user application. Register bit must be written as 0.                                                                                        |

Table 6. Byte Writing Sequence

| Byte Sequence | Byte Name       | Bit Sequence     | Byte Description                                                                                                                                                                                                                                                                                                                                                                                                              |
|---------------|-----------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | Slave Address   | 11010010         | Commands the W127/W127-A to accept the bits in Data Bytes 0–6 for internal register configuration. Since other devices may exist on the same common serial data bus, it is necessary to have a specific slave address for each potential receiver. The slave receiver address for the W127/W127-A is 11010010. Register setting will not be made if the Slave Address is not correct (or is for an alternate slave receiver). |
| 2             | Command<br>Code | Don't Care       | Unused by the W127/W127-A, therefore bit values are ignored ("don't care"). This byte must be included in the data write sequence to maintain proper byte allocation. The Command Code Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus.                                                                                    |
| 3             | Byte Count      | Don't Care       | Unused by the W127/W127-A, therefore bit values are ignored ("don't care"). This byte must be included in the data write sequence to maintain proper byte allocation. The Byte Count Byte is part of the standard serial communication protocol and may be used when writing to another addressed slave receiver on the serial data bus.                                                                                      |
| 4             | Data Byte 0     | Refer to Table 7 | The data bits in these bytes set internal W127/W127-A registers that                                                                                                                                                                                                                                                                                                                                                          |
| 5             | Data Byte 1     |                  | control device operation. The data bits are only accepted when the Address Byte bit sequence is 11010010, as noted above. For description                                                                                                                                                                                                                                                                                     |
| 6             | Data Byte 2     |                  | of bit control functions, refer to Table 7, Data Byte Serial Configuration                                                                                                                                                                                                                                                                                                                                                    |
| 7             | Data Byte 3     |                  | Мар.                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 8             | Data Byte 4     | ]                |                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 9             | Data Byte 5     | ]                |                                                                                                                                                                                                                                                                                                                                                                                                                               |
| 10            | Data Byte 6     |                  |                                                                                                                                                                                                                                                                                                                                                                                                                               |



### Writing Data Bytes

Each bit in the data bytes controls a particular device function except for the "reserved" bits, which must be written as a logic 0. Bits are written MSB (most significant bit) first, which is bit 7. *Table 7* gives the bit formats for registers located in Data Bytes 0–6.

Table 8 details additional frequency selections that are available through the serial data interface.

Table 9 details the select functions for Byte 0, bits 1 and 0.

Table 7. Data Bytes 0-6 Serial Configuration Map

|           | Affec     | ted Pin  |                                                                                                                                                        | Bit Control                                 |                                        |         |
|-----------|-----------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------|----------------------------------------|---------|
| Bit(s)    | Pin No.   | Pin Name | Control Function                                                                                                                                       | 0                                           | 1                                      | Default |
| Data Byte | e 0       |          |                                                                                                                                                        |                                             |                                        |         |
| 7         |           |          | (Reserved)                                                                                                                                             |                                             |                                        | 0       |
| 6         |           |          | SEL_2                                                                                                                                                  | Refer to                                    | Table 8                                | 0       |
| 5         |           |          | SEL_1                                                                                                                                                  | Refer to                                    | Table 8                                | 0       |
| 4         |           |          | SEL_0                                                                                                                                                  | Refer to                                    | Table 8                                | 0       |
| 3         | 8, 47, 48 | FS0:2    | BYT0 /FS#                                                                                                                                              | Frequency Controlled by external pins FS0:2 | Frequency Controlled by SEL_0:2, above | 0       |
| 2         |           |          | (Reserved)                                                                                                                                             |                                             |                                        | 0       |
| 1–0       |           |          | Bit 1 Bit 0 Function (See <i>Table 9</i> for function details) 0 0 Normal Operation 0 1 (Reserved) 1 0 Spread Spectrum On 1 1 All Outputs Three-stated |                                             | 00                                     |         |
| Data Byte | e 1       |          |                                                                                                                                                        |                                             |                                        |         |
| 7         |           |          | (Reserved)                                                                                                                                             |                                             |                                        | 0       |
| 6         |           |          | (Reserved)                                                                                                                                             |                                             |                                        | 0       |
| 5         |           |          | (Reserved)                                                                                                                                             |                                             |                                        | 0       |
| 4         |           |          | (Reserved)                                                                                                                                             |                                             |                                        | 0       |
| 3         | 40        | CPU3     | Clock Output Disable                                                                                                                                   | Low                                         | Active                                 | 1       |
| 2         | 41        | CPU2     | Clock Output Disable                                                                                                                                   | Low                                         | Active                                 | 1       |
| 1         | 43        | CPU1     | Clock Output Disable                                                                                                                                   | Low                                         | Active                                 | 1       |
| 0         | 44        | CPU0     | Clock Output Disable                                                                                                                                   | Low                                         | Active                                 | 1       |
| Data Byte | e 2       |          |                                                                                                                                                        |                                             |                                        |         |
| 7         |           |          | (Reserved)                                                                                                                                             |                                             |                                        | 0       |
| 6         | 8         | PCI_F    | Clock Output Disable                                                                                                                                   | Low                                         | Active                                 | 1       |
| 5         |           |          | (Reserved)                                                                                                                                             |                                             |                                        | 0       |
| 4         | 14        | PCI4     | Clock Output Disable                                                                                                                                   | Low                                         | Active                                 | 1       |
| 3         | 13        | PCI3     | Clock Output Disable                                                                                                                                   | Low                                         | Active                                 | 1       |
| 2         | 12        | PCI2     | Clock Output Disable                                                                                                                                   | Low                                         | Active                                 | 1       |
| 1         | 11        | PCI1     | Clock Output Disable                                                                                                                                   | Low                                         | Active                                 | 1       |
| 0         | 9         | PCI0     | Clock Output Disable                                                                                                                                   | Low                                         | Active                                 | 1       |



Table 7. Data Bytes 0-6 Serial Configuration Map (continued)

|          | Affe    | cted Pin |                      | Bit C | Control |         |
|----------|---------|----------|----------------------|-------|---------|---------|
| Bit(s)   | Pin No. | Pin Name | Control Function     | 0     | 1       | Default |
| Data Byt | e 3     |          |                      |       | 1       |         |
| 7        | 29      | SDRAM7   | Clock Output Disable | Low   | Active  | 1       |
| 6        | 30      | SDRAM6   | Clock Output Disable | Low   | Active  | 1       |
| 5        | 31      | SDRAM5   | Clock Output Disable | Low   | Active  | 1       |
| 4        | 32      | SDRAM4   | Clock Output Disable | Low   | Active  | 1       |
| 3        | 34      | SDRAM3   | Clock Output Disable | Low   | Active  | 1       |
| 2        | 35      | SDRAM2   | Clock Output Disable | Low   | Active  | 1       |
| 1        | 37      | SDRAM1   | Clock Output Disable | Low   | Active  | 1       |
| 0        | 38      | SDRAM0   | Clock Output Disable | Low   | Active  | 1       |
| Data Byt | e 4     |          |                      |       |         |         |
| 7        |         |          | (Reserved)           |       |         | 0       |
| 6        |         |          | (Reserved)           |       |         | 0       |
| 5        | 17      | AGP_F    | Clock Output Disable | Low   | Active  | 1       |
| 4        | 18      | AGP0     | Clock Output Disable | Low   | Active  | 1       |
| 3        | 20      | SDRAM11  | Clock Output Disable | Low   | Active  | 1       |
| 2        | 21      | SDRAM10  | Clock Output Disable | Low   | Active  | 1       |
| 1        | 26      | SDRAM9   | Clock Output Disable | Low   | Active  | 1       |
| 0        | 27      | SDRAM8   | Clock Output Disable | Low   | Active  | 1       |
| Data Byt | e 5     |          |                      |       |         |         |
| 7        |         |          | (Reserved)           |       |         | 0       |
| 5        |         |          | (Reserved)           |       |         | 0       |
| 5        |         |          | (Reserved)           |       |         | 0       |
| 4        |         |          | (Reserved)           |       |         | 0       |
| 3        |         |          | (Reserved)           |       |         | 0       |
| 2        |         |          | (Reserved)           |       |         | 0       |
| 1        |         |          | (Reserved)           |       |         | 0       |
| 0        | 3       | REF      | Clock Output Disable | Low   | Active  | 1       |
| Data Byt | e 6     |          |                      |       |         |         |
| 7        |         |          | (Reserved)           |       |         | 0       |
| 6        |         |          | (Reserved)           |       |         | 0       |
| 5        |         |          | (Reserved)           |       |         | 0       |
| 4        |         |          | (Reserved)           |       |         | 0       |
| 3        |         |          | (Reserved)           |       |         | 0       |
| 2        |         |          | (Reserved)           |       |         | 0       |
| 1        |         |          | (Reserved)           |       |         | 0       |
| 0        |         |          | (Reserved)           |       |         | 0       |



Table 8. Additional Frequency Selections through Serial Data Interface Data Bytes<sup>[3]</sup>

|                | Input Conditions       |                |                     | Output Frequency |                     |
|----------------|------------------------|----------------|---------------------|------------------|---------------------|
|                | Data Byte 0, Bit 3 = 1 |                |                     |                  |                     |
| Bit 6<br>SEL_2 | Bit 5<br>SEL_1         | Bit 4<br>SEL_0 | CPU Clocks<br>(MHz) | AGP              | PCI Clocks<br>(MHz) |
| 0              | 0                      | 0              | 68.5                | 68.5             | 34.25               |
| 0              | 0                      | 1              | 112                 | 74.6             | 37.3                |
| 0              | 1                      | 0              | 95.25               | 63.5             | 31.75               |
| 0              | 1                      | 1              | 100                 | 66.6             | 33.3                |
| 1              | 0                      | 0              | 83.3                | 55.53            | 27.77               |
| 1              | 0                      | 1              | 75.0                | 75               | 37.5                |
| 1              | 1                      | 0              | 124                 | 82.6             | 41.3                |
| 1              | 1                      | 1              | 66.6                | 66.6             | 33.3                |

Table 9. Select Function for Data Byte 0, Bits 0:1

|                  | Input Co | onditions |          | Output | Conditions |           |
|------------------|----------|-----------|----------|--------|------------|-----------|
|                  | Data     | Byte 0    | CPU0:3,  | PCI_F, |            |           |
| Function         | Bit 1    | Bit 0     | SRAM0:11 | PCI0:4 | REF        | 48/24MHZ  |
| Normal Operation | 0        | 0         | Note 4   | Note 4 | 14.318 MHz | 48/24 MHz |
| Spread Spectrum  | 1        | 0         | ±0.5%    | ±0.5%  | 14.318 MHz | 48/24 MHz |
| Three-state      | 1        | 1         | Hi-Z     | Hi-Z   | Hi-Z       | Hi-Z      |

#### Notes:

Configuration "110" is supported by W127-A only (see shaded row of *Table 8*). CPU, SDRAM, and PCI frequency selections are listed in *Table 1* and *Table 8*.



### How To Use the Serial Data Interface

### **Electrical Requirements**

Figure 5 illustrates electrical characteristics for the serial interface bus used with the W127/W127-A. Devices send data over the bus with an open drain logic output that can (a) pull the bus line LOW, or (b) let the bus default to logic 1. The pull-up resistors on the bus (both clock and data lines) establish a default logic 1. All bus devices generally have logic inputs to receive data.

Although the W127/W127-A is a receive-only device (no data write-back capability), it does transmit an "acknowledge" data pulse after each byte is received. Thus, the SDATA line can both transmit and receive data.

The pull-up resistor should be sized to meet the rise and fall times specified in AC parameters, taking into consideration total bus line capacitance.



Figure 5. Serial Interface Bus Electrical Characteristics



### **Signaling Requirements**

As shown in *Figure 6*, valid data bits are defined as stable logic 0 or 1 condition on the data line during a clock HIGH (logic 1) pulse. A transitioning data line during a clock HIGH pulse may be interpreted as a start or stop pulse (it will be interpreted as a start or stop pulse if the start/stop timing parameters are met).

A write sequence is initiated by a "start bit" as shown in *Figure* 7. A "stop bit" signifies that a transmission has ended.

As stated previously, the W127/W127-A sends an "acknowledge" pulse after receiving eight data bits in each byte as shown in *Figure 8*.



Figure 6. Serial Data Bus Valid Data Bit



Figure 7. Serial Data Bus Start and Stop Bit





Figure 8. Serial Data Bus Write Sequence



Figure 9. Serial Data Bus Timing Diagram



### Absolute Maximum Ratings [5.]

Stresses greater than those listed in this table may cause permanent damage to the device. These represent a stress rating only. Operation of the device at these or any other conditions above those specified in the operating sections of this specification is not implied. Maximum conditions for extended periods may affect reliability.

| Parameter                           | Description                            | Rating       | Unit |
|-------------------------------------|----------------------------------------|--------------|------|
| V <sub>DDQ3</sub> , V <sub>IN</sub> | Voltage on any Pin with Respect to GND | -0.5 to +7.0 | V    |
| T <sub>STG</sub>                    | Storage Temperature                    | -65 to +150  | °C   |
| T <sub>B</sub>                      | Ambient Temperature under Bias         | -55 to +125  | °C   |
| T <sub>A</sub>                      | Operating Temperature                  | 0 to +70     | °C   |
| ESD <sub>PROT</sub>                 | Input ESD Protection                   | 2 (min.)     | kV   |

# **3.3V DC Electrical Characteristics** $T_A = 0$ °C to +70°C, $V_{DDQ3} = V_{DDQ2} = 3.3V \pm 5\%$ (3.135–3.465V)

| Parameter          | Descript                                                 | ion                       | Test Condition                                     | Min. | Тур. | Max. | Unit |
|--------------------|----------------------------------------------------------|---------------------------|----------------------------------------------------|------|------|------|------|
| Supply Curr        | ent                                                      |                           | I                                                  | I    |      |      | ·I   |
| I <sub>DD</sub>    | Combined 3.3V Supply Current                             |                           | CPU0:3 = 66.6 MHz<br>Outputs Loaded <sup>[5]</sup> |      | 290  |      | mA   |
| Logic Inputs       | 3                                                        |                           |                                                    |      |      |      |      |
| V <sub>IL</sub>    | Input Low Voltage                                        |                           |                                                    |      |      | 0.8  | V    |
| V <sub>IH</sub>    | Input High Voltage                                       |                           |                                                    | 2.0  |      |      | V    |
| I <sub>IL</sub>    | Input Low Current <sup>[7]</sup>                         |                           |                                                    |      |      | 20   | μA   |
| I <sub>IH</sub>    | Input High Current                                       |                           |                                                    |      |      | 5    | μΑ   |
| Clock Outpu        | ıts                                                      |                           |                                                    |      |      |      |      |
| V <sub>OL</sub>    | Output Low Voltage                                       |                           | I <sub>OL</sub> = 1 mA                             |      |      | 50   | mV   |
| V <sub>OH</sub>    | Output High Voltage                                      |                           | I <sub>OH</sub> = -1 mA                            | 3.1  |      |      | V    |
| l <sub>OL</sub>    | Output Low Current                                       | CPU0:3                    | V <sub>OL</sub> = 1.5V                             | 55   | 75   | 105  | mA   |
|                    |                                                          | SDRAM0:11,<br>AGP_F, AGP0 |                                                    | 80   | 110  | 155  |      |
|                    |                                                          | PCI_F, PCI0:4             |                                                    | 55   | 75   | 105  |      |
|                    |                                                          | REF                       |                                                    | 60   | 75   | 90   | -    |
|                    |                                                          | 48/24MHz                  |                                                    | 55   | 75   | 105  |      |
| I <sub>OH</sub>    | Output High Current                                      | CPU0:3                    | V <sub>OH</sub> = 1.5V                             | 55   | 85   | 125  | mA   |
|                    |                                                          | SDRAM0:11,<br>AGP_F, AGP0 |                                                    | 80   | 120  | 175  |      |
|                    |                                                          | PCI_F, PCI0:4             |                                                    | 55   | 85   | 125  | -    |
|                    |                                                          | REF                       |                                                    | 60   | 85   | 110  | -    |
|                    |                                                          | 48/24MHz                  |                                                    | 55   | 85   | 125  |      |
| Crystal Osci       | illator                                                  | •                         |                                                    | •    | •    |      |      |
| V <sub>TH</sub>    | X1 Input Threshold Vo                                    | Itage <sup>[8]</sup>      |                                                    |      | 1.65 |      | V    |
| C <sub>LOAD</sub>  | Load Capacitance, Imp<br>External Crystal <sup>[9]</sup> | posed on                  |                                                    |      | 20   |      | pF   |
| C <sub>IN,X1</sub> | X1 Input Capacitance[                                    | 10]                       | Pin X2 unconnected                                 |      | 30   |      | pF   |

#### Notes:

- Multiple Supplies: The voltage on any input or I/O pin cannot exceed the power pin during power-up. Power supply sequencing is NOT required. All clock outputs loaded with maximum lump capacitance test load specified in AC Electrical Characteristics section.
  W127/127-A logic inputs have internal pull-up devices (not full CMOS level).
  X1 input threshold voltage (typical) is V<sub>DD</sub>/2.
  The W127/W127-A contains an internal crystal load capacitor between pin X1 and ground and another between pin X2 and ground. Total load placed on crystal is 20 pF; this includes typical stray capacitance of short PCB traces to crystal.
  X1 input capacitance is applicable when driving X1 with an external clock source (X2 is left unconnected).



# $\textbf{3.3V DC Electrical Characteristics} \hspace{0.2cm} \text{(continued)} \hspace{0.2cm} T_{A} = 0^{\circ}\text{C to } + 70^{\circ}\text{C}, \hspace{0.2cm} V_{DDQ3} = V_{DDQ2} = 3.3\text{V} \pm 5\% \hspace{0.2cm} \text{(3.135-3.465V)} \\ \text{(3.135-3.465V)} \hspace{0.2cm} \text{(3.135-3.465V)} \hspace{0.2cm} \text{(3.135-3.465V)} \hspace{0.2cm} \text{(3.135-3.465V)} \hspace{0.2cm} \text{(3.135-3.465V)} \\ \text{(3.135-3.465V)} \hspace{0.2cm} \text{(3.135$

| Parameter           | Description                                                          | Test Condition           | Min.                 | Тур. | Max.                 | Unit |
|---------------------|----------------------------------------------------------------------|--------------------------|----------------------|------|----------------------|------|
| Pin Capacita        | ance/Inductance                                                      |                          |                      |      |                      |      |
| C <sub>IN</sub>     | Input Pin Capacitance                                                | Except X1 and X2         |                      |      | 5                    | pF   |
| C <sub>OUT</sub>    | Output Pin Capacitance                                               |                          |                      |      | 6                    | pF   |
| L <sub>IN</sub>     | Input Pin Inductance                                                 |                          |                      |      | 7                    | nΗ   |
| Serial Input        | Port                                                                 |                          |                      |      |                      |      |
| V <sub>IL</sub>     | Input Low Voltage                                                    | $V_{DDQ3} = 3.3V$        |                      |      | 0.3V <sub>DDQ3</sub> | V    |
| V <sub>IH</sub>     | Input High Voltage                                                   | $V_{DDQ3} = 3.3V$        | 0.7V <sub>DDQ3</sub> |      |                      | V    |
| I <sub>IL</sub>     | Input Low Current                                                    |                          |                      |      | 10                   | μA   |
| I <sub>IH</sub>     | Input High Current                                                   |                          |                      |      | 10                   | μA   |
| I <sub>OL</sub>     | Sink Current into SDATA or SCLOCK,<br>Open Drain N-Channel Device On | $I_{OL} = 0.3(V_{DDQ3})$ | 6                    |      |                      | mA   |
| C <sub>IN</sub>     | Input Capacitance of SDATA and SCLOCK                                |                          |                      |      | 10                   | pF   |
| C <sub>SDATA</sub>  | Total Capacitance of SDATA Bus                                       |                          |                      |      | 400                  | pF   |
| C <sub>SCLOCK</sub> | Total Capacitance of SCLOCK Bus                                      |                          |                      |      | 400                  | pF   |

### **AC Electrical Characteristics**

 $\rm T_A$  = 0°C to +70°C,  $\rm V_{DDQ3}$  = 3.3V±5% (3.35–3.465V),  $\rm f_{XTL}$  = 14.31818 MHz Spread Spectrum function turned off

AC clock parameters are tested and guaranteed over stated operating conditions using the stated lump capacitive load at the clock output.

### CPU AGP Clock Outputs, CPU0:3, AGP\_F, AGP0 (Lump Capacitance Test Load = 20 pF)

|                 |                                                    |                                                                                                                     | CPU  | = 66.6 | MHz  |      |
|-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|--------|------|------|
| Parameter       | Description                                        | Test Condition/Comments                                                                                             | Min. | Тур.   | Max. | Unit |
| t <sub>P</sub>  | Period                                             | Measured on rising edge at 1.5V                                                                                     | 15   |        |      | ns   |
| f               | Frequency, Actual                                  | Determined by PLL divider ratio                                                                                     |      | 66.6   |      | MHz  |
| t <sub>H</sub>  | High Time                                          | Duration of clock cycle above 2.4V                                                                                  | 5.2  |        |      | ns   |
| t <sub>L</sub>  | Low Time                                           | Duration of clock cycle below 0.4V                                                                                  | 5    |        |      | ns   |
| t <sub>R</sub>  | Output Rise Edge Rate                              | Measured from 0.4V to 2.4V                                                                                          | 1 4  |        | V/ns |      |
| t <sub>F</sub>  | Output Fall Edge Rate                              | Measured from 2.4V to 0.4V                                                                                          | 1    |        | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                         | Measured on rising and falling edge at 1.5V                                                                         | 45   |        | 55   | %    |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                             | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles.                      |      |        | 250  | ps   |
| t <sub>SK</sub> | Output Skew                                        | Measured on rising edge at 1.5V                                                                                     |      |        | 250  | ps   |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |      |        | 3    | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                | Average value during switching transition. Used for determining series termination value.                           | 10   | 15     | 20   | Ω    |



# AC Electrical Characteristics (continued)

# SDRAM Clock Outputs, SDRAM0:11 (Lump Capacitance Test Load = 30 pF)

|                 |                                                    |                                                                                                                     | CPU  | = 66.6 | MHz  |      |
|-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|--------|------|------|
| Parameter       | Description                                        | Test Condition/Comments                                                                                             | Min. | Тур.   | Max. | Unit |
| t <sub>P</sub>  | Period                                             | Measured on rising edge at 1.5V                                                                                     | 15   |        |      | ns   |
| f               | Frequency, Actual                                  | Determined by PLL divider ratio                                                                                     |      | 66.6   | •    | MHz  |
| t <sub>R</sub>  | Output Rise Edge Rate                              | Measured from 0.4V to 2.4V                                                                                          | 1    |        | 4    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                              | Measured from 2.4V to 0.4V                                                                                          | 1    |        | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                         | Measured on rising and falling edge at 1.5V                                                                         | 45   |        | 55   | %    |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                             | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles.                      |      |        | 250  | ps   |
| t <sub>SK</sub> | Output Skew                                        | Measured on rising edge at 1.5V                                                                                     |      | 100    |      | ps   |
| t <sub>SK</sub> | CPU to SDRAM Clock Skew                            | Covers all CPU/SDRAM outputs. Measured on rising edge at 1.5V.                                                      |      |        | 500  | ps   |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |      |        | 3    | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                | Average value during switching transition. Used for determining series termination value.                           | 10   | 15     | 20   | Ω    |

### PCI Clock Outputs, PCI\_F and PCI0:4 (Lump Capacitance Test Load = 30 pF)

|                 |                                                    |                                                                                                                     | CPU  | = 66.6 | MHz  |      |
|-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|--------|------|------|
| Parameter       | Description                                        | Test Condition/Comments                                                                                             | Min. | Тур.   | Max. | Unit |
| t <sub>P</sub>  | Period                                             | Measured on rising edge at 1.5V                                                                                     | 30   |        |      | ns   |
| f               | Frequency, Actual                                  | Determined by PLL divider ratio                                                                                     |      | 33.3   |      | MHz  |
| t <sub>H</sub>  | High Time                                          | Duration of clock cycle above 2.4V                                                                                  | 12   |        |      | ns   |
| t <sub>L</sub>  | Low Time                                           | Duration of clock cycle below 0.4V                                                                                  | 12   |        |      | ns   |
| t <sub>R</sub>  | Output Rise Edge Rate                              | Measured from 0.4V to 2.4V                                                                                          | 1    |        | 4    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                              | Measured from 2.4V to 0.4V                                                                                          | 1    |        | 4    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                         | Measured on rising and falling edge at 1.5V                                                                         | 45   |        | 55   | %    |
| t <sub>JC</sub> | Jitter, Cycle-to-Cycle                             | Measured on rising edge at 1.5V. Maximum difference of cycle time between two adjacent cycles.                      |      |        | 250  | ps   |
| t <sub>SK</sub> | Output Skew                                        | Measured on rising edge at 1.5V                                                                                     |      |        | 250  | ps   |
| t <sub>O</sub>  | AGP to PCI Clock Skew                              | Covers all CPU/PCI outputs. Measured on rising edge at 1.5V. CPU leads PCI output.                                  | 1    |        | 3    | ns   |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |      |        | 3    | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                | Average value during switching transition. Used for determining series termination value.                           |      | 20     |      | Ω    |



# AC Electrical Characteristics (continued)

### REF Clock Output (Lump Capacitance Test Load = 45 pF)

|                 |                                                    |                                                                                                                     | CPI  | J = 66.6 l | ИНz  |      |
|-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------------|------|------|
| Parameter       | Description                                        | Test Condition/Comments                                                                                             | Min. | Тур.       | Max. | Unit |
| f               | Frequency, Actual                                  | Frequency generated by crystal oscillator                                                                           |      | 14.31818   | 3    | MHz  |
| t <sub>R</sub>  | Output Rise Edge Rate                              | Measured from 0.4V to 2.4V                                                                                          | 0.5  |            | 2    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                              | Measured from 2.4V to 0.4V                                                                                          | 0.5  |            | 2    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                         | Measured on rising and falling edge at 1.5V                                                                         | 40   |            | 60   | %    |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |      |            | 1.5  | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                | Average value during switching transition. Used for determining series termination value.                           |      | 30         |      | Ω    |

# 48-/24-MHZ Clock Outputs (Lump Capacitance Test Load = 20 pF)

|                 |                                                    |                                                                                                                     | СР   | U = 66.6 l | ИНz  |      |
|-----------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------|------|------------|------|------|
| Parameter       | Description                                        | Test Condition/Comments                                                                                             | Min. | Тур.       | Max. | Unit |
| f               | Frequency, Actual                                  | Determined by PLL divider ratio (see m/n below)                                                                     | 48   | 3.008/24.0 | 04   | MHz  |
| f <sub>D</sub>  | Deviation from 48 MHz                              | (48.008 – 48)/48                                                                                                    |      | +167       |      | ppm  |
| m/n             | PLL Ratio                                          | (14.31818 MHz x 57/17 = 48.008 MHz)                                                                                 | 5    | 7/17, 54/3 | 34   |      |
| t <sub>R</sub>  | Output Rise Edge Rate                              | Measured from 0.4V to 2.4V                                                                                          | 0.5  |            | 2    | V/ns |
| t <sub>F</sub>  | Output Fall Edge Rate                              | Measured from 2.4V to 0.4V                                                                                          | 0.5  |            | 2    | V/ns |
| t <sub>D</sub>  | Duty Cycle                                         | Measured on rising and falling edge at 1.5V                                                                         | 45   |            | 55   | %    |
| f <sub>ST</sub> | Frequency Stabilization from Power-up (cold start) | Assumes full supply voltage reached within 1 ms from power-up. Short cycles exist prior to frequency stabilization. |      |            | 3    | ms   |
| Z <sub>o</sub>  | AC Output Impedance                                | Average value during switching transition. Used for determining series termination value.                           |      | 30         | 0    | Ω    |

### **Serial Input Port**

| Parameter           | Description                                    | Test Condition                                                                           | Min. | Тур. | Max. | Unit |
|---------------------|------------------------------------------------|------------------------------------------------------------------------------------------|------|------|------|------|
| f <sub>SCLOCK</sub> | SCLOCK Frequency                               | Normal Mode                                                                              | 0    |      | 100  | kHz  |
| t <sub>STHD</sub>   | Start Hold Time                                |                                                                                          | 4.0  |      |      | μs   |
| t <sub>LOW</sub>    | SCLOCK Low Time                                |                                                                                          | 4.7  |      |      | μs   |
| t <sub>HIGH</sub>   | SCLOCK High Time                               |                                                                                          | 4.0  |      |      | μs   |
| t <sub>DSU</sub>    | Data Set-up Time                               |                                                                                          | 250  |      |      | ns   |
| t <sub>DHD</sub>    | Data Hold Time                                 | (Transmitter should provide a 300-ns hold time to ensure proper timing at the receiver.) | 0    |      |      | ns   |
| t <sub>R</sub>      | Rise Time, SDATA and SCLOCK                    | From 0.3V <sub>DD</sub> to 0.7V <sub>DD</sub>                                            |      |      | 1000 | ns   |
| t <sub>F</sub>      | Fall Time, SDATA and SCLOCK                    | From 0.7V <sub>DD</sub> to 0.3V <sub>DD</sub>                                            |      |      | 300  | ns   |
| t <sub>STSU</sub>   | Stop Set-up Time                               |                                                                                          | 4.0  |      |      | μs   |
| t <sub>SPF</sub>    | Bus Free Time between Stop and Start Condition |                                                                                          | 4.7  |      |      | μs   |
| t <sub>SP</sub>     | Allowable Noise Spike Pulse<br>Width           |                                                                                          |      |      | 50   | ns   |

Document #: 38-07225 Rev. \*A



# **Ordering Information**

| Ordering Code | Package<br>Name | Package Type           |
|---------------|-----------------|------------------------|
| W127          | Н               | 48-pin SSOP (300 mils) |
| W127-A        |                 |                        |

Pentium is a registered trademark of Intel Corporation.



### **Package Diagram**

### 48-Pin Small Shrink Outline Package (SSOP, 300 mils)





BOTTOM VIEW

SEE DETAIL A

END VIEW



### NOTES:

- MAXIMUM DIE THICKNESS ALLOWABLE IS .025.

- ⑥ 'N' IS THE NUMBER OF TERMINAL POSITIONS.
   ★ TERMINAL POSITIONS ARE SHOWN FOR REFERENCE ONLY.
   ⑥ FORMED LEADS SHALL BE PLANAR WITH RESPECT TO ONE ANOTHER WITHIN 003 INCHES AT SEATING PLANE.
   ⑨ CONTROLLING DIMENSION: INCHES.
   10 COUNTRY OF ORIGIN LOCATION AND EJECTOR PIN ON PACKAGE BOTTOM IS OPTIONAL AND DEPENDS ON ASSEMBLY LOCATION.
   ★1. THESE DIMENSIONS APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN. 005 INCHES AND 010 INCHES FROM THE LEAD TIPS.
   12. THIS PART IS COMPLIANT WITH JEDEC SPECIFICATION MO-118, VARIATIONS AA, AB, EXCEPT CHAMFER DIMENSION IN JEDEC SPECIFICATION FOR IN IS. 0157/025".









### Summary of nominal dimensions in inches:

Body Width: 0.296 Lead Pitch: 0.025 Body Length: 0.625 Body Height: 0.102

| S<br>Y           |                              | COMMO                                                 |                                    |                | N  |
|------------------|------------------------------|-------------------------------------------------------|------------------------------------|----------------|----|
| M<br>B           | DIMENSIONS                   |                                                       |                                    | N <sub>a</sub> | V. |
|                  | MIN.                         | NOM.                                                  | MAX.                               | ۱,             | A. |
| Α                | .095                         | .102                                                  | .110                               |                |    |
| A<br>A           | .008                         | .012                                                  | .016                               |                |    |
| A.               | .088                         | .090                                                  | .092                               |                |    |
| ь                | .008                         | .010                                                  | .0135                              |                |    |
| b₁               | .008                         | .010                                                  | .012                               |                |    |
| С                | .005                         | -                                                     | .010                               |                |    |
| C <sub>1</sub>   | .005                         | .006                                                  | .0085                              |                |    |
| $\Box$           | CEE                          | VARIATION                                             | C                                  | 4              |    |
|                  | 0==                          | VARIATION                                             | 13                                 | 4+             |    |
| 붙                | .292                         | .296                                                  | .299                               | 4              |    |
| c DE e           |                              |                                                       |                                    | 4              |    |
| Н                | .400                         | .296<br>.025 BSC<br>.406                              |                                    | 4              |    |
|                  | .292<br>.400<br>.010         | .296<br>.025 BSC<br>.406<br>.013                      | .299<br>.410<br>.016               | 4              |    |
| Н                | .400                         | .296<br>.025 BSC<br>.406                              | .299                               | 4              |    |
| H<br>h<br>L<br>N | .292<br>.400<br>.010<br>.024 | .296<br>.025 BSC<br>.406<br>.013                      | .299<br>.410<br>.016<br>.040       | 6              |    |
| H<br>h<br>L<br>N | .292<br>.400<br>.010<br>.024 | .296<br>.025 BSC<br>.406<br>.013<br>.032              | .299<br>.410<br>.016<br>.040<br>is |                |    |
| H<br>h<br>L      | .400<br>.010<br>.024         | .296<br>.025 BSC<br>.406<br>.013<br>.032<br>VARIATION | .299<br>.410<br>.016<br>.040       | 6              |    |

| THIS TABLE IN INCHES |
|----------------------|
|                      |
|                      |

| S.             | COMMON         |       |       |                | NOTE    | 4        |          |         | 6    |
|----------------|----------------|-------|-------|----------------|---------|----------|----------|---------|------|
| M<br>B         | DIMENSIONS     |       |       | N <sub>O</sub> | VARI- D |          |          | N       |      |
| 2              | MIN.           | NOM.  | MAX.  | 1 E            | ATIONS  | MIN.     | NOM.     | MAX.    |      |
| Α              | 2.41           | 2.59  | 2.79  |                | AA      | 15.75    | 15.88    | 16.00   | 48   |
| A,             | 0.20           | 0.31  | 0.41  |                | AB      | 18.29    | 18.42    | 18.54   | 56   |
| A <sub>2</sub> | 2.24           | 2.29  | 2.34  |                |         |          |          |         |      |
| b              | 0.203          | 0.254 | 0.343 |                |         | T T      |          |         |      |
| b₁             | 0.203          | 0.254 | 0.305 |                |         | THIS TAI | 3LE IN M | IILLIME | IERS |
| С              | 0.127          | -     | 0.254 |                |         |          |          |         |      |
| C <sub>1</sub> | 0.127          | 0.152 | 0.216 |                |         |          |          |         |      |
| D              | SEE VARIATIONS |       |       | 4              |         |          |          |         |      |
| E              | 7.42           | 7.52  | 7.59  |                |         |          |          |         |      |
| е              | 0.635 BSC      |       |       |                |         |          |          |         |      |
| H              | 10.16          | 10.31 | 10.41 |                |         |          |          |         |      |
| h              | 0.25           | 0.33  | 0.41  |                |         |          |          |         |      |
| L              | 0.61           | 0.81  | 1.02  |                |         |          |          |         |      |
| N              | SEE VARIATIONS |       |       | 6              |         |          |          |         |      |
| X              | 2.16           | 2.36  | 2.54  | 10             |         |          |          |         |      |
| ď              | 0°             | 5°    | 8°    |                |         |          |          |         |      |



# Addendum: W127/W127-A Replaces W48S87-27A

The W127/W127-A is a pin-compatible replacement for the W48S87-27A with the following output frequency modifications (Refer to *Table 1*):

- 1. The 90-MHz CPU operation is changed to 95.25-MHz to support the K6 333-MHz chipset.
- 2. The 60-MHz CPU operation is changed to 124-MHz to support new motherboard designs.



| Document Title: W127/W127-A Spread Spectrum 3 DIMM System Frequency Synthesizer w/AGP Document Number: 38-07225 |         |               |                    |                                                                 |  |  |  |  |
|-----------------------------------------------------------------------------------------------------------------|---------|---------------|--------------------|-----------------------------------------------------------------|--|--|--|--|
| REV.                                                                                                            | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change                                           |  |  |  |  |
| **                                                                                                              | 110490  | 02/13/02      | SZV                | Change from Spec number: 38-00893 to 38-07225                   |  |  |  |  |
| *A                                                                                                              | 122842  | 12/14/02      | RBI                | Power up requirements added to Operating Conditions Information |  |  |  |  |