# Am79468 # **Subscriber Line Interface Circuit** #### **DISTINCTIVE CHARACTERISTICS** - Programmable constant resistance - Programmable loop current detector threshold - Low standby power - Two-wire impedance set by single external impedance - On-hook transmission with -50 V to -58 V battery - On-chip ring relay driver - Ground-key detector - Pin and function compatible with Ericsson PBL3762 ### **BLOCK DIAGRAM** #### **ORDERING INFORMATION** ## **Standard Products** AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of the elements below. | Valid Combinations | | | | | | | |--------------------|----------------|----|--|--|--|--| | | _1 | JC | | | | | | Am79468 | | PC | | | | | | | <del>-</del> 2 | DC | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. #### Note: <sup>\*</sup> Specifications in this data sheet are guaranteed by testing from $0^{\circ}C$ to $70^{\circ}C$ . Performance from $-40^{\circ}C$ to $+85^{\circ}C$ is guaranteed by characterization and periodic sampling of production units. # **CONNECTION DIAGRAMS** # **Top View** #### 22-Pin Ceramic DIP #### 28-Pin PLCC #### Notes: - 1. Pin 1 is marked for orientation. - 2. NC = no connect. #### PIN DESCRIPTION ## AGND/DGND (Ground) Analog and Digital ground. # A(TIP) (Output) Output of A(TIP) power amplifier. #### **BGND** (Ground) Battery (power) ground. # B(RING) (Output) Output of B(RING) power amplifier. #### C2-C1 ### **Decoder (Inputs)** SLIC control pins. C2 is MSB and C1 is LSB. TTL compatible. #### DA # **Ring Trip Negative (Input)** Negative input to ring trip comparator. #### DB # Ring Trip Positive (Input) Positive input to ring trip comparator. ### **DET** #### **Switch Hook Detector (Output)** When enabled, a logic Low indicates that selected condition is detected. The detect condition is selected by the logic inputs (C1, C2, E0, and E1). The output is open-collector with a built-in $15-k\Omega$ pull-up resistor. #### **E0** ### **Detector Enable (Input)** A logic High disables DET. A logic Low enables DET. #### **E1** #### **Ground Key Enable (Input)** A logic High connects the off-hook/ring trip detector to DET, and a logic Low connects the ground key/ring trip detector to DET. #### **HPA** A(TIP) side of high-pass filter capacitor. #### **HPB** B(RING) side of high-pass filter capacitor. #### NC #### **No Connect** Pin not internally connected. #### RD #### **Detect Resistor Pin** Detector threshold set and filter pin. ### **RDC** #### DC Feed Resistor Pin Connection point for the DC feed current programming network. The other end of the network connects to the receiver summing node (RSN). The sign of $V_{RDC}$ is minus for normal polarity and plus for reverse polarity. #### RINGOUT #### Ring relay driver (Output) Open collector driver with emitter internally connected to BGND. #### **RSN** #### **Receive Summing Node (Input)** The metallic current (both AC and DC) between A(TIP) and B(RING) is equal to 1000 times the current into this pin. The networks that program receive gain, two-wire impedance, and feed resistance all connect to this node. # $V_{BAT}$ Battery supply. # $V_{CC}$ +5-V power supply. ## $V_{EE}$ -5-V power supply. # $V_{TX}$ ## **Transmit Audio (Output)** This output is a unity gain version of the A(TIP) and B(RING) metallic voltage. $V_{TX}$ also sources the two-wire input impedance programming network. #### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature –60°C to +150°C | |-----------------------------------------------------------| | V <sub>CC</sub> with respect to AGND/DGND 0.5 V to +7 V | | V <sub>EE</sub> with respect to AGND/DGND 0.5 V to -7 V | | V <sub>BAT</sub> with respect to AGND/DGND 0.5 V to -70 V | | BGND with respect to AGND/DGND +3 V to -3 V | | A(TIP) or B(RING) to BGND: | | Continuous V <sub>BAT</sub> to +2 V | | 10 ms (F = 0.1 Hz)V <sub>BAT</sub> –20 V to +5 V | | 1 $\mu$ s (F = 0.1 Hz) $V_{BAT}$ –40 V to +10 V | | 250 ns (F = 0.1 Hz) $V_{BAT}$ -70 V to +15 V | | Current from A(TIP) or B(RING) 70 mA | | Current through relay driver 50 mA | | Ring relay supply voltage 0 V to $V_{BAT}$ +75 V | | DA and DB inputs | | Voltage on ring trip inputs V <sub>BAT</sub> to 0 V | | Current into ring trip inputs ±5 mA | | C1, C2, E0, E1, <del>DET</del> | | Input voltage 0 V to V <sub>CC</sub> | | Output voltage (DET not active) 0 V to V <sub>CC</sub> | | Output current (DET) 5 mA | | Power Dissipation (see note) | | Continuous 1.5 W | | Peak, t <100 ms, t <sub>REP</sub> > 1 sec 4 W | **Note:** Thermal limiting circuitry on chip will shut down the circuit at a junction temperature of about 165°C. The device should never be exposed to this temperature. Operation above 145°C junction temperature may degrade device reliability. See SLIC Packaging Considerations section for more information. Stresses above those listed under Absolute Maximum Ratings may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to Absolute Maximum Ratings for extended periods may affect device reliability. # **OPERATING RANGES** ### Commercial (C) Devices | Ambient Temperature | 0°C to +70°C* | |--------------------------------|-------------------| | V <sub>CC</sub> | 4.75 V to 5.25 V | | V <sub>EE</sub> | 4.75 V to -5.25 V | | V <sub>BAT</sub> | –50 V to –58 V | | AGND/DGND | 0 V | | BGND with respect to AGND/DGND | 100 mV to +100 mV | Operating Ranges define those limits between which device functionality is guaranteed. <sup>\*</sup> Specifications in this data sheet are guaranteed by testing from 0°C to 70°C. Performance from -40°C to +85°C is guaranteed by characterization and periodic sampling of production units. # **ELECTRICAL CHARACTERISTICS (See Note 1)** | | | | F | relimina | iry | | | |------------------------------------------------------------------|-----------------|-----------------------------------------------------------|----------------|----------------|----------------|----------------|-------------------| | Descript | ion | Test Conditions | Min | Тур | Max | Unit | Note | | Transmission Perfo | ormance | • | | | | • | | | 2-wire return loss | | 200 Hz to 500 Hz<br>500 Hz to 1 kHz<br>1.0 kHz to 3.4 kHz | 25<br>27<br>23 | | | dB<br>dB<br>dB | 1,4<br>1,4<br>1,4 | | Z <sub>VTX</sub> , Analog output | impedance | 200 Hz to 3.4 kHz | | 5 | 20 | Ω | | | V <sub>VTX</sub> , Analog output | offset voltage | 0°C to +70°C<br>-40°C to +85°C | -35<br>-40 | | +35<br>+40 | mV<br>mV | 4 | | Overload level | | Load impedance > 20 k $\Omega$ | 3.1 | | | Vpk | | | V <sub>AB</sub> metallic voltage<br>V <sub>TX</sub> voltage gain | to | 300 Hz to 3.4 kHz | 0.988<br>0.980 | 1.000<br>1.000 | 1.012<br>1.020 | | 4 | | Overload level, 2-wi | re and 4-wire | Z <sub>L</sub> = 600 Ω | 3.1 | | | Vpk | 2 | | THD, Total Harmonio | c Distortion | 1.0 kHz, 0 dBm | | -65 | -54 | dB | 5 | | THD, on-hook | | 0 dBm, $R_L$ = 900 $\Omega$ ,<br>Battery = -51 V | | | -35.5 | dB | 5 | | Longitudinal Perfo | rmance | | | | | | | | | -1 parts | 200 Hz to 1 kHz | | 52<br>52<br>52 | | dB<br>dB<br>dB | 4 | | Longitudinal to metallic L-T, L-4 | | -40°C to +85°C<br>200 Hz to 1 kHz 0°C to +70°C | | 52<br>63 | | dB<br>dB | 4 | | Balance | –2 parts | -40°C to +85°C | | 55 | | dB | 4 | | | | 1 kHz to 3.4 kHz | | 58<br>55 | | dB<br>dB | 4 | | Longitudinal signal generation 4-L | | 200 Hz to 4 kHz, normal polarity | 45 | 55 | | dB | | | Longitudinal current<br>per wire | capability | Active state | 25 | 35 | | mArms | | | Longitudinal impeda | nce at A or B | 0 Hz to 100 Hz | | 20 | 35 | Ω/wire | | | Idle Channel Noise | | | | | | | | | C-message weighte | d noise | 2-wire, 0°C to +70°C<br>2-wire, -40°C to +85°C | | +7 | +10<br>+12 | dBrnC | 4 | | | | 4-wire, 0°C to +70°C<br>4-wire, -40°C to +85°C | | +7 | +10<br>+12 | dBrnC | 4 | | Psophometric weigh | ted noise | 2-wire, 0°C to +70°C<br>2-wire, -40°C to +85°C | | -83 | –80<br>–78 | dBmp | 4 4 | | | | 4-wire, 0°C to +70°C<br>-40°C to +85°C | | -83 | –80<br>–78 | dBmp | 4<br>4 | | Receive Summing | Node (RSN) | | | | | | | | RSN DC voltage | | I <sub>RSN</sub> = 0 mA | | 0 | | V | 4 | | RSN impedance | | 200 Hz to 3.4 kHz | | 10 | 20 | Ω | 4 | | RSN current to meta<br>current gain | allic loop | 300 Hz to 3.4 kHz | 988<br>980 | 1000<br>1000 | 1012<br>1020 | | 4 4 | | Insertion Loss<br>(2-Wire to 4-Wire a | nd 4-Wire to 2- | Wire) | | | | | | | Gain accuracy over | temperature | 0 dBm, 1 kHz 0°C to +70°C<br>-40°C to +85°C | -0.15<br>-0.20 | | +0.15<br>+0.20 | dB<br>dB | 3<br>4 | | Cam accuracy over | | | | | | | | | Gain accuracy over | frequency | 300 Hz to 3400 Hz | -0.10<br>-0.15 | | +0.10<br>+0.15 | dB<br>dB | 3<br>4 | # **ELECTRICAL CHARACTERISTICS (continued)** | | | Preliminary | | | | | |-----------------------------------------------------------------------------------------|----------------------------------------------------------------------------|---------------------|-------------------|---------------------|----------|-----------| | Description | Test Conditions | Min | Тур | Max | Unit | Note | | Balance Return Signal (4-Wire to | 4-Wire) | | | | | | | Gain accuracy over temperature | Ref: 0 dBm, 1 kHz | -0.15<br>-0.20 | | +0.15<br>+0.20 | dB<br>dB | 3<br>4 | | Gain accuracy over frequency | 300 to 3400 Hz | -0.10<br>-0.15 | | +0.10<br>+0.15 | dB<br>dB | 3<br>4 | | Gain tracking | +3 dBm to -55 dBm 0°C to +70°C relative to 0 dBm -40°C to +85°C | -0.10<br>-0.15 | | +0.10<br>+0.15 | dB<br>dB | 3, 4<br>4 | | Group delay | 0 dBm, 1 kHz | | 5.3 | | μs | 4 | | Line Characteristics | • | • | | | | • | | Apparent battery voltage | Active mode | 47 | 50 | 53 | V | | | I <sub>L</sub> , Loop current accuracy | Active mode | 0.925I <sub>L</sub> | ΙL | 1.075I <sub>L</sub> | | | | I <sub>L</sub> , Accuracy, standby mode | $I_L = \frac{ V_{BAT} - 3 V}{R_L + 1800} T_A = 25^{\circ}C$ | 0.7I <sub>L</sub> | ΙL | 1.3I <sub>L</sub> | mA | | | I <sub>L</sub> , Loop current | Disconnect, R <sub>L</sub> = 0 | | | 100 | μΑ | | | I <sub>L</sub> LIM (I <sub>A</sub> + I <sub>B</sub> ) | Tip and ring shorted to GND | | 100 | 130 | mA | | | V <sub>AB</sub> , Open circuit voltage | V <sub>BAT</sub> = -50 V | 42.8 | | | V | | | Power Supply Rejection Ratio (V | ripple = 100 mVrms), Active Normal | Mode | | | | | | V <sub>CC</sub> | 50 Hz to 3400 Hz | 30 | 40 | | | 5 | | $V_{\text{EE}}$ | 50 Hz to 3400 Hz<br>50 Hz to 3400 Hz | 30<br>35 | 36<br>41 | | dB | 5<br>5 | | Effective internal resistance | CAS pin to GND | | 60 | | kΩ | 4 | | Loop Detector | | | l | | | 1 | | I <sub>T</sub> , Loop detect threshold | $R_D = 33 \text{ k}\Omega, I_T = 365/R_D$ | 0.8I <sub>T</sub> | Ι <sub>Τ</sub> | 1.2l <sub>T</sub> | mA | Τ | | Power Dissipation, Battery = -58 | 3 V | <u> </u> | | <u> </u> | | 1 | | On-hook open circuit | | | 25 | | | | | On-hook standby mode | 1 | | 50 | | mW | | | On-hook active mode | $R_L = \infty$ , $V_{BAT} = -50 \text{ V}$ | | 145 | 300 | | | | Off-hook active mode | $R_{L} = 0 \Omega$ $R_{L} = 300 \Omega$ $R_{I} = 600 \Omega$ | | 1.5<br>1.4<br>1.2 | 1.8<br>1.6<br>1.4 | w | | | Supply Currents, Battery = -58 \ | | | 1.2 | 1.4 | | | | I <sub>CC</sub> , On-hook V <sub>CC</sub> supply current | Open circuit mode<br>Standby mode<br>Active mode, V <sub>BAT</sub> = -50 V | | 1.2<br>1.7<br>4.8 | 1.6<br>2.5<br>6.5 | | | | I <sub>EE</sub> , On-hook V <sub>EE</sub> supply current | Open circuit mode<br>Standby mode<br>Active mode, V <sub>BAT</sub> = -50 V | | 0.5<br>0.9<br>1.9 | 1.0<br>1.1<br>3.0 | mA | | | I <sub>BAT</sub> , On-hook V <sub>BAT</sub> supply current | Open circuit mode<br>Standby mode<br>Active mode, V <sub>BAT</sub> = -50 V | | 0.3<br>0.7<br>2.6 | 0.9<br>1.2<br>4.0 | | | | Ground-Key Detector Threshold | S | | | | | | | I <sub>TIP</sub> and I <sub>RING</sub> delta to trigger the ground-key detector | | 8 | 12 | 17 | | | | I <sub>TIP</sub> and I <sub>RING</sub> delta to clear the triggered ground-key detector | | 3 | 7 | 12 | mA | | | Hysteresis | | 3 | 5 | 8 | | | # **ELECTRICAL CHARACTERISTICS (continued)** | | | F | Prelimina | ry | | Note | |---------------------------------------|------------------------------------------------|-----------|-----------|-----------------|----------|--------| | Description | Test Conditions | Min | Тур | Max | Unit | | | Ring Trip Detector Input | · | • | • | | _ | | | Bias current | | -500 | -100 | | nA | | | Offset voltage | Source resistance = 0 to 2 M $\Omega$ | -50 | 0 | +50 | mV | | | Input resistance | Unbalanced<br>Balanced | 1<br>3 | | | MΩ<br>MΩ | 4<br>4 | | Input common mode range | | $V_{BAT}$ | | -2 | V | | | Logic Inputs (C1, C2, E0, E1) | | | • | | | | | Input High voltage | | 2.0 | | V <sub>CC</sub> | | | | Input Low voltage | | 0 | | 0.8 | <b>'</b> | | | Input Low current | | -500 | | | μΑ | | | Input High current | All inputs except E1 | -75 | | 40 | μΑ | | | Input High current | Input E1 | -75 | | 45 | μΑ | | | Logic Output (DET) | • | • | • | | • | | | V <sub>OH</sub> , Output Low voltage | $I_{OUT}$ = 0.8 mA, 15 kΩ to $V_{CC}$ | | | 0.40 | | | | V <sub>OL</sub> , Output High voltage | $I_{OUT}$ = -0.1 mA, 15 k $\Omega$ to $V_{CC}$ | 2.4 | | | <b>'</b> | | | Internal pull-up resistor | | 8 | | 25 | kΩ | | Table 1. SLIC Decoding | State | E1 | C1 | C2 | 2-Wire Status | Detector Mode | DET Output | |-------|----|----|----|---------------|-----------------------|---------------------| | 0 | 0 | 0 | 0 | Open circuit | No active detector | Logic level High | | 1 | 0 | 0 | 1 | Active | Ground key detector | Ground key | | 2 | 0 | 1 | 0 | Ringing | No active detector | Logic level High | | 3 | 0 | 1 | 1 | Standby | Ground key detector | Ground key | | 4 | 1 | 0 | 0 | Open circuit | No active detector | Logic level High | | 5 | 1 | 0 | 1 | Active | Loop current detector | Loop current status | | 6 | 1 | 1 | 0 | Ringing | Ring trip detector | Ring trip status | | 7 | 1 | 1 | 1 | Standby | Loop current detector | Loop current status | # Note: E0 = 1. For E0 = 0, $\overline{DET} = logic level High.$ # **SWITCHING CHARACTERISTICS** | Symbol | Parameter | Test Conditions | Temperature<br>Ranges | Min | Тур | Max | Unit | Note | |---------|------------------------------|-----------------------------------------------------------------------------|--------------------------------|-----|-----|------------|------|--------| | talcala | E1 Low to DET High (E0 = 1) | Ground key detect mode | 0°C to +70°C<br>-40°C to +85°C | | | 3.8<br>4.0 | | 4<br>4 | | tgkde | E1 Low to DET Low (E0 = 1) | R <sub>L</sub> open, R <sub>G</sub> connected (See Figure H) | 0°C to +70°C<br>-40°C to +85°C | | | 1.1<br>1.6 | μs | 4<br>4 | | tgkdd | E0 High to DET Low (E1 = 0) | Switch hook detect mode $R_{\rm L} = 600 \ \Omega_{\rm L} \ R_{\rm G}$ open | 0°C to +70°C<br>-40°C to +85°C | | | 1.1<br>1.6 | | 4<br>4 | | tgkd0 | E0 Low to DET High (E1 = 0) | (See Figure G) | 0°C to +70°C<br>-40°C to +85°C | | | 3.8<br>4.0 | μs | 4<br>4 | | | E1 High to DET Low (E0 = 1) | | 0°C to +70°C<br>-40°C to +85°C | | | 1.2<br>1.7 | | 4<br>4 | | tshde | E1 High to DET High (E0 = 1) | Switch hook detect mode $R_{\rm I} = 600 \Omega$ , $R_{\rm G}$ open | 0°C to +70°C<br>-40°C to +85°C | | | 3.8<br>4.0 | นร | 4<br>4 | | tshdd | E0 High to DET Low (E1 = 1) | (See Figure G) | 0°C to +70°C<br>-40°C to +85°C | | | 1.1<br>1.6 | pu | 4<br>4 | | tshd0 | E0 Low to DET High (E1 = 1) | | 0°C to +70°C<br>-40°C to +85°C | | | 3.8<br>4.0 | | 4<br>4 | # **SWITCHING WAVEFORMS** # E1 to DET # Note: All delays measured at 1.4-V level. # **RELAY DRIVER SPECIFICATIONS** | Description | Test Conditions | Min | Тур | Max | Unit | Note | |-------------------------------|-------------------------|-----|------|-------|------|------| | Relay Driver Output (RINGOUT) | | | | | | | | On voltage | I <sub>OL</sub> = 25-mA | | +0.2 | +0.75 | V | | | Off leakage | V <sub>OH</sub> = +12 V | | | 10 | μΑ | | #### Notes: 1. Unless otherwise noted, test conditions are: Battery = -52 V, $V_{CC}$ = +5 V, $V_{EE}$ = -5 V, $R_L$ = 600 $\Omega$ , $C_{HP}$ = 18 nF, $R_{DC1}$ = $R_{DC2}$ = 20 k $\Omega$ , $C_{DC}$ = 0.68 $\mu$ F, $R_D$ = 33 k $\Omega$ , No fuse resistors, two-wire AC input impedance is a 600 $\Omega$ resistance synthesized by the programming network shown below. Where: $R_{T1} = R_{T2} = R_{RX} = 300 \text{ k}\Omega$ , $C_{T1} = 150 \text{ pF}^*$ $^*C_{T1}$ is not required when 23 dB two-wire return loss at higher voice frequencies is acceptable. If $C_{T1}$ is not used, $R_{T1}$ and $R_{T2}$ can be combined into one resistor. If this SLIC is used with a DLSAC device, $C_{T1}$ is not required. - 2. Overload level is defined when THD = 1%. - 3. Balance return signal is the signal generated at $V_{TX}$ by $V_{RX}$ . This specification assumes that the two-wire AC load impedance matches the programmed impedance. - 4. Not tested in production. This parameter is guaranteed by characterization or correlation to other tests. - 5. This parameter is tested at 1 kHz in production. Performance at other frequencies is guaranteed by characterization. # **Table 2. User-Programmable Components** | $Z_{\rm T} = 1000 \ (Z_{\rm 2WIN} - 2R_{\rm F})$ | Where $Z_T$ is connected between the $V_{TX}$ and RSN pins. The fuse resistors are $R_F$ and $Z_{2WIN}$ is the desired 2-wire AC input impedance. When computing $Z_T$ , the internal current amplifier pole and any external stray capacitance between $V_{TX}$ and RSN must be taken into account. | |-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | $Z_{RX} = \frac{Z_{T}}{2}$ | Where $Z_{RX}$ is connected from $V_{RX}$ to the RSN pin and $Z_T$ is defined above. This equation sets the receive gain to 0 dB when the SLIC is terminated with an impedance equal to $Z_{2WIN}$ . | | $R_{DC1} + R_{DC2} = 50 (R_{FEED} - R_{FUSE})$ | Where $R_{DC1}$ , $R_{DC2}$ and $C_{DC}$ form the network connected to the RDC pin. $R_{DC1}$ and $R_{DC2}$ are approximately equal. | | $C_{DC} = 30 \text{ ms} \bullet \frac{1}{R_{DC1}} + \frac{1}{R_{DC2}}$ | | | $R_{\rm D} = \frac{365}{I_{\rm T}}, C_{\rm D} = \frac{0.5 \text{ ms}}{R_{\rm D}}$ | Where $R_D$ and $C_D$ form the network connected from RD to $-5~\rm V$ and $I_T$ is the threshold current between on-hook and off-hook. | #### Notes: - 1. Constant resistance feed region: $V_{AB} = 50 I_L \frac{R_{DC}}{50}$ - 2. Anti-sat cut-in point: $V_{AB} = 42.7 V$ - 3. Open circuit voltage: $V_{AB} = 44.5 V$ - 4. Anti-sat region: $V_{AB} = 44.5 I_L \frac{R_{DC}}{200}$ #### Notes: - a) There is not any provision for limiting power dissipation on this device. Although it is possible for this SLIC to produce larger currents at low loop resistances, (dotted area of graphs) the design should include a means to prevent the SLIC's power dissipation from exceeding the absolute maximum limits. - b) Anti-sat is battery independent. If the $V_{BAT}$ voltage is reduced, it is possible for ac signals to clip as amplifiers begin to saturate. For a given DC feed, the minimum voltage at the $V_{BAT}$ pin must be at least [4.5 V plus peak voltage swing] greater than the DC $V_{AB}$ voltage for that loop condition. - a. $V_A$ – $V_B$ ( $V_{AB}$ ) Voltage vs Loop Current (Typical) b. Loop Current vs Load Resistance (Typical) c. Feed Programming Note: Feed current programmed by $R_{DC1}$ and $R_{DC2}$ . Figure 1. DC Feed Characteristics # **TEST CIRCUITS** A. Two-to-Four-Wire Insertion Loss B. Four-to-Two-wire Insertion Loss and Balance Return Signal S2 Closed, S1 Open 4-L Long. Sig. Gen. = 20 log ( $V_L / V_{RX}$ ) C. Longitudinal Balance (IEEE 455-1984) $Z_D$ is the desired impedance (e.g., the characteristic impedance of the line). $$R_L = -20 \log (2 V_M / V_S)$$ #### D. Two-Wire Return Loss Test Circuit # **TEST CIRCUITS (continued)** E. Loop Detector Switching F. Ground-Key Switching # **TEST CIRCUITS (continued)**