## **ATT7C185** #### **Features** - High speed 10 ns maximum access time - Automatic powerdown during long cycles - Advanced CMOS technology - Chip-select powerdown, output enable - Data retention at 2 V for battery backup operation - Plug-compatible with IDT7164 and CY7C185/186 - Low-power operation - Active: 750 mW typical at 25 ns - Standby: 500 μW typical - Package styles available: - 28-pin, plastic DIP 28-pin, plastic SOJ ## Description The ATT7C185 device is a high-performance, low-power, CMOS static RAM organized as 8,192 words by 8 bits per word. The eight data-in and data-out signals share I/O pins. Parts are available in five speeds with worst-case access times from 10 ns to 25 ns. Inputs and outputs are TTL compatible. Operation is from a single 5 V power supply. Power consumption for the ATT7C185 is 750 mW (typical) at 25 ns. Dissipation drops to 75 mW (typical) when the memory is deselected (enable is high). Two standby modes are available. Automatic powerdown during long cycles reduces power consumption when the memory is deselected during read or write accesses that are longer than the minimum access time. In addition, data can be retained in inactive storage with a supply voltage as low as 2 V. The ATT7C185 device typically consumes only 30 µW at 3 V, thereby allowing effective battery backup operation. ### Pin Information Figure 1. Block Diagram Figure 2. Pin Diagram Table 1. Pin Descriptions | Pin | Function | |-------------|----------------------| | A0—A12 | Address | | I/O0I/O7 | Data<br>Input/Output | | CE1 and CE2 | Chip Enable | | WE | Write Enable | | ŌE | Output Enable | | GND | Ground | | Vcc | Power | | NC | No Connect | ## **Functional Description** The ATT7C185 device provides asynchronous (unclocked) operation with matching access and cycle times. One active-low and one active-high chip enable and a 3-state I/O bus with a separate output enable simplify the connection of several chips for increased storage capacity. Memory locations are specified on address pins A0 through A12. Reading from a designated location is accomplished by presenting an address and then taking CE1 low and CE2 high while WE remains high. The data in the addressed memory location then appears on the data-out pin within one access time. When CE1 is high or CE2 or WE is low, the output pin stays in a high-impedance state. Writing to an addressed location is accomplished when the CE1 and WE inputs are both low and CE2 is high. Any of these signals can be used to terminate the write operation. Data-in and data-out signals have the same polarity. Latch-up and static discharge protection are provided on-chip. The ATT7C185 device can withstand an injection of up to 200 mA on any pin without damage. ## **Absolute Maximum Ratings** Stresses in excess of the Absolute Maximum Ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of this data sheet. Exposure to Absolute Maximum Ratings for extended periods can adversely affect device reliability. | Parameter | Symbol | Min | Max | Unit | |-----------------------------------------|--------|-----------------|-----|------| | Storage Temperature | Tstg | <del>-6</del> 5 | 150 | °C | | Operating Ambient Temperature | Ta | <i>–</i> 55 | 125 | °C | | Supply Voltage with Respect to Ground | Vcc | -0.5 | 7.0 | V | | Input Signal with Respect to Ground | _ | -3.0 | 7.0 | V | | Signal Applied to High-impedance Output | _ | -3.0 | 7.0 | V | | Output Current into Low Outputs | _ | | 25 | mA | | Latch-up Current | _ | >200 | | mA | # **Recommended Operating Conditions** | Mode | Temperature Range (Ambient) | Supply Voltage | |------------------|-----------------------------|---------------------| | Active Operation | 0 °C to 70 °C | 4.5 V ≤ Vcc ≤ 5.5 V | | Data Retention | 0 °C to 70 °C | 2.0 V ≤ Vcc ≤ 5.5 V | #### **Truth Table** Table 2. Truth Table for the ATT7C185 | CE1 | CE2 | WE | OE | Inputs/Outputs | Mode | Power | |-----|-----|----|----|----------------|-----------------|-------------------------| | Н | Х | Х | Х | High Z | Powerdown | Standby (lcc2 and lcc3) | | X | L | Х | Х | High Z | Powerdown | Standby (Icc2 and Icc3) | | L | Н | Н | L. | Data Out | Read | Active | | L | Н | L | Х | Data In | Write | Active | | L | Н | Н | Н | High Z | Output Disabled | Active* | <sup>\*</sup>Icc = Icc1 at fo followed by powerdown after tICHICL has elapsed. #### **Electrical Characteristics** Over all Recommended Operating Conditions Table 3. General Electrical Characteristics | Parameter | Symbol | Test Conditions | | Тур | Max | Unit | |------------------------|--------|-------------------------------------|----------|-----|-----------|------| | Output Voltage: | | | | | | | | High | Vон | loh = -4.0 mA, Vcc = 4.5 V | 2.4 | _ | _ | V | | Low | Vol | lol = 8.0 mA | | _ | 0.4 | V | | Input Voltage: | | | | | | | | High | ViH | _ | 2.2 | _ | Vcc + 0.3 | V | | Low <sup>1</sup> | VIL | <del>_</del> | -3.0 | _ | 0.8 | V | | Input Current | lix | Ground ≤ Vı ≤ Vcc | -10 | _ | 10 | μА | | Output Leakage Current | loz | Ground ≤ Vo ≤ Vcc , CE1 = Vcc | -10 | _ | 10 | μА | | Output Short Current | los | Vo = Ground, Vcc = Max² | _ | _ | -350 | mA | | Vcc Current: | | | | | | | | Inactive <sup>3</sup> | Icc2 | _ | _ | 15 | 30 | mA | | Standby <sup>4</sup> | Icc3 | | — | 100 | 500 | μА | | DR Mode | ICC4 | $Vcc = 2.0 V^5$ | _ | 10 | 250 | μΑ | | Capacitance: | | - | | | | | | Input ( WE , OE ) | Cı | Ambient temp. = 25 °C, Vcc = 5.0 V | | | 6 | pF | | Input ( CE1 , CE2) | Cı | Ambient temp. = 25 °C, Vcc = 5.0 V | - | _ | 9 | рF | | Output | Co | Test frequency = 1 MHz <sup>6</sup> | <u> </u> | | 8 | pF | This device provides hard clamping of transient undershoot. Input levels below ground are clamped beginning at -0.6 V. A current in excess of 100 mA is required to reach -2 V. The device can withstand indefinite operation with inputs as low as -3 V subject only to power dissipation and bond-wire fusing constraints. 2. Duration of the output short circuit should not exceed 30 s. 6. This parameter is not 100% tested. Table 4. Electrical Characteristics by Speed | Parameter | Symbol | Test | | Speed | | | | | | |-------------------------|--------|-----------|-------|-------|-------|-------|-------|----|--| | | | Condition | 25 ns | 20 ns | 15 ns | 12 ns | 10 ns | | | | Max Vcc Current, Active | Icc1 | * | 150 | 185 | 240 | 275 | 300 | mA | | Tested with out<u>puts open and all</u> address and data inputs changing at the maximum write-cycle rate. The device is continuously enabled for writing, i.e., CE1 and WE ≤ VL and CE2 ≤ VH. Input pulse levels are 0 V to 3.0 V. Max Icc shown applies over the active operating temperature range. <sup>3.</sup> Tested with outputs open and all address and data inputs changing at the maximum write-cycle rate. The device is continuously disabled, i.e., CE1 ≥ VIH or CE2 ≤ VIL. <sup>4.</sup> Tested with outputs open and all address and data inputs stable. The device is continuously disabled, i.e., CE1 = Vcc, CE2 = GND. Input levels are within 0.5 V of Vcc or ground. Data retention operation requires that Vcc never drops below 2.0 V. CE 1 must be ≥ Vcc − 0.3 V. All other inputs meet Vn ≤ 0.2 V or Vn ≥ Vcc − 0.2 V to ensure full powerdown. ## **Timing Characteristics** #### Table 5. Read Cycle 1, 2, 3, 4 Over all Recommended Operating Conditions; all measurements in ns. Test conditions assume input transition times of less than 3 ns, reference levels of 1.5 V, input pulse levels of 0 V to 3.0 V (see Figure 9), and output loading for specified IoL and IoH +30 pF (see Figure 8A). | Symbol | Parameter | | | | | Spee | d (ns) | | | | | |-------------------------------------|----------------------------------------------------------------------|-----|-------|-----|-----|------|--------|-----|-----|-----|-----| | | | 2 | 25 20 | | 15 | | 12 | | 1 | 0 | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | tADXADX,<br>tCE2HCE2L,<br>tCE1LCE1H | Read-cycle Time | 25 | _ | 20 | | 15 | | 12 | _ | 10 | _ | | tADXDOV | Address Change to Output Valid <sup>5, 6</sup> | _ | 25 | | 20 | | 15 | | 12 | _ | 10 | | tADXDOX | Address Change to Output Change | 3 | _ | 3 | | 3 | | 3 | | 3 | | | tCE2HDOV,<br>tCE1LDOV | Chip Enable Active to Output Valid <sup>5, 7</sup> | _ | 25 | | 20 | | 15 | - | 12 | | 10 | | tCE2HDOZ,<br>tCE1LDOZ | Chip Enable Active to Output Low-Z <sup>8, 9</sup> | 3 | _ | 3 | | 3 | | 3 | _ | 3 | | | tCE2LDOZ,<br>tCE1HDOZ | Chip Enable Inactive to Output High-Z <sup>8, 9</sup> | _ | 10 | _ | 8 | | 8 | | 5 | | 4 | | tOELDOV | Output Enable Low to Output Valid | | 12 | _ | 10 | | 8 | _ | 6 | | 5 | | tOELDOZ | Output Enable Low to Output Low-Z <sup>8, 9</sup> | 0 | _ | 0 | _ | 0 | | 0 | _ | 0 | 1 | | tOEHDOZ | Output Enable High to Output<br>High-Z <sup>8, 9</sup> | | 10 | _ | 8 | - | 5 | _ | 5 | | 4 | | tADXICH,<br>tCE2HICH,<br>tCE1LICH | Chip Enable Active or Address<br>Change to Powerup <sup>10, 11</sup> | 0 | | 0 | | 0 | | 0 | | 0 | | | tICHICL | Powerup to Powerdown <sup>10, 11</sup> | _ | 25 | | 20 | | 20 | | 20 | | 18 | - 1. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. For example, t ADXWEH (Table 6) is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from the point of view of the device. Access time, for example, is specified as a maximum since worst-case operation of any device always provides data within that time. - 2. All address timings are referenced from the last valid address line to the first transitioning address line. - 3. CE1 or WE must be high and CE2 must be low during address transitions. - 4. This product is a very high-speed device, and care must be taken during testing in order to realize valid test information. Inadequate attention to setups and procedures can cause a good part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the Vcc and ground planes directly up to the contactor fingers. A 0.01 μF high-frequency capacitor is also required between Vcc and ground. To avoid signal reflections, proper terminations must be used. - 5. WE is high for the read cycle. - During this state, the chip is continuously selected ( CE1 low, CE2 high). - 7. All address lines are valid prior to or coincident with the later of CE1 or CE2 transition to active. - 8. At any given temperature and voltage condition, output-disable time is less than output-enable time for any given device. - Transition is measured ±200 mV from steady-state voltage with specified loading in Figure 8B. This parameter is sampled and not 100% tested. - 10. This parameter is not 100% tested. - 11. Powerup from lcc2 to lcc1 occurs as a result of any of the following conditions: (1) rising edge of CE2, (2) falling edge of WE (CE1 and CE2 active), (3) transition on any address line (CE1 and CE2 active), or (4) transition on any data line (CE1, CE2, and WE active). The device automatically powers down from lcc2 to lcc1 after tlCHICL has elapsed from any of the prior conditions. Power dissipation is dependent only on cycle rate, not on chip-select pulse width. Table 6. Write Cycle<sup>1, 2, 3, 4</sup> (See Figures 5, 6, and 7.) Over all Recommended Operating Conditions; all measurements in ns. Test conditions assume input transition times of less than 3 ns, reference levels of 1.5 V, input pulse levels of 0 V to 3.0 V (see Figure 9), and output loading for specified loL and loH +30 pF (see Figure 8A). | Symbol | Parameter | | | | | Spee | d (ns) | | | | | |-----------------------------------|------------------------------------------------------|-----|-----|-----|-----|------|--------|-----|----------|-----|-----| | | | 2 | 5 | 20 | | 15 | | 12 | | 1 | 0 | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | tADXADX | Write-cycle Time | 20 | _ | 20 | _ | 15 | | 12 | | 10 | | | tCE2HCE2L,<br>tCE1LCE1H | Chip Enable Active to End of Write | 15 | _ | 15 | _ | 12 | | 10 | | 8 | | | tADXWEL,<br>tADXCE2H,<br>tADXCE1L | Address Change to Beginning of Write | 0 | _ | 0 | _ | 0 | - | 0 | 1 | 0 | 1 | | tADXWEH | Address Change to End of Write | 15 | | 15 | | 12 | | 10 | | 80 | - | | tCE2LADX,<br>tCE1HADX | End of Write to Address<br>Change | 0 | | 0 | | 0 | | 0 | | 0 | | | tWELWEH | Write Enable Low to End of Write | 15 | _ | 15 | _ | 12 | _ | 10 | | 8 | | | tDIVWEH,<br>tDIXWEH | Data Valid to End of Write | 10 | _ | 10 | _ | 7 | | 6 | | 5 | | | tWEHDIV,<br>tWEHDIX | End of Write to Data Change | 0 | | 0 | | 0 | | 0 | - | 0 | | | tWEHDOZ | Write Enable High to Output<br>Low-Z <sup>5, 6</sup> | 0 | _ | 0 | _ | 0 | _ | 0 | | 0 | | | tWELDOZ | Write Enable Low to Output<br>High-Z <sup>5, 6</sup> | | 7 | | 7 | _ | 5 | _ | 4 | - | 4 | | tCE2HICH,<br>tCE1LICH | Chip Enable Active to Powerup <sup>7, 8</sup> | 0 | _ | 0 | | 0 | _ | 0 | <u> </u> | 0 | | | tWELICH | Write Enable Low to<br>Powerup <sup>7, 8</sup> | 0 | | 0 | | 0 | | 0 | | 0 | | | tCEHVCL | Chip Enable Inactive to Data Retention <sup>7</sup> | 0 | _ | 0 | | 0 | | 0 | _ | 0 | | | tICHICL | Powerup to Powerdown <sup>10, 11</sup> | _ | 25 | _ | 20 | | 20 | | 20 | | 18 | - 1. Each parameter is shown as a minimum or maximum value. Input requirements are specified from the point of view of the external system driving the chip. For example, t ADXWEH is specified as a minimum since the external system must supply at least that much time to meet the worst-case requirements of all parts. Responses from the internal circuitry are specified from the point of view of the device. Access time, for example, is specified as a maximum since worst-case operation of any device always provides data within that time. - 2. All address timings are referenced from the last valid address line to the first transitioning address line. - CE1 or WE must be high and CE2 must be low during address transitions. - 4. This product is a very high-speed device, and care must be taken during testing in order to realize valid test information. Inadequate attention to setups and procedures can cause a good part to be rejected as faulty. Long high-inductance leads that cause supply bounce must be avoided by bringing the Vcc and ground planes directly up to the contactor fingers. A 0.01 μF high-frequency capacitor is also required between Vcc and ground. To avoid signal reflections, proper terminations must be used. - 5. At any given temperature and voltage condition, output-disable time is less than output-enable time for any given device. - 6. Transition is measured ±200 mV from steady-state voltage with specified loading in Figure 8B. This parameter is sampled and not 100% tested. - 7. This parameter is not 100% tested. - 8. Powerup from lcc2 to lcc1 occurs as a result of any of the following conditions: (1) rising edge of CE2, (2) falling edge of WE ( CE1 and CE2 active), (3) transition on any address line ( CE1 and CE2 active), or (4) transition on any data line ( CE1, CE2, and WE active). The device automatically powers down from lcc2 to lcc1 after tICHICL has elapsed from any of the prior conditions. Power dissipation is dependent only on cycle rate, not on chip-select pulse width. ### **Timing Diagrams** Notes: WE is high for the read cycle. The chip is continuously selected ( CE1 low, CE2 high). Figure 3. Read Cycle — Address-Controlled Notes: WE is high for the read cycle. All address lines are valid prior to or coincident with the later of CE1 transition to low or the CE2 transition to high. Figure 4. Read Cycle — CE1 /CE2/ OE -Controlled #### Notes: The internal write cycle of the memory is defined by the overlap of CE1 and CE2 active and WE low. All three signals must be active to initiate a write. Any signal can terminate a write by going inactive. The address, data, and control input setup and hold times should be referred to the signal that goes inactive last or goes active first. If WE goes low before or concurrent with CE1 going low and CE2 going high, the output remains in a high-impedance state. If CE1 goes high or CE2 goes low before or concurrent with WE going high, the output remains in a high-impedance state. Powerup from lcc2 to lcc1 occurs as a result of <u>any of</u> the following conditions: (1) rising edge of CE2, (2) <u>falling</u> edge of <u>WE</u> (<u>CE1</u> and CE2 active), (3) transition on any address line (<u>CE1</u> and CE2 active), or (4) transition on any data line (<u>CE1</u>, CE2, and <u>WE</u> active). The device automatically powers down from lcc1 to lcc2 after tICHICL has elapsed from any of the prior conditions. Power dissipation is dependent only on cycle rate, not on chip-select pulse width. Figure 5. Write Cycle — WE -Controlled #### Notes: The internal write cycle of the memory is defined by the overlap of CE1 and CE2 active and WE low. All three signals must be active to initiate a write. Any signal can terminate a write by going inactive. The address, data, and control input setup and hold times should be referred to the signal that goes inactive last or goes active first. If WE goes low before or concurrent with CE1 going low and CE2 going high, the output remains in a high-impedance state. If CE1 goes high or CE2 goes low before or concurrent with WE going high, the output remains in a high-impedance state. Powerup from lcc2 to lcc1 occurs as a result of <u>any of</u> the following conditions: (1) rising edge of CE2, (2) <u>falling</u> edge of <u>WE</u> (<u>CE1</u> and CE2 active), (3) transition on any address line (<u>CE1</u> and CE2 active), or (4) transition on any data line (<u>CE1</u>, CE2, and <u>WE</u> active). The device automatically powers down from lcc1 to lcc2 after tICHICL has elapsed from any of the prior conditions. Power dissipation is dependent only on cycle rate, not on chip-select pulse width. Figure 6. Write Cycle — CE -Controlled Figure 7. Data Retention Figure 8. Test Loads Figure 9. Transition Times ## **Outline Diagrams** #### 28-Pin, Plastic DIP Dimensions are in inches and (millimeters). #### 28-Pin, Plastic SOJ Dimensions are in inches and (millimeters). # **Ordering Information** #### Operating Range 0 °C to 70 °C | Package Style | | Performance Speed | | | | | | | | | | |---------------------|--------------|-------------------|--------------|--------------|--------------|--|--|--|--|--|--| | | 25 ns | 20 ns | 12 ns | 10 ns | | | | | | | | | 28-Pin, Plastic DIP | ATT7C185P-25 | ATT7C185P-20 | ATT7C185P-15 | ATT7C185P-12 | ATT7C185P-10 | | | | | | | | 28-Pin, Plastic SOJ | ATT7C185J-25 | ATT7C185J-20 | ATT7C185J-15 | ATT7C185J-12 | ATT7C185J-10 | | | | | | | For additional information, contact your AT&T Account Manager or the following: U.S.A.: AT&T Microelectronics, Dept. AL-520404200, 555 Union Boulevard, Allentown, PA 18103 1-800-372-2447, FAX 215-778-4106 (in CANADA: 1-800-553-2448, FAX 215-778-4106) EUROPE: AT&T Microelectronics, AT&T Deutschland GmbH, Bahnhofstr. 27A, D-8043 Unterfoehring, Germany Tel. (49) 89 95086-0, FAX (49) 89 95086-333 ASIA PACIFIC: AT&T Microelectronics Asia/Pacific, 14 Science Park Drive, #03-02A/04 The Maxwell, Singapore 0511 Tel. (65) 778-8833, FAX (65) 777-7495, Telex RS 42898 ATTM JAPAN: AT&T Microelectronics, AT&T Japan Ltd., 31-11, Yoyogi 1-chome, Shibuya-ku, Tokyo 151, Japan Tel. (03) 5371-2700, FAX (03) 5371-3556 SPAIN: AT&T Microelectronica de España, Poligono Industrial de Tres Cantos (Zona Oeste), 28770 Colmenar Viejo, Madrid, Spain Tel. (34) 1-8071441, FAX (34) 1-8071420 AT&T reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application. No rights under any patent accompany the sale of any such product(s) or information. Copyright © 1992 AT&T All Rights Reserved Printed in U.S.A. March 1992 DS91-132MMOS (Replaces DS91-017MMOS)