

December 2010

# FT8010 Reset Timer with Configurable Delay Time

#### **Features**

- Long Delay Configurable to 7.5 or 11.25 Seconds
- Primary and Secondary Input Reset Pins
- Push-Pull and Open-Drain Output Pins
- 2.0V to 5.0V Operation
- Packaged in 10-Lead UMLP (1.4mm x 1.8mm) and 8-Lead MLP (2.0mm x 2.0mm) Packages

### **Description**

The FT8010 is a timer for resetting a mobile device where long reset times are needed. The long time delay helps avoid unintended resets caused by accidental key presses. Two delays can be selected by hard-wiring the DSR pin: 7.5 ±20% seconds or 11.25 ±20% seconds.

The FT8010 has two identical inputs for single or dual switch resetting capability. The device has two outputs: a push-pull output with 0.5mA drive and an open-drain output with 0.5mA pull-down drive.

FT8010 draws minimal  $I_{CC}$  current when inactive and functions over a wide 2.0V to 5.0V power supply range.

### **Ordering Information**

| Part Number | Operating<br>Temperature Range                                           | Package                                                            | Packing<br>Method           |
|-------------|--------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------|
| FT8010UMX   | -40°C to +85°C                                                           | 10-Lead Ultrathin MLP, 1.4 x 1.8 x 0.55mm<br>Package, 0.40mm Pitch | 5000 Units Tape<br>and Reel |
| FT8010MPX   | 010MPX -40°C to +85°C 8-Lead, MLP 2.0 x 2.0 x 0.8mm Package, 0.5mm Pitch |                                                                    | 3000 Units<br>Tape and Reel |



### **Pin Configuration**



Figure 2. MLP Pin Configuration<sup>(1)</sup> (Top Through View)



Figure 3. UMLP Pin Configuration<sup>(2)</sup> (Top Through View)

#### Note:

- 1. The DAP may be a no connect or it may be tied to ground.
- 2. NC = No connect

### **Pin Definitions**

| MLP Pin # | UMLP Pin # | Name  | Description                         |  |  |
|-----------|------------|-------|-------------------------------------|--|--|
| 1         | 10         | RST2  | Push-Pull Output, Active HIGH       |  |  |
| 2         | 1          | GND   | Ground                              |  |  |
| 3         | 2          | /SR1  | Secondary Reset Input, Active LOW   |  |  |
| 4         | 3          | /RST1 | Open-Drain Output, Active LOW       |  |  |
| 5         | 5          | DSR   | Delay Selection Input               |  |  |
| 6         | 6          | TRIG  | Test Pin, Tied to GND in Normal Use |  |  |
| 7         | 7          | /SR0  | Primary Reset Input, Active LOW     |  |  |
| 8         | 8          | Vcc   | Power Supply                        |  |  |
|           | 4, 9,      | NC    | No Connect                          |  |  |

#### **Functional Description**

The FT8010 reset timer uses an internal oscillator and a two-stage, 21-bit counter to determine when the output pins switch. Time N is set by the hard-wired logic level of the DSR pin. N is either 7.5 ±20% seconds for DSR=LOW or 11.25 ±20% seconds for DSR=HIGH.

Table 1. FT8010 Truth Table

| DSR | Reset Timer ( +-20% ) |  |
|-----|-----------------------|--|
| 0   | 7.5s                  |  |
| 1   | 11.25s                |  |

The two input pins, /SR0 and /SR1, drive voltage comparators that compare the voltage on the input with the voltage set by the reference block. A low input signal on both /SR0 and /SR1 starts the oscillator. The oscillator sends data pulses to the digital core, which includes the counter. There are two scenarios for counting, as described below: short duration and long duration. In the short-duration scenario, outputs /RST1 and RST2 are not affected. In the long duration scenario, the outputs change state after time N. The outputs return to their original states when a HIGH input signal occurs on either /SR0 or /SR1.

The /RST1 output is an open-drain driver. When the count time exceeds time N, the /RST1 output drives LOW. The RST2 output is a push-pull driver. When the count time exceeds time N, the RST2 output drives HIGH.

The TRIG pin should be tied GND or LOW during normal operation. The TRIG pin is a test mode pin used for SCAN testing.

#### **Application Note**

**IMPORTANT**: The DSR pin must be tied to  $V_{CC}$  or GND to provide a HIGH or LOW voltage level. The voltage level on the DSR pin determines the length of the configurable delay. It is important that the voltage level on the DSR pin not change during normal operation. The DSR must be tied to valid Vcc or GND before SR0 or SR1 buttons go LOW.

### Short Duration $(t_W < N)$

In this case, both input /SR0 and /SR1 are LOW for a duration  $t_W$  which is shorter than time N. When an input goes LOW, the internal timer starts counting. The input goes HIGH before time N. The timer stops counting and resets and no changes occur on the outputs (see Figure 4).

| /SR0 | /SR1 | /RST1 | /RST2 | Description                                                                                                                             |
|------|------|-------|-------|-----------------------------------------------------------------------------------------------------------------------------------------|
| 7    | ١    | Н     | L     | The timer starts counting when both inputs go LOW. The timer stops counting and resets when either input goes HIGH. No changes occur on |
| L    | 7    | Н     | L     | the outputs, Both /SR0 and /SR1 need to be LOW to activate (start) the timer.                                                           |



Figure 4. Short Duration Waveform

### Long Duration $(t_W > N)$

In this case, inputs /SR0 and /SR1 are LOW for a duration,  $t_W$ , which is longer than time N. When an input goes LOW, the internal timer starts counting. After time N, the outputs switch and the timer stops counting. The input goes HIGH sometime after N

seconds. When the input goes HIGH, the timer resets and the outputs switch back to their original state after a propagation delay (see Figure 5).

| /SR0     | /SR1 | /RST1  | RST2          | Description                                                                                                                                |
|----------|------|--------|---------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| $\nabla$ | L    | >      | ₹             | The timer starts counting when both inputs go LOW. After time N, the outputs switch. When either input goes HIGH, the timer resets and the |
| L        |      | $\sim$ | $\overline{}$ | outputs switch back to their original state. Both /SR0 and /SR1 need to be LOW to activate (start) the timer.                              |



Figure 5. Long Duration Waveform

#### Note:

3. Waveforms not drawn to scale (tpHL1, tpLH1 >> tpHL2, tpLH2)

### **Absolute Maximum Ratings**

Stresses exceeding the absolute maximum ratings may damage the device. The device may not function or be operable above the recommended operating conditions and stressing the parts to these levels is not recommended. In addition, extended exposure to stresses above the recommended operating conditions may affect device reliability. The absolute maximum ratings are stress ratings only.

| Symbol                           | Parameter                                           | Conditions                         | Min. | Max.    | Unit |  |
|----------------------------------|-----------------------------------------------------|------------------------------------|------|---------|------|--|
| Vcc                              | Supply Voltage                                      | y Voltage                          |      | 5.5     | V    |  |
| V <sub>IN</sub>                  | DC Input Voltage                                    | /SR0, /SR1, TRIG, DSR              | -0.5 | 5.5     | V    |  |
|                                  |                                                     | /RST1 HIGH or LOW                  | -0.5 | 5.5     |      |  |
| $V_{OUT}$                        | V <sub>OUT</sub> Output Voltage <sup>(4)</sup>      | RST2 HIGH or LOW                   | -0.5 | Vcc+0.5 | V    |  |
|                                  |                                                     | /RST1, RST2, V <sub>CC</sub> =0    | -0.5 | 5.5     |      |  |
| l <sub>IK</sub>                  | DC Input Diode Current V <sub>IN</sub> < 0V         |                                    |      | -50     | mA   |  |
|                                  | DC Output Diodo Current                             | V <sub>OUT</sub> < 0V              |      | -50     | mA   |  |
| I <sub>OK</sub>                  | DC Output Diode Current                             | V <sub>OUT</sub> > V <sub>CC</sub> |      | +50     | IIIA |  |
| I <sub>OH</sub> /I <sub>OL</sub> | DC Output Source/Sink Current                       |                                    | -50  | +50     | mA   |  |
| I <sub>CC</sub>                  | DC V <sub>CC</sub> or Ground Current per Supply Pin |                                    |      | ±100    | mA   |  |
| T <sub>STG</sub>                 | Storage Temperature Range                           |                                    | -65  | +150    | °C   |  |
| TJ                               | Junction Temperature under Bias                     |                                    |      | +150    | °C   |  |
| TL                               | Junction Lead Temperature, Soldering 10 Seconds     |                                    |      | +260    | °C   |  |
| P <sub>D</sub>                   | Power Dissipation                                   |                                    |      | 5       | mW   |  |
| ECD                              | Floatroatatio Discharge Carability                  | Human Body Model, JESD22-A114      |      | 4       | kV   |  |
| ESD                              | Electrostatic Discharge Capability                  | Charged Device Model, JESD22-C101  |      | 2       |      |  |

#### Note:

### **Recommended Operating Conditions**

The Recommended Operating Conditions table defines the conditions for actual device operation. Recommended operating conditions are specified to ensure optimal performance to the datasheet specifications. Fairchild does not recommend exceeding them or designing to Absolute Maximum Ratings.

| Symbol           | Parameter                                      | Conditions                                           | Min. | Max. | Unit     |  |
|------------------|------------------------------------------------|------------------------------------------------------|------|------|----------|--|
| V <sub>CC</sub>  | Supply Voltage                                 |                                                      | 1.8  | 5.0  | ٧        |  |
| t <sub>RFC</sub> | V <sub>CC</sub> Recovery Time After Power Down | V <sub>CC</sub> =0V After Power Down, Rising to 0.5V | 5    |      | ms       |  |
| V <sub>IN</sub>  | Input Voltage                                  | /SR0, /SR1                                           | 0    | 5    | ٧        |  |
|                  |                                                | /RST1 HIGH or LOW                                    | 0    | 5    |          |  |
| $V_{OUT}$        | Output Voltage                                 | RST2 HIGH or LOW                                     | 0    | Vcc  | V        |  |
|                  |                                                | /RST1, RST2, V <sub>CC</sub> =0                      | 0    | 5    |          |  |
|                  | DC Outrot Course Curses                        | RST2, 1.8V ≤ V <sub>CC</sub> ≤ 3.0V                  | -0.1 |      |          |  |
| I <sub>OH</sub>  | DC Output Source Current                       | RST2, 3.0V ≤ V <sub>CC</sub> ≤ 5.0V                  | -0.5 |      | mA       |  |
| l <sub>OL</sub>  | DC Output Sink Current                         | /RST1, RST2, V <sub>CC</sub> =1.8V to 5.0V           | +0.5 |      |          |  |
| T <sub>A</sub>   | Free Air Operating Temperature                 |                                                      | -40  | +85  | °C       |  |
|                  | The arms of Designation of                     | MLP-8                                                |      | 245  | °C // // |  |
| ΘJA              | Thermal Resistance                             | UMLP-10                                              |      | 200  | °C/W     |  |

#### Note

All unused inputs must be held at V<sub>CC</sub> or GND.

<sup>4.</sup> Io absolute maximum rating must be observed.

### **DC Electrical Characteristics**

 $T_A$ =-40°C to +85°C.

| Symbol          | Parameter                                 | Conditions                    | V <sub>cc</sub> (V) | Min.                   | Max.                   | Unit |  |
|-----------------|-------------------------------------------|-------------------------------|---------------------|------------------------|------------------------|------|--|
| V               | Input Lligh Voltage                       | /SR0, /SR1                    | 2.0 to 5.0          | 1.2                    |                        | V    |  |
| V <sub>IH</sub> | Input High Voltage                        | DSR                           | 2.0 to 5.0          | 0.65 x V <sub>CC</sub> |                        | V    |  |
| V/              | Input Low Voltage                         | /SR0, /SR1                    | 2.0 to 5.0          |                        | 0.32                   | V    |  |
| VIL             | V <sub>IL</sub> Input Low Voltage         | DSR                           | 2.0 to 5.0          |                        | 0.25 x V <sub>CC</sub> | V    |  |
| Voh             | High Level Output Voltage                 | RST2, I <sub>OH</sub> =-100μA | 1.8 to 3.0          | 0.8 x V <sub>CC</sub>  |                        | V    |  |
| VOH             |                                           | RST2, I <sub>OH</sub> =-500μA | 3.0 to 5.0          | 0.8 x V <sub>CC</sub>  |                        |      |  |
| W               |                                           | RST2, I <sub>OL</sub> =500µA  | 2.0 to 5.0          |                        | 0.3                    | V    |  |
| V <sub>OL</sub> | Low Level Output Voltage                  | /RST1, I <sub>OL</sub> =500μA | 1.8 to 5.0          |                        | 0.3                    | ٧    |  |
| I <sub>IN</sub> | Input Leakage Current                     | $0V \leq V_{IN} \leq 5.0V$    | 2.0 to 5.0          |                        | ±1.0                   | μΑ   |  |
|                 | Quiescent Supply Current (Timer Inactive) | /SR0 or /SR1=V <sub>CC</sub>  | 2.0 to 5.0          |                        | 20                     |      |  |
| I <sub>CC</sub> | Dynamic Supply Current (Timer Active)     | /SR0=/SR1=0V                  | 2.0 to 5.0          |                        | 100                    | μΑ   |  |

### **AC Electrical Characteristics**

 $T_A = -40^{\circ} \text{C to } +85^{\circ} \text{C}.$ 

| Symbol            | Parameter                                           | Conditions                                               | V <sub>cc</sub> (V) | Min. | Тур.  | Max.  | Unit |
|-------------------|-----------------------------------------------------|----------------------------------------------------------|---------------------|------|-------|-------|------|
| +                 | Timer Delay, /SRn to /RST1,(DSR=0)                  | $C_L$ =5pF, $R_L$ =5K $\Omega$<br>See Figure 6           | 2.0 to 5.0          | 6.0  | 7.5   | 9.0   | S    |
| t <sub>PHL1</sub> | Timer Delay, /SRn to /RST1, (DSR=1)                 | $C_L$ =5pF, $R_L$ =5K $\Omega$<br>See Figure 6           | 2.0 to 5.0          | 9.00 | 11.25 | 13.50 | s    |
| t <sub>PLH2</sub> | Propagation Delay,<br>/SRn to /RST1<br>(DSR=0 or 1) | C <sub>L</sub> =5pF, R <sub>L</sub> =5KΩ<br>See Figure 6 | 2.0 to 5.0          |      | 220   | 310   | ns   |
| t                 | Timer Delay, /SRn to RST2, (DSR=0)                  | $C_L$ =5pF, $R_L$ =10K $\Omega$<br>See Figure 7          | 2.0 to 5.0          | 6.0  | 7.5   | 9.0   | s    |
| t <sub>PLH1</sub> | Timer Delay, /SRn to<br>RST2, (DSR=1)               | $C_L$ =5pF, $R_L$ =10K $\Omega$<br>See Figure 7          | 2.0 to 5.0          | 9.00 | 11.25 | 13.50 | s    |
| t <sub>PHL2</sub> | Propagation Delay,<br>/SRn to RST2<br>(DSR=0 or 1)  | $C_L$ =5pF, $R_L$ =10K $\Omega$<br>See Figure 7          | 2.0 to 5.0          |      | 210   | 300   | ns   |

### **Capacitance Specifications**

T<sub>A</sub>=+25°C.

| Symbol           | Parameter          | Conditions            | Typical | Unit |
|------------------|--------------------|-----------------------|---------|------|
| C <sub>IN</sub>  | Input Capacitance  | V <sub>CC</sub> =GND  | 4.0     | pF   |
| C <sub>OUT</sub> | Output Capacitance | V <sub>CC</sub> =5.0V | 5.0     | pF   |

### **AC Test Circuit and Waveforms**





Figure 6. /RST1 Output

## AC Test Circuit and Waveforms (Continued)





Figure 7. RST2 Output

### **Physical Dimensions**







**BOTTOM VIEW** 

#### NOTES:

- A. DIMENSIONS ARE IN MILLIMETERS.
- B. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994
- C. DRAWING FILENAME: UMLP10Arev2



#### RECOMMENDED LAND PATTERN



OPTIONAL MINIMIAL TOE LAND PATTERN



### Figure 8. 10-Lead Ultrathin MLP, 1.4 x 1.8 x 0.55mm Package

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: http://www.fairchildsemi.com/packaging/.

#### Physical Dimensions (Continued)







**BOTTOM VIEW** 



OPTION #1: NO CENTER PAD



**OPTION #2: WITH CENTER PAD** 

RECOMMENDED LAND PATTERN (NSMD PAD TYPE)

#### NOTES:

- (A) PACKAGE CONFORMS TO JEDEC MO-229, VARIATION W2020D EXCEPT WHERE NOTED.
- B. DIMENSIONS ARE IN MILLIMETERS.
- C. DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994.
- D. LAND PATTERN RECOMMENDATION BASED ON PCB MATRIX CALCULATOR V2009.
- E IF CENTER PAD IS NOT SOLDERED TO, NO EXPOSED METAL IS ALLOWED IN THE TOP LAYER OF THE BOARD IN THE AREA SHOWN.
  - F. DRAWING FILENAME: MKT-MLP08Rrev2.

Figure 9. 8-Lead, Molded Leadless Package (MLP), 2.0 x 2.0 x 0.8mm

Package drawings are provided as a service to customers considering Fairchild components. Drawings may change in any manner without notice. Please note the revision and/or date on the drawing and contact a Fairchild Semiconductor representative to verify or obtain the most recent revision. Package specifications do not expand the terms of Fairchild's worldwide terms and conditions, specifically the warranty therein, which covers Fairchild products.

Always visit Fairchild Semiconductor's online packaging area for the most recent package drawings: <a href="http://www.fairchildsemi.com/packaging/">http://www.fairchildsemi.com/packaging/</a>.





#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

AccuPower™ Auto-SPM™ Build it Now™ CorePLUS™ CorePOWER\*\*

CROSSVOLT™ CTL™ Current Transfer Logic™ DEUXPEED<sup>®</sup> Dual Cool™ EcoSPARK® EfficientMa×™

ESBC™ Fairchild®

Fairchild Semiconductor® FACT Quiet Series™ FACT

FAST® FastvCore™ FETBench™

FlashWriter®\* FPS™

F-PFS™ FRFET\*

Global Power Resourcesu

Green FPS™ Green FPS™ e-Series™ Gmax™

GTO™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MICROCOUPLER™ MicroFET™

MicroPak™ MicroPak2™ MillerDrive™ MotionMax™ Motion-SPM™ OptoHiT™ OPTOLOGIC® OPTOPLANAR®

PDP SPM™ Power-SPM™ PowerTrench® PowerXS™

Programmable Active Droop™

QFĒT QS™

> Quiet Series™ RapidConfigure™

Saving our world, 1mW/W/kW at a time™

SignalWise™ SmartMax™ SMART START™ SPM® STEALTH™ SuperFET<sup>6</sup> SuperSOT™3

SuperSOT™6 SuperSOT\*\*-8 SupreMOS<sup>6</sup> SyncFET™ Sync-Lock™

SYSTEM GENERAL®\*

The Power Franchise®

The Right Technology for Your Success™

Wer' TinyBoost™

TinyBuck™ TinyCalc™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ TriFault Detect™ TRUECURRENT\*\*\* µSerDes™

UHC Ultra FRFET™ UniEET™ VCXTM VisualMax™ XS™

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THERBIN, WHICH COVERS THESE PRODUCTS.

#### LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.fairchildsemi.com, under Sales Support

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufacturers of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed applications, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handling and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address any warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors

#### PRODUCT STATUS DEFINITIONS

#### **Definition of Terms**

| Datasheet Identification | Product Status        | Definition                                                                                                                                                                                             |
|--------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative / In Design | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                          |
| Preliminary              | First Production      | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild<br>Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed | Full Production       | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                                  |
| Obsolete                 | Not In Production     | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                       |

Rev. I51

<sup>\*</sup> Trademarks of System General Corporation, used under license by Fairchild Semiconductor.