### **PULSE WIDTH MODULATION AMPLIFIERS** # **SA08** HTTP://WWW.APEXMICROTECH.COM (800) 546-APEX (800) 546-2739 ### **FEATURES** - IGBT OUTPUTS - WIDE SUPPLY RANGE—16-450V - 20A TO 100°C CASE - 3 PROTECTION CIRCUITS - SYNCHRONIZED OR EXTERNAL OSCILLATOR - FLEXIBLE FREQUENCY CONTROL ### **APPLICATIONS** - MOTORS - REACTIVE LOADS - MAGNETIC BEARINGS - LARGE PIEZO ELEMENTS - OFF-LINE DRIVERS - C-D WELD CONTROLLER ### **DESCRIPTION** The SA08 is a pulse width modulation amplifier that can supply 9KW to the load. An internal oscillator requires no external components. The clock input stage divides the oscillator frequency by two, which provides the switching frequency of 22.5 kHz. The oscillator may also be used to synchronize multiple amplifiers. Current sensing is provided for each half of the bridge giving amplitude and direction data. A shutdown input turns off all four drivers of the H-bridge output. A high side current limit and the programmable low side current limit protect the amplifier from shorts to supply or ground in addition to load shorts. The H-bridge output IGBTs are protected from thermal overloads by directly sensing the temperature of the die. The 12-pin hermetic MO-127 power package occupies only 3 square inches of board space. # BLOCK DIAGRAM AND TYPICAL APPLICATION MOTOR TORQUE CONTROL 12-PIN POWER DIP PACKAGE STYLE CR ### **EXTERNAL CONNECTIONS** Case tied to pin 5. Allow no current in case. Bypassing of supplies is required. Package is Apex MO-127 (STD). See Outline Dimensions/Packages in Apex data book. \*See text. As +PWM goes more positive, A OUT duty cycle increases. ABSOLUTE MAXIMUM RATINGS **SPECIFICATIONS** ## **SA08** 0 TO +10V ### **ABSOLUTE MAXIMUM RATINGS** SUPPLY VOLTAGE, $+V_S$ 450V SUPPLY VOLTAGE, V<sub>cc</sub> POWER DISSIPATION, internal<sup>1</sup> 16V 250W TEMPERATURE, pin solder - 10s TEMPERATURE, junction<sup>2</sup> 300°C 150°C TEMPERATURE, storage -65 to +150°C OPERATING TEMPERATURE RANGE, case -55 to +125°C INPUT VOLTAGE, +PWM 0 TO +11V ### **SPECIFICATIONS** | PARAMETER | TEST CONDITIONS <sup>2</sup> | MIN | TYP | MAX | UNITS | |----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------|----------------------------|---------------------------------|-----------------------------------| | CLOCK (CLK) CLK OUT, high level <sup>4</sup> CLK OUT, low level <sup>4</sup> CLK IN, low level <sup>4</sup> CLK IN, high level <sup>4</sup> CLK IN, high level <sup>4</sup> FREQUENCY ANALOG INPUT (+PWM) center voltage P-P voltage FLAG FLAG, high level FLAG, low level | $I_{OUT} \le 1 \text{mA}$ $I_{OUT} \le 1 \text{mA}$ $0/100\% \text{ modulation}$ | 4.8<br>0<br>0<br>3.7<br>44.10 | 45.00<br>5<br>4<br>10<br>0 | 5.3<br>.4<br>.9<br>5.4<br>46.90 | V<br>V<br>V<br>V<br>kHz<br>V<br>V | | OUTPUT TOTAL DROP EFFICIENCY, 20A output SWITCHING FREQUENCY CURRENT, continuous <sup>4</sup> CURRENT, peak <sup>4</sup> | I = 20A<br>$V_s = 380V$<br>OSC in ÷ 2<br>100°C case | 22.05<br>20<br>28 | 98<br>22.50 | 5.4<br>22.95 | V<br>%<br>kHz<br>A<br>A | | POWER SUPPLY VOLTAGE, V <sub>s</sub> VOLTAGE, V <sub>cc</sub> CURRENT, V <sub>cc</sub> CURRENT, V <sub>cc</sub> , shutdown CURRENT, V <sub>s</sub> | Full temperature range Full temperature range I <sub>OUT</sub> = 0 No Load | 16 <sup>5</sup><br>14 | 240<br>15 | 450<br>16<br>80<br>50<br>90 | V<br>V<br>mA<br>mA | | I <sub>LM</sub> /SHUTDOWN<br>TRIP POINT<br>INPUT CURRENT | | 90 | | 110<br>100 | mV<br>nA | | THERMAL <sup>3</sup> RESISTANCE, junction to case RESISTANCE, junction to air TEMPERATURE RANGE, case | Full temperature range, for each die Full temperature range Meets full range specifications | <del>-</del> 25 | 12 | 1<br>+85 | °C/W<br>°C/W<br>°C | INPUT VOLTAGE, $I_{LIM}$ - NOTES: 1. Each of the two active output transistors can dissipate 125W. - Unless otherwise noted: T<sub>c</sub> = 25°C, V<sub>s</sub>, V<sub>cc</sub> at typical specification. Long term operation at the maximum junction temperature will result in reduced product life. Derate internal power dissipation to achieve high MTTF. For guidance, refer to the heatsink data sheet. - 4. Guaranteed but not tested. - 5. If 100% duty cycle is not required $V_{S(MIN)} = 0V$ . ### **CAUTION** The SA08 is constructed from static sensitive components. ESD handling procedures must be observed. The internal substrate contains beryllia (BeO). Do not break the seal. If accidentally broken, do not crush, machine, or subject to temperatures in excess of 850°C to avoid generating toxic fumes. # **SA08** OPERATING CONSIDERATIONS SAO8 ### **GENERAL** Please read Application Note 30 on "PWM Basics". Refer to Application Note 1 "General Operating Considerations" for helpful information regarding power supplies, heat sinking and mounting. Visit www.apexmicrotech.com for design tools that help automate pwm filter design; heat sink selection; Apex's complete Application Notes library; Technical Seminar Workbook; and Evaluation Kits. ### **CLOCK CIRCUIT AND RAMP GENERATOR** The clock frequency is internally set to a frequency of approximately 45kHz. The CLK OUT pin will normally be tied to the CLK IN pin. The clock is divided by two and applied to an RC network which produces a ramp signal. An external clock signal can be applied to the CLK IN pin for synchronization purposes, but must be 45 kHz +/- 2%. ### **FLAG OUTPUT** Whenever the SA08 has detected a fault condition, the flag output is set high (10V). When the programmable low side current limit is exceeded, the FLAG output will be set high. The FLAG output will be reset low on the next clock cycle. This reflects the pulse-by-pulse current limiting feature. When the internally-set high side current limit is tripped or the thermal limit is reached, the FLAG output is latched high. See PROTECTION CIRCUITS below. ### **PROTECTION CIRCUITS** A fixed internal current limit senses the high side current. Should either of the outputs be shorted to ground the high side current limit will latch off the output transistors. The temperature of the output transistors is also monitored. Should a fault condition raise the temperature of the output transistors to 165°C the thermal protection circuit latch off the output transistors. The latched condition can be cleared by either recycling the $V_{\rm cc}$ power or by toggling the I LIMIT/SHDN input with a 10V pulse. See Figures A and B. The outputs will remain off as long as the shutdown pulse is high (10V). ### **CURRENT LIMIT** There are two load current sensing pins, I SENSE A and I SENSE B. The two pins can be shorted in the voltage mode connection but both must be used in the current mode connection (see figures A and B). It is recommended that $R_{\text{LIMIT}}$ resistors be non-inductive. Load current flows in the I SENSE pins. To avoid errors due to lead lengths connect the I LIMIT/SHDN pin directly to the $R_{\text{LIMIT}}$ resistors (through the filter network and shutdown divider resistor) and connect the ${\rm R_{\scriptscriptstyle LIMIT}}$ resistors directly to the GND pin. Switching noise spikes will invariably be found at the I SENSE pins. The noise spikes could trip the current limit threshold which is only 100 mV. R<sub>FILTER</sub> and C<sub>mare</sub> should be is only 100 mV. $\rm R_{\rm FILTER}$ and $\rm C_{\rm FILTER}$ should be SHUTDOWN VOLTAGE MODE. FIGURE B. CURRENT LIMIT WITH SHUTDOWN CURRENT MODE. adjusted so as to reduce the switchina noise well below 100 mV to prevent false current limiting. The sum of the DC level plus the noise peak will determine the current limiting value. As in most switching circuits it may be difficult to determine the true noise amplitude without careful attention to grounding of the oscilloscope probe. Use the shortest possible ground lead for the probe and connect exactly at the GND terminal of the amplifier. Suggested starting values are $\boldsymbol{C}_{\text{FILTER}} = .1\text{uF}, \, \boldsymbol{R}_{\text{FILTER}} = 5\text{k}$ . The required value of $\mathbf{R}_{\text{LIMIT}}$ in voltage mode may be calculated by: $$R_{LIMIT} = .1 \text{ V} / I_{LIMIT}$$ where R<sub>LIMIT</sub> is the required resistor value, and I<sub>LIMIT</sub> is the maximum desired current. In current mode the required value of each R<sub>LIMIT</sub> is 2 times this value since the sense voltage is divided down by 2 (see Figure B). If R<sub>SHDN</sub> is used it will further divide down the sense voltage. The shutdown divider network will also have an effect on the filtering circuit. ### **BYPASSING** Adequate bypassing of the power supplies is required for proper operation. Failure to do so can cause erratic and low efficiency operation as well as excessive ringing at the outputs. The Vs supply should be bypassed with at least a $1\mu F$ ceramic capacitor in parallel with another low ESR capacitor of at least $10\mu F$ per amp of output current. Capacitor types rated for switching applications are the only types that should be considered. The bypass capacitors must be physically connected directly to the power supply pins. Even one inch of lead length will cause excessive ringing at the outputs. This is due to the very fast switching times and the inductance of the lead connection. The bypassing requirements of the Vcc supply are less stringent, but still necessary. A $.1\mu F$ to $.47\mu F$ ceramic capacitor connected directly to the Vcc pin will suffice. ### STARTUP CONDITIONS The high side of the IGBT output bridge circuit is driven by bootstrap circuit and charge pump arrangement. In order for the circuit to produce a 100% duty cycle indefinitely the low side of each half bridge circuit must have previously been in the ON condition. This means, in turn, that if the input signal to the SA08 at startup is demanding a 100% duty cycle, the output may not follow the command and may be in a tri-state condition. The ramp signal must cross the input signal at some point to correctly determine the output state. After the ramp crosses the input signal level one time, the output state will be correct thereafter.