# **XILINX** # XC3300 Family HardWire™ Logic Cell Arrays #### **PRELIMINARY** #### **FEATURES** - Mask Programmed versions of Xilinx Programmable Logic Cell Arrays (LCA) - Cost reduction for high volume applications - Transparent conversion from Programmable LCA - On-chip scan path test latches - High Performance 1.2 μ CMOS process - 100 MHz flip-flop toggle rate - · Easy Conversion from Programmable LCA - Architecturally identical to Programmable LCA - Fully pin and performance compatible - Same specifications as Programmable LCA - Supports daisy-chained configuration modes - Test program automatically generated - Emulates Programmable Configuration Signals - · Advanced Second Generation Architecture - Compatible arrays up to 9000 gate complexity - Extensive register and I/O capabilities - Two global clocks (less than 1 ns skew) - Internal 3-state bus capabilities - On-chip oscillator #### DESCRIPTION The Xilinx Logic Cell Array (LCA) family provides a group of high-performance, high-density digital integrated circuits. Their regular, extendable, flexible architecture is composed of three types of configurable elements: a perimeter of IOBs, a core array of CLBs and circuitry for **Product Specification** interconnection. The general structure of a LCA device is shown in Figure 4. The Xilinx XC3300 family of HardWire devices are mask programmed versions of the Xilinx XC3000 Programmable Logic Cell Arrays. In high-volume applications where the design is stable, the programmable LCAs used for prototyping and initial production can be replaced by their HardWire equivalents. This offers a significant cost reduction with virtually no risk or engineering resources required. In a Programmable LCA the logic functions and interconnections are determined by the configuration program data loaded and stored in internal static memory cells. The HardWire LCA has the identical architecture as the Programmable LCA it replaces. All CLBs, IOBs, interconnect topology, power distribution and so on are the same. In the HardWire LCA the memory cells and the logic they control are replaced by metal connections. Thus the HardWire LCA is a semicustom device manufactured to provide a customer specific function, yet is completely compatible with the Programmable LCA it replaces. Xilinx manufactures the HardWire LCA using the information from the Programmable LCA design file. Since the HardWire device is both pinout and architecturally identical with the Programmable LCA it is easily created without the need for all the costly and time-consuming engineering activities which other semicustom solutions would require. No redesign time; no expensive and time consuming simulation runs; no place and route; no test vector generation. The combination of the Programmable and HardWire LCA products simply offer the fastest and easiest way to get your product to market, and ensures a subsequent low-cost, low-risk high-volume cost reduction path. | | Replacement for | _ | | Maximum | | | | Pac | kages | | | |----------|--------------------------------|-------|-----------|---------------------|------|----|----|------|-------|---------|-----| | HardWire | Pin Compatible<br>Programmable | , | | Flip-Flop<br>Toggle | PLCC | | | PQFP | | PPGA | | | Device | Device | Gates | to Xilinx | Frequency | Pins | 68 | 84 | 100 | 160 | 132 175 | | | XC3330 | XC3020, XC3030 | 3000 | 3030.LCA | 100 MHz | J/O | 58 | 74 | 80 | | • | • | | XC3342 | XC3042 | 4200 | 3042.LCA | 100 MHz | 1/0 | 58 | 74 | 82 | - | _ | - | | XC3390 | XC3064, XC3090 | 9000 | 3090.LCA | 100 MHz | 1/0 | _ | 70 | _ | 144 | 110 | 144 | #### HARDWIRE APPLICATION HardWire products are designed to provide a simple, lowrisk path for a customer to achieve significant costreductions on a high-volume design which initially used the Programmable LCA. In the prototype and early production stages, and for low to moderate volume applications, the Programmable LCA is the solution of choice. Later in the life cycle - if the design is stable and goes into high-volume production - the HardWire device can be used in place of the original Programmable device. Figure 1 shows the typical life cycle of a high-volume product, and illustrates the optimal way for using the Programmable and HardWire LCAs. During the development and prototype stages the Programmable LCA is used. Production is started using a Programmable device and the design includes a method for storing the configuration bitstream. Using a Programmable device at this stage reduces risk, allows a faster time to market, and permits design modifications to be made without obsoleting any LCA devices. After a few months of production with the Programmable device, the HardWire device can be substituted in the circuit. This may also permit removal of an EPROM used for bitstream storage. Since the circuit board was designed initially for a Programmable device, production can be switched back if the situation warrants. For example, if demand for the product increases dramatically, production can be increased in days or weeks by using Programmable devices. Achange can be quickly made to the product with a Programmable device. There is no manufacturing leadtime with off-the-shelf, standard product Programmable devices. As another example, production can be switched to Programmable devices as the product nears the end of the life cycle. This avoids end-of-life buys and the risk of obsolescence. ### HardWire Design/Production Interface Figure 2 shows how the design, development and production activities are sequenced for both the Programmable and HardWire products. Notice that no additional activity is needed for the HardWire device until the design is in volume production. At that time there is a simple design analysis (done by Xilinx) prior to generating the custom mask, and then the HardWire prototypes are manufactured. An in-system verification is performed by the customer, and the HardWire is released to full production. As the architectures of the Programmable and HardWire LCAs are identical, virtually no engineering resources are needed to move from one to the other. By comparison, a traditional masked gate array attempting to "assemble" these logic functions from NAND gates to emulate the LCA would require extensive design activity. A comparison of the activities required to convert to a HardWire LCA versus a gate array is shown in Figure 3. Figure 1. Typical High-Volume Product Life Cycle 19698 03 Figure 2. Programmable/HardWire Design/Production Interface. X1333 Figure 3. Design Flow Comparison: Gate Array versus Hardwire. #### **ARCHITECTURE** As shown in Figure 4, the HardWire LCA has the same architecture as the Programmable LCA it replaces. The perimeter of I/O Blocks (IOBs) provides an interface between the internal logic array and the device package pins. The array of Configurable Logic Blocks (CLBs) performs user-specified logic functions. The interconnect resources are programmed to form networks carrying logic signals among blocks, analogous to printed circuit board traces connecting SSI/MSI packages. The logic functions of the blocks are implemented by lookup tables. Functional options are implemented by userdefined multiplexers. Interconnecting networks between blocks are implemented with user-defined fixed metal connections. Figure 4. Logic Cell Array Structure #### I/O Block Each user-defined IOB (shown in Figure 5) provides an interface between the external package pin of the device and the internal user logic. The IOB is identical with that used in the Programmable LCA. There are a wide variety of I/O options available to the user. #### Summary of I/O Options - Inputs - Direct - Flip-flop/latch - CMOS/TTL threshold (chip inputs) - Pull-up resistor/open circuit - Outputs - · Direct/registered - Inverted/not - · 3-state/on/off - · Full speed/slew limited - · 3-state/output enable (inverse) ### Configurable Logic Block The array of Configurable Logic Blocks (CLBs) provides the functional elements from which the user's logic is constructed. The logic blocks are arranged in a matrix within the perimeter of IOBs. For example, the XC3330 has 100 such blocks arranged in 10 rows and 10 columns. The configurable logic block is identical to that used in the XC3000 family of Programable LCAs. Each configurable logic block has a combinatorial logic section, two flip-flops, and an internal control section. (See Figure 6.) There are: five logic inputs [.a, .b, .c, .d and .e]; a common clock input [.k]; an asynchronous direct reset input [.rd]; and an enable clock [.ec]. All may be driven from the interconnect resources adjacent to the blocks. Each CLB also has two outputs [.x and .y] which may drive interconnect networks. 1969B 01 X1335 Figure 5. Input/Output Block. Each IOB includes input and output storage elements and I/O options pre-defined by the user. A choice of two clocks is available on each die edge. The polarity of each clock line (not each flip-flop or latch) is selectable. A clock line that triggers the flip-flop on the rising edge is an active Low Latch Enable (Latch transparent) signal and vice versa. Passive pull-up can only be enabled on inputs, not on outputs. All user inputs are selectable for TTL or CMOS thresholds. #### Interconnect User-defined interconnect resources in the Logic Cell Array provide routing paths to connect inputs and outputs of the I/O and logic blocks into logic networks. Interconnections between blocks are composed from a two-layer grid of metal segments. The XACT development system provides automatic routing of these interconnections. The inputs of the IOBs and CLBs are multiplexers that are defined to select an input network from the adjacent interconnect segments. Three types of metal resources are provided to accommodate various network interconnect requirements: - General Purpose Interconnect - Direct Connection - Long Lines The topology of all these interconnect resources is identical with that of the Programmable LCA, but the speed of the interconnect paths is significantly faster (since all interconnections are fixed metal connections). Figure 6. Configurable Logic Block. Each CLB includes a combinatorial logic section, two flip-flops and a user-defined multiplexer selection of function. It has: five logic variable inputs .a, .b, .c, .d and .e. a direct data in .di an enable clock .ec a clock (invertible) .k an asynchronous reset .rd two outputs .x and .y #### **CONFIGURATION and START-UP** The XC3300 family of HardWire devices are designed to be fully compatible with their Programmable LCA equivalents. While the HardWire parts do not require the loading of configuration data, they fully support a wide variety of configuration modes. ### Configuration HardWire devices can be used stand-alone or in a daisy chain with other LCAs. A HardWire device cannot act in Master Parallel or Peripheral Mode. However designs which use these modes can be supported by selection of a mask option which forces the LCA into Master Mode. This allows HardWire devices to be used when the original design used Peripheral Mode, without requiring any changes to the circuit board. Mode 1. As a stand alone HardWire Device. Н Mode 2. As a daisy chain of all HardWire Devices. Mode 3. As a HardWire or programmable slave in a daisy chain with a Programmable device as a master. Mode 4. As a HardWire device acting as a Serial Master with any combination of Programmable and HardWire devices as slaves. X133 A HardWire device will not "swallow" its own configuration data. Whatever configuration bits are fed into the DIN pin will appear on the DOUT pin after a delay TDIO. In any case where a HardWire device is ahead of a Programmable device in a daisy chain (as in Mode 3 and 4 shown above) the configuration data will need to be modified. #### Start-up Sequence The XC3300 HardWire devices are designed to emulate the start-up sequence of the Programmable LCA devices as closely as possible, however some differences do exist. The start-up sequence may be thought of as three stages: power-on-reset; internal clear; and configuration. An internal power-on-reset circuit is triggered when power is applied. When VCC reaches the voltage at which portions of the LCA begin to operate, the device generates a POR (power-on reset) pulse. The I/O output buffers are disabled and a high-impedance pull-up resistor is provided for the user I/O pins. The length of the POR pulse is user-defined to be either 64 $\mu s$ or 16 ms. The 64 $\mu S$ pulse is used for a rapid reset cycle; the 16 ms pulse emulates the power-on sequence of a Programmable LCA. If the M0 pin is held Low during the POR cycle (or if the mask option to force the HardWire LCA into Master Mode is selected) the device will operate as a Master Mode device and the POR pulse will be extended to 4 times its nominal delay. This ensures that all daisy-chained slave devices will have sufficient time to power up. Following the POR cycle, the HardWire device enters a "clearing" state. This state emulates the configuration memory clear performed by a Programmable LCA upon power-up. The length of the clear cycle is 256 cycles (nominally 256 $\mu$ s) for a standard POR, but is only 2 cycles if the rapid reset cycle was selected. At the completion of the clear cycle the RESET pin is sampled. If the RESET pin is being held Low, the "configuration" will be delayed (with the INIT pin held Low) until RESET is driven High. If the RESET pin is being driven High (or once it has been driven High following a delayed "configuration") the open drain INIT pin will be released and the value of the M0 pin will be latched. If the device is in Master Mode (M0 = Low) it will begin to produce CCLKs. If the device is in Slave Mode (M0 = High) it will require CCLKs to be supplied from another device. After 4 CCLK cycles the part is "configured" and the Done/ Program (D/P) pin will be released. (If the device is in a daisy chain with the D/P pins tied together the D/P pin will remain Low until all devices have completed configuration.) One CCLK after the D/P pin goes High the I/Os will become active. The internal user-logic reset is user-defined to release either one CCLK cycle before or after the I/O pins become active. A HardWire device operating in Master Mode will stop producing CCLKs one cycle after the I/Os become active. Figure 7. Psuedo-Configuration Waveform (Normal Power-Up) Figure 8. Psuedo-Configuration Waveform (Configuration Delay by Reset) #### **PERFORMANCE** The XC3300 family of HardWire devices are manufactured in the same high-performance 1.2 $\mu$ CMOS technology as their Programmable LCA equivalents. Traditionally the toggle frequency of a flip-flop has been used to describe the overall performance of a semi-custom device. The configuration used for determining this rate is shown in Figure 9. Figure 9. Toggle Flip-Flop. This is used to characterize device performance. Actual LCA performance is determined by the timing of critical paths, including the timing for the logic and storage elements in that path and the timing of the associated interconnect. HardWire logic block performance is equal to or slightly faster than the equivalent Programmable LCA, while the interconnect performance is significantly faster. All HardWire devices are specified and tested for operation at the fastest equivalent Programmable LCA speed available at the time the HardWire device is introduced. For the XC3300 family, this means all parts are guaranteed to the -100 speed grade. Since the finished HardWire product is customized for a specific customer and application, speed grading is not available. #### **POWER** Power for the LCA is distributed through a grid to achieve high noise immunity and isolation between logic and I/O. Inside the LCA, dedicated $V_{\rm CC}$ and ground rings surround the logic array and provide power to the I/O drivers. (See Figure 10.) An independent matrix of $V_{\rm CC}$ and ground lines supplies the interior logic of the device. This power distribution grid provides a stable supply and ground for all internal logic, providing the external package power pins are all connected and appropriately decoupled. Typically a 0.1- $\mu\rm F$ capacitor connected near the $V_{\rm CC}$ and ground pins will provide adequate decoupling. Output buffers capable of driving the specified 4-mA loads under worst-case conditions may be capable of driving 25 to 30 times that current in a best case. Noise can be reduced by minimizing external load capacitance and reducing simultaneous output transitions in the same direction. It may also be beneficial to locate heavily loaded output buffers near the ground pads. The I/O Block output buffers have a slew-limited mode which should be used where output rise and fall times are not speed critical. Slew-limited outputs maintain their dc drive capability, but generate less external reflections and internal noise. A maximum total external capacitive load for simultaneous fast mode switching in the same direction is 500 pF per power/ground pin pair. For slew-rate limited outputs this total is four times larger. Figure 10. LCA Power Distribution. #### HARDWIRE TESTABILITY The XC3300 HardWire LCA products contain significant on-chip logic to facilitate manufacturability and testing. This logic, combined with Xilinx's internal Automatic Test Generation (ATG) software, assures 100% functionality. In fact, the HardWire device can be 100% functionally tested by Xilinx without the need for customer generated test vectors (as is required with custom gate arrays). This section examines the two basic block structures and the special test circuitry in the HardWire LCA. An example of a small XC33XX (XC3330, XC3342, or XC3390) LCA design and the vectors generated for test are included. #### **Test Architecture** The HardWire LCA contains two types of internal blocks: the Input/Output Block (IOB) and the Configurable Logic Block (CLB). To accomplish 100% functional testing special test circuitry is designed into the device. This circuitry allows testing of each block (CLB and IOB) in a synchronized procedure known as "Scan Test". Special dedicated test latches (called TBLKs) are include on all HardWire devices. They are completely transparent to the normal operation of the circuit. Scan testing allows the contents of all internal flip-flops to be serially shifted offchip, and for Xilinx generated test vectors to be shifted into the device, thus enabling all flip-flops to be initialized to any desired state. These special dedicated test latches are placed into each CLB and IOB. Each CLB has four internal test latches, (placed at the CLB outputs), while each IOB contains three test latches (placed at the IOB inputs) as shown in Figures 11 and 12. The placement of these test latches is very important, since each CLB output or IOB input can fanout to multiple destinations. All sources and destinations of logic blocks come from other logic blocks, thus this placement of the latches provides complete access to all nets and synchronized control of all CLBs and IOBs. The test latches are connected into a daisy chain which passes through every flip-flop in the LCA. Figure 13 shows an overview of the scan path. The path begins at the Scan In pin, sequences through each CLB, then through the IOBs, and finally exits at the Scan Out pin. This scan path can be seen in more detail in Figure 14, which shows the precise sequence with which the CLB and IOB internal test latches are loaded or read. Figure 11. XC33XX HardWire CLB Test Latch Locations X135 ## XC3300 Family HardWire Logic Cell Arrays Figure 12. XC33XX HardWire IOB Test Latch Location Figure 13. XC3390 Scan Path Overview Figure 14. Detailed Scan Path The internal architecture of a TBLK is shown in Figure 15. In the normal operation mode of the HardWire LCA, SW1 is in position A and all the test latches are bypassed completely. The HardWire device is set into Test Mode (SW1 = position B) by Xilinx ATG software. This software inputs unique conditions on several control pins while serially loading a "password" into the device. For this reason, it is not possible for a customer design to inadvertently place the HardWire into Test Mode. When SW1 is in position B (Test Mode) all the latches can receive data from either the CLB output or the previous latch in the daisy chain (SQn). Synchronized together by a special test clock, all the test latches operate in two phases. The first phase serially loads all the latches to place a specific vector at the inputs of the logic block to be tested. The second phase is a parallel load of all latches, storing the expected output data of the logic block being tested (SW2 = A). At this point testing returns to phase one and serially clocks out the results, while simultaneously clocking in a new input vector. #### **Scan Test** To see how scan testing can be used to provide complete functional test coverage, consider the logic shown in Figure 16. This diagram shows a CLB (CLB2) with three inputs being driven by three different CLBs and the other two inputs being driven by two different IOBs. If we apply every possible combination of inputs to CLB2 and all expected output conditions are met, then CLB2 has been 100% functionally tested. The input conditions applied also include any register control signals (such as Clock, Reset, or Clock Enable). The same procedure is used for testing IOBs. Looking again at Figure 16, CLB2 is tested by first serially loading the X output latches of CLB1, CLB3, and CLB4 and the input latches of IOB1 and IOB2. Note that the latches on CLB2's outputs are also loaded in this first phase. Not all CLBs and IOBs can be tested at once, due to signal dependencies. To position the correct data into the latches all unused latches still need "don't cares" loaded. Regardless of which CLBs and IOBs are being tested by a particular scan vector, the complete scan path is always shifted in and out for testing and verification. The state of CLB2's output latches will be opposite to their expected results in phase two. This guarantees that CLB2's input data changed the state of its output latches and therefore, is current data. CLB or IOB data registers using a synchronous or asynchronous clock are not a problem during this special test mode. All customer-used registers are clock inhibited during the phase one load. The inhibit of register clocking is accomplished by logically "ANDing" the register clocks with the global inhibit control line. The test vectors needed to perform this thorough testing are created by Xilinx. No additional effort or engineering time is required from the user to ensure proper device performance. The customer design file used to create the HardWire LCA is used in conjunction with specially developed Xilinx Automatic Test Generation software, which creates the complete set of test vectors required to perform 100% functional testing. This software creates the data for all possible input conditions and corresponding output data for each CLB and IOB used in the customer design. This data is then compiled into the test vectors used to perform the actual testing. #### Scan Test Example Finally, Figure 17 shows an example of a very simple design implemented in an XC3300 HardWire LCA. This example uses only two CLBs and one IOB, and therefore contains only 11 test latches. The sample test vectors in Figure 18 show how scan test would be used to perform functional testing of this design. Note that the set of vectors shown tests only one input condition (input A of the CLB under test). The actual test file would contain all the additional vectors needed to completely test this design. Figure 15. TBLK Block Diagram Figure 16. 5 Input CLB (CLB2) Driven by 3 Different CLB Outputs and 2 Different IOB Outputs Figure 17. Test Example The following vectors and comments show the testing of one input condition (input A of the CLB under test). | SCAN<br>CLOCK | | SCAN<br>OUT | GLOBAL<br>CLOCK | COMMENTS | |---------------|--------|-------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | С | x | × | x | Load a "don't care" (0 or 1) into latch #1, not used. | | С | 1 | × | × | Load a 1 into Scan In pin, knowing it will be positioned in latch #2, input B. The global clock is inhibited and the scan out data are "don't cares". | | С | × | × | x | Load a "don't care" into latch #3, not used. | | С | x | x | × | Load a "don't care" into latch #4, not used. | | С | × | × | × | Load a "don't care" into latch #5, not used. | | С | 1 | x | × | Load a 1 into Scan In pin for input A (latch #6). | | С | × | × | × | Load a "don't care" into latch #7, not used. | | С | × | × | x | Load a "don't care" into latch #8, not used. | | С | 0 | × | × | Load a 0 into latch #9, expecting the G output to be a 1 after phase two. | | С | 0 | x | x | Load a 0 into latch #10, expecting the register output to be a 1 after phase two. | | С | 0 | × | × | Load a 0 into latch #11, exepcting the F output to be a 1 after phase two. | | At th | is poi | nt all | the latch | nes are loaded. Enter phase two by changing the control pin (not shown here). | | 0 | x | × | С | Clock the data register after entering phase two. Now the register data is current but latch $\$10$ still has a 0 inside. | | С | × | × | 0 | Load all the latches with their functional results. | | | | | | Return to phase one and load the next set of input data, while simultaneously . We expect to see latches 9, 10, and 11 with ones as we scan the data out. | | С | × | × | × | Load a "don't care" into latch #1, not used. | | С | 1 | x | x | Load a 1 into Scan In pin, knowing it will be positioned in latch #2, input B. | | С | × | x | x | Load a "don't care" into latch #3, not used. | | С | x | × | x | Load a "don't care" into latch #4, not used. | | С | x | x | x | Load a "don't care" into latch #5, not used. | | С | 0 | × | × | Load a 0 into Scan In pin for input A (latch $\#6$ ). This is a different from the first load. | | С | x | x | x | Load a "don't care" into latch #7, not used. | | С | × | × | × | Load a "don't care" into latch #8, not used. | | С | 1 | 1 | × | Load a 1 into latch #9, expecting the G output to be a 0 after phase two. The Scan out pin will be showing the results of latch #9 from the previous load. | | С | 0 | 1 | × | Load a 0 into latch $*10$ , expecting the register output to be a 1 after phase two. The Scan out pin shows latch $*10$ results. | | С | 0 | 1 | x | Load a 0 into latch $\#11$ , expecting the F output to be a 1 after phase two. The Scan out pin shows latch $\#11$ results. | Figure 18. Sample Test Vectors for Simple Design Example ### **XC3300 Family Configuration Pin Assignments** | CONFIGURATIO | N MODE: <m0></m0> | | ** | ** | | Ι | | | |---------------|-------------------|----------------|------|------|----------------|----------|------|-------------| | SLAVE | MASTER | 68 | 84 | 100 | 132 | 160 | 175 | USER | | <1> | <0> | PLCC | PLCC | PQFP | PGA | PQFP | PPGA | OPERATION | | PWR DWN (I) | PWR DWN (I) | 10 | 12 | 29 | A1 | 159 | B2 | PWR DWN (I) | | VCC | VCC | 18 | 22 | 41 | C8 | 20 | D9 | VCC | | M1 (l) | M1 (i) | 25 | 31 | 52 | B13 | 40 | B14 | M1 | | M0 (HIGH) (I) | M0 (LOW) (I) | 26 | 32 | 54 | A14 | 42 | B15 | M0 (l) | | | | 27 | 33 | 56 | C13 | 44 | C15 | 1/0 | | HDC (HIGH) | HDC (HIGH) | 28 | 34 | 57 | B14 | 45 | E14 | 1/0 | | LDC (LOW) | LDC (LOW) | 30 | 36 | 59 | D14 | 49 | D16 | 1/0 | | INIT | INIT " | 34 | 42 | 65 | G14 | 59 | H15 | 1/0 | | GND | GND | 35 | 43 | 66 | H12 | 19 | J14 | GND | | | | 43 | 53 | 76 | M13 | 76 | P15 | XTL2 OR I/O | | RESET (I) | RESET (I) | 44 | 54 | 78 | P14 | 78 | R15 | RESET (I) | | DONE | DONE | 45 | 55 | 80 | N13 | 80 | R14 | PROGRAM (I) | | | | 46 | 56 | 81 | M12 | 81 | N13 | 1/0 | | | | 47 | 57 | 82 | P13 | 82 | Ť14 | XTL1 OR I/O | | | | 48 | 58 | 83 | N11 | 86 | P12 | 1/0 | | | | 49 | 60 | 87 | М9 | 92 | T11 | 1/0 | | | | 50 | 61 | 88 | N9 | 93 | R10 | 1/0 | | | | 51 | 62 | 89 | N8 | 98 | R9 | 1/0 | | VCC | VCC | 52 | 64 | 91 | M8 | 100 | N9 | VCC | | | | 53 | 65 | 92 | N7 | 102 | P8 | 1/0 | | | | 54 | 66 | 93 | æ | 103 | R8 | 1/0 | | | | 55 | 67 | 94 | М6 | 108 | R7 | 1/0 | | | | 56 | 70 | 98 | М5 | 114 | R5 | 1/O | | | | 57 | 71 | 99 | N4 | 115 | P5 | 1/0 | | DIN (I) | DiN (i) | 58 | 72 | 100 | N2 | 119 | R3 | 1/0 | | DOUT | DOUT | 59 | 73 | 1 | М3 | 120 | N4 | 10 | | CCLK (I) | CCLK | 60 | 74 | 2 | P1 | 121 | R2 | CCLK (I) | | | | 61 | 75 | 5 | M2 | 124 | P2 | 1/0 | | | | 62 | 76 | 6 | N <sub>1</sub> | 125 | МЗ | 1/0 | | | | 63 | 77 | 8 | 12 | 128 | P1 | i/O | | | | 64 | 78 | 9 | L1 | 129 | N1 | 1/0 | | | | 65 | 81 | 12 | K1 | 132 | M1 | 1/0 | | | | 66 | 82 | 13 | J2 | 133 | 12 | 1/0 | | | | 67 | 83 | 14 | H1 | 136 | K2 | 1/0 | | | | 68 | 84 | 15 | H2 | 137 | K1 | 1/0 | | GND | GND | 1 1 | 1 | 16 | H3 | 139 | J3 | GND | | | | 2 | 2 | 17 | G2 | 141 | H2 | 1/0 | | | | 3 | 3 | 18 | G1<br>E0 | 142 | H | 1/0 | | | | 4 | 4 | 19 | F2 | 147 | F2 | 1/0 | | | | 5 | 5 | 20 | E1 | 148 | E1 | VO<br>VO | | | | 6 | 8 | 23 | D1 | 151 | D1 | 100 | | | | 7 | 9 | 24 | D2 | 152 | C1 | 1/0 | | | | 8 | 10 | 25 | B1 | 155 | E3 | 1/0 | | | | 9 | 11 | 26 | C2 | 156 | C2 | 1/0 | | | | <del> ×</del> | X | X | <u> </u> | | H | XC3330 | | | | X | X | X | <u> </u> | <u> </u> | | XC3342 | | | | | X** | X** | Х | Х | Х | XC3390 | AVAILABLE PACKAGES REPRESENTS A 50-kΩ TO 100-kΩ PULL-UP X1340 Note: Pin assignments of "PGA Footprint" PLCC sockets and PGA packages are not electically identical. Generic I/O pins are not shown <sup>\*</sup> INIT IS AN OPEN DRAIN OUTPUT DURING CONFIGURATION <sup>(</sup>I) REPRESENTS AN INPUT <sup>\*\*</sup> PIN ASSIGNMENTS FOR THE XC3390 DIFFER FROM THOSE SHOWN. SEE PAGE 22. ### **XC3000 FAMILY PIN ASSIGNMENTS** Xilinx offers the three members of the XC3300 family in a variety of surface-mount and through-hole package types, with pin counts from 68 to 175. Each chip is offered in several package types to accommodate the available pc board space and manufacturing technology. Most package types are also offered with different chips to accommodate design changes without the need for pc board changes. Note that there may not be a perfect match between the number of bonding pads on the chip and the number of pins on a package. In some cases, the chip has more pads than there are pins on the package, as indicated by the information ("unused" pads) below the line in the following table. The IOBs of the unconnected pads can still be used as storage elements if the specified propagation delays and set-up times are acceptable. In other cases, the chip has fewer pads than there are pins on the package; therefore, some package pins are not connected (n.c.), as shown above the line in the following table. #### **Number of Package Pins** | Device | Pads | 68 | 84 | 100 | 132 | 160 | 175 | |--------|------|-----------|-----------|-----------|-----------|----------|--------| | XC3330 | 98 | 30 unused | 14 unused | 2 n.c. | _ | _ | | | XC3342 | 118 | | 34 unused | 18 unused | ] – | | _ | | XC3090 | 166 | | 82 unused | _ | 32 unused | 6 unused | 9 n.c. | #### **PIN DESCRIPTIONS** #### **Permanently Dedicated Pins.** V<sub>CC</sub> Two to eight (depending on package type) connections to the nominal +5 V supply voltage. All must be connected. #### GND Two to eight (depending on package type) connections to ground. All must be connected. #### **PWRDWN** A Low on this CMOS-compatible input stops all internal activity. All flip-flops and latches are reset, all outputs are 3-stated, and all inputs are interpreted as High, independent of their actual level. While $\overline{PWRDWN}$ is Low, $V_{CC}$ may be reduced to any value >2.3 V. When $\overline{PWDWN}$ returns High, the LCA becomes operational with DONE Low for two cycles of the internal 1-MHz clock. During configuration, $\overline{PWRDWN}$ must be High. If not used, $\overline{PWRDWN}$ must be tied to $V_{CC}$ . ### RESET This is an active Low input which has three functions. Prior to the start of configuration, a Low input will delay the start of the configuration process. An internal circuit senses the application of power and begins a minimal time-out cycle. When the time-out and RESET are complete, the level of the M0 line is sampled and configuration begins. If RESET is asserted during a configuration, the LCA device is re-initialized and restarts the configuration at the termination of RESET. If RESET is asserted after configuration is complete, it provides a global asynchronous reset of all IOB and CLB storage elements of the LCA device. #### CCLK During configuration, Configuration Clock is an output of an LCA in Master mode or Peripheral mode, but an input in Slave mode. CCLK drives dynamic circuitry inside the LCA. The Low time may, therefore, not exceed a few microseconds. When used as an input, CCLK must be "parked High". An internal pull-up resistor maintains High when the pin is not being driven. ### DONE/PROG DONE is an open-drain output, configurable with or without an internal pull-up resistor. At the completion of configuration, the LCA circuitry becomes active in a synchronous order, and DONE/PROG goes active High one cycle before the outputs go active. #### XC3300 Family HardWire Logic Cell Arrays Once configuration is done, a High-to-Low transition of this pin will cause an initialization of the LCA and start a reconfiguration. #### MO As Mode 0, this input sampled is before the start of configuration to establish the configuration mode to be used. #### М1 This input is used only for manufacturer test. The user must tie this pin either High or Low in-system. #### User I/O Pins that can have special functions. #### **HDC** During configuration, this output is held at a High level to indicate that configuration is not yet complete. After configuration, this pin is a user-programmable I/O pin. #### LDC During Configuration, this output is held at a Low level to indicate that the configuration is not yet complete. After configuration, this pin is a user-programmable I/O pin. $\overline{\text{LDC}}$ is particularly useful in Master mode as a Low enable for an EPROM, but it must then be programmed as a High after configuration. ### INIT This is an active Low open-drain output which is held Low during the power stabilization and internal clearing of the configuration memory. It can be used to indicate status to a configuring microprocessor, as a wired AND of several slave mode devices, or as a hold-off signal for a master mode device. After configuration this pin becomes a user programmable I/O pin. #### **BCLKIN** This is a direct CMOS level input to the atternate clock buffer (Auxiliary Buffer) in the lower right corner. #### XTL<sub>1</sub> This user I/O pin can be used to operate as the output of an amplifier driving an external crystal and bias circuitry. #### XTL2 This user I/O pin can be used as the input of an amplifier connected to an external crystal and bias circuitry. The I/O Block is left unconfigured. The oscillator configuration is activated by routing a net from the oscillator buffer symbol output. #### DIN During Slave or Master Serial configuration, this pin is used as a serial-data input. #### DOUT During configuration this pin is used to output serial-configuration data to the DIN pin of a daisy-chained slave. #### **TCLKIN** This is a direct CMOS level input to the global clock buffer. ### Unrestricted User I/O Pins. #### I/O An I/O pin may be programmed by the user to be an Input or an Output pin following configuration. All unrestricted I/O pins, plus the special pins mentioned previously, have a weak pull-up resistor of 50 k $\Omega$ to 100 k $\Omega$ that becomes active as soon as the device powers up, and stays active until the end of configuration. ## XC3300 Family 68-Pin and 84-Pin PLCC Pinouts | XC-3330, XC-3342 | 68 PLCC | 84 PLCC | | |------------------|---------|---------|--| | PWRDN | 10 | 12 | | | TCLKIN-I/O | 11 | . 13 | | | 1/0 | | 14 | | | 1/0 | 12 | 15 | | | 1/0 | 13 | 16 | | | 1/0 | | 17 | | | 1/0 | 14 | 18 | | | 1/0 | 15 | 19 | | | 1/0 | 16 | 20 | | | 1/0 | 17 | 21 | | | VCC | 18 | 22 | | | 1/0 | 19 | 23 | | | 1/0 | | 24 | | | 1/0 | 20 | 25 | | | 1/0 | 21 | 26 | | | 1/0 | 22 | 27 | | | <u>/</u> /O | | 28 | | | I/O | 23 | 29 | | | 1/0 | 24 | 30 | | | M1 | 25 | 31 | | | MO | 26 | 32 | | | 1/0 | 27 | 33 | | | HDC-I/O | 28 | 34 | | | 1/0 | 29 | 35 | | | LDC-I/O | 30 | 36 | | | 1/0 | 31 | 37 | | | 1/0 | | 38 | | | 1/0 | 32 | 39 | | | <u>I/O</u> | 33 | 40 | | | 1/0 | | 41 | | | INIT-I/O | 34 | 42 | | | GND | 35 | 43 | | | 1/0 | 36 | 44 | | | 1/0 | 37 | 45 | | | 1/0 | 38 | 46 | | | 1/0 | 39 | 47 | | | 1/0 | 40 | 48 | | | 1/0 | 41 | 49 | | | I/O | | 50 | | | 1/O | | 51 | | | I/O | 42 | 52 | | | XTL2(IN)-I/O | 43 | 53 | | | XC-3330, XC-3342 | 68 PLCC | 84 PLCC | |---------------------|---------|---------| | RESET | 44 | 54 | | DONE-PG | 45 | 55 | | 1/0 | 46 | 56 | | XTL1(OUT)-BCLKIN-VO | 47 | 57 | | I/O | 48 | 58 | | 1/0 | | 59 | | I/O | 49 | 60 | | 1/0 | 50 | 61 | | 1/0 | 51 | 62 | | 1/0 | _ | 63 | | VCC | 52 | 64 | | 1/0 | 53 | 65 | | 1/0 | 54 | 66 | | I/O | 55 | 67 | | I/O | _ | 68 | | 1/0 | | 69 | | I/O | 56 | 70 | | I/O | 57 | 71 | | DIN-I/O | 58 | 72 | | DOUT-I/O | 59 | 73 | | CCLK | 60 | 74 | | 1/0 | 61 | 75 | | 1/0 | 62 | 76 | | 1/0 | 63 | 77 | | 1/0 | 64 | 78 | | 1/0 | | 79 | | I/O | | 80 | | 1/0 | 65 | 81 | | 1/0 | 66 | 82 | | I/O | 67 | 83 | | 1/0 | 68 | 84 | | GND | 1 | 1 | | 1/0 | 2 | 2 | | 1/0 | 3 | 3 | | I/O | 4 | 4 | | 1/0 | 5 | 5 | | 1/0 | | 6 | | 1/0 | | 7 | | 1/0 | 6 | 8 | | 1/0 | 7 | 9 | | I/O | 8 | 10 | | 1/0 | 9 | 11 | | | | | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. This table describes the pinouts of two different chips in two different packages. The first column lists 84 of the 118 pads on the XC3342 (and 84 of the 98 pads on the XC3330) that are connected to the 84 package pins. Six pads, indicated by a dash (–) in the 68 PLCC column, have no connections in the 68 PLCC package, but are connected in the 84-pin package. (See table on page 16.) ### XC3390 84-Pin PLCC Pinout | PLCC | | |------------|-------------| | Pin Number | XC3390 | | | | | 12 | PWRDN | | 13 | TCLKIN-I/O | | 14 | NO. | | 15 | VO | | 16 | VO | | 17 | VO | | 18 | 1/0 | | 19 | Ю | | 20 | VO | | 21 | GND* | | 22 | VCC | | 23 | Ю | | 24 | М | | 25 | Ю | | 26 | Ю | | 27 | Ю | | 28 | VO | | 29 | VO | | 30 | VO | | 31 | M1 | | 32 | MO | | 33 | VO | | 34 | HDC-VO | | 35 | VO | | 36 | LDC-VO | | 37 | 10 | | 38 | VO | | 39 | VO | | 40 | VO | | 41 | INIT/VO* | | 42 | VCC* | | 43 | GND | | 44 | Ю | | 45 | VO | | 46 | ю | | 47 | Ю | | 48 | 1/0 | | 49 | Ю | | 50 | Ю | | 51 | Ю | | 52 | Ю | | 53 | XTL2(IN)-VO | | | | | PLCC | | |------------|---------------------| | Pin Number | XC3390 | | 54 | RESET | | 55 | DONE-PG | | 56 | NO . | | 57 | XTL1(OUT)-BCLKIN-VO | | 58 | vo | | 59 | NO. | | 60 | VO | | 61 | Ю | | 62 | ИО | | 63 | Ю | | 64 | VCC | | 65 | GND* | | 66 | VO* | | 67 | VO* | | 68 | VO* | | 69 | NO | | 70 | VO | | 71 | Ю | | 72 | DIN-VO | | 73 | DOUT-VO | | 74 | CCLK | | 75 | NO | | 76 | NO | | 77 | vo | | 78 | 1/0 | | 79 | vo | | 80 | ио | | 81 | <u>100</u> | | 82 | VO | | 83 | <u> 1/O</u> | | 84 | мо | | 1 | GND | | 2 | VCC* | | 3 | VO* | | 4 | VO* | | 5 | VO* | | 6 | VO* | | 7 | NO | | 8 | NO | | 9 | <u>vo</u> | | 10 | М | | 11 | Ю | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed ouptuts are default slew-rate limited. DEVICE POWER MUST BE LESS THAN 1 WATT. <sup>\*</sup> Different pin definition than XC3342 PC84 package ### XC3300 Family 100-Pin PQFP Pinouts | | T | - | | | |-----------------|------------------|---|--|--| | PQFP<br>Pin No. | XC3330<br>XC3342 | | | | | 16 | GND | | | | | 17 | VO | _ | | | | 18 | νo | | | | | 19 | Ю | | | | | 20 | VO | | | | | 21 | VO | | | | | 22 | VO | | | | | 23 | vo | | | | | 24 | VO | _ | | | | 25 | VO | | | | | 26 | VO | | | | | 27 | VCC | | | | | 28 | GND | | | | | 29 | PWRDN | _ | | | | 30 | TCLKIN-I/O | | | | | 31 | I/O** | _ | | | | 32 | NO | | | | | 33 | Ю | _ | | | | 34 | VO | _ | | | | 35 | VO | _ | | | | 36 | VO | _ | | | | 37 | VO | _ | | | | 38 | VO | _ | | | | 39 | Ю | _ | | | | 40 | Ю | _ | | | | 41 | vcc | _ | | | | 42 | Ю | _ | | | | 43 | ю | | | | | 44 | VO | | | | | 45 | Ю | | | | | 46 | Ю | | | | | 47 | 10 | | | | | 48 | ю | _ | | | | 49 | VO | _ | | | | | | _ | | | | PQFP<br>Pin No. | XC3330<br>XC3342 | |-----------------|------------------| | 50 | VO. | | 51 | МО | | 52 | M1 | | 53 | GND | | 54 | MO | | 55 | VCC | | 56 | Ю | | <b>5</b> 7 | HDC-VO | | 58 | Ю | | 59 | EDC-NO | | 60 | М | | 61 | 1/0 | | 62 | Ю | | 63 | Ю | | 64 | Ю | | 65 | INIT-VO | | 66 | GND | | 67 | Ю | | 68 | 1/0 | | 69 | Ю | | 70 | Ю | | 71 | Ю | | 72 | Ю | | 73 | Ю | | 74 | Ю | | 75 | ю | | 76 | XTAL2-VO | | 77 | GND | | 78 | RESET | | 79 | vcc | | 80 | DONE-PG | | 81 | Ю | | 82 | BCLKIN-XTAL1-I/O | | 83 | ю | | PQFP<br>Pin No. | XC3330<br>XC3342 | |-----------------|------------------| | 84 | I VO | | 85 | VO . | | 86 | I VO | | 87 | VO | | 88 | VO | | 89 | vo | | 90 | 10 | | 91 | VCC | | 92 | VO | | 93 | VO. | | 94 | vo | | 95 | 10 | | 96 | VO | | 97 | vo | | 98 | VO | | 99 | VO | | 100 | DIN-I/O | | 1 | DOUT-VO | | 2 | CCLK | | 3 | VCC | | 4 | GND | | 5 | VO | | 6 | 10 | | 7 | I/O** | | 8 | VO | | 9 | vo | | 10 | 10 | | 11 | VO | | 12 | VO | | 13 | vo | | 14 | VO | | 15 | vo | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. This table describes the pinouts of two different chips in two different packages. The second column lists 100 of the 118 pads on the XC3342 that are connected to the 100 package pins. Two pads, indicated by double asterisks, do not exist on the XC3330, which has 98 pads; therefore the corresponding pins have no connections. ### XC3300 Family HardWire Logic Cell Arrays ### XC3300 Family 132-Pin Plastic PGA Pinout | PGA Pin<br>Number | XC-3390 | PGA Pin<br>Number | XC-3390 | PGA Pin<br>Number | XC-3390 | PGA Pin<br>Number | XC-3390 | |-------------------|-----------|-------------------|---------------|-------------------|------------------|-------------------|----------| | C4 | GND | B13 | M1 | P14 | RESET | M3 | DOUT-I/O | | A1 | PWRDN | C11 | GND | M11 | VCC | P1 | CCLK | | C3 | VO-TCLKIN | A14 | MO | N13 | DONE-PG | M4 | VCC | | B2 | VO | D12 | VCC | M12 | VO | L3 | GND | | B3 | VO | C13 | 1/0 | P13 | XTAL1-I/O-BCLKIN | M2 | VO | | A2 | VO | B14 | HDC-VO | N12 | vo | N1 | VO | | B4 | VO | C14 | VO | P12 | 1/0 | M1 | 1/0 | | C5 | VO | E12 | VO | N11 | VO | КЗ | 1/0 | | A3 | VO | D13 | VÕ | M10 | VO | L2 | 1/0 | | A4 | VO | D14 | EDC-VO | P11 | VO | L1 | 1/0 | | B5 | VO | E13 | 1/0 | N10 | VO | K2 | 10 | | C6 | VO | F12 | VO | P10 | VO. | J3 | VO | | A5 | VO | E14 | Ю | M9 | 1/0 | K1 | VO | | B6 | VO | F13 | VO | N9 | VO | J2 | VO | | A6 | VO | F14 | 1/0 | P9 | vo | J1 | VO | | 87 | VO | G13 | VO | P8 | VO | H1 | VO | | C7 | GND | G14 | INIT-VO | N8 | vo | H2 | VO | | C8 | VCC | G12 | VCC | P7 | VO | НЗ | GND | | A7 | VO | H12 | GND | M8 | VCC | G3 | VCC | | B8 | VO | H14 | VO | M7 | GND | G2 | VO | | A8 | VO | H13 | VO | N7 | VO | G1 | 1/0 | | A9 | VO | J14 | 1/0 | P6 | Ю | F1 | VO | | B9 | VO | J13 | VO | N6 | 10 | F2 | VO | | C9 | VO | K14 | VÕ | P5 | VO | E1 | VO | | A10 | VO | J12 | VO | M6 | vo vo | F3 | VO | | B10 | VO | K13 | VO | N5 | VO | E2 | VO | | A11 | νο | L14 | VO | P4 | 1/0 | D1 | VO | | C10 | Ю | L13 | VO | P3 | VO | D2 | VO | | B11 | VO | K12 | VO | M5 | νo | E3 | VO | | A12 | VO | M14 | 1/0 | N4 | VO | C1 | VO | | B12 | Ю | N14 | VO | P2 | VO | B1 | VO | | A13 | 1/0 | M13 | XTAL2(IN)-I/O | N3 | VO | C2 | 1/0 | | C12 | VO | L12 | GND | N2 | DIN-VO | D3 | VCC | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. ## XC3300 Family 160-Pin PQFP Pinout | | | 1 | | |----------------------------------------------------------------------------------------------|------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------| | PLCC<br>Pin Number | XC3390 | PLCC<br>Pin Number | XC3390 | | | | T | - | | 1 | VO VO | 41 | GND | | 2 | VO | 42 | M0 | | 3 | VO | 43 | VCC | | 4 | VO VO | 44 | VO | | 5 | vo | 45 | HDC-VO | | 6 | vo | 46 | vo | | 7 | VO | 47 | VO | | 8 | 10 | 48 | VO. | | 9 | 1/0 | 49 | LDC-VO | | 10 | VO | 50 | 1/0 | | 11 | VO | 51 | vo | | 12 | VO | 52 | VO | | 13 | VO | 53 | VO | | 14 | vo | 54 | VO | | 15 | 1/0 | 55 | VO | | 16 | VO | 56 | VO | | 17 | VO | 57 | VO | | 18 | VO | 58 | VO | | 19 | GND | 59 | INIT-VO | | 20 | VCC | 60 | VCC | | 21 | VO | 61 | GND | | 22 | 1/0 | 62 | VO | | 23 | 1/0 | 63 | VO | | 24 | VO | 64 | VO | | 25 | VO | 65 | VO | | 26 | VO | 66 | VO | | 27 | VO | 67 | VO | | 28 | VO | 68 | VO | | 29 | VO | 69 | VO | | | | | | | 31 | | | | | | | <b></b> | | | | | | | | | | | | | | | | | | | | | | | | | - I | | | | | <b>⊣</b> | | | | | <del>-</del> | | | - | | <del></del> | | | 14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29 | VO V | 54<br>55<br>56<br>57<br>58<br>59<br>60<br>61<br>62<br>63<br>64<br>65<br>66<br>67<br>68 | VO VO VO VO VO VO VCC GND VO | | PLCC<br>Pin Number | XC3390 | |--------------------|-----------------| | 81 | vo | | 82 | XTAL1-VO-BCLKIN | | 83 | VO | | 84 | 1/0 | | 85 | VO | | 86 | VO | | 87 | VO | | 88 | VO | | 89 | VO | | 90 | VO | | 91 | VO | | 92 | VO | | 93 | Ю | | 94 | Ю | | 95 | VO | | 96 | VO | | 97 | VO | | 98 | VO | | 99 | VO | | 100 | VSS | | 101 | GND | | 102 | VO | | 103 | VO | | 104 | VO | | 105 | VO | | 106 | 10 | | 107 | vo | | 108 | 1/0 | | 109 | VO | | 110 | VO | | 111 | VO | | 112 | VO | | 113 | VO | | 114 | VO | | 115 | ИО | | 116 | VO | | 117 | VO | | 118 | VO | | 119 | DIN-I/O | | 120 | DOUT | | PLCC | | |------------|------------| | Pin Number | XC3390 | | 121 | CCLK | | 122 | VCC | | 123 | GND | | 124 | VO. | | 125 | VO | | 126 | VO | | 127 | VO. | | 128 | VO | | 129 | 1/0 | | 130 | VO | | 131 | 1/0 | | 132 | VO | | 133 | VO | | 134 | l⁄O | | 135 | VO | | 136 | VO | | 137 | νo | | 138 | VO | | 139 | GND | | 140 | vcc | | 141 | νο | | 142 | VO | | 143 | VO | | 144 | VO | | 145 | VO | | 146 | NO | | 147 | Ю | | 148 | vo | | 149 | VO | | 150 | VO | | 151 | νo | | 152 | VO | | 153 | vo | | 154 | l/O | | 155 | l/O | | 156 | VO | | 157 | VCC | | 158 | GND | | 159 | PWRDWN | | 160 | TCLKIN-I/O | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed IOBs are default slew-rate limited. ### XC3300 Family 175-Pin Plastic PGA Pinout | PGA Pin<br>Number | XC-3390 | PGA Pin<br>Number | XC-3390 | PGA Pin<br>Number | XC-3390 | PGA Pin<br>Number | XC-3390 | |-------------------|------------|-------------------|---------------|-------------------|----------------------|-------------------|---------| | B2 | PWRDN | D13 | Ю | R14 | DONE-PG | R3 | DIN-VO | | D4 | TCLKIN-I/O | B14 | M1 | N13 | Ю | N4 | DOUT-VO | | В3 | 1/0 | C14 | GND | T14 | XTAL1(OUT)-BCLKIN-VO | R2 | CCLK | | C4 | Ю | B15 | MO | P13 | ИО | P3 | VCC | | B4 | VO | D14 | VCC | R13 | Ю | N3 | GND | | A4 | <u>vo</u> | C15 | Ю | T13 | Ю | P2 | VO | | D5 | VO | E14 | HDC-I/O | N12 | Ю | M3 | VO | | C5 | Ю | B16 | Ю | P12 | VO. | R1 | Ю | | B5 | 1/0 | D15 | Ю | R12 | Ю | N2 | VO. | | A5 | vo | C16 | , vo | T12 | Ю | P1 | Ю | | C6 | vo | D16 | EDC-VO | P11 | Ю | N1 | Ю | | D6 | VO | F14 | vo | N11 | Ю | L3 | Ю | | B6 | Ю | E15 | Ю | R11 | VO | M2 | VO | | A6 | Ю | E16 | VO | T11 | Ю | M1 | VO | | B7 | Ю | F15 | VO | R10 | vo | L2 | VO | | C7 | VO | F16 | vo | P10 | VO | L1 | Ю | | D7 | vo | G14 | VO | N10 | W | К3 | 1/0 | | A7 | vo | G15 | VO | T10 | vo | K2 | VO | | A8 | vo | G16 | VO | T9 | vo | K1 | VO | | B8 | vo | H16 | Ю | R9 | VO . | J1 | Ю | | C8 | VO | H15 | INIT-I/O | P9 | VO | J2 | Ю | | D8 | GND | H14 | VCC<br>GND | N9<br>N8 | VCC | J3 | GND | | D9 | VCC | J14 | | | GND | НЗ | VCC | | C9 | VO | J15 | Ю | P8 | vo | H2 | Ю | | B9 | VO | J16 | Ю | R8 | 1/0 | H1 | Ю | | A9 | Ю | K16 | VO | T8 | Ю | G1 | vo | | A10 | VO | K15 | Ю | T7 | VO | G2 | 1/0 | | D10 | 10 | K14 | Ю | N7 | NO | G3 | VO | | C10 | VO | L16 | Ю | <b>P</b> 7 | 100 | F1 | 1/0 | | B10 | VO | L15 | 1/0 | R7 | 1/0 | F2 | 1/0 | | A11 | VO | M16 | VO | T6 | 10 | E1 | Ю | | B11 | Ю | M15 | 1/0 | R6 | 1/0 | E2 | Ю | | D11 | Ю | L14 | VO. | N6 | Ю | F3 | Ю | | C11 | VO | N16 | vo | P6 | Ю | D1 | I/O | | A12 | Ю | P16 | w | T5 | Ю | C1 | Ю | | B12 | VO | N15 | 1/0 | R5 | /0 | D2 | Ю | | C12 | VO | R16 | vo · | P5 | Ю | B1 | NO | | D12 | VO | M14 | Ю | N5 | Ю | E3 | Ю | | A13 | VO | P15 | XTAL2(IN)-I/O | T4 | Ю | C2 | VO | | B13 | Ю | N14 | GND | R4 | NO | D3 | vcc | | C13 | Ю | R15 | RESET | P4 | Ю | СЗ | GND | | A14 | VO | P14 | VCC | 1 | • | | | Unprogrammed IOBs have a default pull-up. This prevents an undefined pad level for unbonded or unused IOBs. Programmed outputs are default slew-rate limited. Pins A2, A3, A15, A16, T1, T2, T3, T15 and T16 are not connected. Pin A1 does not exist. ### **ABSOLUTE MAXIMUM RATINGS** | Symbol | Description | | Units | |--------|---------------------------------------------------|-------------------|-------| | Vcc | Supply voltage relative to GND | -0.5 to 7.0 | V | | Vin | Input voltage with respect to GND | -0.5 to Vcc + 0.5 | ٧ | | VTS | Voltage applied to three-state output | -0.5 to Vcc + 0.5 | V | | Тѕтс | Storage temperature (ambient) | -65 to + 150 | °C | | Tsol | Maximum soldering temperature (10 sec @ 1/16 in.) | + 260 | °C | | TJ | Junction temperature plastic | + 125 | °C | Note: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those listed under Recommended Operating Conditions is not implied. Exposure to Absolute Maximum Ratings conditions for extended periods of time may affect device reliability. ### **RECOMMENDED OPERATING CONDITIONS** | Symbol | Description | Min | Max | Units | |--------|-------------------------------------------------------|------|------|-------| | Vcc | Supply voltage relative to GND Commercial 0°C to 70°C | 4.75 | 5.25 | v | | VIHT | High-level input voltage — TTL configuration | 2.0 | Vcc | ٧ | | VILT | Low-level input voltage — TTL configuration | 0 | 0.8 | v | | VIHC | High-level input voltage — CMOS configuration | 70% | 100% | Vcc | | VILC | Low-level input voltage — CMOS configuration | 0 | 20% | Vcc | | Tin | Input signal transition time | | 250 | ns | ## DC CHARACTERISTICS OVER RECOMMENDED OPERATING CONDITIONS | Symbol | Descirption | | Min | Max | Units | |--------|---------------------------------------------------------------------------------------------------------------------|------------|----------|----------|----------| | Vон | High-level output voltage (@ loн = -4.0 mA, V <sub>CC</sub> min) | Commercial | 3.86 | | ٧ | | Vol | Low-level output voltage (@ loL = 4.0 mA, V <sub>CC</sub> min) | | | 0.32 | ٧ | | ICCPD | Power-down supply current (V <sub>CC</sub> = 5.0 V @ 70°C) | XC3330 | | 80 | μА | | | | XC3342 | | 120 | μА | | | | XC3390 | | 250 | μА | | Icco | Quiescent LCA supply current in addition to Iccpp¹ | | | | | | | Chip thresholds programmed as CMOS levels | | | 500 | μА | | | Chip thresholds programmed as TTL levels | | | 10 | mA | | lıL. | Input Leakage Current | | -10 | +10 | μА | | Cin | Input capacitance, all packages except PGA 175<br>(sample tested)<br>All Pins except XTL1 and XTL2<br>XTL1 and XTL2 | | | 10<br>15 | pF<br>pF | | | Input capacitance, PGA 175 (sample tested) All Pins except XTL1 and XTL2 XTL1 and XTL2 | | 15<br>20 | pF<br>pF | | | İRIN | Pad pull-up (when selected) @ VIN = 0V (sample teste | ed) | 0.02 | 0.17 | mA | | IRLL | Horizontal long line pull-up (when selected) @ logic LC | DW W | 0.4 | 3.4 | mA | Note: 1. With no output current loads, no active input or long line pull-up resistors, all package pins at Vcc or GND. X1361 ### **CLB SWITCHING CHARACTERISTIC GUIDELINES** ## **BUFFER (Internal) SWITCHING CHARACTERISTIC GUIDELINES** | Description | Symbol | | Мах | Units | |-------------------------------------------------------------------------------------------------------------------------------------------------|---------------|---|-----|----------| | Global and Alternate Clock Distribution Either: Normal IOB input pad to clock buffer input Or: Fast (CMOS only) input pad to clock buffer input | TPID<br>TPIDC | | 4 2 | ns<br>ns | | Plus: Clock buffer input to any clock k** | TPIOC | | 5 | ns | | TBUF driving a Horizontal Longline (L.L.)** | | | | | | I to L.L. while T is Low (buffer active) | TiD | | 4 | ns | | T↓ to L.L. active and valid | Ton | | 7 | ns | | T↑ to L.L. (inactive) with single pull-up resistor | Trus | | 14 | ns | | with pair of pull-up resistors | TPUF | İ | 7 | ns | | BIDI | | | | | | Bi-directional buffer delay | | | 3 | ns | $<sup>\</sup>ensuremath{^{\circ\circ}}$ Timing is based on the XC3020, for other devices see XACT timing calculator. CLB SWITCHING CHARACTERISTIC GUIDELINES (Continued) Testing of the switching characteristic guidelines is modeled after testing specified by MIL-M-38510/605. Devices are 100% functionally tested. Benchmark timing patterns are used to provide correlation to the switching characteristic guideline values. Actual worst-case timing is provided by the XACT Timing calculator or Simulation modeling. | | | Spec | ed Grade | -1 | 00 | Units | |--------------------------|--------------------------------|--------|----------|-----|-----|-------| | Description | | Symbol | | Min | Max | | | Combinatorial Delay | | | | | | | | Logic Variables a, b, c | , d, e, to outputs x, y | 1 | TILO | | 7 | ns | | Sequential delay | | | | | | | | Clock k to outputs x, y | | 8 | Тско | | 7 | ns | | Clock k to outputs x,y | | | | | ] | | | through function g | enerators F or G to drive x, y | | | | 12 | ns | | Set-up time before clock | ι <b>K</b> | | | | | | | Logic Variables | a, b, c, d, e | 2 | Тіск | 7 | ļ | ns | | Data In | di | 4 | TDICK | 4 | l | ns | | Enable Clock | ec | 6 | Тесск | 5 | | ns | | Reset Direct inactive | rd | | | 1 | | ns | | Hold Time after clock k | | | | | | | | Logic Variables | a, b, c, d, e | 3 | Тскі | 0 | | ns | | Data In | di | 5 | Тскоі | 2 | | ns | | Enable Clock | ec | 7 | Тскес | 0 | | ns | | Clock | | | | | | | | Clock High time* | | 11 | Тсн | 5 | | ns | | Clock Low time* | | 12 | TCL | 5 | | ns | | Max. flip-flop toggle ra | te* | | FCLK | 100 | | MHz | | Reset Direct (rd) | | | | | | | | rd width | | 13 | TRPW | 7 | | ns | | delay from rd to outpu | ts x, y | 9 | Тяю | | 7 | ns | | Master Reset (MR) | | | | | | | | MR width | | | TMRW | 21 | | ns | | delay from MR to outp | uts x. v | | Тмво | | 17 | ns | <sup>\*</sup> These timing limits are based on calculations. Note: The CLB K to Q output delay (TCKO, #8) of any CLB, plus the shortest possible interconnect delay, is always longer than the Data In hold time requirement (TCKD1, #5) of any CLB on the same die. # **XILINX** ### **IOB SWITCHING CHARACTERISTIC GUIDELINES** #### **IOB SWITCHING CHARACTERISTIC GUIDELINES (Continued)** Testing of the switching characteristic guidelines is modeled after testing specified by MIL-M-38510/605. Devices are 100% functionally tested. Benchmark timing patterns are used to provide correlation to the switching characteristic guideline values. Actual worst-case timing is provided by the XACT Timing calculator or Simulation modeling. | | | | -1 | 00 | Units | |-------------------------------------------------|----|-------|-----|-----|-------| | Description | S | ymbol | Min | Мах | | | Propagation Delays (Input) | | | | | | | Pad to Direct In (i) | 3 | TPID | | 4 | ns | | Pad to Registered In (q) with latch transparent | | TPTG | | 17 | ns | | Clock (ik) to Registered In (q) | 4 | Tikri | | 6 | ns | | Set-up Time (Input) | | | | | | | Pad to Clock (ik) set-up time | 1 | Тріск | 17 | | ns | | Propagation Delays (Output) | | | | | | | Clock (ok) to Pad (fast) | 7 | Токро | | 10 | ns | | (slew rate limited) | 7 | Токро | | 27 | ns | | Output (o) to Pad (fast) | 10 | TOPF | | 6 | ns | | (slew-rate limited) | 10 | Tops | | 23 | ns | | Three-state to Pad begin hi-Z (fast) | 9 | TTSHZ | | 8 | ns | | (slew-rate limited) | 9 | TTSHZ | | 25 | ns | | Three state to Pad active and valid (fast) | 8 | TTSON | | 12 | ns | | (slew -rate limited) | 8 | TTSON | | 29 | ns | | Set-up and Hold Times (Output) | | | | | | | Output (o) to clock (ok) set-up time | 5 | Тоок | 9 | | ns | | Output (o) to clock (ok) hold time | 6 | Токо | 0 | | ns | | Clock | | | | | | | Clock High time | 11 | Тсн | 5 | | ns | | Clock Low time | 12 | TCL | 5 | | กร | | Max. flip-flop toggle rate | | FCLK | 100 | | MH | | Master Reset Delays | | | | | | | RESET Pad to Registered In (q) | 13 | TRRI | | 20 | n | | RESET Pad to output pad | 15 | TRPO | | 28 | ns | Notes: 1. Timing is measured at pin threshold, with 50 pF external capacitive loads (incl. test fixture). Typical fast mode output rise/fall times are 2 ns and will increase approximately 2%/pF of additional load. Typical slew rate limited output rise/fall times are approximately 4 times longer. A maximum total external capacitive load for simultaneous fast mode switching in the same direction is 500 pF per power/ground pin pair. For slew-rate limited outputs this total is 4 times larger. - 2. Voltage levels of unused (bonded and unbonded) pads must be valid logic levels. Each can be configured with the internal pull-up resistor or alternatively configured as a driven output or driven from an external source. - 3. Input pad set-up time is specified with respect to the internal clock (.ik) In order to calculate system set-up time, subtract clock delay (pad to ik) from the input pad set-up time value. Input pad holdtime with respect to the internal clock (ik) is negative. This means that pad level changes immediately before the internal clock edge (ik) will not be recognized. For a more detailed description see the discussion on "LCA Performance" in the Applications chapter of the Xilinx Programmable Gate Array Data Book. #### **GENERAL LCA SWITCHING CHARACTERISTICS** | | | | | | | -1 | 00 | Units | |-----------------------|-------------------------------------------------------------------------------|-------------|--------------------|--|--|-------------|-----|----------------| | | Description | s | ymbol | | | Min | Мах | | | RESET (2) | M0 setup time required M0 hold time required RESET Width (Low) req. for Abort | 2<br>3<br>4 | TMR<br>TRM<br>TMRW | | | 1<br>1<br>6 | | μs<br>μs<br>μs | | DONE/PROG(4)<br>(D/P) | Width (Low) required for Re-config. INIT response after D/P is pulled Low | 5<br>6 | TPGW<br>TPGI | | | 6 | 7 | μs<br>μs | | PWRDWN (3) | Power Down Vcc | | VCCPD | | | 2.3 | | v | At power-up, Vcc must rise from 2.0 V to Vcc min in less than 25 ms. If this is not possible, configuration can be delayed by holding RESET Low until Vcc has reached 4.0 V. A very long Vcc rise time of >100 ms, or a non-monotonically rising Vcc may require a RESET pulse (High-to-Low-to-High) of >6 μs duration after Vcc has reached 4.0 V. RESET timing relative to valid mode lines (M0) is relevant when RESET is used to delay configuration. PWRDWN transitions must occur during operational Vcc levels. 4. After completion of configuration, D/P pin is released and must be pulled High within 400 ns max. 5. If the internal D/P pull-up is used, the loading on the D/P pin should be no more than 50pf to meet the rise time specification. Otherwise, use an external pull-up. ## SLAVE MODE PROGRAMMING SWITCHING CHARACTERISTICS X136 | | Description | Symbol | | Min | Rec | Мах | Units | |------|----------------------------------------------------|-------------|-----------------------------|-------------------|-------------------|------------------|-----------------------| | CCLK | High time<br>Low time<br>Frequency<br>DIN to DOUT* | 4<br>5<br>6 | TCCH<br>TCCL<br>FCC<br>TDIO | 0.5<br>0.3<br>0.5 | 0.5<br>0.5<br>1.0 | 1.0<br>1.5<br>50 | μs<br>μs<br>MHz<br>ns | Note: Configuration must be delayed until the INIT of all LCAs is HIGH. X1357 #### **PGA PIN-OUTS** PG132 Pin-out - XC3390-PP PG175 Pin-out - XC3390-PP ## **PHYSICAL DIMENSIONS (Continued)** 100-Pin PQFP Package 1.102 ± 0.010 SQ. 1.102 ± 0.004 SQ. 0.998 REF 120 → M = 0.0256 PITCH 81 121 160 10.005 - 0.008 111 10.005 - 0.008 10.0064 REF 10.133 ± 0.008 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10.0065 10. 160-Pin PQFP Package X1159 1105 39C ### **PHYSICAL DIMENSIONS (Continued)** 132-Pin PPGA Package 1105 438 ### **PHYSICAL DIMENSIONS (Continued)** 175-Pin PPGA Package (Plastic) 1991 01B