# ·WYUNDAI ## HY6718110/111 64K x 18 Bit SYNCHRONOUS CMOS SRAM **PRELIMINARY** #### DESCRIPTION This device integrates high-speed 64K x18 SRAM core, address registers, data input registers, a 2-bit burst address counter and Non-pipelined output. All synchronous inputs pass through registers controlled by a positive-edge triggered clock(K). The device is ideally suited for 486/Pentium system by including all necessary timing and control logic on a chip. Any external address latches, counters, or other timing and control logic are not necessary. #### **FEATURES** - Single 5.0V±5% Power Supply - 15ns/20ns/25ns access times from clock Support up to 50MHz System Operation - Optimized for use with Intel 486/Pentium secondary cache applications (Interleaved burst sequence and Linear burst sequence) - Byte writable using seperate upper/lower byte write input controls - · On-chip burst address counter - On-chip clocked input and output registers - 3-state buffered output with asynchronous output enable control - Standard 52-lead PLCC package with JEDEC pinout #### PIN CONNECTION ### PART NUMBER EXAMPLES #### Part No. **Burst Sequence** FUNCTION BLOCK DIAGRAM HY6718110 Interleaved HY6718111 Linear 1 of 512 64k x 18 Address 512 Row Register Decode Array 2 2304 Q1 18 of 2304 Burst AO olumn Decode AVB & Data I/O AV-CLK 18 UWB Write UB 18 Bit Write Date-In Register Write LB LWR Register Registe 18 Output Enable Output Register Buffer 18 APAC-CLI GB. 18 DQ0-DQ17 This document is a general product description and is subject to change without notice. Hyundai Electronics does not assume any responsibility for use of circuits described. No patent licences are implied. 1DH03-11-MAY95 **4675088 0006256 990** #### PIN DESCRIPTIONS | SYMBOL | PIN NUMBER | TYPE | DESCRIPTION | |-------------|-------------------------------------------------------------------------------|------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | к | 51 | Input | Clock. This signal is used to synchronize the device with the system timing. It registers the Addresses, Data inputs, Byte Write Enables and Chip Enable. It may clear or increment the burst counter depending on the state of APB, ACB and AVB. | | A0-An | 6, 7, 21, 22, 23, 24,<br>25, 26, 29, 30, 31,<br>32, 33, 47, 48, 49 | Input | Synchronous Address. The addresses are registered at rising edge of the clock. | | SB | 5 | Input | Chip Select. A synchronous control input used to enable(LOW state) and disable(HIGH state) the device. This input is sampled and registered only when a new base address cycle is initiated. | | UWB/<br>LWB | 3, 4 | Input | Upper and Lower Byte Write Enable. Synchronous control input registered by rising edge of the clock. A LOW state allows data to be written into the device, and a HIGH state initiates a read cycle. UWB controls upper byte(DQ9-17) and LWB controls lower byte(DQ0-8). | | АРВ | 1 | Input | Address Status from Processor. A synchronous control input registered by rising edge of the clock. A LOW state interrupts the burst sequence and loads in a new address. The device will read out the data at new address. This input over-rides ACB and UWB/LWB. | | ACB | 2 | Input | Address Status from Cache Controller. A synchronous control input registered by rising edge of the clock. When this input is at LOW state and APB is HIGH state, burst sequence is interrupted and new addresses are loaded into the device. The device will perform a read or write cycle with new addresses. | | AVB | 52 | Input | Burst Address Advance. A synchronous control input registered by rising edge of the clock. When this input is at LOW state, the burst counter increments at rising clock edge. A HIGH state will insert wait states into the burst sequence. The burst addresses will wrap around to the initial state after burst counter completed a burst sequence. | | GB | 50 | Input | Output Enable. An asynchronous control input. A LOW state will enable the DQs and a HIGH state will tri-state the DQs. | | DQ0-n | 8, 9, 12, 13, 14, 15,<br>18, 19, 20, 34, 35,<br>38, 39, 40, 41, 44,<br>45, 46 | Input/<br>Output | Data Input/Outputs. A bi-directional common I/O data pins. GB controls the pins when the device is outputting the data(read cycle). At write cycle, input data are registered at rising edge of the clock. | | Vcc | 28 | Supply | Positive Power Supply:+5.0V±5% | | Vss | 27 | Supply | Negative Power Supply and Ground Return. | | Vccq | 10, 17, 36, 43 | Supply | Isolated Output Buffer Supply:+5.0V±5% | | Vssq | 11, 16, 37, 42 | Supply | Isolated Output Buffer Ground:GND | **4675088 0006257 827** 246 #### TRUTH TABLE | OPERATION | ADD. | SB | LWB | UWB | APB | ACB | AVB | К | GB | DQ | |--------------------------------------------------------------------------|------|----|-----|-----|-----|-----|-----|-----|----|------| | Deselected, Outputs High Z | Х | Н | Х | Х | Х | L | X | L-H | X | Hi-Z | | Output Disabled, Outputs High Z | Х | X | х | Х | Х | Х | Х | X | Н | Hi-Z | | Register New Base Address, Read from<br>Base Address During Next Cycle | NBA | ٦ | х | х | L | х | х | L-H | L | VQ | | Register New Base Address, Read from<br>Base Address During Next Cycle | NBA | L | н | н | Н | L | х | L-H | L | VQ | | Increment Burst Address, Read from Incremented Address During Next Cycle | X | х | н | н | Н | н | ٦ | L-H | L | VQ | | Read, Non-Incremented Burst Address : Wait-State | x | х | н | н | Н | н | н | L-H | L | VQ | | Register New Base Address, Write Both<br>Bytes at Base Address | NBA | L | L | L | н | L | х | L-H | х | VD | | Register New Base Address, Write Only the Lower Byte at Base Address | NBA | L | L | Н | Η | L | х | L-H | x | VD | | Register New Base Address, Write Only<br>the Upper Byte at Base Address | NBA | L | н | L | Н | L | х | L-H | х | VD | | Increment Burst Address, Write Both<br>Bytes at Incremented Address | х | х | L | L | Н | н | L | L-H | х | VD | | Increment Burst Address, Write Only Lower Byte at Incremented Address | x | X | L | Н | Н | Н | L | L-H | х | VD | | Increment Burst Address, Write Only Upper Byte at Incremented Address | × | X | н | L | Н | Н | L | T-H | х | VD | | Write Both Bytes, Non-Incremented<br>Burst Address : Wait-State | x | х | L | L | н | Н | н | L-H | х | VD | | Lower Byte Write, Non-Incremented<br>Burst Address : Wait-State | х | X | L | н | н | Н | н | L-H | х | ۷D | | Upper Byte Write, Non-Incremented Burst Address: Wait-State | × | х | н | L | н | н | н | L-H | x | VD | #### NOTE: All inputs except GB must meet set-up and hold times on the rising edge(LOW to HIGH) of K. The burst counter is cleared or incremented by the rising edge of K combined with the control inputs APB, ACB and AVB. Hi-Z = High Impedance VQ = Valid Data Output VD = Valid Data Input NBA = New Base Address X = Don't Care : Input Changing: Output L = Low H = High **4675088 0006258 763** 1DH03-11-MAY95 #### INTERLEAVED BURST SEQUENCE TABLE Note that in every case the sequence starts with the initial address, then complements the RAM LSB, then complements both, and finally complements the RAM 2nd LSB, It is only when application-specific address weights are assigned that the sequence appears to differ. | APPLICATION TYPE | SEQUENCE 0 | SEQUENCE 1 | SEQUENCE 2 | SEQUENCE 3 | |------------------------|-------------|-------------|-------------|-------------| | '486 Application: | | | | | | Initial | 00 | 04 | 08 | OC | | First in Burst | 04 | 00 | OC | 80 | | Second in Burst | 08 | OC | 00 | 04 | | Third in Burst | 0C | 80 | 04 | 00 | | Pentium Application: | | | | | | Initial | 00 | 08 | 10 | 18 | | First in Burst | 08 | 00 | 18 | 10 | | Second in Burst | 10 | 18 | - 00 | 08 | | Third in Burst | 18 | 10 | 08 | 00 | | Arbitrary Application: | | | | | | Initial | RAM A1 A0 | RAM A1 A0 | RAM A1 A0 | RAM A1 A0 | | First in Burst | RAM A1 A0B | RAM A1 A0B | RAM A1 A0B | RAM A1 A0B | | Second in Burst | RAM A1B A0 | RAM A1B A0 | RAM A1B A0 | RAM A1B A0 | | Third in Burst | RAM A1B A0B | RAM A1B A0B | RAM A1B A0B | RAM A1B A0B | #### LINEAR BURST SEQUENCE TABLE | | SEQUENCE 0 | SEQUENCE 1 | SEQUENCE 2 | SEQUENCE 3 | |-----------------|-------------|-------------|-------------|-------------| | Initial | RAM A1B A0B | RAM A1B A0 | RAM A1 A0B | RAM A1 A0 | | First in Burst | RAM A1B A0 | RAM A1 A0B | RAM A1 A0 | RAM A1B A0B | | Second in Burst | RAM A1 A0B | RAM A1 A0 | RAM A1B A0B | RAM A1B A0 | | Third in Burst | RAM A1 A0 | RAM A1B A0B | RAM A1B A0 | RAM A1 A0B | | 4675088 0006259 6TT **|**| #### **ABSOLUTE MAXIMUM RATINGS** Stress greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in the excess of those given in the operation sections of this data sheet. Exposure to Absolute Maximum Ratings for extended periods can adversely affect device reliability. | Parameter | SYMBOL | MIN | MAX | UNIT | |-----------------------------|--------|------|---------|------| | Storage Temperature | TSTG | -55 | 125 | °C | | Junction Temperature | Tc | ••• | 125 | °C | | Case Temperature Under Bias | | -10 | 85 | °C | | Vcc Potential to Vss | | -0.5 | 6 | ٧ | | Input Voltage(dc) | | -0.5 | Vcc+0.5 | ٧ | #### RECOMMENDED OPERATING CONDITIONS Recommended Operating Conditions are defined as the range of operating conditions over which the device performance meets or exceeds the specified DC characteristics. | PARAMETER | SYMBOL | MIN | MAX | UNIT | |--------------------------------|--------|------|---------|------| | Operating Supply | Vcc | 4.75 | 5.25 | V | | Supply Return, Reference Level | Vss | 0.0 | 0.0 | V | | Input Low Voltage Level | VIL | -0.5 | 0.8 | ٧ | | Input High Voltage Level | ViH | 2.2 | Vcc+0.5 | V | | Case Temperature | Tc | 0 | 70 | •€ | #### **ELECTRICAL CHARACTERISTIC** | PARAMETER | SYMBOL | | | MIN | TYP | MAX | UNIT | |------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------|------|-------------|-----|----------------|-------------| | Input Voltage : High<br>Low | VIH<br>VIL | <br> | | 2.2<br>-0.5 | | Vcc+0.5<br>0.8 | <b>&gt;</b> | | Output Voltage : High<br>Low | VOH<br>VOL | IOH=-4.0mA<br>IOL=8.0mA | | 2.4 | | <br>0.4 | <b>&gt;</b> | | input Leakage Current | IL1 | 0V≤VIN≤VCC | | -2 | | 2 | uA | | Output Leakage Current | ILo | GB≥Vcc-0.2,<br>0V≤Vo∪т≤Vcc | | -2 | | 2 | uA | | | Icc | Device selected,<br>all inputs≤VIL or | 15ns | ••• | ••• | 250 | mA | | Power Supply Current : ≥VIH, Vcc=MAX, Operating ZVIH, Vcc=MAX, Tcyc≥tκc min, | | 20ns | ••• | | 225 | mA | | | | | outputs open. | 25ns | | | 180 | mA | | | Isb1 | Device deselected S≥Vcc-0.2, AC≤Vss+0.2, all inputs ≤Vss+0.2 ≥Vcc-0.2, all inputs static, Vcc=MAX, fcl.κ=0. | or | | ••• | 3 | mA | | CMOS Standby | lsb2 | Device deselected S≥Vcc-0.2, AC≤Vss+0.2, all inputs ≤Vss+0.2 ≥ Vcc-0.2, all inputs static, Vcc=MAX, cycle time≥tKC mir | or | | | 80 | mA | | | lsb3 | Device deselected; S≥VIH, AC≤VIL, all inputs ≤VIL or ≥\ all inputs static, Vcc=MAX, fcLK=0. | | | ••• | 20 | mА | | Short Ciruit Output<br>Current | los | • | | ••• | ••• | 50 | mA | 4675088 0006261 258 📟 250 #### TIMING CHARACTERISTICS | OVMO | '486/'P5 Local Bus Rate | 33N | AHz | 40MHz | | 50N | _ | | |---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|------|-----|-------|-----|------|-----|------| | SYMBOL | Cache RAM | 25ns | | 20ns | | 15ns | | Unit | | | Parameter | Min | Max | Min | Max | Min | Max | | | tcyc | Cycle Time | 30 | | 25 | ••• | 20 | | ns | | tKQV | Access Time from Clock | | 25 | | 20 | | 15 | ns | | tis<br>tas<br>tss<br>taps<br>tacs<br>tavs<br>tws<br>tos | Input Setup Time Address Select Address Status - µP Address Status - Controller Address Advance Write Enables(LWB, UWB) Data In | 3 | | 2.0 | | 2.0 | | ns | | tiH<br>tAH<br>tSH<br>tAPH<br>tACH<br>tAVH<br>tWH<br>tDH | Input Hold Time Address Select Address Status - µP Address Status - Controller Address Advance Write Enables (LWB, UWB) Data In | 3 | ••• | 2.0 | | 2.0 | | ns | | tкн | Clock High Pulse Width | 10 | | 7 | | 5.5 | | ns | | tKL | Clock Low Pulse Width | 10 | | 7 | | 5.5 | | ns | | tGLQX | Output Enable to Output<br>Active | 3 | | 2 | | 1 | | ns | | tGLQV | Output Enable Time | | 7 | | 6 | | 6 | ns | | tGHQZ | Output Disable Time | | 7 | | 6 | | 6 | ns | | tkax | Output Change from Clock &<br>Output Enable from Clock | 4 | | 3 | | 3 | | ns | | tKQZ | Output Disable from Clock | | 10 | | 8 | | 7 | ns | #### NOTE: - Switching measurements are from 1.5V levels on the inputs to 1.5V levels on the outputs, except for enable and disable times. - Enable and disable time measurements are from 1.5V levels on the inputs to change of 0.1V in the output levels. - 3. See figure AC TEST LOAD A. for output load. - 4. Input levels for switching measurements are 0V to 3.0V. - 5. Input rise and fall times for switching measurements are ≤ 2.0ns(20% to 80%). - 6. This unit is measured using output loading as specified in figure AC TEST LOAD B. #### TIMNING DIAGRAM ### READ CYCLE | | 4675088 | 0006563 | 020 | | |-----|---------|---------|-----|----------------| | 252 | | | | 1DH03-11-MAY95 | #### WRITE CYCLE • When AP is initiates the burst sequence, the W control input is ignored for the first cycle, The W and DATA IN should be asserted and registered in the subsequent cycle. **4675088 0006264 T67** #### AC TEST LOAD #### PACKAGE INFORMATION **4675088 0006266 83T** 1DH03-11-MAY95 #### ORDERING INFORMATION | PART NO. | SPEED(ns) | FEATURES | PACKAGE | |------------|-----------|-----------------------------|------------| | HY6718110C | 15/20/25 | Non-Pipelined (Interleaved) | 52pin PLCC | | HY6718111C | 15/20/25 | Non-Pipelined (Linear) | 52pin PLCC | ■ 4675088 0006267 776 **■** 256