# 5V, 750mA Low Dropout Linear Regulator with Delayed RESET # Description **Block Diagram** Over Voltage The CS8126 is a low dropout, high current 5V linear regulator. It is an improved replacement for the CS8156. Improvements include higher accuracy, tighter saturation control, better supply rejection, and enhanced RESET circuitry. Familiar PNP regulator features such as reverse battery protection, overvoltage shutdown, thermal shutdown, and current limit make the CS8126 suitable for use in automotive and battery operated equipment. Additional onchip filtering has been included to enhance rejection of high frequency transients on all external leads. An active microprocessor RESET function is included on-chip with externally programmable delay time. During power-up, or after detection of any error in the regulated output, the RESET lead will remain in the low state for the duration of the delay. Types of errors include short circuit, low input voltage, overvoltage shutdown, thermal shutdown, or others that cause the output to become unregulated. This function is independent of the input voltage and will function correctly with an output voltage as low as 1V. Hysteresis is included in both the reset and Delay comparators for enhanced noise immunity. A latching discharge circuit is used to discharge the Delay capacitor, even when triggered by a relatively short fault condition. This circuit improves upon the commonly used SCR structure by providing full capacitor discharge (0.2V type). Note: The CS8126 is lead compatible with the LM2925, TLE4260, L4947, LM2927, and LM2926. Current Limit # **Features** - Low Dropout Voltage (0.6V at 0.5A) - 3% Output Accuracy - Active RESET - External RESET Delay for Reset - Protection Circuitry Reverse Battery Protection +60V.-50V Peak Transient Voltage Short Circuit Protection Internal Thermal Overload Protection # **Package Options** # 16 Lead SOIC Wide #### 7 L D<sup>2</sup>PAK 5 L TO-220 Tab (Gnd) RESET $V_{\text{OUT}}$ RESET Tab (Gnd) # CS8126-1 #### $1 V_{\rm IN}$ 2 V<sub>OUT</sub> 3 Gnd Dela 2 RESET 4 Delay 5 Vour # Cherry Semiconductor Regulated Supply Latching Charge Current Delay Gnd Bandgap Reference Resi Cherry Semiconductor Corporation 2000 South County Trail, East Greenwich, RI 02818 Tel: (401)885-3600 Fax: (401)885-5786 Email: info@cherry-semi.com Web Site: www.cherry-semi.com # Absolute Maximum Ratings | Power Dissipation | Internally Limited | |-------------------------------------------------------------------|--------------------| | Peak Transient Voltage (46V Load Dump) | 50V, 60V | | Output Current | Internally Limited | | ESD Susceptibility (Human Body Model) | 4kV | | Junction Temperature | 40°C to 150°C | | Storage Temperature | 55°C to 150°C | | Lead Temperature Soldering Wave Solder (through hole styles only) | | | Reflow (SMD styles only) | | # Electrical Characteristics: $T_A$ = -40°C to +125°C, $T_J$ = -40°C to +150°C, $V_{IN}$ = 6 to 26V, $I_O$ = 5 to 500mA, $R_{RESET}$ = 4.7k $\Omega$ to $V_{CC_r}$ unless otherwise noted. | PARAVIER | 153 (3) (3) | | | | | |---------------------------------------------|----------------------------------------------------------------------------------------------------------------------|------|--------------|----------------|----| | ■ Output Stage (V <sub>OUT</sub> ) | | | | | | | Output Voltage | | 4.85 | 5.00 | 5.15 | V | | Dropout Voltage | $I_{OUT} = 500 \text{mA}$ | | 0.35 | 0.60 | V | | Supply Current | $\begin{split} &I_{OUT} \leq 10 \text{mA} \\ &I_{OUT} \leq 100 \text{mA} \\ &I_{OUT} \leq 500 \text{mA} \end{split}$ | | 2<br>6<br>55 | 7<br>12<br>100 | mA | | Line Regulation | $V_{IN} = 6$ to 26V, $I_{OUT} = 50$ mA | | 5 | 50 | mV | | Load Regulation | $I_{OUT} = 50 \text{ to } 500 \text{mA}, V_{IN} = 14 \text{V}$ | | 10 | 50 | mV | | Ripple Rejection | $f = 120Hz$ , $V_{IN} = 7$ to 17V,<br>$I_{OUT} = 250mA$ | 54 | 75 | | dB | | Current Limit | | 0.75 | 1.20 | | A | | Overvoltage Shutdown | | 32 | | 40 | V | | Maximum Line Transient | $V_{OUT} \le 5.5V$ | | 95 | | V | | Reverse Polarity Input<br>Voltage DC | $V_{OUT} \ge -0.6V$ , $10\Omega \text{ Load}$ | -15 | -30 | | V | | Reverse Polarity Input<br>Voltage Transient | $1\%$ Duty Cycle, T < $100$ ms, $10\Omega$ Load | | -80 | | V | | Thermal Shutdown | Guaranteed by Design | 150 | 180 | 210 | °C | ### **■** RESET and Delay Functions | Delay Charge Current | $V_{Delay} = 2V$ | 5 | 10 | 15 | μΑ | |--------------------------|--------------------------------------------------------------------------------------|--------------|--------------|----------------------------------------------------|---------| | , 0 | | | | | | | RESET Threshold | $V_{OUT}$ Increasing, $V_{RT(ON)}$<br>$V_{OUT}$ Decreasing, $V_{RT(OFF)}$ | 4.65<br>4.50 | 4.90<br>4.70 | V <sub>OUT</sub> - 0.01<br>V <sub>OUT</sub> - 0.15 | V<br>V | | RESET Hysteresis | $V_{RH} = V_{RT(ON)} - V_{RT(OFF)}$ | 150 | 200 | 250 | mV | | Delay Threshold | Charge, V <sub>DC(HI)</sub> | 3.25 | 3.50 | 3. <i>7</i> 5 | V | | | Discharge, V <sub>DC(LO)</sub> | 2.85 | 3.10 | 3,35 | V | | Delay Hysteresis | | 200 | 400 | 800 | mV | | RESET Output Voltage Low | $1{ m V} < { m V}_{ m OUT} < { m V}_{ m RTL}$ , $3{ m k}\Omega$ to ${ m V}_{ m OUT}$ | | 0.1 | 0.4 | V | | RESET Output Leakage | $V_{OUT} > V_{RT(ON)}$ | | 0 | 10 | $\mu A$ | | Current | , | | | | | | Delay Capacitor | Discharge Latched "ON", | | 0.2 | 0.5 | V | | Discharge Voltage | $V_{OUT} > V_{RT}$ | | | | | | Delay Time | $C_{Delay} = 0.1 \mu F^* $ (Note 1) | 16 | 32 | 48 | ms | $$Delay \; Time = \frac{C_{Delay} \times V_{Delay} \; Threshold \; Charge}{I_{Charge}} \;\; = \; C_{Delay} \, x \; 3.2 \; x \; 10^5 \; (typ)$$ Note 1: assumes ideal capacitor | | Package Lead Description | | | | | CS8 | |----------------------|--------------------------|----------------|-------------------------------------|-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|-------| | | | | | | | 3126, | | 5 Lead 7<br>CS8126-1 | TO-220<br>CS8126-2 | 7Lead<br>D²PAK | 16 Lead<br>SOIC Wide | | | 1, -2 | | 1 | 1 | 1 | 1 | $V_{IN}$ | Unregulated supply voltage to IC. | | | 2 | 5 | 2 | 16 | V <sub>OUT</sub> | Regulated 5V output. | | | 3 | 3 | 4 | 11 | Gnd | Ground connection. | | | 4 | 4 | 5 | 8 | Delay | Timing capacitor for $\overline{\text{RESET}}$ function. | | | 5 | 2 | 6 | 6 | RESET | CMOS/TTL compatible output lead. $\overline{\text{RESET}}$ goes low after detection of any error in the regulated output or during power up. | | | | | 3 | 14 | V <sub>OUT(SENSE)</sub> | Remote sensing of output voltage. | | | | | 7 | 2, 3, 4, 5, 7, 9,<br>10, 12, 13, 15 | NC | No Connection. | | # **Typical Performance Characteristics** # # # **Typical Performance Characteristics: continued** # Load Regulation is Chiqui Current over Lemperature Dropout Vellage vs. Output Content over Temperature # Outescent Current vs. Output Current over Temperature # Tree Reports # Output Capacities ESR # Circuit Description The CS8126 RESET function, has hysteresis on both the Reset and Delay comparators, a latching Delay capacitor discharge circuit, and operates down to 1V. The RESET circuit output is an open collector type with ON and OFF parameters as specified. The RESET output NPN transistor is controlled by the two circuits described (see Block Diagram). ## Low Voltage Inhibit Circuit This circuit monitors output voltage, and when the output voltage falls below $V_{RT(OFF)}$ , causes the $\overline{RESET}$ output transistor to be in the ON (saturation) state. When the output voltage rises above $V_{RT(ON)}$ , this circuit permits the $\overline{RESET}$ output transistor to go into the OFF state if allowed by the $\overline{RESET}$ Delay circuit. ### **RESET Delay Circuit** This circuit provides a programmable (by external capacitor) delay on the $\overline{RESET}$ output lead. The Delay lead provides source current to the external delay capacitor only when the "Low Voltage Inhibit" circuit indicates that output voltage is above $V_{RT(ON)}$ . Otherwise, the Delay lead sinks current to ground (used to discharge the delay capacitor). The discharge current is latched ON when the output voltage falls below $V_{RT(OFF)}$ . The Delay capacitor is fully discharged anytime the output voltage falls out of regulation, even for a short period of time. This feature ensures a controlled $\overline{RESET}$ pulse is generated following detection of an error condition. The circuit allows the $\overline{RESET}$ output transistor to go to the OFF (open) state only when the voltage on the Delay lead is higher than $V_{DC(H1)}$ . The Delay time for the $\overline{\text{RESET}}$ function is calculated from the formula: $$Delay time = \frac{C_{Delay} \times V_{Delay} Threshold}{I_{Charge}}$$ Delay time = $$C_{Delay} \times 3.2 \times 10^5$$ If $C_{Delay} = 0.1 \mu F$ , Delay time (ms) = 32ms $\pm$ 50%: i.e. 16ms to 48ms. The tolerance of the capacitor must be taken into account to calculate the total variation in the delay time. ### **Application Diagram** $C_1^*$ is required if the regulator is far from the power source filter. C<sub>2</sub>\*\* is required for stability # **Application Notes** # The output or compensation capacitor helps determine three main characteristics of a linear regulator: start-up delay, load transient response and loop stability. The capacitor value and type should be based on cost, availability, size and temperature constraints. A tantalum or aluminum electrolytic capacitor is best, since a film or ceramic capacitor with almost zero ESR, can cause instability. The aluminum electrolytic capacitor is the least expensive solution, but, if the circuit operates at low temperatures (-25°C to -40°C), both the value and ESR of the capacitor will vary considerably. The capacitor manufacturers data sheet usually provides this information. The value for the output capacitor $C_2$ shown in the test and applications circuit should work for most applications, however it is not necessarily the optimized solution. To determine an acceptable value for $C_2$ for a particular application, start with a tantalum capacitor of the recommended value and work towards a less expensive alternative part. **Step 1:** Place the completed circuit with a tantalum capacitor of the recommended value in an environmental chamber at the lowest specified operating temperature and monitor the outputs with an oscilloscope. A decade box connected in series with the capacitor will simulate the higher ESR of an aluminum capacitor. Leave the decade box outside the chamber, the small resistance added by the longer leads is negligible. **Step 2:** With the input voltage at its maximum value, increase the load current slowly from zero to full load while observing the output for any oscillations. If no oscillations are observed, the capacitor is large enough to ensure a stable design under steady state conditions. **Step 3:** Increase the ESR of the capacitor from zero using the decade box and vary the load current until oscillations appear. Record the values of load current and ESR that cause the greatest oscillation. This represents the worst case load conditions for the regulator at low temperature. **Step 4**: Maintain the worst case load conditions set in step 3 and vary the input voltage until the oscillations increase. This point represents the worst case input voltage conditions. **Step 5:** If the capacitor is adequate, repeat steps 3 and 4 with the next smaller valued capacitor. A smaller capacitor will usually cost less and occupy less board space. If the output oscillates within the range of expected operating conditions, repeat steps 3 and 4 with the next larger standard capacitor value. **Step 6:** Test the load transient response by switching in various loads at several frequencies to simulate its real working environment. Vary the ESR to reduce ringing. **Step 7:** Remove the unit from the environmental chamber and heat the IC with a heat gun. Vary the load current as instructed in step 5 to test for any oscillations. Once the minimum capacitor value with the maximum ESR is found, a safety factor should be added to allow for the tolerance of the capacitor and any variations in regulator performance. Most good quality aluminum electrolytic capacitors have a tolerance of +/-20% so the minimum value found should be increased by at least 50% to allow for this tolerance plus the variation which will occur at low temperatures. The ESR of the capacitor should be less than 50% of the maximum allowable ESR found in step 3 above. # The maximum power dissipation for a single output regulator (Figure 1) is: $$P_{D(max)} = \{V_{IN(max)} - V_{OUT(min)}\}I_{OUT(max)} + V_{IN(max)}I_{Q}$$ (1) where: $V_{IN(max)}$ is the maximum input voltage, V<sub>OUT(min)</sub> is the minimum output voltage, $I_{OUT(max)}$ is the maximum output current for the application, and $I_Q$ is the quiescent current the regulator consumes at $I_{OUT(max)}.$ ## Application Notes: continued Once the value of $P_{D(max)}$ is known, the maximum permissible value of $R_{\Theta IA}$ can be calculated: $$R_{\Theta JA} = \frac{150^{\circ}\text{C - T}_A}{P_D} \tag{2}$$ The value of $R_{\Theta JA}$ can then be compared with those in the package section of the data sheet. Those packages with $R_{\Theta JA}$ 's less than the calculated value in equation 2 will keep the die temperature below 150°C. In some cases, none of the packages will be sufficient to dissipate the heat generated by the IC, and an external heatsink will be required. Figure 1. Single output regulator with key performance parameters labeled. ### A heat sink effectively increases the surface area of the package to improve the flow of heat away from the IC and into the surrounding air. Each material in the heat flow path between the IC and the outside environment will have a thermal resistance. Like series electrical resistances, these resistances are summed to determine the value of $R_{\Theta IA}$ . $$R_{\Theta JA} = R_{\Theta JC} + R_{\Theta CS} + R_{\Theta SA} \tag{3}$$ where: $R_{\Theta IC}$ = the junction-to-case thermal resistance, $R_{\Theta CS}$ = the case-to-heatsink thermal resistance, and $R_{\Theta SA}$ = the heatsink-to-ambient thermal resistance. $R_{\text{OJC}}$ appears in the package section of the data sheet. Like $R_{\text{OJA}}$ , it is a function of package type. $R_{\text{OCS}}$ and $R_{\text{OSA}}$ are functions of the package type, heatsink and the interface between them. These values appear in heat sink data sheets of heat sink manufacturers. # **Package Specification** # | | D | | | | |-----------------|-------------|-------|------|------| | Lead Count | Metric Engl | | lish | | | | Max | Min | Max | Min | | 16 Lead SO Wide | 10.50 | 10.10 | .413 | .398 | # | Therm | al Data | 5 Lead<br>TO-220 | 7 Lead<br>D²PAK | 16 Lead<br>SOIC Wide | | |-------------------------------------------------------------------------------------------------------------|---------|------------------|-----------------|----------------------|------| | $R_{\Theta JC}$ | typ | 2.1 | 2.1 | 23 | °C/W | | $R_{\Theta JA}$ | typ | 50 | 10-50* | 105 | °C/W | | *Depending on thermal properties of substrate. $R_{\Theta JA} = R_{\Theta JC} + \overline{R_{\Theta CA}}$ . | | | | | | # Package Specification: continued # | | ering information | |----------------|-------------------------------------------| | Part Number | Description | | CS8126-1YT5 | 5 Lead TO-220 Straight | | CS8126-1YTVA5 | 5 Lead TO-220 Vertical | | CS8126-1YTHA5 | 5 Lead TO-220 Horizontal | | CS8126-2GT5 | 5 Lead TO-220 Straight | | CS8126-2GTVA5 | 5 Lead TO-220 Vertical | | CS8126-2GTHA5 | 5 Lead TO-220 Horizontal | | CS8126-1YTHE5 | 5 Lead TO-220 Surface Mount | | CS8126-1YTHER5 | 5 Lead TO-220 Surface Mount (tape & reel) | | CS8126YDPS7 | 7 Lead D <sup>2</sup> PAK Short-Leaded | | CS8126YDPSR7 | 7 Lead D2PAK Short-Leaded (tape & reel) | | CS8126YDW16 | 16 Lead SOIC Wide | | CS8126YDWR16 | 16 Lead SOIC Wide (tape & reel) | Cherry Semiconductor Corporation reserves the right to make changes to the specifications without notice. Please contact Cherry Semiconductor Corporation for the latest available information.