# **PSK Modem Filter** #### **GENERAL DESCRIPTION** The XR-2120 is a self-contained bandpass filter set designed for realization of Bell 212A compatible 1200 bits/sec PSK modems. The XR-2120 utilizes CMOS technology and switched capacitor circuit techniques to minimize external components to a single crystal or frequency source. Contained in the device are two complete bandpass filters centered around the Bell standard 1200 Hz and 2400 Hz sendand receive frequencies. This filter also provides compromise line equalization. Additional features included are digitally programmable transmit and receive gains as sell as input anti-aliasing and complete output smoothing filters. Separate VSS pins for transmit, receive, and digital sections are provided to minimize crosstalk. XR-2120C group delay specified within ±150µS. The device is available in a 22 pin (0.4 inch wide) plastic or ceramic package, and operate over a wide range of supply voltages. #### **FEATURES** On-board Crystal Oscillator With Buffered Output Internal Anti-aliasing Filters Complete On-board Output Active Filters Digitally Programmable Transmit and Receive Gains MODE Input Internally Switches Filters for Answer/Originate Single or Split Supply Operation Center Frequencies Movable with Input Clock High-Impedance Inputs (100 k $\Omega$ min) 1% Center Frequency Accuracy Separate CLK IN and CLK OUT Pins #### APPLICATIONS Bell 212A Transmit/Receive Filtering Answer Back Signal Filtering #### **ABSOLUTE MAXIMUM RATINGS** | Power Supply | 16V | |----------------------------|----------------------------------------| | Power Dissipation, Plastic | 1.0W | | Derate Above 25°C | 5 mW/°C | | Power Dissipation, Ceramic | 1.3W | | Derate Above 25°C | 7 mW/°C | | Operating Temperature | 0°C to 70°C | | Storage Temperature | -65°C to 150°C | | Any Input Voltage | $(V_{DD} + 0.5V)$ to $(V_{SS} - 0.5V)$ | FUNCTIONAL BLOCK DIAGRAM ### ORDERING INFORMATION | Part Number | Package | Operating Temperature | |-------------|--------------|-----------------------| | XR-2120CN | Ceramic | 0°C to 70°C | | XR-2120CP | Plastic | 0°C to 70°C | | XR-2120CQ | Plastic Quad | 0°C to 70°C | | | Flat Pack | | #### SYSTEM DESCRIPTION The XR-2120 is comprised of four main signal blocks: The digitally programmable gain amplifier, an input anti-aliasing switched capacitor filter, switched capacitor bandpass filters at 1200 Hz and 2400 Hz, and output RC active filters. These sections serve to: (1) amplify and condition incoming signals, (2) remove noise which can cause aliasing problems in the bandpass filters, (3) provide very precise bandpass filtering and phase compensation, and (4) perform output reconstruction and filtering. To perform these necessary filtering and phase compensation functions, a total of 48 poles are used in the XR-2120. The programmable gain stages provide 4 selectable gains for transmit or receive. Separate clock output and input pins are provided for flexibility. ### **ELECTRICAL CHARACTERISTICS** Test Conditions: $V_{DD} = 5 \text{ V}$ , $V_{SS} = -5 \text{ V}$ , $X_{IN} = 4.032 \text{ MHz}$ (CLK IN = 1.008 MHz), $T_A = 25^{\circ}\text{C}$ , unless otherwise specified. Input gain = 0 dB (B1/B3 = B0/B2 =-5 $V_{DC}$ ). | SYMBOL | PARAMETERS | MIN | TYP | MAX | UNIT | CONDITIONS | |---------------------|--------------------------------------------|---------------------------------|-----------------------------|---------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------| | DIGITAL | SECTION | | | | | | | CLK OUT | CLK OUT Drive Capability | | | 50 | pF | | | H | Digital Input Current | -1.0 | | 1.0 | μA dc | | | VIL | Digital Input Voltage | Vss | | V <sub>SS</sub> +2 | V | For "0" Level | | VIH | | V <sub>DD</sub> -2 | | VDD | V | For "1" Level | | ANALOG | SECTION | | | | | | | fOL | Filter Center | 1190 | 1200 | 1210 | Hz | Low Band | | foH | Frequencies | 2380 | 2400 | 2420 | Hz | High Band | | BW | 3 dB Bandwidth | 900 | 950 | | Hz | Both Bands | | Rį | Input Impedance | 100k | | | Ohms | | | c <sub>i</sub> | Input Capacitance | | | 10 | pF | | | fSI | Anti-Aliasing Filter<br>Sampling Frequency | | 504 | | kHz | CLKIN/2 | | fSB | High/Low Band<br>Sampling Frequency | | 126 | | kHz | CLKIN/4 | | | Tran/Recv Output<br>Drive Capability | 10k | | 50 | Ohms<br>pF | | | | Output Clock Feedthrough | | | 2 | mV rms | at 126 kHz | | e <sub>o</sub> 100 | Output Noise | | 160 | | <b>μ</b> ∨ rms | In Passbands (100 Hz BW) | | e <sub>0</sub> 1000 | Output Noise | | 700 | | μ∨rms | In Passbands (1kHz BW) | | eirange | Dynamic Range of Filters | | 70 | | dB | Note 1 | | $Vo_{SW}$ | Output Voltage Swing | 6.0 | 6.8 | | V pp | Note 2 | | 2ndHarm | 2nd Harmonic Content | | -60 | | dB | f <sub>IN</sub> = 1200 Hz<br>Referenced to Fundamental | | $T_{SW}$ | Mode Switching | | 10 | | ms | | | IDD | Supply Current | | 9 | 27 | mA | | | VSUP | Supply Voltage Range | ±4.75<br>9.5 | ±5<br>10 | ±7.5<br>15.0 | V<br>V | Dual Supplies<br>V <sub>DD</sub> Reference to V <sub>SS</sub> | | A <sub>V</sub> | Passband Gain<br>Low Band<br>High Band | 3.2<br>-1.4<br>2.8<br>-1.7<br>0 | 4.2<br>0<br>3.8<br>0<br>1.2 | 5.2<br>1.4<br>4.8<br>1.7<br>2.2 | dB<br>dB<br>dB<br>dB<br>dB | Input Gain = 0 dB<br>1200 Hz<br>900 - 1500 Hz (Note 3)<br>2400 Hz<br>2100 - 2500 Hz (Note 3)<br>2500 - 2800 Hz (Note 3) | Note 1 Dynamic range is defined as ei<sub>range</sub> = 20 Log (Vo<sub>sw</sub>/e<sub>o</sub>). Note 2 Vo<sub>sw</sub> is the maximum output swing before output clipping occurs. Note 3 Gain measurements are relative to passband center frequency gain normalized to 0 dB. ## **ELECTRICAL CHARACTERISTICS Continued** FILTER RESPONSE | SYMBOL | PARAMETER | XR-2120C | | | [ <u> </u> | | |----------|--------------------------------|------------------------------------------------------|------------------------------------------------------|------------------------------------------------------|----------------------------------|-----------------------------------------------------------------------------------| | 31111001 | | MIN | TYP | MAX | UNIT | CONDITIONS | | GD | Group Delay<br>Low Band Filter | 5010<br>5050<br>5110<br>5150<br>5165<br>5205<br>5210 | 5160<br>5200<br>5260<br>5300<br>5315<br>5355<br>5360 | 5310<br>5350<br>5410<br>5450<br>5465<br>5505<br>5510 | us<br>us<br>us<br>us<br>us<br>us | 900 Hz (See Figure 7)<br>1kHz<br>1.1kHz<br>1.2kHz<br>1.3kHz<br>1.3kHz<br>1.4kHz | | | High Band Filter | 5220<br>4990<br>5090<br>4965<br>4950<br>4870<br>4750 | 5370<br>5140<br>5240<br>5115<br>5100<br>5020<br>4900 | 5520<br>5290<br>5390<br>5265<br>5250<br>5170<br>5050 | µs<br>µs<br>µs<br>µs<br>µs<br>µs | 2.1kHz (See Figure 8)<br>2.2kHz<br>2.3kHz<br>2.4kHz<br>2.5kHz<br>2.6kHz<br>2.7kHz | #### PRINCIPLES OF OPERATION Figure 1 shows the typical connection for the XR-2120 in a split supply configuration. In this mode, Pins 4, 10, and 13, are simply tied to ground. For single supply operation, Pins 10 and 13 internally bias to half supply and should be externally bypassed with 2.2 $\mu\text{F}$ capacitors. Pin 4 does not contain an internally dc bias circuit, however, Pin 10 or 13 can provide it with a half supply bias point. In this connection, a 10k $\Omega$ resistor should be used between Pin 4, and Pin 10 or 13, with Pin 4 bypassed with a 2.2 $\mu\text{F}$ capacitor. Signal flow is illustrated as shown in Figure 2. The transmit or receive signal will follow a path through four internal blocks. First it passes through a digitally programmable gain stage. The gain, as a function of a 2-Bit digital input, is shown in Figure 3. Next, the signal passes through a two-pole anti-aliasing low-pass filter at 12 kHz. This is used to remove noise around the main filter switching frequency of 126 kHz. The anti-aliasing filter is also a sampled-data filter, but is switched at a much higher rate of 504 kHz. It is necessary, therefore, to ensure that wideband noise above 252 kHz is not present at the inputs. In noisy environments a single noise pole RC filter at 30 kHz is usually sufficient for filtering input noise. The third signal block is the main bandpass filtering section at 1200 Hz or 2400 Hz, depending on the mode selected. The last section is the output smoothing filter; a two-pole RC active filter used to reconstruct the signal from its sampled data form. The mode input pin is used to direct the transmit and receive signals to the appropriate filter section. Figure 4 shows mode selection logic convention. The XR-2120 is designed to be operated with a 4.032 MHz crystal between the XIN and XOUT pins. The 4.032 MHz is divided by four and output on the CLK OUT pin, Pin 22. For normal operation, the CLK OUT is tied to the CLK IN pin, Pin 21; however, the bandpass center frequencies can be decreased by providing a divider between these two pins. An external CLK can be used by inputing a 1.008 MHz clock into the CLK IN pin, or a 4.032 MHz clock into the XIN pin. Figure 5 shows circuitry suitable for translating TTL signals to the CMOS levels required by all XR-2120 digital inputs. The amplitude and group delay characteristics of the XR-2120 are shown in Figures 6 through 8. The XR-2120 may also be used in CCITT V.22 applications by adding guard tone notch filters as shown in Figure 9 or 10. This type of filter, when used with the XR-2120, will produce at least 60 dB of attenuation to either 550 Hz or 1800 Hz signals. Figure 1: Typical Split Supply Connection. 3-129 Figure 2: Signal Path | B1 / B3 | B0 / B2 | INPUT<br>GAIN (dB) | | |---------|---------|--------------------|-----------------------------------| | 0 | 0 | 0 | | | 0 | 1 | 6 | | | 1 | 0 | 10 | 1 = Logic High (V <sub>DD</sub> ) | | 1 | 1 | 14 | 0 = Logic Low (V <sub>SS</sub> ) | Figure 3: Gain Programming (Nominal Gain Shown in Fig. 6) | MODE PIN | TRANSMIT | RÉCEIVE | TERMINOLOGY | |----------|-----------|-----------|-------------| | 1 | Low Band | High Band | Originate | | 0 | High Band | Low Band | Answer | Figure 4: Mode Selection Logic Figure 5: TTL Interfacing of Digital Inputs. Figure 6: High and Low Band Amplitude Response. Figure 7: Low Band Group Delay Characteristics Figure 8: High Band Group Delay Characteristics Figure 9. V.22 1800 Hz Notch Filter Figure 10. V.22 550 Hz Notch Filter