# Regarding the change of names mentioned in the document, such as Hitachi Electric and Hitachi XX, to Renesas Technology Corp. The semiconductor operations of Mitsubishi Electric and Hitachi were transferred to Renesas Technology Corporation on April 1st 2003. These operations include microcomputer, logic, analog and discrete devices, and memory chips other than DRAMs (flash memory, SRAMs etc.) Accordingly, although Hitachi, Hitachi, Ltd., Hitachi Semiconductors, and other Hitachi brand names are mentioned in the document, these names have in fact all been changed to Renesas Technology Corp. Thank you for your understanding. Except for our corporate trademark, logo and corporate statement, no changes whatsoever have been made to the contents of the document, and these changes do not constitute any alteration to the contents of the document itself. Renesas Technology Home Page: http://www.renesas.com Renesas Technology Corp. Customer Support Dept. April 1, 2003 ### **Cautions** Keep safety first in your circuit designs! Renesas Technology Corporation puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap. ### Notes regarding these materials - 1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corporation product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corporation or a third party. - 2. Renesas Technology Corporation assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials. - 3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corporation without notice due to product improvements or other reasons. It is therefore recommended that customers contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor for the latest product information before purchasing a product listed herein. - The information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corporation assumes no responsibility for any damage, liability, or other loss rising from these inaccuracies or errors. - Please also pay attention to information published by Renesas Technology Corporation by various means, including the Renesas Technology Corporation Semiconductor home page (http://www.renesas.com). - 4. When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corporation assumes no responsibility for any damage, liability or other loss resulting from the information contained herein. - 5. Renesas Technology Corporation semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corporation or an authorized Renesas Technology Corporation product distributor when considering the use of a product contained herein for any specific purposes, such as apparatus or systems for transportation, vehicular, medical, aerospace, nuclear, or undersea repeater use. - 6. The prior written approval of Renesas Technology Corporation is necessary to reprint or reproduce in whole or in part these materials. - 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. - Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. - 8. Please contact Renesas Technology Corporation for further details on these materials or the products contained therein. $4 \text{ M SRAM} (256\text{-kword} \times 16\text{-bit})$ ADE-203-1259 (Z) Preliminary Rev. 0.0 Mar. 21, 2001 ### **Description** The Hitachi HM62V16256CBP Series is 4-Mbit static RAM organized 262,144-word $\times$ 16-bit. HM62V16256CBP Series has realized higher density, higher performance and low power consumption by employing CMOS process technology (6-transistor memory cell). It offers low power standby power dissipation; therefore, it is suitable for battery backup systems. It is packaged in 48 bumps chip size package with 0.75 mm bump pitch for high density surface mounting. ### **Features** Single 2.5 V and 3.0 V supply: 2.2 V to 3.6 V • Fast access time: 55 ns/70 ns (max) Power dissipation: — Active: $5.0 \text{ mW/MHz} \text{ (typ)}(V_{CC} = 2.5 \text{ V})$ : $6.0 \text{ mW/MHz} \text{ (typ)} (V_{CC} = 3.0 \text{ V})$ — Standby: $2 \mu W \text{ (typ) } (V_{CC} = 2.5 \text{ V})$ : $2.4 \mu W \text{ (typ) } (V_{CC} = 3.0 \text{ V})$ - Completely static memory. - No clock or timing strobe required - Equal access and cycle times - Common data input and output. - Three state output - Battery backup operation. - 2 chip selection for battery backup Preliminary: The specification of this device are subject to change without notice. Please contact your nearest Hitachi's Sales Dept. regarding specification. ### **Ordering Information** | Type No. | Access time | Package | |------------------------------------------|----------------|-----------------------------------------------| | HM62V16256CLBP-5<br>HM62V16256CLBP-7 | 55 ns<br>70 ns | 48-bumps CSP with 0.75 mm bump pitch (TBP-48) | | HM62V16256CLBP-5SL<br>HM62V16256CLBP-7SL | 55 ns<br>70 ns | | ## **Pin Arrangement** ## **Pin Description** | Pin name | Function | |-----------------|-------------------| | A0 to A17 | Address input | | I/O0 to I/O15 | Data input/output | | CS1 | Chip select 1 | | CS2 | Chip select 2 | | WE | Write enable | | ŌĒ | Output enable | | LB | Lower byte select | | ŪB | Upper byte select | | V <sub>cc</sub> | Power supply | | V <sub>SS</sub> | Ground | | NC | No connection | 3 ### **Block Diagram** ### **Operation Table** | CS1 | CS2 | WE | OE | <b>UB</b> | LB | I/O0 to I/O7 | I/O8 to I/O15 | Operation | |-----|-----|----|----|-----------|----|--------------|---------------|------------------| | Н | × | × | × | × | × | High-Z | High-Z | Standby | | × | L | × | × | × | × | High-Z | High-Z | Standby | | × | × | × | × | Н | Н | High-Z | High-Z | Standby | | L | Н | Н | L | L | L | Dout | Dout | Read | | L | Н | Н | L | Н | L | Dout | High-Z | Lower byte read | | L | Н | Н | L | L | Н | High-Z | Dout | Upper byte read | | L | Н | L | × | L | L | Din | Din | Write | | L | Н | L | × | Н | L | Din | High-Z | Lower byte write | | L | Н | L | × | L | Н | High-Z | Din | Upper byte write | | L | Н | Н | Н | × | × | High-Z | High-Z | Output disable | Note: $H: V_{IH}, L: V_{IL}, \times: V_{IH} \text{ or } V_{IL}$ ## **Absolute Maximum Ratings** | Parameter | Symbol | Value | Unit | |---------------------------------------------------------|-----------------|---------------------------------------------|------| | Power supply voltage relative to V <sub>ss</sub> | V <sub>cc</sub> | -0.5 to + 4.6 | V | | Terminal voltage on any pin relative to V <sub>ss</sub> | V <sub>T</sub> | $-0.5^{*1}$ to V <sub>CC</sub> + $0.3^{*2}$ | V | | Power dissipation | P <sub>T</sub> | 1.0 | W | | Storage temperature range | Tstg | -55 to +125 | °C | | Storage temperature range under bias | Tbias | -20 to +85 | °C | Aller Notes: 1. $V_T$ min: -3.0 V for pulse half-width $\leq 30$ ns. 2. Maximum voltage is +4.6 V. ### **DC Operating Conditions** | Parameter | | Symbol | Min | Тур | Max | Unit | Note | |--------------------|--------------------------------------------|-----------------|------|---------|-----------------------|------|------| | Supply voltage | | V <sub>cc</sub> | 2.2 | 2.5/3.0 | 3.6 | V | | | | | V <sub>SS</sub> | 0 | 0 | 0 | V | | | Input high voltage | $V_{cc} = 2.2 \text{ V to } 2.7 \text{ V}$ | V <sub>IH</sub> | 2.0 | _ | V <sub>cc</sub> + 0.3 | V | | | | $V_{CC} = 2.7 \text{ V to } 3.6 \text{ V}$ | $V_{\text{IH}}$ | 2.0 | _ | $V_{cc} + 0.3$ | V | | | Input low voltage | $V_{CC}$ = 2.2 V to 2.7 V | $V_{\text{IL}}$ | -0.2 | _ | 0.4 | V | 1 | | | $V_{cc} = 2.7 \text{ V to } 3.6 \text{ V}$ | V <sub>IL</sub> | -0.3 | _ | 0.6 | V | 1 | | Ambient temperatur | re range | Та | -20 | _ | 70 | °C | | Note: 1. $V_{IL}$ min: -3.0 V for pulse half-width $\leq 30$ ns. ### **DC** Characteristics | Parameter | | Symbol | Min | Typ*1 | Max | Unit | Test conditions | | |---------------------|---------------------------------|---------------------|-------------------|-------|-----|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Input leakage | current | I <sub>LI</sub> | _ | _ | 1 | μΑ | $Vin = V_{SS}$ to $V_{CC}$ | | | Output leaka | ge current | I <sub>LO</sub> | _ | _ | 1 | μΑ | | | | Operating cur | rrent | I <sub>cc</sub> | _ | 5 | 20 | mA | $\overline{\text{CS1}} = \text{V}_{\text{IL}}, \text{CS2} = \text{V}_{\text{IH}},$<br>Others = $\text{V}_{\text{IH}}/\text{V}_{\text{IL}}, \text{I}_{\text{I/O}} = 0 \text{ mA}$ | | | Average oper | rating current | I <sub>CC1</sub> | _ | 18 | 25 | mA | Min. cycle, $\frac{\text{duty}}{\text{CS1}} = 100\%$ , $I_{\text{I/O}} = 0 \text{ mA}$ , $\frac{\text{CS1}}{\text{C}} = V_{\text{IL}}$ , $\text{CS2} = V_{\text{IH}}$ , Others = $V_{\text{IH}}/V_{\text{IL}}$ | | | | | I <sub>CC2</sub> | _ | 2 | 5 | mA | $\begin{split} &\text{Cycle time} = 1~\mu\text{s, duty} = 100\%, \\ &I_{\text{I/O}} = 0~\text{mA}, \overline{\text{CS1}} \leq 0.2~\text{V}, \\ &\text{CS2} \geq \text{V}_{\text{CC}} - 0.2~\text{V} \\ &\text{V}_{\text{IH}} \geq \text{V}_{\text{CC}} - 0.2~\text{V}, \text{V}_{\text{IL}} \leq 0.2~\text{V} \end{split}$ | | | Standby curre | ent | $I_{\rm SB}$ | _ | 0.1 | 0.3 | mA | CS2 = V <sub>IL</sub> | | | Standby current | | I <sub>SB1</sub> *2 | _ | 0.8 | 20 | μА | 0 V $\leq$ Vin<br>(1) 0 V $\leq$ CS2 $\leq$ 0.2 V or<br>(2) $\overline{\text{CS1}} \geq \text{V}_{\text{CC}} - 0.2 \text{V},$<br>$CS2 \geq \text{V}_{\text{CC}} - 0.2 \text{V or}$<br>(3) $\overline{\text{LB}} = \overline{\text{UB}} \geq \text{V}_{\text{CC}} - 0.2 \text{V}$<br>$\overline{\text{CS2}} \geq \text{V}_{\text{CC}} - 0.2 \text{V}$<br>$\overline{\text{CS1}} \leq 0.2 \text{V}$ | | | | | I <sub>SB1</sub> *3 | -< | 0.8 | 10 | μΑ | | | | Output high voltage | $V_{CC}$ =2.2 V to 2.7 V | V <sub>OH</sub> | 2.0 | - | _ | V | $I_{OH} = -0.5 \text{ mA}$ | | | | V <sub>CC</sub> =2.7 V to 3.6 V | V <sub>OH</sub> | 2.4 | _ | _ | V | I <sub>OH</sub> = -1 mA | | | | V <sub>cc</sub> =2.2 V to 3.6 V | V <sub>OH</sub> | V <sub>cc</sub> - | 0.2— | _ | V | $I_{OH} = -100 \mu A$ | | | Output low voltage | $V_{cc}$ =2.2 V to 2.7 V | V <sub>OL</sub> | _ | _ | 0.4 | V | I <sub>oL</sub> = 0.5 mA | | | | $V_{\rm CC}$ =2.7 V to 3.6 V | V <sub>OL</sub> | _ | _ | 0.4 | V | I <sub>OL</sub> = 2 mA | | | | V <sub>CC</sub> =2.2 V to 3.6 V | V <sub>OL</sub> | _ | | 0.2 | V | I <sub>OL</sub> = 100 μA | | Notes: 1. Typical values are at $V_{CC}$ = 2.5 V/3.0 V, Ta = +25°C and not guaranteed. - 2. This characteristic is guaranteed only for L-version. - 3. This characteristic is guaranteed only for L-SL version. ### **Capacitance** (Ta = +25°C, f = 1.0 MHz) | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | Note | |--------------------------|------------------|-----|-----|-----|------|------------------------|------| | Input capacitance | Cin | _ | _ | 8 | pF | Vin = 0 V | 1 | | Input/output capacitance | C <sub>I/O</sub> | _ | _ | 10 | pF | V <sub>I/O</sub> = 0 V | 1 | Note: 1. This parameter is sampled and not 100% tested. AC Characteristics (Ta = -20 to +70°C, $V_{CC} = 2.2$ V to 3.6 V, unless otherwise noted.) ### **Test Conditions** - Input pulse levels: $V_{IL} = 0.4 \text{ V}$ , $V_{IH} = 2.0 \text{ V}$ ( $V_{CC} = 2.2 \text{ V}$ to 2.7 V) $V_{IL} = 0.4 \text{ V}$ , $V_{IH} = 2.2 \text{ V}$ ( $V_{CC} = 2.7 \text{ V}$ to 3.6 V) - Input rise and fall time: 5 ns - Input timing reference levels: 1.1 V ( $V_{CC} = 2.2 \text{ V}$ to 2.7 V) - Output timing reference levels: 1.1 V ( $V_{CC} = 2.2 \text{ V}$ to 2.7 V) - Input timing reference levels: 1.4 V ( $V_{CC} = 2.7 \text{ V}$ to 3.6 V) - Output timing reference levels: 1.4 V (HM62V16256CBP–5, $V_{CC} = 2.7 \text{ V}$ to 3.6 V) : $2.0 \text{ V}/0.8 \text{ V} \text{ (HM62V16256CBP-7, V}_{CC} = 2.7 \text{ V to } 3.6 \text{ V)}$ • Output load: See figures (Including scope and jig) # Read Cycle LB, UB disable to high-Z Output disable to output in high-Z | | | HM62 | V162560 | | | | | |-----------------------------------|-------------------|------|---------|-----|----------|------|---------| | | | -5 | | -7 | | | | | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | | Read cycle time | t <sub>RC</sub> | 55 | _ | 70 | _ | ns | | | Address access time | t <sub>AA</sub> | _ | 55 | _ | 70 | ns | | | Chip select access time | t <sub>ACS1</sub> | _ | 55 | _ | 70 | ns | | | | t <sub>ACS2</sub> | _ | 55 | _ | 70 | ns | | | Output enable to output valid | t <sub>OE</sub> | _ | 35 | _ | 40 | ns | | | Output hold from address change | t <sub>OH</sub> | 10 | _ | 10 | | ns | | | LB, UB access time | t <sub>BA</sub> | _ | 55 | _ | 70 | ns | | | Chip select to output in low-Z | t <sub>CLZ1</sub> | 10 | _ | 10 | _ | ns | 2, 3 | | | t <sub>CLZ2</sub> | 10 | -/ | 10 | <u> </u> | ns | 2, 3 | | LB, UB enable to low-z | t <sub>BLZ</sub> | 5 | ( | 5 | _ | ns | 2, 3 | | Output enable to output in low-Z | t <sub>OLZ</sub> | 5 | | 5 | _ | ns | 2, 3 | | Chip deselect to output in high-Z | t <sub>CHZ1</sub> | 0 | 20 | 0 | 25 | ns | 1, 2, 3 | 0 0 0 $t_{\text{CHZ}_{\underline{2}}}$ $\mathbf{t}_{\mathrm{BHZ}}$ $t_{\text{OHZ}}$ 20 20 20 0 0 0 25 25 25 ns ns ns 1, 2, 3 1, 2, 3 1, 2, 3 ### Write Cycle | | | HIVI62 | V162560 | | | | | |------------------------------------|------------------|--------|---------|-----|----------|------|-------| | | | -5 | | -7 | | | | | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | | Write cycle time | t <sub>wc</sub> | 55 | _ | 70 | _ | ns | | | Address valid to end of write | t <sub>AW</sub> | 50 | _ | 60 | _ | ns | | | Chip selection to end of write | t <sub>cw</sub> | 50 | _ | 60 | _ | ns | 5 | | Write pulse width | t <sub>wP</sub> | 40 | _ | 50 | _ | ns | 4 | | LB, UB valid to end of write | t <sub>BW</sub> | 50 | _ | 55 | _ | ns | | | Address setup time | t <sub>AS</sub> | 0 | _ | 0 | _ | ns | 6 | | Write recovery time | t <sub>wR</sub> | 0 | _ | 0 | _ | ns | 7 | | Data to write time overlap | t <sub>DW</sub> | 25 | _ | 30 | _ | ns | | | Data hold from write time | t <sub>DH</sub> | 0 | -/ | 0 | <u> </u> | ns | | | Output active from end of write | t <sub>ow</sub> | 5 | | 5 | _ | ns | 2 | | Output disable to output in High-Z | t <sub>ohz</sub> | 0 | 20 | 0 | 25 | ns | 1, 2 | | Write to output in high-Z | t <sub>wHZ</sub> | 0 | 20 | 0 | 25 | ns | 1, 2 | LM62V46256CBD Notes: 1. $t_{CHZ}$ , $t_{OHZ}$ , $t_{WHZ}$ and $t_{BHZ}$ are defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels. - This parameter is sampled and not 100% tested. - 3. At any given temperature and voltage condition, t<sub>HZ</sub> max is less than t<sub>LZ</sub> min both for a given device and from device to device. - 4. A write occures during the overlap of a low $\overline{CS1}$ , a high CS2, a low $\overline{WE}$ and a low $\overline{LB}$ or a low $\overline{UB}$ . A write begins at the latest transition among $\overline{CS1}$ going low, CS2 going high, $\overline{WE}$ going low and $\overline{LB}$ going low or $\overline{UB}$ going low. A write ends at the earliest transition among $\overline{CS1}$ going high, CS2 going low, $\overline{WE}$ going high and $\overline{LB}$ going high or $\overline{UB}$ going high. $t_{WP}$ is measured from the beginning of write to the end of write. - 5. t<sub>cw</sub> is measured from the later of CS1 going low or CS2 going high to the end of write. - 6. $t_{AS}$ is measured from the address valid to the beginning of write. - t<sub>WR</sub> is measured from the earliest of CS1 or WE going high or CS2 going low to the end of write cycle. ### **Timing Waveform** ## Read Cycle ## Write Cycle (1) ( $\overline{\text{WE}}$ Clock) Write Cycle (2) ( $\overline{CS}$ Clock, $\overline{OE} = V_{IH}$ ) Write Cycle (3) ( $\overline{LB}$ , $\overline{UB}$ Clock, $\overline{OE} = V_{IH}$ ) **Low V**<sub>CC</sub> **Data Retention Characteristics** (Ta = -20 to +70°C) | Parameter | Symbol | Min | Typ* <sup>4</sup> | Max | Unit | Test conditions*3 | |--------------------------------------|----------------------|--------------------|-------------------|-----|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | V <sub>cc</sub> for data retention | $V_{DR}$ | 2.0 | _ | 3.6 | V | $\begin{array}{c} \text{Vin} \geq \text{OV} \\ \text{(1)} \ \ \text{0} \ \text{V} \leq \text{CS2} \leq \text{0.2 V or} \\ \text{(2)} \ \ \text{CS2} \geq \text{V}_{\text{cc}} - \text{0.2 V} \\ \hline \hline \text{CS1} \geq \text{V}_{\text{cc}} - \text{0.2 V or} \\ \text{(3)} \ \ \overline{\text{LB}} = \overline{\text{UB}} \geq \text{V}_{\text{cc}} - \text{0.2 V}, \\ \hline \text{CS2} \geq \text{V}_{\text{cc}} - \text{0.2 V}, \\ \hline \hline \text{CS1} \leq \text{0.2 V} \\ \end{array}$ | | Data retention current | I <sub>CCDR</sub> *1 | _ | 0.8 | 20 | μА | $\begin{split} &V_{\text{CC}} = 3.0 \text{ V, Vin} \ge 0\text{V} \\ &(1) \ 0 \ \text{V} \le \text{CS2} \le 0.2 \ \text{V or} \\ &(2) \ \frac{\text{CS2}}{\text{CS1}} \ge V_{\text{CC}} - 0.2 \ \text{V,} \\ &\frac{\text{CS1}}{\text{LB}} = \overline{\text{UB}} \ge V_{\text{CC}} - 0.2 \ \text{V,} \\ &\frac{\text{CS2}}{\text{CS1}} \le V_{\text{CC}} - 0.2 \ \text{V,} \\ &\frac{\text{CS2}}{\text{CS1}} \le 0.2 \ \text{V} \end{split}$ | | | I <sub>CCDR</sub> *2 | | 8.0 | 10 | μΑ | | | Chip deselect to data retention time | t <sub>CDR</sub> | 0 | _ | _ | ns | See retention waveform | | Operation recovery time | t <sub>R</sub> | t <sub>RC</sub> *5 | _ | - | ns | | Notes: 1. This characteristic is guaranteed only for L-version, 10 $\mu$ A max. at Ta = -20 to +40°C. - 2. This characteristic is guaranteed only for L-SL version, 3 $\mu$ A max. at Ta = -20 to +40°C. - 3. CS2 controls address buffer, WE buffer, CS1 buffer, OE buffer, LB, UB buffer and Din buffer. If CS2 controls data retention mode, Vin levels (address, WE, OE, CS1, LB, UB, I/O) can be in the high impedance state. If CS1 controls data retention mode, CS2 must be CS2 ≥ V<sub>cc</sub> 0.2 V or 0 V ≤ CS2 ≤ 0.2 V. The other input levels (address, WE, OE, LB, UB, I/O) can be in the high impedance state. - 4. Typical values are at $V_{cc} = 3.0 \text{ V}$ , $Ta = +25 ^{\circ}\text{C}$ and not guaranteed. - 5. $t_{RC}$ = read cycle time. ### Low $V_{CC}$ Data Retention Timing Waveform (1) ( $\overline{CS1}$ Controlled) ### Low $V_{CC}$ Data Retention Timing Waveform (2) (CS2 Controlled) Low $V_{CC}$ Data Retention Timing Waveform (3) ( $\overline{LB}$ , $\overline{UB}$ Controlled) ### **Package Dimensions** ### HM62V16256CLBP Series (TBP-48) ### **Cautions** - 1. Hitachi neither warrants nor grants licenses of any rights of Hitachi's or any third party's patent, copyright, trademark, or other intellectual property rights for information contained in this document. Hitachi bears no responsibility for problems that may arise with third party's rights, including intellectual property rights, in connection with use of the information contained in this document. - 2. Products and product specifications may be subject to change without notice. Confirm that you have received the latest product standards or specifications before final design, purchase or use. - 3. Hitachi makes every attempt to ensure that its products are of high quality and reliability. However, contact Hitachi's sales office before using the product in an application that demands especially high quality and reliability or where its failure or malfunction may directly threaten human life or cause risk of bodily injury, such as aerospace, aeronautics, nuclear power, combustion control, transportation, traffic, safety equipment or medical equipment for life support. - 4. Design your application so that the product is used within the ranges guaranteed by Hitachi particularly for maximum rating, operating supply voltage range, heat radiation characteristics, installation conditions and other characteristics. Hitachi bears no responsibility for failure or damage when used beyond the guaranteed ranges. Even within the guaranteed ranges, consider normally foreseeable failure rates or failure modes in semiconductor devices and employ systemic measures such as fail-safes, so that the equipment incorporating Hitachi product does not cause bodily injury, fire or other consequential damage due to operation of the Hitachi product. - 5. This product is not designed to be radiation resistant. - 6. No one is permitted to reproduce or duplicate, in any form, the whole or part of this document without written approval from Hitachi. - 7. Contact Hitachi's sales office for any questions regarding this document or Hitachi semiconductor products. # IITACH Semiconductor & Integrated Circuits. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Tel: Tokyo (03) 3270-2111 Fax: (03) 3270-5109 NorthAmerica http://semiconductor.hitachi.com/ Europe Asia http://www.hitachi-eu.com/hel/ecg http://sicapac.hitachi-asia.com http://www.hitachi.co.jp/Sicd/indx.htm Japan #### For further information write to: Hitachi Semiconductor (America) Inc. 179 East Tasman Drive, San Jose.CA 95134 Hitachi Europe Ltd. Electronic Components Group. Whitebrook Park Lower Cookham Road Tel: <1> (408) 433-1990 Maidenhead Tel: <65>-538-6533/538-8577 Fax: <1> (408) 433-0223 Berkshire SL6 8YA, United Kingdom Fax: <65>-538-6933/538-3877 Tel: <44> (1628) 585000 Fax: <44> (1628) 585200 Hitachi Europe GmbH Electronic Components Group Dornacher Straße 3 D-85622 Feldkirchen, Munich Germany Tel: <49> (89) 9 9180-0 Fax: <49> (89) 9 29 30 00 Hitachi Asia Ltd. Hitachi Tower 16 Collyer Quay #20-00, Singapore 049318 URL: http://www.hitachi.com.sg Hitachi Asia I td (Taipei Branch Office) 4/F. No. 167. Tun Hwa North Road. Hung-Kuo Building, Taipei (105), Taiwan Tel: <886>-(2)-2718-3666 Fax: <886>-(2)-2718-8180 Telex: 23222 HAS-TP URL: http://www.hitachi.com.tw Hitachi Asia (Hong Kong) Ltd. Group III (Electronic Components) 7/F., North Tower, World Finance Centre Harbour City, Canton Road Tsim Sha Tsui, Kowloon, Hong Kong Tel: <852>-(2)-735-9218 Fax: <852>-(2)-730-0281 URL: http://semiconductor.hitachi.com.hk Copyright © Hitachi, Ltd., 2001. All rights reserved. Printed in Japan. Colophon 3.0