# 16-bit Proprietary Microcontroller # F<sup>2</sup>MC-16LX MB90595/595G Series ### MB90598/598G/F598/F598G/V595/V595G #### ■ DESCRIPTION The MB90595/595G series with FULL-CAN\*1 interface and FLASH ROM is especially designed for automotive and industrial applications. Its main features are two on board CAN Interfaces, which conform to V2.0 Part A and Part B, while supporting a very flexible message buffer scheme and so offering more functions than a normal full CAN approach. The instruction set of F<sup>2</sup>MC-16LX CPU core inherits an AT architecture of the F<sup>2</sup>MC\*<sup>2</sup> family with additional instruction sets for high-level languages, extended addressing mode, enhanced multiplication/division instructions, and enhanced bit manipulation instructions. The microcontroller has a 32-bit accumulator for processing long word data. The MB90595/595G series has peripheral resources of 8/10-bit A/D converters, UART (SCI), extended I/O serial interface, 8/16-bit PPG timer, I/O timer (input capture (ICU), output compare (OCU)) and stepping motor controller. - \*1: Controller Area Network (CAN) License of Robert Bosch GmbH - \*2: F2MC stands for FUJITSU Flexible Microcontroller. #### **■ PACKAGE** #### **■ FEATURES** Clock Embedded PLL clock multiplication circuit Operating clock (PLL clock) can be selected from divided-by-2 of oscillation or one to four times the oscillation (at oscillation of 4 MHz, 4 MHz to 16 MHz). Minimum instruction execution time: 62.5 ns (operation at oscillation of 4 MHz, four times the oscillation clock, Vcc of 5.0 V) • Instruction set to optimize controller applications Rich data types (bit, byte, word, long word) Rich addressing mode (23 types) Enhanced signed multiplication/division instruction and RETI instruction functions Enhanced precision calculation realized by the 32-bit accumulator • Instruction set designed for high level language (C language) and multi-task operations Adoption of system stack pointer Enhanced pointer indirect instructions Barrel shift instructions - Program patch function (for two address pointers) - Enhanced execution speed: 4-byte instruction queue - Enhanced interrupt function: 8 levels, 34 factors - Automatic data transmission function independent of CPU operation Extended intelligent I/O service function (El<sup>2</sup>OS): Up to 10 channels - Embedded ROM size and types Mask ROM: 128 Kbytes Flash ROM: 128 Kbytes Embedded RAM size: 4 Kbytes (MB90V595/595G: 6 Kbytes) Flash ROM Supports automatic programming, Embedded Algorithm TM\* Write/Erase/Erase-Suspend/Resume commands A flag indicating completion of the algorithm Hard-wired reset vector available in order to point to a fixed boot sector Erase can be performed on each block Block protection with external programming voltage • Low-power consumption (stand-by) mode Sleep mode (mode in which CPU operating clock is stopped) Stop mode (mode in which oscillation is stopped) CPU intermittent operation mode Hardware stand-by mode Process: 0.5 μm CMOS technology • I/O port General-purpose I/O ports: 78 ports Push-pull output and Schmitt trigger input. Programmable on each bit as I/O or signal for peripherals. • Timer Watchdog timer: 1 channel 8/16-bit PPG timer: 8/16-bit × 6 channels 16-bit re-load timer: 2 channels #### (Continued) • 16-bit I/O timer Input capture: 4 channels Output compare: 4 channels • Extended I/O serial interface: 1 channel • UARTO With full-duplex double buffer (8-bit length) Clock asynchronized or clock synchronized (with start/stop bit) transmission can be selectively used. • UART1 (SCI) With full-duplex double buffer (8-bit length) Clock asynchronized or clock synchronized serial transmission (I/O extended transmission) can be selectively used. - Stepping motor controller (4 channels) - External interrupt circuit (8 channels) A module for starting an external intelligent I/O service (El<sup>2</sup>OS) and generating an external interrupt which is triggered by an external input. - Delayed interrupt generation module: Generates an interrupt request for switching tasks. - 8/10-bit A/D converter (8 channels) 8/10-bit resolution can be selectively used. Starting by an external trigger input. • FULL-CAN interface: 1 channel Conforming to Version 2.0 Part A and Part B Flexible message buffering (mailbox and FIFO buffering can be mixed) - 18-bit Time-base counter - External bus interface: Maximum address space 16 Mbytes - \*: Embedded Algorithm is a trademark of Advanced Micro Devices Inc. ### **■ PRODUCT LINEUP** | Features | | MB90598/598G | MB90F598/F598G | MB90V595/V595G | | | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------|--------------------------------|--|--| | Classifi | ication | Mask ROM product | Flash ROM product | Evaluation product | | | | ROM s | ize | 128 Kbytes | 128 Kbytes<br>Boot block<br>Hard-wired reset vector | None | | | | RAM si | ize | 4 Kbytes | 4 Kbytes | 6 Kbytes | | | | Emulat supply | or-specific power | _ | | None | | | | CPU fu | inctions | The number of instructions: 351 Instruction bit length: 8 bits, 16 bits Instruction length: 1 byte to 7 bytes Data bit length: 1 bit, 8 bits, 16 bits Minimum execution time: 62.5 ns (at machine clock frequency of 16 MHz) Interrupt processing time: 1.5 µs (at machine clock frequency of 16 MHz, minimum value) | | | | | | UARTO | ) | Clock synchronized transmission (500 K/1 M/2 Mbps) Clock asynchronized transmission (4808/5208/9615/10417/19230/38460/62500 /500000 bps at machine clock frequency of 16 MHz Transmission can be performed by bi-directional serial transmission or by master/ slave connection. | | | | | | UART1 | (SCI) | Clock synchronized transmission (62 Clock asynchronized transmission (7 Transmission can be performed by 8 slave connection. | 1202/2404/4808/9615/312 | 50 bps) | | | | 8/10-bi | t A/D converter | Conversion precision: 8/10-bit can b<br>Number of inputs: 8<br>One-shot conversion mode (convert<br>Scan conversion mode (converts two<br>up to 8 cha<br>Continuous conversion mode (conversion mode) | s selected channel once of or more successive chan innels) erts selected channel cont | nels and can program inuously) | | | | Number of channels: 6 (8/16-bit × 6 channels) 8/16-bit PPG timers (6 channels) Number of channels: 6 (8/16-bit × 6 channels) PPG operation of 8-bit or 16-bit A pulse wave of given intervals and given duty ratios can be output. Pulse interval: fsys, fsys/2¹, fsys/2², fsys/2³, fsys/2⁴ (fsys = system clock frequency) | | | | | | | | 16-bit F | Reload timer | Number of channels: 2 Operation clock frequency: fsys/2 <sup>1</sup> , fsys/2 <sup>3</sup> , fsys/2 <sup>5</sup> (fsys = System clock frequency) Supports External Event Count function | | | | | | 16-bit<br>I/O | 16-bit<br>Output compares | Number of channels: 4<br>Pin input factor: A match signal of co | ompare register | | | | | timer | Input captures | Number of channels: 4<br>Rewriting a register value upon a pir | n input (rising, falling, or bo | oth edges) | | | | Serial IO Clock synchronized transmission (31.25 K/62.5 K/125 K/500 K/1 Mbps frequency of 16 MHz) LSB first/MSB first Reset generation interval: 3.58 ms, 14.33 ms, 57.23 ms, 458.75 ms (at oscillation of 4 MHz, minimum value) Supports automatic programming, Embedded Algorithm ™ and Write/Erase/Erase-Suspend/Resume commands A flag indicating completion of the algorithm Hard-wired reset vector available in order to point to a fixed boot sect Memory Boot block configuration Erase can be performed on each block Block protection with external programming voltage Flash Writer from Minato Electronics Inc. Low-power consumption (stand-by) mode Process CMOS Power supply voltage for operation*²2 | Features | MB90598/598G | MB90F598/F598G | MB90V595/V595G | | | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|----------------|--|--| | Synchronized two 8-bit PWM's for each channel External interrupt circuit Serial IO Clock synchronized transmission (31.25 K/62.5 K/125 K/500 K/1 Mbps frequency of 16 MHz) LSB first/MSB first Watchdog timer Reset generation interval: 3.58 ms, 14.33 ms, 57.23 ms, 458.75 ms (at oscillation of 4 MHz, minimum value) Supports automatic programming, Embedded Algorithm ™ and Write/Erase/Erase-Suspend/Resume commands A flag indicating completion of the algorithm Hard-wired reset vector available in order to point to a fixed boot sect Memory Boot block configuration Erase can be performed on each block Block protection with external programming voltage Flash Writer from Minato Electronics Inc. Low-power consumption (stand-by) mode Process CMOS Power supply voltage for operation*2 Possible for inputs: 8 Started by a rising edge, an "H" level input, or an "L" "L | AN Interface | Conforms to CAN Specification Version 2.0 Part A and B Automatic re-transmission in case of error Automatic transmission responding to Remote Frame Prioritized 16 message buffers for data and ID's Supports multiple messages Flexible configuration of acceptance filtering: Full bit compare / Full bit mask / Two partial bit masks Supports up to 1Mbps CAN bit timing setting: MB90xxx:TSEG2 ≥ RSJW+2TQ | | | | | | Started by a rising edge, a falling edge, an "H" level input, or an "L" le Clock synchronized transmission (31.25 K/62.5 K/125 K/500 K/1 Mbps frequency of 16 MHz) LSB first/MSB first Watchdog timer Reset generation interval: 3.58 ms, 14.33 ms, 57.23 ms, 458.75 ms (at oscillation of 4 MHz, minimum value) Supports automatic programming, Embedded Algorithm ™ and Write/Erase/Erase-Suspend/Resume commands A flag indicating completion of the algorithm Hard-wired reset vector available in order to point to a fixed boot sect Memory Boot block configuration Erase can be performed on each block Block protection with external programming voltage Flash Writer from Minato Electronics Inc. Low-power consumption (stand-by) mode Process CMOS Power supply voltage for operation*²2 | | | | | | | | Serial IO LSB first/MSB first | kternal interrupt circuit | Number of inputs: 8 Started by a rising edge, a falling edge, an "H" level input, or an "L" level input. | | | | | | Watchdog timer (at oscillation of 4 MHz, minimum value) Supports automatic programming, Embedded Algorithm ™ and Write/Erase/Erase-Suspend/Resume commands A flag indicating completion of the algorithm Hard-wired reset vector available in order to point to a fixed boot sect Memory Boot block configuration Erase can be performed on each block Block protection with external programming voltage Flash Writer from Minato Electronics Inc. Low-power consumption (stand-by) mode Process CMOS Power supply voltage for operation*2 Ction 1 | erial IO | | | | | | | Flash Memory Writer from Minato Electronics Inc. Low-power consumption (stand-by) mode Flash Writer from Minato Electronics Inc. CMOS Flash Writer from Minato Electronics Inc. CMOS Flash Writer from Minato Electronics Inc. | atchdog timer | | | 5 ms | | | | (stand-by) mode Process CMOS Power supply voltage for operation*2 Sieep/stop/CPO intermittent operation/clock timer/nardware stand-by +5 V±10 % | ash Memory | Write/Erase/Erase-Suspend/Resume commands A flag indicating completion of the algorithm Hard-wired reset vector available in order to point to a fixed boot sector in Flash Memory Boot block configuration Erase can be performed on each block Block protection with external programming voltage | | | | | | Power supply voltage for operation*2 +5 V±10 % | | ' Sigen/ston/i Pi i intermittent oneration/clock timer/nardware stand-nv | | | | | | operation*2 +5 V±10 % | ocess | CMOS | | | | | | Declare OFF 400 | | +5 V±10 % | | | | | | Package QFP-100 | ackage | QFP-100 | | PGA-256 | | | <sup>\*1:</sup> It is setting of DIP switch S2 when Emulation pod (MB2145-507) is used. Please refer to the MB2145-507 hardware manual (2.7 Emulator-specific Power Pin) about details. <sup>\*2:</sup> Varies with conditions such as the operating frequency. (See section "■ ELECTRICAL CARACTERISTICS.") #### **■ PIN ASSIGNMENT** ### **■ PIN DESCRIPTION** | 82 X0 A Oscillator pin | Function | | | |------------------------------------------------------------|------------------------------------------|--|--| | A Oscillator bill | | | | | 83 X1 Solitator pin | | | | | 77 RST B Reset input | | | | | 52 HST C Hardware standby input | | | | | 85 to 88 P00 to P03 G General purpose IO | | | | | IN0 to IN3 Inputs for the Input Captures | | | | | 89 to 92 P04 to P07 G General purpose IO | | | | | OUT0 to OUT3 Outputs for the Output Compares. | | | | | 93 to 98 P10 to P15 D General purpose IO | | | | | PPG0 to PPG5 Outputs for the Programmable Pulse Generators | | | | | 99 P16 General purpose IO | | | | | TIN1 TIN input for the 16-bit Reload Timer 1 | | | | | P17 D General purpose IO | | | | | TOT1 TOT output for the 16-bit Reload Timer 1 | TOT output for the 16-bit Reload Timer 1 | | | | 1 to 8 P20 to P27 G General purpose IO | | | | | 9 to 10 P30 to P31 G General purpose IO | General purpose IO | | | | 12 to 16 P32 to P36 G General purpose IO | | | | | 17 P37 D General purpose IO | | | | | P40 G General purpose IO | | | | | SOT output for UART 0 | | | | | P41 G General purpose IO | | | | | SCK0 SCK input/output for UART 0 | | | | | P42 General purpose IO | | | | | SIN0 SIN input for UART 0 | | | | | P43 General purpose IO | | | | | SIN1 SIN1 SIN input for UART 1 | | | | | P44 G General purpose IO | | | | | SCK input/output for UART 1 | | | | | P45 General purpose IO | | | | | SOT output for UART 1 | | | | | P46 General purpose IO | | | | | SOT 2 SOT | | | | | P47 General purpose IO | | | | | SCK2 G SCK input/output for the Serial IO | | | | | Pin no. | Pin name | Circuit type | Function | | | |----------|--------------------------------------|--------------|-----------------------------------------------------|--|--| | 28 | P50 | D | General purpose IO | | | | 20 | SIN2 | | SIN Input for the Serial IO | | | | 29 to 32 | P51 to P54 | D | General purpose IO | | | | 29 10 32 | INT4 to INT7 | D | External interrupt input for INT4 to INT7 | | | | 33 | P55 | D | General purpose IO | | | | 33 | ADTG | | Input for the external trigger of the A/D Converter | | | | 38 to 41 | P60 to P63 | Е | General purpose IO | | | | 30 (0 41 | AN0 to AN3 | | Inputs for the A/D Converter | | | | 43 to 46 | P64 to P67 | Е | General purpose IO | | | | 43 10 40 | AN4 to AN7 | | Inputs for the A/D Converter | | | | 47 | P56 | D | General purpose IO | | | | 41 | TIN0 | | TIN input for the 16-bit Reload Timer 0 | | | | 48 | P57 | D | General purpose IO | | | | 40 | TOT0 | | TOT output for the 16-bit Reload Timer 0 | | | | | P70 to P73 | | General purpose IO | | | | 54 to 57 | PWM1P0<br>PWM1M0<br>PWM2P0<br>PWM2M0 | F | Output for Stepper Motor Controller channel 0 | | | | | P74 to P77 | | General purpose IO | | | | 59 to 62 | PWM1P1<br>PWM1M1<br>PWM2P1<br>PWM2M1 | F | Output for Stepper Motor Controller channel 1 | | | | | P80 to P83 | | General purpose IO | | | | 64 to 67 | PWM1P2<br>PWM1M2<br>PWM2P2<br>PWM2M2 | F | Output for Stepper Motor Controller channel 2 | | | | | P84 to P87 | | General purpose IO | | | | 69 to 72 | PWM1P3<br>PWM1M3<br>PWM2P3<br>PWM2M3 | F | Output for Stepper Motor Controller channel 3 | | | | 7.1 | P90 | 5 | General purpose IO | | | | 74 | TX | D | TX output for CAN Interface | | | | 75 | P91 | _ | General purpose IO | | | | 75 | RX | D | RX input for CAN Interface | | | | Pin no. | Pin name | Circuit type | Function | |--------------------------------------|--------------|--------------|--------------------------------------------------------------------------------------------------| | 76 | P92 | D | General purpose IO | | 70 | INT0 | Б | External interrupt input for INT0 | | 78 to 80 P93 to P95 D General purpos | | D | General purpose IO | | 70 10 00 | INT1 to INT3 | Б | External interrupt input for INT1 to INT3 | | 58, 68 | DVcc | _ | Dedicated power supply pins for the high current output buffers (Pin No. 54 to 72) | | 53, 63, 73 | DVss | _ | Dedicated ground pins for the high current output buffers (Pin No. 54 to 72) | | 34 | AVcc | Power supply | Dedicated power supply pin for the A/D Converter | | 37 | AVss | Power supply | Dedicated ground pin for the A/D Converter | | 35 | AVRH | Power supply | Upper reference voltage input for the A/D Converter | | 36 | AVRL | Power supply | Lower reference voltage input for the A/D Converter | | 49, 50 | MD0<br>MD1 | С | Operating mode selection input pins. These pins should be connected to Vcc or Vss. | | 51 | MD2 | Н | Operating mode selection input pin. This pin should be connected to Vcc or Vss. | | 27 | С | _ | External capacitor pin. A capacitor of $0.1\mu F$ should be connected to this pin and $V_{SS}$ . | | 23, 84 | Vcc | Power supply | Power supply pins (5.0 V). | | 11, 42, 81 | Vss | Power supply | Ground pins (0.0 V). | ### ■ I/O CIRCUIT TYPE | Circuit Type | Circuit | Remarks | |--------------|---------------------------------------------|-----------------------------------------------------------| | Α | Clock input X0 Hard, Soft Standby control | Oscillation feedback resistor: 1 MΩ approx. | | В | R HYS | Hysteresis input with pull-up Resistor: 50 kΩ approx. | | С | R HYS | Hysteresis input | | D | Vcc<br>P-ch<br>N-ch<br>HYS | CMOS output CMOS Hysteresis input | | E | P-ch N-ch Analog input R HYS | CMOS output CMOS Hysteresis input Analog input | #### HANDLING DEVICES #### (1) Make Sure that the Voltage not Exceed the Maximum Rating (to Avoid a Latch-up). In CMOS ICs, a latch-up phenomenon is caused when an voltage exceeding $V_{\rm CC}$ or an voltage below $V_{\rm SS}$ is applied to input or output pins or a voltage exceeding the rating is applied across $V_{\rm CC}$ and $V_{\rm SS}$ . When a latch-up is caused, the power supply current may be dramatically increased causing resultant thermal break-down of devices. To avoid the latch-up, make sure that the voltage not exceed the maximum rating. In turning on/turning off the analog power supply, make sure the analog power voltage (AVcc, AVRH, DVcc) and analog input voltages not exceed the digital voltage (Vcc). #### (2) Treatment of Unused Pins Unused input pins left open may cause abnormal operation, or latch-up leading to permanent damage. Unused input pins should be pulled up or pulled down through at least 2 $k\Omega$ resistance. Unused input/output pins may be left open in output state, but if such pins are in input state they should be handled in the same way as input pins. #### (3) Using external clock In using the external clock, drive X0 pin only and leave X1 pin unconnected. #### (4) Power supply pins (Vcc/Vss) In products with multiple $V_{cc}$ or $V_{ss}$ pins, pins with the same potential are internally connected in the device to avoid abnormal operations including latch-up. However, you must connect the pins to an external power and a ground line to lower the electro-magnetic emission level, to prevent abnormal operation of strobe signals caused by the rise in the ground level, and to conform to the total current rating (See the figure below.) Make sure to connect V<sub>cc</sub> and V<sub>ss</sub> pins via lowest impedance to power lines. It is recommended to provide a bypass capacitor of around 0.1 μF between V<sub>cc</sub> and V<sub>ss</sub> pins near the device. #### (5) Pull-up/down resistors The MB90595 Series does not support internal pull-up/down resistors. Use external components where needed. #### (6) Crystal Oscillator Circuit Noises around X0 or X1 pins may cause abnormal operations. Make sure to provide bypass capacitors via shortest distance from X0, X1 pins, crystal oscillator (or ceramic resonator) and ground lines, and make sure that lines of oscillation circuit not cross the lines of other circuits. A printed circuit board artwork surrounding the X0 and X1 pins with ground area for stabilizing the operation is highly recommended. #### (7) Turning-on Sequence of Power Supply to A/D Converter and Analog Inputs Make sure to turn on the A/D converter power supply (AVcc, AVRH, AVRL) and analog inputs (AN0 to AN7) after turning-on the digital power supply (Vcc). Turn-off the digital power after turning off the A/D converter supply and analog inputs. In this case, make sure that the voltage does not exceed AVRH or AVcc (turning on/off the analog and digital power supplies simultaneously is acceptable). #### (8) Connection of Unused Pins of A/D Converter Connect unused pins of A/D converter to AVcc = Vcc, AVss = AVRH = DVcc = Vss. #### (9) N.C. Pin The N.C. (internally connected) pin must be opened for use. #### (10) Notes on Energization To prevent the internal regulator circuit from malfunctioning, set the voltage rise time during energization at 50 $\mu$ s or more (0.2 V to 2.7 V). #### (11) Indeterminate outputs from ports 0 and 1 (MB90598/F598/V595/V595G only) During oscillation setting time of step-down circuit (during a power-on reset) after the power is turned on, the outputs from ports 0 and 1 become following state. - If RST pin is "H", the outputs become indeterminate. - If RST pin is "L", the outputs become high-impedance. Pay attention to the port output timing shown as follow. #### (12) Initialization The device contains internal registers which are initialized only by a power-on reset. To initialize these registers, please turn on the power again. #### (13) Directions of "DIV A, Ri" and "DIVW A, RWi" instructions In the signed multiplication and division instructions ("DIV A, Ri" and "DIVW A, RWi"), the value of the corresponding bank register (DTB, ADB, USB, SSB) is set in "00<sub>H</sub>". If the values of the corresponding bank register (DTB,ADB,USB,SSB) are set to other than "00H", the remainder by the execution result of the instruction is not stored in the register of the instruction operand. #### (14) Using REALOS The use of El<sup>2</sup>OS is not possible with the REALOS real time operating system. #### (15) Caution on Operations during PLL Clock Mode If the PLL clock mode is selected in the microcontroller, it may attempt to continue the operation using the freerunning frequency of the automatic oscillating circuit in the PLL circuitry even if the oscillator is out of place or the clock input is stopped. Performance of this operation, however, cannot be guaranteed. #### **■ BLOCK DIAGRAM** #### **■ MEMORY SPACE** The memory space of the MB90595 Series is shown below | | MB90V595/V595 | iG | MB90598/598G/<br>F598/F598G | | |--------------------------------------------|---------------------------|--------------------|-----------------------------|--| | FFFFFн<br>FF0000н | ROM (FF bank) | FFFFFFH<br>FF0000H | ROM (FF bank) | | | FEFFFFн<br>FE0000н | ROM (FE bank) | FEFFFFH<br>FE0000H | ROM (FE bank) | | | FDFFFF <sub>H</sub><br>FD0000 <sub>H</sub> | ROM (FD bank) | | | | | FCFFFFH<br>FC0000H | ROM (FC bank) | | | | | 00FFFFн<br>004000н | ROM<br>(Image of FF bank) | 00FFFFн<br>004000н | ROM<br>(Image of FF bank) | | | 001FFFн<br>001900н<br>0018FFн | Peripheral | 001FFFн<br>001900н | Peripheral | | | | RAM 6 K | 0010FFн | RAM 4 K | | | 000100н | | 000100н | | | | 0000BFн<br>000000н | Peripheral | 0000BFн<br>000000н | Peripheral | | | • | | | | | Memory space map Note: The ROM data of bank FF is reflected in the upper address of bank 00, realizing effective use of the C compiler small model. The lower 16-bit of bank FF and the lower 16-bit of bank 00 are assigned to the same address, enabling reference of the table on the ROM without stating "far". For example, if an attempt has been made to access $00C000_{\rm H}$ , the contents of the ROM at FFC000<sub>H</sub> are accessed. Since the ROM area of the FF bank exceeds 48 Kbytes, the whole area cannot be reflected in the image for the 00 bank. The ROM data at FF4000<sub>H</sub> to FFFFFF<sub>H</sub> looks, therefore, as if it were the image for $004000_{\rm H}$ to $00FFFF_{\rm H}$ . Thus, it is recommended that the ROM data table be stored in the area of FF4000<sub>H</sub> to FFFFFF<sub>H</sub>. ### ■ I/O MAP | Address | Register | Abbreviation | Access | Peripheral | Initial value | |-----------------|-------------------------------------|-----------------|--------|-------------|------------------------------| | 00н | Port 0 Data Register | PDR0 | R/W | Port 0 | XXXXXXXXB | | 01н | Port 1 Data Register | PDR1 | R/W | Port 1 | XXXXXXXXB | | 02н | Port 2 Data Register | PDR2 | R/W | Port 2 | XXXXXXXXB | | 03н | Port 3 Data Register | PDR3 | R/W | Port 3 | XXXXXXXXB | | 04н | Port 4 Data Register | PDR4 | R/W | Port 4 | XXXXXXXXB | | 05н | Port 5 Data Register | PDR5 | R/W | Port 5 | XXXXXXXXB | | 06н | Port 6 Data Register | PDR6 | R/W | Port 6 | XXXXXXXXB | | 07н | Port 7 Data Register | PDR7 | R/W | Port 7 | XXXXXXXXB | | 08н | Port 8 Data Register | PDR8 | R/W | Port 8 | XXXXXXXXB | | 09н | Port 9 Data Register | PDR9 | R/W | Port 9 | XXXXXXB | | 0Aн to 0Fн | | Reserv | red | | | | 10н | Port 0 Direction Register | DDR0 | R/W | Port 0 | 0 0 0 0 0 0 0 0 <sub>B</sub> | | 11н | Port 1 Direction Register | DDR1 | R/W | Port 1 | 0 0 0 0 0 0 0 0 <sub>B</sub> | | 12н | Port 2 Direction Register | DDR2 | R/W | Port 2 | 0 0 0 0 0 0 0 0 <sub>B</sub> | | 13н | Port 3 Direction Register | DDR3 | R/W | Port 3 | 0 0 0 0 0 0 0 0 <sub>B</sub> | | 14 <sub>H</sub> | Port 4 Direction Register | DDR4 | R/W | Port 4 | 0 0 0 0 0 0 0 0 <sub>B</sub> | | 15н | Port 5 Direction Register | DDR5 | R/W | Port 5 | 0 0 0 0 0 0 0 0 <sub>B</sub> | | 16н | Port 6 Direction Register | DDR6 | R/W | Port 6 | 0 0 0 0 0 0 0 0 <sub>B</sub> | | 17н | Port 7 Direction Register | DDR7 | R/W | Port 7 | 0 0 0 0 0 0 0 0 0в | | 18н | Port 8 Direction Register | DDR8 | R/W | Port 8 | 0 0 0 0 0 0 0 0 0в | | 19н | Port 9 Direction Register | DDR9 | R/W | Port 9 | 000000 | | 1Ан | | Reserv | red | | | | 1Вн | Analog Input Enable Register | ADER | R/W | Port 6, A/D | 11111111 | | 1Сн to 1Fн | | Reserv | red | | | | 20н | Serial Mode Control Register 0 | UMC0 | R/W | | 0 0 0 0 0 1 0 0в | | 21н | Serial status Register 0 | USR0 | R/W | | 0 0 0 1 0 0 0 0в | | 22н | Serial Input/Output Data Register 0 | UIDR0/<br>UODR0 | R/W | UART0 | XXXXXXXX | | 23н | Rate and Data Register 0 | URD0 | R/W | | 0 0 0 0 0 0 0 X <sub>B</sub> | | 24н | Serial Mode Register 1 | SMR1 | R/W | | 0 0 0 0 0 0 0 0 <sub>B</sub> | | 25н | Serial Control Register 1 | SCR1 | R/W | | 0 0 0 0 0 1 0 0в | | 26н | Serial Input/Output Data Register 1 | SIDR1/<br>SODR1 | R/W | UART1 | XXXXXXXXB | | 27н | Serial Status Register 1 | SSR1 | R/W | | 0 0 0 0 1 _ 0 0в | | 28н | UART1 Prescaler Control Register | U1CDCR | R/W | | 01111В | | Address | Register | Abbreviation | Access | Peripheral | Initial value | |-----------------|-------------------------------------------|--------------|--------|--------------------|-----------------------------| | 29н to 2Ан | | Reserve | d | | | | 2Вн | Serial IO Prescaler | SCDCR | R/W | | 01111в | | 2Сн | Serial Mode Control Register (low-order) | SMCS | R/W | | 0000в | | 2Dн | Serial Mode Control Register (high-order) | SMCS | R/W | Serial IO | 0 0 0 0 0 0 1 Ов | | 2Ен | Serial Data Register | SDR | R/W | | XXXXXXXX | | 2F <sub>H</sub> | Edge Selector | SES | R/W | | 0в | | 30н | External Interrupt Enable Register | ENIR | R/W | | 0 0 0 0 0 0 0 0в | | 31н | External Interrupt Request Register | EIRR | R/W | External Interrupt | XXXXXXXXB | | 32н | External Interrupt Level Register | ELVR | R/W | External interrupt | 0 0 0 0 0 0 0 0в | | 33н | External Interrupt Level Register | ELVR | R/W | - | 0 0 0 0 0 0 0 0в | | 34н | A/D Control Status Register 0 | ADCS0 | R/W | | 0 0 0 0 0 0 0 0в | | 35н | A/D Control Status Register 1 | ADCS1 | R/W | A/D Converter | 0 0 0 0 0 0 0 0в | | 36н | A/D Data Register 0 | ADCR0 | R | | XXXXXXXX | | 37н | A/D Data Register 1 | ADCR1 | R/W | | 0 0 0 0 1 _ XX <sub>B</sub> | | 38н | PPG0 Operation Mode Control Register | PPGC0 | R/W | 16-bit Program- | 0_0001в | | 39н | PPG1 Operation Mode Control Register | PPGC1 | R/W | mable Pulse | 0_00001в | | 3Ан | PPG0, 1 Output Pin Control Register | PPG01 | R/W | Generator 0/1 | 000000в | | 3Вн | | Reserve | d | | | | 3Сн | PPG2 Operation Mode Control Register | PPGC2 | R/W | 16-bit Program- | 0_0001в | | 3Dн | PPG3 Operation Mode Control Register | PPGC3 | R/W | mable Pulse | 0_00001в | | 3Ен | PPG2, 3 Output Pin Control Register | PPG23 | R/W | Generator 2/3 | 0 0 0 0 0 0в | | 3Fн | | Reserve | d | | | | 40н | PPG4 Operation Mode Control Register | PPGC4 | R/W | 16-bit Program- | 0_0001в | | 41н | PPG5 Operation Mode Control Register | PPGC5 | R/W | mable Pulse | 0_00001в | | 42н | PPG4, 5 Output Pin Control Register | PPG45 | R/W | Generator 4/5 | 000000в | | 43н | | Reserve | d | | | | 44н | PPG6 Operation Mode Control Register | PPGC6 | R/W | 16-bit Program- | 0_0001в | | 45н | PPG7 Operation Mode Control Register | PPGC7 | R/W | mable Pulse | 0_00001в | | 46н | PPG6, 7 Output Pin Control Register | PPG67 | R/W | Generator 6/7 | 00000в | | 47н | | Reserve | d | | | | 48н | PPG8 Operation Mode Control Register | PPGC8 | R/W | 16-bit Program- | 0_0001в | | 49н | PPG9 Operation Mode Control Register | PPGC9 | R/W | mable Pulse | 0_00001в | | 4A <sub>H</sub> | PPG8, 9 Output Pin Control Register | PPG89 | R/W | Generator 8/9 | 00000в | | 4Вн | | Reserve | d | | | | Address | Register | Abbreviation | Access | Peripheral | Initial value | |-------------|-------------------------------------------|-----------------|--------|--------------------------------|--------------------------| | 4Сн | PPGA Operation Mode Control Register | PPGCA | R/W | 16-bit | 0_0001в | | 4Dн | PPGB Operation Mode Control Register | PPGCB | R/W | Programmable<br>Pulse | 0_00001в | | 4Ен | PPGA, B Output Pin Control Register | PPGAB | R/W | Generator A/B | 0 0 0 0 0 0B | | <b>4</b> Fн | | Reserved | | | , | | 50н | Timer Control Status Register 0 | TMCSR0 | R/W | | 0 0 0 0 0 0 0 0 0в | | 51н | Timer Control Status Register 0 | TMCSR0 | R/W | | 0000в | | 52н | Timer 0/Reload Register 0 | TMR0/<br>TMRLR0 | R/W | 16-bit<br>Reload Timer 0 | XXXXXXXX | | 53н | Timer 0/Reload Register 0 | TMR0/<br>TMRLR0 | R/W | | XXXXXXXX | | 54н | Timer Control Status Register 1 | TMCSR1 | R/W | | 0 0 0 0 0 0 0 0в | | 55н | Timer Control Status Register 1 | TMCSR1 | R/W | 16-bit<br>Reload Timer 1 | 0000в | | 56н | Timer Register 1/Reload Register 1 | TMR1/<br>TMRLR1 | R/W | | XXXXXXXX | | 57н | Timer Register 1/Reload Register 1 | TMR1/<br>TMRLR1 | R/W | | XXXXXXXX | | 58н | Output Compare Control Status Register 0 | OCS0 | R/W | Output | 0 0 0 0 0 0 <sub>B</sub> | | 59н | Output Compare Control Status Register 1 | OCS1 | R/W | Compare 0/1 | 00000 | | 5Ан | Output Compare Control Status Register 2 | OCS2 | R/W | Output | 000000 | | 5Вн | Output Compare Control Status Register 3 | OCS3 | R/W | Compare 2/3 | 00000 | | 5Сн | Input Capture Control Status Register 0/1 | ICS01 | R/W | Input Capture 0/1 | $0\;0\;0\;0\;0\;0\;0_B$ | | 5Dн | Input Capture Control Status Register 2/3 | ICS23 | R/W | Input Capture 2/3 | 0 0 0 0 0 0 0 0в | | 5Ен | PWM Control Register 0 | PWC0 | R/W | Stepping Motor<br>Controller 0 | 0 0 0 0 0 0 <sub>B</sub> | | 5Fн | | Reserved | | | | | 60н | PWM Control Register 1 | PWC1 | R/W | Stepping Motor<br>Controller 1 | 0 0 0 0 0 0 <sub>B</sub> | | 61н | | Reserved | | | | | 62н | PWM Control Register 2 | PWC2 | R/W | Stepping Motor<br>Controller 2 | 0 0 0 0 0 0в | | 63н | Reserved | | | | | | 64н | PWM Control Register 3 | PWC3 | R/W | Stepping Motor<br>Controller 3 | 0 0 0 0 0 0 <sub>B</sub> | | 65н | Reserved | | | | | | 66н | Timer Data Register (low-order) | TCDT | R/W | | 0 0 0 0 0 0 0 0 0 | | 67н | Timer Data Register (high-order) | TCDT | R/W | IO Timer | 0 0 0 0 0 0 0 0 0 | | 68н | Timer Control Status Register | TCCS | R/W | | 0 0 0 0 0 0 0 0 0 | | 69н to 6Eн | | Reserved | | | | | | | | | | (Continued) | | File | Address | Register | Abbreviation | Access | Peripheral | Initial value | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|----------------------------------------|------------------|---------|-------------------|------------------------------| | 71 | <b>6</b> Fн | ROM Mirror Function Selection Register | ROMM | R/W | ROM Mirror | 1в | | 72H PWM1 Select Register 0 PWS10 R/W Controller 0 000000 73H PWM2 Select Register 0 PWS20 R/W 0000000 0000000 74H PWM1 Compare Register 1 PWC11 R/W XXXXXXXX8 75H PWM2 Compare Register 1 PWC21 R/W Stepping Motor Controller 1 000000 76H PWM1 Select Register 1 PWS21 R/W 000000 000000 77H PWM2 Select Register 2 PWC12 R/W 000000 000000 78H PWM1 Compare Register 2 PWC12 R/W Stepping Motor Controller 2 000000 7BH PWM2 Select Register 2 PWS22 R/W Stepping Motor Controller 2 000000 7CH PWM1 Compare Register 3 PWC13 R/W Stepping Motor Controller 2 000000 7CH PWM1 Select Register 3 PWC3 R/W Stepping Motor Controller 3 000000 7EH PWM2 Compare Register 3 PWC3 R/W Stepping Motor Controller 3 000000 | 70н | PWM1 Compare Register 0 | PWC10 | R/W | | XXXXXXXX | | 73H | 71н | PWM2 Compare Register 0 | PWC20 | R/W | Stepping Motor | XXXXXXXX | | 74H PWM1 Compare Register 1 PWC11 R/W XXXXXXXXS 75H PWM2 Compare Register 1 PWC21 R/W Stepping Motor Controller 1 XXXXXXXXS 76H PWM1 Select Register 1 PWS11 R/W Controller 1 000000 77H PWM2 Select Register 1 PWS21 R/W 0000000 0000000 78H PWM1 Compare Register 2 PWC22 R/W Stepping Motor Controller 2 XXXXXXXXXS 79H PWM2 Compare Register 2 PWS12 R/W Stepping Motor Controller 2 0000000 7BH PWM1 Select Register 2 PWS22 R/W Stepping Motor Controller 2 0000000 7CH PWM1 Compare Register 3 PWC13 R/W Stepping Motor Controller 3 0000000 7EH PWM1 Select Register 3 PWC13 R/W Stepping Motor Controller 3 0000000 7EH PWM1 Select Register 3 PWS13 R/W Stepping Motor Controller 3 | 72н | PWM1 Select Register 0 | PWS10 | R/W | | 000000 | | PWM2 Compare Register 1 | 73н | PWM2 Select Register 0 | PWS20 | R/W | | _ 0 0 0 0 0 0 0 В | | 76+ | 74н | PWM1 Compare Register 1 | PWC11 | R/W | | XXXXXXXX | | 77H PWM2 Select Register 1 PWS21 R/W | 75н | PWM2 Compare Register 1 | PWC21 | R/W | | XXXXXXXX | | 78H PWM1 Compare Register 2 PWC12 R/W XXXXXXXXS 79H PWM2 Compare Register 2 PWC22 R/W Stepping Motor Controller 2 XXXXXXXXS 7AH PWM1 Select Register 2 PWS12 R/W Controller 2 000000 0s 7BH PWM2 Select Register 3 PWS22 R/W XXXXXXXXs 7DH PWM2 Compare Register 3 PWC33 R/W Stepping Motor Controller 3 XXXXXXXXs 7EH PWM1 Select Register 3 PWS13 R/W Stepping Motor Controller 3 XXXXXXXXxs 7FH PWM1 Select Register 3 PWS13 R/W Stepping Motor Controller 3 XXXXXXXXxs 7FH PWM1 Select Register 3 PWS13 R/W Stepping Motor Controller 3 XXXXXXXXxs 7FH PWM1 Select Register 3 PWS13 R/W Stepping Motor Controller 3 XXXXXXXXxs 80h to 8FH CAN Controller Register 3 PWS23 R/W Address Match Detection Function Punction | 76н | PWM1 Select Register 1 | PWS11 | R/W | | 000000 | | 79H PWM2 Compare Register 2 PWC22 R/W Stepping Motor Controller 2 XXXXXXXXIIIIIIIIIIIIIIIIIIIIIIIIIIIII | 77н | PWM2 Select Register 1 | PWS21 | R/W | | _ 0 0 0 0 0 0 0 <sub>B</sub> | | 7AH PWM1 Select Register 2 PWS12 R/W Controller 2 000000_B 7BH PWM2 Select Register 2 PWS22 R/W 000000_B | 78н | PWM1 Compare Register 2 | PWC12 | R/W | | XXXXXXXX | | 7BH PWM2 Select Register 2 PWS22 R/W | 79н | PWM2 Compare Register 2 | PWC22 | R/W | Stepping Motor | XXXXXXXX | | 7CH PWM1 Compare Register 3 PWC13 R/W Stepping Motor Controller 3 XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | 7Ан | PWM1 Select Register 2 | PWS12 | R/W | Controller 2 | 000000 | | 7DH PWM2 Compare Register 3 PWC23 R/W Stepping Motor Controller 3 XXXXXXXXB 7EH PWM1 Select Register 3 PWS13 R/W Controller 3 000000B 7FH PWM2 Select Register 3 PWS23 R/W 0000000B 80H to 8FH CAN Controller. Refer to section about CAN Controller 90H to 9DH Reserved 9EH Program Address Detection Control Status Register PACSR R/W Address Match Detection Function Detection Function 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 | 7Вн | PWM2 Select Register 2 | PWS22 | R/W | | _ 0 0 0 0 0 0 0 <sub>B</sub> | | 7EH PWM1 Select Register 3 PWS13 R/W Controller 3 | 7Сн | PWM1 Compare Register 3 | PWC13 | R/W | | XXXXXXXX | | TFH PWM2 Select Register 3 PWS23 R/W | 7Dн | PWM2 Compare Register 3 | PWC23 | R/W | | XXXXXXXX | | 80H to 8FH CAN Controller. Refer to section about CAN Controller 90H to 9DH Reserved 9EH Program Address Detection Control Status Register DIRR R/W Delayed Interrupt/Request Register DIRR R/W Delayed Interrupt0B A0H Low-Power Mode Control Register LPMCR R/W Controller Controller A1H Clock Selection Register CKSCR R/W Low Power Controller A2H to A7H Reserved A8H Watchdog Timer Control Register WDTC R/W Watchdog Timer XXXXXX 1 1 1B A9H Time Base Timer Control Register TBTC R/W Time Base Timer 1 0 0 1 0 0 B A2H to ADH Reserved A8H Flash Memory Control Status Register (MB90F598/F598G only. Otherwise reserved) FMCS R/W Flash Memory 0 0 0 0 X 0 0 0 0 B | <b>7</b> Ен | PWM1 Select Register 3 | PWS13 | R/W | | 000000 | | Program Address Detection Control Status Register PACSR R/W Delayed Interrupt/Request Register DIRR R/W Delayed Interrupt/Request Register DIRR R/W Delayed Interrupt | <b>7</b> Fн | PWM2 Select Register 3 | PWS23 | R/W | | _ 0 0 0 0 0 0 0 В | | Program Address Detection Control Status Register PACSR R/W Address Match Detection Function PACSR R/W Delayed Interrupt/Request Register DIRR R/W Delayed Interrupt I | 80н to 8Fн | CAN Controller. | Refer to section | about C | AN Controller | | | Status Register 9FH Delayed Interrupt/Request Register DIRR R/W Delayed Interrupt Low-Power Mode Control Register DIRR R/W Delayed Interrupt Low Power Controller A0H Clock Selection Register CKSCR R/W A2H to A7H Reserved A8H Watchdog Timer Control Register WDTC R/W Watchdog Timer Time Base Timer Control Register ABH Table Table ABH Time Base Timer Table ABH Time Base Timer Table ABH Time Base Timer Table ABH Table ABH Time Base Timer Table ABH Table ABH Time Base Timer Tim | 90н to 9Dн | | Reserved | | | | | A0H Low-Power Mode Control Register LPMCR R/W Low Power Controller 0 0 0 1 1 0 0 0B A1H Clock Selection Register CKSCR R/W Low Power Controller 1 1 1 1 1 1 1 0 0B A2H to A7H Reserved A8H Watchdog Timer Control Register WDTC R/W Watchdog Timer XXXXXX 1 1 1B A9H Time Base Timer Control Register TBTC R/W Time Base Timer 1 _ 0 0 1 0 0B AAH to ADH Reserved Flash Memory Control Status Register (MB90F598/F598G only. Otherwise reserved) FMCS R/W Flash Memory 0 0 0 0 X 0 0 0 0B | 9Ен | _ | PACSR | R/W | | 0 0 0 0 0 0 0 0 <sub>B</sub> | | A0H Clock Selection Register CKSCR R/W Controller L1 1 1 1 1 1 0 0 B A2H to A7H Reserved A8H Watchdog Timer Control Register WDTC R/W Watchdog Timer XXXXXX 1 1 1 B A9H Time Base Timer Control Register TBTC R/W Time Base Timer 1 0 0 1 0 0 B AAH to ADH Reserved Flash Memory Control Status Register (MB90F598/F598G only. Otherwise reserved) FMCS R/W Flash Memory 0 0 0 0 X 0 0 0 0 B R/W Flash Memory Control Status Register (MB90F598/F598G only. Otherwise reserved) | 9Fн | Delayed Interrupt/Request Register | DIRR | R/W | Delayed Interrupt | Ов | | A2H to A7H Reserved A8H Watchdog Timer Control Register A9H Time Base Timer Control Register AAH to ADH Reserved R/W Watchdog Timer XXXXXX 1 1 1B RESERVED R/W Time Base Timer Control Register R/W Time Base Timer Control Register R/W Time Base Timer 1 _ 0 0 1 0 0B Reserved Reserved Flash Memory Control Status Register (MB90F598/F598G only. Otherwise reserved) R/W Flash Memory 0 0 0 X 0 0 0 0B | А0н | Low-Power Mode Control Register | LPMCR | R/W | | 0 0 0 1 1 0 0 Ов | | A8H Watchdog Timer Control Register WDTC R/W Watchdog Timer XXXXXX 1 1 1B A9H Time Base Timer Control Register TBTC R/W Time Base Timer 1 0 0 1 0 0B AAH to ADH Reserved Flash Memory Control Status Register (MB90F598/F598G only. Otherwise reserved) FMCS R/W Flash Memory 0 0 0 0 X 0 0 0 0B | А1н | Clock Selection Register | CKSCR | R/W | | 1 1 1 1 1 1 0 Ов | | A9H Time Base Timer Control Register TBTC R/W Time Base Timer 1 0 0 1 0 0B AAH to ADH Reserved Flash Memory Control Status Register (MB90F598/F598G only. Otherwise reserved) FMCS R/W Flash Memory 0 0 0 X 0 0 0 0B | А2н to А7н | | Reserved | | | | | AAH to ADH Reserved Flash Memory Control Status Register (MB90F598/F598G only. Otherwise reserved) Reserved Reserved FMCS R/W Flash Memory 0 0 0 X 0 0 0 0 B | А8н | Watchdog Timer Control Register | WDTC | R/W | Watchdog Timer | XXXXX 1 1 1 <sub>B</sub> | | AEH Flash Memory Control Status Register (MB90F598/F598G only. Otherwise reserved) FMCS R/W Flash Memory 0 0 0 X 0 0 0 0B | А9н | Time Base Timer Control Register | TBTC | R/W | Time Base Timer | 100100в | | AEH (MB90F598/F598G only. FMCS R/W Flash Memory 0 0 0 X 0 0 0 0B Otherwise reserved) | AAн to ADн | Reserved | | | | | | AF <sub>H</sub> Reserved | АЕн | (MB90F598/F598G only. | FMCS | R/W | Flash Memory | 0 0 0 X 0 0 0 0 <sub>B</sub> | | | АГн | | Reserved | | | | | Address | Register | Abbreviation | Access | Peripheral | Initial value | |------------|-------------------------------|--------------|--------|-----------------------------------------|---------------| | В0н | Interrupt Control Register 00 | ICR00 | R/W | | 00000111в | | В1н | Interrupt Control Register 01 | ICR01 | R/W | Interrupt controller | 00000111в | | В2н | Interrupt Control Register 02 | ICR02 | R/W | interrupt controller | 00000111в | | ВЗн | Interrupt Control Register 03 | ICR03 | R/W | | 00000111в | | В4н | Interrupt Control Register 04 | ICR04 | R/W | | 00000111в | | В5н | Interrupt Control Register 05 | ICR05 | R/W | Interrupt controller | 00000111В | | В6н | Interrupt Control Register 06 | ICR06 | R/W | | 00000111В | | В7н | Interrupt Control Register 07 | ICR07 | R/W | | 00000111в | | В8н | Interrupt Control Register 08 | ICR08 | R/W | | 00000111в | | В9н | Interrupt Control Register 09 | ICR09 | R/W | | 00000111в | | ВАн | Interrupt Control Register 10 | ICR10 | R/W | | 00000111в | | ВВн | Interrupt Control Register 11 | ICR11 | R/W | | 00000111в | | ВСн | Interrupt Control Register 12 | ICR12 | R/W | | 00000111в | | ВОн | Interrupt Control Register 13 | ICR13 | R/W | | 00000111в | | ВЕн | Interrupt Control Register 14 | ICR14 | R/W | | 00000111в | | ВГн | Interrupt Control Register 15 | ICR15 | R/W | | 00000111в | | C0н to FFн | | Rese | rved | | | | 1900н | Reload Register L | PRLL0 | R/W | | XXXXXXXX | | 1901н | Reload Register H | PRLH0 | R/W | 16-bit Programmable Pulse | XXXXXXXX | | 1902н | Reload Register L | PRLL1 | R/W | Generator 0/1 | XXXXXXXX | | 1903н | Reload Register H | PRLH1 | R/W | | XXXXXXXX | | 1904н | Reload Register L | PRLL2 | R/W | | XXXXXXXX | | 1905н | Reload Register H | PRLH2 | R/W | 16-bit Programmable | XXXXXXXX | | 1906н | Reload Register L | PRLL3 | R/W | Pulse<br>Generator 2/3 | XXXXXXXX | | 1907н | Reload Register H | PRLH3 | R/W | | XXXXXXXX | | 1908н | Reload Register L | PRLL4 | R/W | | XXXXXXXX | | 1909н | Reload Register H | PRLH4 | R/W | 16-bit Programmable | XXXXXXXX | | 190Ан | Reload Register L | PRLL5 | R/W | Pulse<br>Generator 4/5 | XXXXXXXX | | 190Вн | Reload Register H | PRLH5 | R/W | 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 2 | XXXXXXXX | | 190Сн | Reload Register L | PRLL6 | R/W | | XXXXXXXX | | 190Он | Reload Register H | PRLH6 | R/W | 16-bit Programmable | XXXXXXXXB | | 190Ен | Reload Register L | PRLL7 | R/W | Pulse<br>Generator 6/7 | XXXXXXXXB | | 190Fн | Reload Register H | PRLH7 | R/W | 255.3.5. 57. | XXXXXXXXB | | Address | Register | Abbreviation | Access | Peripheral | Initial value | |----------------|------------------------------------------|--------------|--------|---------------------------|-----------------------| | 1910н | Reload Register L | PRLL8 | R/W | | XXXXXXXX | | 1911н | Reload Register H | PRLH8 | R/W | 16-bit Programmable Pulse | XXXXXXXXB | | 1912н | Reload Register L | PRLL9 | R/W | Generator 8/9 | XXXXXXXX | | 1913н | Reload Register H | PRLH9 | R/W | | XXXXXXXX | | 1914н | Reload Register L | PRLLA | R/W | 16-bit Programmable | XXXXXXXXB | | 1915н | Reload Register H | PRLHA | R/W | Pulse<br>Generator A/B | XXXXXXXX | | 1916н | Reload Register L | PRLLB | R/W | 16-bit Programmable | XXXXXXXX <sub>B</sub> | | 1917н | Reload Register H | PRLHB | R/W | Pulse Generator A/B | XXXXXXXX | | 1918н to 191Fн | | Res | served | | | | 1920н | Input Capture Register 0 (low-order) | IPCP0 | R | | XXXXXXX | | 1921н | Input Capture Register 0<br>(high-order) | IPCP0 | R | land Operations 0/4 | XXXXXXXXB | | 1922н | Input Capture Register 1<br>(low-order) | IPCP1 | R | Input Capture 0/1 | XXXXXXXXB | | 1923н | Input Capture Register 1 (high-order) | IPCP1 | R | | XXXXXXXXB | | 1924н | Input Capture Register 2<br>(low-order) | IPCP2 | R | | XXXXXXXXB | | 1925н | Input Capture Register 2<br>(high-order) | IPCP2 | R | lanut Contura 2/2 | XXXXXXXX | | 1926н | Input Capture Register 3<br>(low-order) | IPCP3 | R | Input Capture 2/3 | XXXXXXXX | | 1927н | Input Capture Register 3 (high-order) | IPCP3 | R | | XXXXXXXX | | 1928н | Output Compare Register 0 (low-order) | OCCP0 | R/W | | XXXXXXXX | | 1929н | Output Compare Register 0 (high-order) | OCCP0 | R/W | Output Compare 0/4 | XXXXXXXX | | 192Ан | Output Compare Register 1 (low-order) | OCCP1 | R/W | Output Compare 0/1 | XXXXXXXX | | 192Вн | Output Compare Register 1 (high-order) | OCCP1 | R/W | | XXXXXXXX | #### (Continued) | Address | Register | Abbreviation | Access | Peripheral | Initial value | | | | | |----------------|--------------------------------------------------------|------------------|------------|--------------------|---------------|--|--|--|--| | 192Сн | Output Compare Register 2 (low-order) | OCCP2 | R/W | | XXXXXXXX | | | | | | 192Dн | Output Compare Register 2 (high-order) | OCCP2 | R/W | Output Compare 2/3 | XXXXXXX | | | | | | 192Ен | Output Compare Register 3 (low-order) | OCCP3 | R/W | Output Compare 2/3 | XXXXXXX | | | | | | 192Fн | Output Compare Register 3 (high-order) | OCCP3 | R/W | | XXXXXXXX | | | | | | 1930н to 19FFн | | Res | served | | | | | | | | 1A00н to 1AFFн | CAN Cont | roller. Refer to | section ab | out CAN Controller | | | | | | | 1B00н to 1BFFн | CAN Controller. Refer to section about CAN Controller | | | | | | | | | | 1С00н to 1EFFн | Reserved | | | | | | | | | | 1FF0н | Program Address Detection<br>Register 0 (low-order) | | | | XXXXXXXX | | | | | | 1FF1н | Program Address Detection<br>Register 0 (middle-order) | PADR0 | R/W | | XXXXXXXX | | | | | | 1FF2н | Program Address Detection<br>Register 0 (high-order) | | | Address Match | XXXXXXXX | | | | | | 1FF3н | Program Address Detection<br>Register 1 (low-order) | | | Detection Function | XXXXXXXX | | | | | | 1FF4н | Program Address Detection<br>Register 1 (middle-order) | PADR1 | R/W | | XXXXXXX | | | | | | 1FF5н | Program Address Detection<br>Register 1 (high-order) | | | | XXXXXXXX | | | | | | 1FF6н to 1FFFн | | Res | served | _ | | | | | | Note: Initial value of "\_" represents unused bit; "X" represents unknown value. Addresses in the rage 0000H to 00FFH, which are not listed in the table, are reserved for the primary functions of the MCU. A read access to these reserved addresses results in reading "X", and any write access should not be performed. #### **■ CAN CONTROLLER** The CAN controller has the following features: - Conforms to CAN Specification Version 2.0 Part A and B - Supports transmission/reception in standard frame and extended frame formats - Supports transmission of data frames by receiving remote frames - 16 transmitting/receiving message buffers - 29-bit ID and 8-byte data - Multi-level message buffer configuration - Provides full-bit comparison, full-bit mask, acceptance register 0/acceptance register 1 for each message buffer as 1D acceptance mask - Two acceptance mask registers in either standard frame format or extended frame formats - Bit rate programmable from 10 Kbit/s to 2 Mbit/s (when input clock is at 16 MHz) **List of Control Registers** | Address | Register | Abbreviation | Access | Initial Value | | |---------|------------------------------------|--------------|----------|-----------------------------------------|--| | 000080н | Message buffer valid register | BVALR | R/W | 0000000 00000000 | | | 000081н | — Iviessage buller valid register | BVALK | IX/VV | 00000000 0000000 | | | 000082н | Transmit request register | TREQR | R/W | 0000000 00000000 | | | 000083н | Transmit request register | INLQN | IX/VV | 00000000 0000000 | | | 000084н | Transmit cancel register | TCANR | W | 0000000 00000000 | | | 000085н | Transmit cancer register | TOAIN | VV | 00000000 0000000 | | | 000086н | Transmit complete register | TCR | R/W | 0000000 00000000 | | | 000087н | - Transmit complete register | TCK | K/VV | 00000000 00000000 | | | 000088н | Receive complete register | RCR | R/W | 0000000 00000000 | | | 000089н | Receive complete register | KCK | IX/VV | UUUUUUU UUUUUUUB | | | 00008Ан | Remote request receiving register | RRTRR | R/W | 0000000 00000000 | | | 00008Вн | Tremote request receiving register | KIXTIKIX | IX/VV | 000000000000000000000000000000000000000 | | | 00008Сн | Receive overrun register | ROVRR | R/W | 0000000 00000000 | | | 00008Dн | Receive overruit register | KOVKK | IX/VV | 0000000 0000000 | | | 00008Ен | Receive interrupt enable register | RIER | R/W | 00000000 00000000 | | | 00008Fн | Treceive interrupt enable register | KILK | IX/VV | 00000000 0000000 | | | 001В00н | Control status register | CSR | R/W, R | 00000 00-1в | | | 001В01н | Control status register | CSK | N/VV, N | 00000 00-18 | | | 001В02н | Last event indicator register | LEIR | R/W | 000-000в | | | 001В03н | Last event indicator register | LEIK | IX/VV | 000-000B | | | 001В04н | Receive/transmit error counter | RTEC | R | 0000000 00000000 | | | 001В05н | Receive/transmit entri counter | KIEC | , r | OUUUUUU UUUUUUUB | | | 001В06н | Bit timing register | BTR | R/W | -1111111 11111111в | | | 001В07н | bit tilling register | DIK | ITA/ V V | -11111111111111111111111111111111111111 | | | Address | Register | Abbreviation | Access | Initial Value | | |---------|----------------------------------------|--------------|---------|----------------------------------------|--| | 001В08н | IDE register | IDER | R/W | XXXXXXXX XXXXXXXX | | | 001В09н | IDE register | IDEK | 17/ 77 | XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX | | | 001В0Ан | Transmit RTR register | TRTRR | R/W | 00000000 00000000в | | | 001В0Вн | Transmit KTK register | TIVITAL | 17/77 | 0000000 0000000 | | | 001В0Сн | Remote frame receive waiting register | RFWTR | R/W | XXXXXXXX XXXXXXXX | | | 001В0Он | Tremote frame receive waiting register | IXI VVIIX | 17/ 77 | AAAAAAA AAAAAAAA | | | 001В0Ен | Transmit interrupt enable register | TIER | R/W | 0000000 00000000 | | | 001В0Гн | Transmit interrupt enable register | HER | FX/VV | 0000000 0000000B | | | 001В10н | | AMSR | R/W | XXXXXXXX XXXXXXXX | | | 001В11н | Acceptance mask select register | | | | | | 001В12н | Acceptance mask select register | | | XXXXXXXX XXXXXXXX | | | 001В13н | | | | WWWW WWWW | | | 001В14н | | | | XXXXXXXX XXXXXXXX | | | 001В15н | Acceptance mask register 0 | AMR0 | R/W | AAAAAAA AAAAAAAA | | | 001В16н | Acceptance mask register o | AWINO | 17/ 77 | XXXXX XXXXXXXX | | | 001В17н | | | | | | | 001В18н | | | | XXXXXXXX XXXXXXXX | | | 001В19н | Acceptance mask register 1 | AMR1 | R/W | | | | 001В1Ан | Acceptatice mask register i | AIVIN I | FX/ V V | XXXXX XXXXXXXXB | | | 001В1Вн | | | | | | **List of Message Buffers (ID Registers)** | Address | Register | sage Buffers (ID<br>Abbreviation | Access | Initial Value | |--------------------------|---------------------|----------------------------------|--------|----------------------------| | 001A00н<br>to<br>001A1Fн | General-purpose RAM | | R/W | XXXXXXXB<br>to<br>XXXXXXXB | | 001A20н<br>001A21н | ID register 0 | IDR0 | R/W | XXXXXXXX XXXXXXXB | | 001A22н<br>001A23н | To register o | IDINO | TC/VV | XXXXX XXXXXXXXB | | 001A24н<br>001A25н | ID register 1 | IDR1 | R/W | XXXXXXXX XXXXXXXXB | | 001A26н<br>001A27н | | | | XXXXX XXXXXXXXB | | 001A28н<br>001A29н | ID register 2 | IDR2 | R/W | XXXXXXX XXXXXXXB | | 001A2Aн<br>001A2Bн | - | | | XXXXX XXXXXXXXB | | 001A2Cн<br>001A2Dн | ID register 3 | IDR3 | R/W | XXXXXXXX XXXXXXXXB | | 001A2Eн<br>001A2Fн | | | | XXXXX XXXXXXXXB | | 001A30н<br>001A31н | ID register 4 | IDR4 | R/W | XXXXXXX XXXXXXX | | 001A32н<br>001A33н | | | | XXXXX XXXXXXXXB | | 001A34н<br>001A35н | ID register 5 | IDR5 | R/W | XXXXXXX XXXXXXXB | | 001A36н<br>001A37н | | | | XXXXX XXXXXXXXB | | 001A38н<br>001A39н | ID register 6 | IDR6 | R/W | XXXXXXX XXXXXXX | | 001АЗАн<br>001АЗВн | - | | | XXXXX XXXXXXXXB | | 001A3Cн<br>001A3Dн | ID register 7 | IDR7 | R/W | XXXXXXX XXXXXXXB | | 001А3Ен<br>001А3Fн | | | | XXXXX XXXXXXXXB | | Address | Register | Abbreviation | Access | Initial Value | | |---------|----------------|--------------|---------|-----------------------------------------|--| | 001А40н | | | | VVVVVVV VVVVVVV- | | | 001А41н | ID register 9 | IDR8 | R/W | XXXXXXXX XXXXXXX <sub>B</sub> | | | 001А42н | ID register 8 | IDRO | K/VV | XXXXX XXXXXXXXB | | | 001А43н | | | | VVVV VVVVVVVR | | | 001А44н | | | | XXXXXXXX XXXXXXXX | | | 001А45н | ID register 9 | IDR9 | R/W | AAAAAAAA AAAAAAAAA | | | 001А46н | To register 9 | IDI(9 | 17/ / / | XXXXX XXXXXXXX <sub>B</sub> | | | 001А47н | | | | ////// | | | 001А48н | | | | XXXXXXXX XXXXXXXX | | | 001А49н | ID register 10 | IDR10 | R/W | 70700700X 7070000XB | | | 001А4Ан | Togister 10 | IDICIO | 10,00 | XXXXX XXXXXXXX <sub>B</sub> | | | 001А4Вн | | | | 700000 700000000 | | | 001А4Сн | | | | XXXXXXXX XXXXXXXX | | | 001А4Он | ID register 11 | IDR11 | R/W | ,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,,, | | | 001А4Ен | | .2 | | XXXXX XXXXXXXX <sub>B</sub> | | | 001А4Гн | | | | | | | 001А50н | | | | XXXXXXXX XXXXXXXX | | | 001А51н | ID register 12 | IDR12 | R/W | | | | 001А52н | 3 | | | XXXXX XXXXXXXX <sub>B</sub> | | | 001А53н | | | | | | | 001А54н | | | | XXXXXXXX XXXXXXXX | | | 001А55н | ID register 13 | IDR13 | R/W | | | | 001А56н | | | | XXXXX XXXXXXXXB | | | 001А57н | | | | | | | 001A58н | | | | XXXXXXXX XXXXXXXX | | | 001A59н | ID register 14 | IDR14 | R/W | | | | 001А5Ан | | | | XXXXX XXXXXXXXB | | | 001A5Bн | | | | | | | 001A5Сн | | | | XXXXXXXX XXXXXXXX | | | 001A5Dн | ID register 15 | IDR15 | R/W | | | | 001A5Eн | | | | XXXXX XXXXXXXXB | | | 001А5Гн | | | | | | List of Message Buffers (DLC Registers and Data Registers) | Address | List of Message Buffer<br>Register | Initial Value | | | | |--------------------------|------------------------------------|---------------|----------|----------------------------------------------------|--| | 001А60н | | Abbreviation | Access | | | | 001А61н | DLC register 0 | DLCR0 | R/W | XXXX <sub>B</sub> | | | 001А62н | DLC register 1 | DI CD4 | DAM | VVV- | | | 001А63н | DLC register 1 | DLCR1 | R/W | XXXX <sub>B</sub> | | | 001А64н | DLC register 2 | DLCR2 | R/W | XXXX <sub>B</sub> | | | 001А65н | DEO register 2 | DLONZ | 10,00 | 70000b | | | 001А66н | DLC register 3 | DLCR3 | R/W | XXXX <sub>B</sub> | | | 001А67н | 220 logisto. 0 | 220110 | 1,011 | 70000 | | | 001А68н | DLC register 4 | DLCR4 | R/W | XXXX <sub>B</sub> | | | 001А69н | 2 To rogiotor : | | . , | | | | 001А6Ан | DLC register 5 | DLCR5 | R/W | XXXX <sub>B</sub> | | | 001А6Вн | | | | | | | 001А6Сн | DLC register 6 | DLCR6 | R/W | XXXX <sub>B</sub> | | | 001А6Дн | - | | | | | | 001А6Ен | DLC register 7 | DLCR7 | R/W | XXXX <sub>B</sub> | | | 001A6Fн | | | | | | | 001A70н<br>001A71н | DLC register 8 | DLCR8 | R/W | XXXX | | | 001A71н<br>001A72н | | | | | | | 001А73н | DLC register 9 | DLCR9 | R/W | XXXX <sub>B</sub> | | | 001А74н | | | | | | | 001А75н | DLC register 10 | DLCR10 | R/W | XXXX <sub>B</sub> | | | 001А76н | DI C register 44 | DI CD44 | DAM | VVVV | | | 001А77н | DLC register 11 | DLCR11 | R/W | XXXX <sub>B</sub> | | | 001А78н | DLC register 12 | DLCR12 | R/W | XXXXв | | | 001А79н | DEC register 12 | DLCK12 | IX/VV | VVVR | | | 001А7Ан | DLC register 13 | DLCR13 | R/W | XXXX <sub>B</sub> | | | 001А7Вн | DEO TOGISTOT TO | DEGICIO | 1 X/ V V | AAAAA | | | 001А7Сн | DLC register 14 | DLCR14 | R/W | XXXX <sub>B</sub> | | | 001А7Dн | | 2231(11 | 1 21 4 4 | ,,,,,, | | | 001А7Ен | DLC register 15 | DLCR15 | R/W | XXXX <sub>B</sub> | | | 001А7Fн | <del>g</del> | | | | | | 001A80н<br>to<br>001A87н | Data register 0 (8 bytes) | DTR0 | R/W | XXXXXXX <sub>B</sub><br>to<br>XXXXXXX <sub>B</sub> | | | Address | Register | Abbreviation | Access | Initial Value | |--------------------------|----------------------------|--------------|--------|------------------------------| | 001A88н<br>to<br>001A8Fн | Data register 1 (8 bytes) | DTR1 | R/W | XXXXXXXB<br>to<br>XXXXXXXXB | | 001A90н<br>to<br>001A97н | Data register 2 (8 bytes) | DTR2 | R/W | XXXXXXXB<br>to<br>XXXXXXXXB | | 001A98н<br>to<br>001A9Fн | Data register 3 (8 bytes) | DTR3 | R/W | XXXXXXXXB<br>to<br>XXXXXXXXB | | 001AA0н<br>to<br>001AA7н | Data register 4 (8 bytes) | DTR4 | R/W | XXXXXXXB<br>to<br>XXXXXXXXB | | 001AA8н<br>to<br>001AAFн | Data register 5 (8 bytes) | DTR5 | R/W | XXXXXXXB<br>to<br>XXXXXXXXB | | 001AB0н<br>to<br>001AB7н | Data register 6 (8 bytes) | DTR6 | R/W | XXXXXXXB<br>to<br>XXXXXXXXB | | 001AB8н<br>to<br>001ABFн | Data register 7 (8 bytes) | DTR7 | R/W | XXXXXXXB<br>to<br>XXXXXXXXB | | 001AC0н<br>to<br>001AC7н | Data register 8 (8 bytes) | DTR8 | R/W | XXXXXXXB<br>to<br>XXXXXXXXB | | 001AC8н<br>to<br>001ACFн | Data register 9 (8 bytes) | DTR9 | R/W | XXXXXXXB<br>to<br>XXXXXXXXB | | 001AD0н<br>to<br>001AD7н | Data register 10 (8 bytes) | DTR10 | R/W | XXXXXXXB<br>to<br>XXXXXXXXB | | 001AD8н<br>to<br>001ADFн | Data register 11 (8 bytes) | DTR11 | R/W | XXXXXXXB<br>to<br>XXXXXXXXB | | 001AE0н<br>to<br>001AE7н | Data register 12 (8 bytes) | DTR12 | R/W | XXXXXXXB<br>to<br>XXXXXXXXB | | 001AE8н<br>to<br>001AEFн | Data register 13 (8 bytes) | DTR13 | R/W | XXXXXXXB<br>to<br>XXXXXXXXB | | 001AF0н<br>to<br>001AF7н | Data register 14 (8 bytes) | DTR14 | R/W | XXXXXXXB<br>to<br>XXXXXXXXB | | 001AF8н<br>to<br>001AFFн | Data register 15 (8 bytes) | DTR15 | R/W | XXXXXXXB<br>to<br>XXXXXXXXB | ### **■ INTERRUPT MAP** | | El <sup>2</sup> OS | Interru | pt vector | Interrupt control register | | | |--------------------------------|--------------------|---------|---------------------|----------------------------|---------|--| | Interrupt source | clear | Number | Address | Number | Address | | | Reset | N/A | # 08 | FFFFDCH | | | | | INT9 instruction | N/A | # 09 | FFFFD8 <sub>H</sub> | | | | | Exception | N/A | # 10 | FFFFD4 <sub>H</sub> | | | | | CAN RX | N/A | # 11 | FFFFD0 <sub>H</sub> | ICDOO | 0000В0н | | | CAN TX/NS | N/A | # 12 | FFFFCCH | ICR00 | ООООВОН | | | External Interrupt (INT0/INT1) | *1 | # 13 | FFFFC8 <sub>H</sub> | ICR01 | 0000В1н | | | Time Base Timer | N/A | # 14 | FFFFC4 <sub>H</sub> | ICKUI | ООООБТН | | | 16-bit Reload Timer 0 | *1 | # 15 | FFFFC0 <sub>H</sub> | ICR02 | 0000В2н | | | 8/10-bit A/D Converter | *1 | # 16 | FFFFBC <sub>H</sub> | ICKUZ | 0000DZH | | | I/O Timer | N/A | # 17 | FFFFB8 <sub>H</sub> | ICR03 | 0000ВЗн | | | External Interrupt (INT2/INT3) | *1 | # 18 | FFFFB4 <sub>H</sub> | ICKUS | ООООБЭН | | | Serial I/O | *1 | # 19 | FFFFB0 <sub>H</sub> | ICR04 | 0000В4н | | | External Interrupt (INT4/INT5) | *1 | # 20 | FFFFAC⊢ | ICK04 | 0000Б4н | | | Input Capture 0 | *1 | # 21 | FFFFA8 <sub>H</sub> | ICR05 | 0000В5н | | | 8/16-bit PPG 0/1 | N/A | # 22 | FFFFA4 <sub>H</sub> | ICKUS | ООООВЭН | | | Output Compare 0 | *1 | # 23 | FFFFA0 <sub>H</sub> | ICR06 | 0000В6н | | | 8/16-bit PPG 2/3 | N/A | # 24 | FFFF9C <sub>H</sub> | ICKUO | | | | External Interrupt (INT6/INT7) | *1 | # 25 | FFFF98⊦ | ICR07 | 0000В7н | | | Input Capture 1 | *1 | # 26 | FFFF94 <sub>H</sub> | ICINO | | | | 8/16-bit PPG 4/5 | N/A | # 27 | FFFF90⊦ | ICR08 | 0000В8н | | | Output Compare 1 | *1 | # 28 | FFFF8C <sub>H</sub> | ICKUO | ООООВОН | | | 8/16-bit PPG 6/7 | N/A | # 29 | FFFF88 <sub>H</sub> | ICR09 | 0000В9н | | | Input Capture 2 | *1 | # 30 | FFFF84 <sub>H</sub> | ICKUS | ООООБЭН | | | 8/16-bit PPG 8/9 | N/A | # 31 | FFFF80 <sub>H</sub> | ICR10 | 0000ВАн | | | Output Compare 2 | *1 | # 32 | FFFF7C <sub>H</sub> | ICICIO | UUUUDAH | | | Input Capture 3 | *1 | # 33 | FFFF78⊦ | ICR11 | 0000ВВн | | | 8/16-bit PPG A/B | N/A | # 34 | FFFF74 <sub>H</sub> | IOIXII | ООООВЬН | | | Output Compare 3 | *1 | # 35 | FFFF70 <sub>H</sub> | ICR12 | 0000ВСн | | | 16-bit Reload Timer 1 | *1 | # 36 | FFFF6C <sub>H</sub> | IONIZ | ООООВСН | | | UART 0 RX | *2 | # 37 | FFFF68 <sub>H</sub> | ICR13 | 0000RD | | | UART 0 TX | *1 | # 38 | FFFF64 <sub>H</sub> | 101/13 | 0000ВDн | | | UART 1 RX | *2 | # 39 | FFFF60 <sub>H</sub> | ICR14 | 0000ВЕн | | | UART 1 TX | *1 | # 40 | FFFF5C <sub>H</sub> | 10K14 | | | | Flash Memory | N/A | # 41 | FFFF58 <sub>H</sub> | ICR15 | 0000RE | | | Delayed interrupt | N/A | # 42 | FFFF54 <sub>H</sub> | 101(10 | 0000ВFн | | - \*1: The interrupt request flag is cleared by the El<sup>2</sup>OS interrupt clear signal. - \*2: The interrupt request flag is cleared by the El<sup>2</sup>OS interrupt clear signal. A stop request is available. N/A:The interrupt request flag is not cleared by the El<sup>2</sup>OS interrupt clear signal. - Notes: For a peripheral module with two interrupt for a single interrupt number, both interrupt request flags are cleared by the El<sup>2</sup>OS interrupt clear signal. - At the end of El<sup>2</sup>OS, the El<sup>2</sup>OS clear signal will be asserted for all the interrupt flags assigned to the same interrupt number. If one interrupt flag starts the El<sup>2</sup>OS and in the meantime another interrupt flag is set by hardware event, the later event is lost because the flag is cleared by the El<sup>2</sup>OS clear signal caused by the first event. So it is recommended not to use the El<sup>2</sup>OS for this interrupt number. - If El<sup>2</sup>OS is enabled, El<sup>2</sup>OS is initiated when one of the two interrupt signals in the same interrupt control register (ICR) is asserted. This means that different interrupt sources share the same El<sup>2</sup>OS Descriptor which should be unique for each interrupt source. For this reason, when one interrupt source uses the El<sup>2</sup>OS, the other interrupt should be disabled. #### **■ ELECTRICAL CHARACTERISTICS** #### 1. Absolute Maximum Ratings (Vss = AVss = 0.0 V) | Paramatan | C | Rat | ting | 11 | (V66 = 74466 = 0.0 V) | |---------------------------------------|------------------|-----------|-----------|------|---------------------------------------------| | Parameter | Symbol | Min | Max | Unit | Remarks | | | Vcc | Vss - 0.3 | Vss + 6.0 | V | | | | AVcc | Vss - 0.3 | Vss + 6.0 | V | Vcc = AVcc *1 | | Power supply voltage | AVRH, | V/00 0.2 | Vss + 6.0 | V | AVcc ≥ AVRH/L, | | | AVRL | | | | AVRH ≥ AVRL *1 | | | DVcc | | Vss + 6.0 | V | Vcc ≥ DVcc | | Input voltage | Vı | Vss - 0.3 | Vss + 6.0 | ٧ | *2 | | Output voltage | Vo | Vss-0.3 | Vss + 6.0 | V | *2 | | Maximum Clamp Current | <b>I</b> CLAMP | -2.0 | 2.0 | mΑ | *6 | | Maximum Total Clamp Current | ∑ ICLAMP | _ | 20 | mΑ | *6 | | "L" level Max. output current | lol1 | _ | 15 | mΑ | Normal output *3 | | "L" level Avg. output current | lolav1 | _ | 4 | mΑ | Normal output, average value *4 | | "L" level Max. output current | l <sub>OL2</sub> | _ | 40 | mΑ | High current output *3 | | "L" level Avg. output current | lolav2 | _ | 30 | mΑ | High current output, average value *4 | | "L" level Max. overall output current | ∑lol1 | _ | 100 | mΑ | Total normal output | | "L" level Max. overall output current | ∑lol2 | _ | 330 | mΑ | Total high current output | | "L" level Avg. overall output current | ∑lolav1 | _ | 50 | mΑ | Total normal output, average value *5 | | "L" level Avg. overall output current | $\sum$ lolav2 | _ | 250 | mA | Total high current output, average value *5 | | "H" level Max. output current | <b>І</b> он1 | _ | -15 | mΑ | Normal output *3 | | "H" level Avg. output current | IOHAV1 | _ | -4 | mΑ | Normal output, average value *4 | | "H" level Max. output current | Іон2 | _ | -40 | mΑ | High current output *3 | | "H" level Avg. output current | lohav2 | _ | -30 | mΑ | High current output, average value *4 | | "H" level Max. overall output current | $\sum$ loh1 | _ | -100 | mΑ | Total normal output | | "H" level Max. overall output current | $\sum$ loh2 | _ | -330 | mΑ | Total high current output | | "H" level Avg. overall output current | $\sum$ Iohav1 | _ | -50 | mΑ | Total normal output, average value *5 | | "H" level Avg. overall output current | ∑lohav2 | _ | -250 | mA | Total high current output, average value *5 | | Power consumption | P□ | | 500 | mW | MB90F598/F598G | | 1 ower consumption | ΓU | | 400 | mW | MB90598/598G | | Operating temperature | TA | -40 | +85 | °C | | | Storage temperature | Тѕтс | -55 | +150 | °C | | <sup>\*1:</sup> AVcc, AVRH, AVRL and DVcc shall not exceed Vcc. AVRH and AVRL shall not exceed AVcc. Also, AVRL shall never exceed AVRH. <sup>\*2:</sup> V<sub>I</sub> and V<sub>O</sub> should not exceed V<sub>CC</sub> + 0.3V. V<sub>I</sub> should not exceed the specified ratings. However if the maximum current to/from an input is limited by some means with external components, the I<sub>CLAMP</sub> rating supersedes the V<sub>I</sub> rating. <sup>\*3:</sup> The maximum output current is a peak value for a corresponding pin. <sup>\*4:</sup> Average output current is an average current value observed for a 100 ms period for a corresponding pin. <sup>\*5:</sup> Total average current is an average current value observed for a 100 ms period for all corresponding pins. #### (Continued) - \*6: Applicable to pins: P00 to P07, P10 to P17, P20 to P27, P30 to P37, P40 to P47, P50 to P57, P70 to P77, P80 to P87, P90 to P95 - Use within recommended operating conditions. - Use at DC voltage (current) . - The +B signal should always be applied with a limiting resistance placed between the +B signal and the microcontroller. - The value of the limiting resistance should be set so that when the +B signal is applied the input current to the microcontroller pin does not exceed rated values, either instantaneously or for prolonged periods. - Note that when the microcontroller drive current is low, such as in the power saving modes, the +B input potential may pass through the protective diode and increase the potential at the Vcc pin, and this may affect other devices. - Note that if a +B signal is input when the microcontroller current is off (not fixed at 0 V), the power supply is provided from the pins, so that incomplete operation may result. - Note that if the +B input is applied during power-on, the power supply is provided from the pins and the resulting supply voltage may not be sufficient to operate the power-on result. - Care must be taken not to leave the +B input pin open. - Note that analog system input/output pins other than the A/D input pins (LCD drive pins, comparator input pins, etc.) cannot accept +B signal input. - Sample recommended circuits : Note: Average output current = operating current × operating efficiency WARNING: Semiconductor devices can be permanently damaged by application of stress (voltage, current, temperature, etc.) in excess of absolute maximum ratings. Do not exceed these ratings. #### 2. Recommended Conditions (Vss = AVss = 0.0 V) | Parameter | Symbol | Value | | | Unit | Remarks | |-----------------------|----------|-------|-----|-----|-------|---------------------------------| | Farameter | Syllibol | Min | Тур | Max | Oilit | Kemarks | | Power supply voltage | Vcc | 4.5 | 5.0 | 5.5 | V | Under normal operation | | Power supply voltage | AVcc | 3.0 | _ | 5.5 | V | Maintains RAM data in stop mode | | Smooth capacitor | Cs | 0.022 | 0.1 | 1.0 | μF | * | | Operating temperature | TA | -40 | _ | +85 | °C | | <sup>\*:</sup> Use a ceramic capacitor or a capacitor with equivalent frequency characteristics. The smoothing capacitor to be connected to the Vcc pin must have a capacitance value higher than Cs. WARNING: The recommended operating conditions are required in order to ensure the normal operation of the semiconductor device. All of the device's electrical characteristics are warranted when the device is operated within these ranges. Always use semiconductor devices within their recommended operating condition ranges. Operation outside these ranges may adversely affect reliability and could result in device failure. No warranty is made with respect to uses, operating conditions, or combinations not represented on the data sheet. Users considering application outside the listed conditions are advised to contact their FUJITSU representatives beforehand. #### 3. DC Characteristics (Vcc = 5.0 V±10%, Vss = AVss = 0.0 V, $T_A = -40$ °C to +85 °C) | Donometer | Sym- | Din name | (VCC = 5.0 V±1 | , , , | Value | | | , | | |------------------------|------------------|----------------------------------|-------------------------------------------------------------------|-----------------------------------------|-------|-------------|------|-----------------------------------|----------------------| | Parameter | bol | Pin name | Condition | Min | Тур | Max | Unit | Remarks | | | Input H voltage | Vihs | CMOS hysteresis input pin | _ | 0.8 Vcc | _ | Vcc<br>+0.3 | V | | | | input 11 voltage | Vінм | MD input pin | _ | Vcc -<br>0.3 | _ | Vcc<br>+0.3 | V | | | | Input L voltage | VILS | CMOS hysteresis input pin | _ | Vss - 0.3 | _ | 0.2 Vcc | V | | | | input L voltage | VILM | MD input pin | _ | Vss - 0.3 | _ | Vss<br>+0.3 | V | | | | Output H<br>voltage | V <sub>OH1</sub> | Output pins except<br>P70 to P87 | $V_{CC} = 4.5 \text{ V},$ $I_{OH1} = -4.0 \text{ mA}$ | Vcc -<br>0.5 | _ | _ | V | | | | Output H<br>voltage | V <sub>OH2</sub> | P70 to P87 | $V_{CC} = 4.5 \text{ V},$ $I_{OH2} = -30.0 \text{ mA}$ | Vcc -<br>0.5 | _ | _ | V | | | | Output L<br>voltage | V <sub>OL1</sub> | Output pins except<br>P70 to P87 | Vcc = 4.5 V, $IoL1 = 4.0 mA$ | _ | _ | 0.4 | V | | | | Output L<br>voltage | V <sub>OL2</sub> | P70 to P87 | Vcc = 4.5 V,<br>I <sub>OL2</sub> = 30.0 mA | _ | _ | 0.5 | V | | | | Input leak current | IIL | | Vcc = 5.5 V,<br>Vss < Vı < Vcc | <b>-</b> 5 | _ | 5 | μΑ | | | | | | | | Vcc = 5.0 V±10%,<br>Internal frequency: | _ | 35 | 60 | mA | MB90598,<br>MB90598G | | | Icc | | 16 MHz, | _ | 50 | 90 | mΑ | MB90F598 | | | | | | At normal operating | _ | 40 | 60 | mA | MB90F598G | | | | Iccs | | Vcc = 5.0 V±10%,<br>Internal frequency:<br>16 MHz,<br>At sleep | _ | 11 | 18 | mA | | | | Power supply current * | Істѕ | Vcc | Vcc = 5.0 V±1%,<br>Internal frequency:<br>2 MHz,<br>At timer mode | _ | 0.3 | 0.6 | mA | | | | | Іссн | | Vcc = 5.0 V±10%,<br>At stop, T <sub>A</sub> = 25°C | _ | _ | 20 | μΑ | | | | | Іссн2 | | Vcc = 5.0 V±10%,<br>At Hardware stand-<br>by mode, | — | _ | 20 | μΑ | MB90598,<br>MB90598G,<br>MB90F598 | | | | | | T <sub>A</sub> = 25°C | _ | 50 | 100 | μΑ | MB90F598G | | | | | l . | I | | l . | 1 | l . | ı | | (Continued) $(Vcc = 5.0 V\pm 10\%, Vss = AVss = 0.0 V, T_A = -40 °C to +85 °C)$ | Parameter | Sym-<br>bol | Pin name | Condition | Value | | | Unit | Remarks | |----------------------|-------------|---------------------------------------------------------------------------------|-----------|-------|-----|-----|-------|---------| | | | | | Min | Тур | Max | Offic | Remarks | | Input capacity | Cin | Other than C, AVcc,<br>AVss, AVRH, AVRL,<br>Vcc, Vss, DVcc,<br>DVss, P70 to P87 | _ | _ | 5 | 15 | pF | | | | | P70 to P87 | _ | _ | 15 | 30 | pF | | | Pull-up resistance | Rup | RST | | 25 | 50 | 100 | kΩ | | | Pull-down resistance | Roown | MD2 | _ | 25 | 50 | 100 | kΩ | | <sup>\*:</sup> The power supply current testing conditions are when using the external clock. #### 4. AC Characteristics #### (1) Clock Timing (Vcc = 5.0 V±10%, Vss = AVss = 0.0 V, $$T_A = -40$$ °C to +85 °C) | Parameter | Cumbal | Pin name | | Value | | Unit | Remarks | |--------------------------------|--------------|--------------|------|-------|-----|-------|--------------------------------| | Parameter | Symbol | Pili lialile | Min | Тур | Max | Oilit | Remarks | | Oscillation frequency | fc | X0, X1 | 3 | _ | 16 | MHz | | | Oscillation cycle time | <b>t</b> CYL | X0, X1 | 62.5 | _ | 333 | ns | | | Frequency deviation with PLL * | Δf | _ | _ | _ | 5 | % | | | Input clock pulse width | Pwh, PwL | X0 | 10 | _ | _ | ns | Duty ratio is about 30 to 70%. | | Input clock rise and fall time | tcr, tcf | X0 | _ | _ | 5 | ns | When using external clock | | Machine clock frequency | <b>f</b> cp | _ | 1.5 | _ | 16 | MHz | | | Machine clock cycle time | <b>t</b> cp | _ | 62.5 | | 666 | ns | | <sup>\*:</sup> Frequency deviation indicates the maximum frequency difference from the target frequency when using a multiplied clock. #### Example of Oscillation circuit AC characteristics are set to the measured reference voltage values below. #### (2) Reset and Hardware Standby Input $(Vcc = 5.0 V \pm 10\%, Vss = AVss = 0.0 V, T_A = -40 °C to +85 °C)$ | Doromotor | Symbol | Din nome | Value | | I In:4 | Remarks | | |-----------------------------|-----------------|----------|---------------------------------------------|-----|--------|------------------------|--| | Parameter | Symbol Pin name | | Min | Max | Unit | Remarks | | | | | | 16 tcp*1 | _ | ns | Under normal operation | | | Reset input time | <b>t</b> RSTL | RST | Oscillation time of oscillator*2 + 16 tcp*1 | _ | ms | In stop mode | | | | | | 16 tcp*1 | _ | ns | Under normal operation | | | Hardware standby input time | <b>t</b> HSTL | HST | Oscillation time of oscillator*2 + 16 tcp*1 | _ | ms | In stop mode | | <sup>\*1: &</sup>quot;tcp" represents one cycle time of the machine clock. No reset can fully initialize the Flash Memory if it is performing the automatic algorithm. \*2: Oscillation time of oscillator is time that the amplitude reached the 90%. In the crystal oscillator, the oscillation time is between several ms to tens of ms. In FAR / ceramic oscillator, the oscillation time is between hundreds of µs to several ms. In the external clock, the oscillation time is 0 ms. #### (3)Power On Reset $(Vcc = 5.0 V\pm 10\%, Vss = AVss = 0.0 V, T_A = -40 °C to +85 °C)$ | Parameter | Symbol | Pin name | Condition | Va | Value | | Value | | Value | | Value | | Remarks | |--------------------|--------------|--------------|-----------|------|-------|------|-----------------------------|--|-------|--|-------|--|---------| | Farameter | Syllibol | Fili liaille | Condition | Min | Max | Unit | Keillaiks | | | | | | | | Power on rise time | <b>t</b> R | Vcc | | 0.05 | 30 | ms | * | | | | | | | | Power off time | <b>t</b> off | Vcc | | 50 | 1 | ms | Due to repetitive operation | | | | | | | <sup>\*:</sup> Vcc must be kept lower than 0.2 V before power-on. Notes: • The above values are used for creating a power-on reset. • Some registers in the device are initialized only upon a power-on reset. To initialize these register, turn on the power supply using the above values. #### (4) UART0/1, Serial I/O Timing (Vcc = 5.0 V $\pm$ 10%, Vss = AVss = 0.0 V, T<sub>A</sub> = -40 °C to +85 °C) | Parameter | Symbol | Pin name | Condition | Va | lue | Unit | Remarks | |------------------------------------------------|---------------|-------------------------------|--------------------------------------------------------------|-------|-----|-------|---------| | Parameter | Symbol | Pili liaille | Condition | Min | Max | Offic | Remarks | | Serial clock cycle time | tscyc | SCK0 to SCK2 | | 8 tcp | _ | ns | | | $SCK \downarrow \Rightarrow SOT$ delay time | tslov | SCK0 to SCK2,<br>SOT0 to SOT2 | Internal clock oper- | -80 | 80 | ns | | | Valid SIN ⇒ SCK ↑ | tıvsн | SCK0 to SCK2,<br>SIN0 to SIN2 | ation output pins are $C_L = 80 \text{ pF} + 1 \text{ TTL}.$ | 100 | _ | ns | | | $SCK \uparrow \Rightarrow Valid SIN hold time$ | tsнıх | SCK0 to SCK2,<br>SIN0 to SIN2 | | 60 | _ | ns | | | Serial clock "H" pulse width | <b>t</b> shsl | SCK0 to SCK2 | | 4 tcp | _ | ns | | | Serial clock "L" pulse width | <b>t</b> slsh | SCK0 to SCK2 | | 4 tcp | _ | ns | | | $SCK \downarrow \Rightarrow SOT$ delay time | tslov | SCK0 to SCK2,<br>SOT0 to SOT2 | External clock operation output pins are | _ | 150 | ns | | | Valid SIN ⇒ SCK ↑ | tıvsн | SCK0 to SCK2,<br>SIN0 to SIN2 | C <sub>L</sub> = 80 pF + 1 TTL. | 60 | _ | ns | | | SCK ↑ ⇒ Valid SIN hold time | <b>t</b> sнıx | SCK0 to SCK2,<br>SIN0 to SIN2 | | 60 | | ns | | Notes: • AC characteristic in CLK synchronized mode. - $\bullet$ $\,$ $C_L$ is load capacity value of pins when testing. - tcp is the machine cycle (Unit: ns). #### (5) Timer Input Timing (Vcc = 5.0 V±10%, Vss = AVss = 0.0 V, T\_A = -40 °C to +85 °C) | Parameter | Symbol | Symbol Pin name | | Val | lue | Unit | Remarks | |-------------------|------------------|-----------------|-----------|---------|-----|-------|---------| | raiametei | Syllibol | Fill liallie | Condition | Min | Max | Oilit | Nemarks | | Input pulse width | triwh TINO, TIN1 | | 4 tcp | | nc | | | | Imput puise width | <b>t</b> TIWL | IN0 to IN3 | _ | — 4 ICP | | ns | | #### (6) Trigger Input Timing (Vcc = 5.0 V±10%, Vss = AVss = 0.0 V, $T_A = -40$ °C to +85 °C) | Parameter | Symbol | Pin name | Condition | Value | | Unit | Remarks | |-------------------|-------------------------------------|------------|-----------|-------------------|-------|-------------|------------------------| | Farameter | rarameter Symbol Pin name Condition | | Min | Max | Oilit | i/eiilai k5 | | | Input pulse width | <b>t</b> TRGH | INT0 to | | 5 t <sub>CP</sub> | _ | ns | Under normal operation | | Input puise width | <b>t</b> trgl | INT7, ADTG | | 1 | 1 | μs | In stop mode | #### (7) Slew Rate High Current Outputs (MB90598, MB90598G, MB90F598G only) $(V_{CC} = 5.0 \text{ V} \pm 10 \text{ %. Vss} = \text{AVss} = 0.0 \text{ V. T}_{A} = -40 \text{ °C to } +85 \text{ °C})$ | | $(\mathbf{v} \cup \mathbf{c} - \mathbf{J} \cdot \mathbf{v})$ | LIO 70, Va | 3 - AV33 - | – 0.0 v, i | A — TO | 0 10 100 0) | | | |-----------------------|--------------------------------------------------------------|-------------------------------------|------------|------------|--------|-------------|---------|---------| | Parameter | Symbol | Pin name | Condition | | Value | | Unit | Remarks | | Parameter | Symbol Fill hame | Condition | Min | Тур | Max | Oilit | Nemarks | | | Output Rise/Fall time | <b>t</b> R2<br><b>t</b> F2 | Port P70 to P77,<br>Port P80 to P87 | | 15 | 40 | 150 | ns | | #### 5. A/D Converter (Vcc = AVcc = 5.0 V±10%, Vss = AVss = 0.0 V,3.0 V $\leq$ AVRH - AVRL, T<sub>A</sub> = -40 °C to +85 °C) | Parameter | Sym- | Pin name | | Value | | Unit | Remarks | |-------------------------------|-----------------|--------------|------------|---------------|------------|-------|---------------------------------------------------| | Faranietei | bol | riii iiaiiie | Min | Тур | Max | Oilit | Remarks | | Resolution | _ | _ | | | 10 | bit | | | Conversion error | _ | _ | | _ | ±5.0 | LSB | | | Nonlinearity error | _ | _ | _ | _ | ±2.5 | LSB | | | Differential linearity error | _ | _ | _ | _ | ±1.9 | LSB | | | Zero transition voltage | Vот | AN0 to AN7 | AVRL – 3.5 | AVRL +0.5 | AVRL + 4.5 | mV | | | Full scale transition voltage | VFST | AN0 to AN7 | AVRH – 6.5 | AVRH – 1.5 | AVRH + 1.5 | mV | | | Conversion time | _ | _ | | 352tcp | _ | ns | | | Sampling time | _ | _ | | <b>64t</b> cp | _ | ns | | | Analog port input current | Iain | AN0 to AN7 | -10 | _ | 10 | μΑ | | | Analog input voltage range | Vain | AN0 to AN7 | AVRL | _ | AVRH | V | | | Reference voltage range | _ | AVRH | AVRL + 3.0 | _ | AVcc | V | | | Reference voltage range | _ | AVRL | 0 | _ | AVRH – 3.0 | V | | | Power supply current | lΑ | AVcc | _ | 5 | _ | mA | | | Fower supply current | Іан | AVcc | _ | _ | 5 | μΑ | * | | Reference voltage current | l <sub>R</sub> | AVRH | _ | 400 | 600 | μА | MB90V595,<br>MB90V595G,<br>MB90F598,<br>MB90F598G | | Training voltage durient | | | _ | 140 | 600 | μΑ | MB90598,<br>MB90598G | | | I <sub>RH</sub> | AVRH | _ | _ | 5 | μΑ | * | | Offset between input channels | _ | AN0 to AN7 | _ | _ | 4 | LSB | | <sup>\*:</sup> When not operating A/D converter, this is the current (Vcc = AVcc = AVRH = 5.0 V) when the CPU is stopped. #### 6. A/D Converter Glossary Resolution: Analog changes that are identifiable with the A/D converter Linearity error: The deviation of the straight line connecting the zero transition point ("00 0000 0000" $\leftrightarrow$ "00 0000 0001") with the full-scale transition point ("11 1111 1110" $\leftrightarrow$ "11 1111 1111") from actual conversion characteristics Differential linearity error: The deviation of input voltage needed to change the output code by 1 LSB from the theoretical value Total error: The total error is defined as a difference between the actual value and the theoretical value, which includes zero-transition error/full-scale transition error and linearity error. (Continued) #### (Continued) #### 7. Notes on Using A/D Converter Select the output impedance value for the external circuit of analog input according to the following conditions,: - Output impedance values of the external circuit of 15 k $\Omega$ or lower are recommended. - When capacitors are connected to external pins, the capacitance of several thousand times the internal capacitor value is recommended to minimized the effect of voltage distribution between the external capacitor and internal capacitor. When the output impedance of the external circuit is too high, the sampling period for analog voltages may not be sufficient (sampling period = $4.00 \, \mu s$ @machine clock of $16 \, MHz$ ). #### • Error The smaller the | AVRH - AVRL |, the greater the error would become relatively. ### 8. Flash memory • Erase and programming performance | Parameter | Condition | | Value | | Unit | | Remarks | | | |---------------------|--------------------------|-------|-------|------|-------|-----------|---------------------------|--|--| | Farameter | Condition | Min | Тур | Max | Onn | | i toma no | | | | Sector erase time | | _ | 1 | 15 | S | MB90F598G | Excludes 00H | | | | Sector erase time | | _ | 1.5 | 30 | S | MB90F598 | programming prior erasure | | | | Chip erase time | T <sub>A</sub> = +25 °C, | _ | 5 | _ | S | MB90F598G | Excludes 00H | | | | Chip erase time | Vcc = 5.0 V | _ | 10.5 | _ | S | MB90F598 | programming prior | | | | Word (16-bit) | | _ | 16 | 3600 | μs | MB90F598G | Excludes system-level | | | | programming time | | _ | 32 | 1000 | μs | MB90F598 | overhead | | | | Erase/Program cycle | | 10000 | _ | _ | cycle | | | | | #### **■ EXAMPLE CHARACTERISTICS** • "H" Level Output Voltage • "L" Level Input Voltage • "H" Level Input Voltage/"L" Level Input Voltage #### • Supply Current ### ■ ORDERING INFORMATION | Part number | Package | Remarks | |------------------------------------------------------|---------------------------------------|----------------| | MB90598PF<br>MB90598GPF<br>MB90F598PF<br>MB90F598GPF | 100-pin Plastic QFP<br>(FPT-100P-M06) | | | MB90V595CR<br>MB90V595GCR | 256-pin Ceramic PGA<br>(PGA-256C-A01) | For evaluation | #### **■ PACKAGE DIMENSIONS** ### **FUJITSU LIMITED** All Rights Reserved. The contents of this document are subject to change without notice. Customers are advised to consult with FUJITSU sales representatives before ordering. The information and circuit diagrams in this document are presented as examples of semiconductor device applications, and are not intended to be incorporated in devices for actual use. Also, FUJITSU is unable to assume responsibility for infringement of any patent rights or other rights of third parties arising from the use of this information or circuit diagrams. The products described in this document are designed, developed and manufactured as contemplated for general use, including without limitation, ordinary industrial use, general office use, personal use, and household use, but are not designed, developed and manufactured as contemplated (1) for use accompanying fatal risks or dangers that, unless extremely high safety is secured, could have a serious effect to the public, and could lead directly to death, personal injury, severe physical damage or other loss (i.e., nuclear reaction control in nuclear facility, aircraft flight control, air traffic control, mass transport control, medical life support system, missile launch control in weapon system), or (2) for use requiring extremely high reliability (i.e., submersible repeater and artificial satellite). Please note that Fujitsu will not be liable against you and/or any third party for any claims or damages arising in connection with above-mentioned uses of the products. Any semiconductor devices have an inherent chance of failure. You must protect against injury, damage or loss from such failures by incorporating safety design measures into your facility and equipment such as redundancy, fire protection, and prevention of over-current levels and other abnormal operating conditions. If any products described in this document represent goods or technologies subject to certain restrictions on export under the Foreign Exchange and Foreign Trade Law of Japan, the prior authorization by Japanese government will be required for export of those products from Japan. F0201 © FUJITSU LIMITED Printed in Japan