**PLS167/A** #### DESCRIPTION The PLS167 and PLS167A are bipolar, Programmable Logic State machines of the Mealy type. The Programmable Logic Sequencers (PLS) contain logic AND/OR gate arrays with user programmable connections which control the inputs of on-chip State and Output Registers. These consist respectively of 8 Qp, and 4 Qp edge-triggered, clocked S/R flip-flops, with an asynchronous Preset Option. All flip-flops are unconditionally preset to "1" during power turn-on. The AND array combines 14 external inputs, 10-13, with 8 internal inputs, P0-7, fed back from the State Register to form up to 48 transition terms (AND terms). In addition, P0 and P1 of the internal State Register are brought off-chip to allow extending the Output Register to 6 bits, if so desired. All transition terms can include True, False, or Don't Care states of the controlling variables, and are merged in the OR array to issue next-state and next-output commands to their respective registers on the Low-to-High transition of the Clock pulse. Both True and Complement transition terms can be generated by optional use of the internal variable (C) from the Complement Array. Also, if desired, the Preset input can be converted to output-enable function, as an additional user programmable option. Order codes are listed in the Ordering Information Table. #### **FEATURES** - PLS167 - $f_{MAX} = 13.9MHz$ - 20MHz clock rate - PLS167A - f<sub>MAX</sub> = 20MHz - 25MHz clock rate - Field-Programmable (Ni-Cr link) - 14 True/Complement buffered inputs - 48 programmable AND gates - 25 programmable OR gates - 8-bit State Register - 2-bit shared State/Output Register - 4-bit Output Register - Transition Complement Array - Programmable Asynchronous Preset/Output Enable - Positive edge-triggered clock - Power-on preset to logic "1" of all registers - Automatic logic "HOLD" state via S/R flip-flops - On-chip Test Array - Power: 600mW (typ.) - TTL compatible - 3-State outputs - Single +5V supply #### **APPLICATIONS** - Interface protocols - Sequence detectors - Peripheral controllers - Timing generators - Sequential circuits - Security locking systems #### **PIN CONFIGURATIONS** #### ORDERING INFORMATION | DESCRIPTION | ORDER CODE | DRAWING NUMBER | |---------------------------------------------------|-------------------|----------------| | 24-Pin Plastic Dual In-Line Package (300mil-wide) | PLS167N, PLS167AN | 0410D | | 28-Pin Plastic Leaded Chip Carrier | PLS167A, PLS167AA | 0401F | **PLS167/A** #### **FUNCTIONAL DIAGRAM** ### **PIN DESCRIPTION** | PIN NO. | SYMBOL | NAME AND FUNCTION | POLARITY | |------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------| | 1 | CLK | Clock: The Clock input to the State and Output Registers. A Low-to-High transition on this line is necessary to update the contents of both registers. | Active-High | | 2 - 7<br>17 - 23 | l1 – l13 | Logic Inputs: The 13 external inputs to the AND array used to program jump conditions between machine states, as determined by a given logic sequence. | Active-High/Low | | 8 | 10 | Logic/Diagnostic Input: A 14th external logic input to the AND array, as above, when exercised with standard TTL levels. When I0 is held at +10V, device outputs F0 – 3 and P0 – 1 reflect the contents of State Register bits P2 – 7 (see Diagnostic Output Mode diagram). The contents of flip-flops P0 – 1 and F0 – 3 remain unaltered. | Active-High/Low | | 9 – 11<br>13 | F0 – 3 | <b>Logic/Diagnostic Outputs:</b> Four device outputs which normally reflect the contents of Output Register bits $Q_{0-3}$ , when enabled. When 10 is held at +10V, F0 - 3 = (P2 - 5). | Active-High | | 14 – 15 | P0 – 1 | <b>Logic/Diagnostic Outputs:</b> Two register bits with shared function as least Significant State Register bits, or most significant Output Register bits. When $I_0$ is held at +10V, P0 – 1 = (P6 – 7). | Active-High | | 16 | PR/OE | Preset or Output Enable Input: A user programmable function: | | | | | Preset: Provides an Asynchronous Preset to logic "1" of all State and Output Register bits. Preset overrides Clock, and when held High, clocking is inhibited and P0 – 7 and F0 – 3 are High. Normal clocking resumes with the first full clock pulse following a High-to-Low clock transition, after Preset goes Low. | Active-High (H) | | | ] | Output Enable: Provides an Output Enable function to all output buffers. | Active-Low (L) | PLS167/A #### **LOGIC DIAGRAM** PLS167/A ### TRUTH TABLE 1, 2, 3, 4, 5, 6 | | ОРТ | TON | | | | | | | |-----|-----|-----|----------------|----|---|-----|------------------|--------------------------------| | Vcc | PR | QE | l <sub>o</sub> | CK | S | R | Q <sub>P/F</sub> | F | | | Н | | • | Х | X | X | н | н | | | L | | +10V | X | X | X | Qn | (Q <sub>P</sub> ) <sub>n</sub> | | | L | | x | X | X | X | Qn | (Q <sub>F</sub> ) <sub>n</sub> | | | | Н | • | X | Х | Х | Qn | Hi-Z | | +5V | | L | +10V | X | X | X | Qn | (Q <sub>P</sub> ) <sub>n</sub> | | | | L | х | X | х | X | Qn | (Q <sub>F</sub> ) <sub>n</sub> | | | | L | х | 1 | L | L | Qn | (Q <sub>F</sub> ) <sub>n</sub> | | 1 | | L | × | 1 | L | н | L | L | | | | L | x | 1 | Н | L | н | н | | | | L | х | 1 | н | . н | IND. | IND. | | 1 | Х | Х | х | Х | Х | Х | Н | | #### NOTES: Positive Logic: S/R = T<sub>0</sub> + T<sub>1</sub> + T<sub>2</sub> + . . . T<sub>47</sub> T<sub>0</sub> = C(l0 | 1 | 12 . . .) (P0 P1 . . . <u>P7)</u> 2. Either Preset (Active-High) or Output Enable (Active-Low) are available, but not both. The desired function is a user-programmable option. 1 denotes transition from Low-to-High level. R = S = High is an illegal input condition. \* = H or L or +10V. X = Don't Care (≤5.5V) #### ABSOLUTE MAXIMUM RATINGS<sup>1</sup> | | | RAT | | | |------------------|-----------------------------|-----|------|-----------------| | SYMBOL | PARAMETER | MIN | MAX | UNIT | | V <sub>CC</sub> | Supply voltage | | +7 | V <sub>DC</sub> | | V <sub>IN</sub> | Input voltage | | +5.5 | V <sub>DC</sub> | | V <sub>OUT</sub> | Output voltage | | +5.5 | V <sub>DC</sub> | | I <sub>IN</sub> | Input currents | -30 | +30 | mA | | lout | Output currents | | +100 | mA | | Tamb | Operating temperature range | 0 | +75 | °C | | T <sub>stg</sub> | Storage temperature range | -65 | +150 | °C | #### NOTES: Stresses above those listed may cause malfunction or permanent damage to the device. This is a stress rating only. Functional operation at these or any other condition above those indicated in the operational and programming specification of the device is not implied. #### **LOGIC FUNCTION** #### **VIRGIN STATE** The factory shipped virgin device contains all fusible links intact, such that: - 1. PR/OE option is set to PR. Thus, all outputs will be at "1", as preset by initial power-up procedure. - 2. All transition terms are disabled (0). - 3. All S/R flip-flop inputs are disabled (0). - 4. The device can be clocked via a Test Array pre-programmed with a standard test pattern. NOTE: The Test Array pattern MUST be deleted before incorporating a user program. This is accomplished automatically by any Philips Semiconductors qualified programming equipment. #### THERMAL RATINGS | THE TIME TO THE | | | | | | |-----------------------------------------------|-------|--|--|--|--| | TEMPERATURE | | | | | | | Maximum junction | 150°C | | | | | | Maximum ambient | 75°C | | | | | | Allowable thermal rise<br>ambient to junction | 75°C | | | | | PLS167/A #### DC ELECTRICAL CHARACTERISTICS $0^{\circ}\text{C} \le \text{T}_{\text{arrib}} \le +75^{\circ}\text{C}, 4.75\text{V} \le \text{V}_{\text{CC}} \le 5.25\text{V}$ | | | | l | | | | | |-----------------|---------------------------------------------|------------------------------------------------|------------------|-------------|----------|------|--| | SYMBOL | PARAMETER | TEST CONDITION | MIN | TYP1 | MAX | UNIT | | | input voit | age <sup>2</sup> | | | <del></del> | L.,I | | | | VIH | High | V <sub>CC</sub> = MAX | 2.0 | Γ' - | [ ``_ | ٧ | | | V <sub>IL</sub> | Low | V <sub>CC</sub> = MIN | | l | 0.8 | v | | | V <sub>IC</sub> | Clamp <sup>3</sup> | V <sub>CC</sub> = MIN, I <sub>IN</sub> = -12mA | | -0.8 | -1.2 | v | | | Output vo | oltage <sup>2</sup> | | <b>!</b> | | <u> </u> | | | | | | V <sub>CC</sub> = MIN | T | i | I . | | | | V <sub>OH</sub> | High <sup>4</sup> | I <sub>OH</sub> = -2mA | 2.4 | | | V | | | VOL | Low <sup>5</sup> | I <sub>OL</sub> = 9.6mA | İ | 0.35 | 0.45 | v | | | Input curi | rent | | | <b>-</b> | | | | | l <sub>IH</sub> | High | V <sub>IN</sub> = 5.5V | | <1 | 80 | μА | | | l <sub>IL</sub> | Low | V <sub>IN</sub> = 0.45V | ļ | -10 | -100 | μA | | | Iμ | Low (CK input) | V <sub>IN</sub> = 0.45V | İ | -50 | -250 | μA | | | Output cu | rrent | | | L | | | | | | | V <sub>CC</sub> = MAX | <del>-</del> - | | | | | | IO(OFF) | Hi-Z state <sup>5, 6</sup> | V <sub>OUT</sub> = 5.5V | ſ | 1 | 40 | μА | | | | | V <sub>OUT</sub> = 0.45V | | -1 | -40 | μА | | | los | Short circuit <sup>3, 7</sup> | V <sub>OUT</sub> = 0V | -15 | | -70 | mA | | | lcc | V <sub>CC</sub> supply current <sup>8</sup> | V <sub>CC</sub> = MAX | + | 120 | 180 | mA | | | Capacitan | Ce <sup>5</sup> | | | 0 | | | | | | | V <sub>CC</sub> = 5.0V | | | Т | | | | CIN | Input | $V_{ N} = 2.0V$ | | 8 | | ρF | | | COUT | Output | $V_{OUT} = 2.0V$ | 1 1 | 10 | 1 | pF | | - All typical values are at V<sub>CC</sub> = 5V, T<sub>amb</sub> = +25°C. All voltage values are with respect to network ground terminal. Test one at a time. - Measured with V<sub>IL</sub> applied to <del>OE</del> and a logic high stored, or with V<sub>IH</sub> applied to PR. Measured with a programmed logic condition for which the output is at a low logic level, and V<sub>IL</sub> applied to PR/<del>OE</del> Output sink current is supplied through a resistor to Vc - 6. Measured with V<sub>IH</sub> applied to PR/OE. 7. Duration of short circuit should not exceed 1 second. - 8. I<sub>CC</sub> is measured with the PR/OE input grounded, all other inputs at 4.5V and the outputs open. PLS167/A #### **AC ELECTRICAL CHARACTERISTICS** $R_1 = 470\Omega, \ R_2 = 1k\Omega, \ C_L = 30pF, \ 0^{\circ}C \le T_{amb} \le +75^{\circ}C, \ 4.75^{\circ}CV \le V_{CC} \le 5.25V$ | | PARAMETER | | | LIMITS | | | | | | | |--------------------|----------------------------------|-------------------|-------------|--------|------|--------------|---------|------|---------|------| | SYMBOL | | FROM | то | PLS167 | | | PLS167A | | | UNIT | | | | | | MIN | TYP1 | MAX | MIN | TYP1 | MAX | | | Pulse wi | dth <sup>3</sup> | | ·•· | · | | <del>'</del> | | | | | | t <sub>CKH</sub> | Clock <sup>2</sup> High | CK+ | CK- | 25 | 15 | | 20 | 15 | | ns | | t <sub>CKL</sub> | Clock Low | CK- | CK+ | 25 | 15 | | 20 | 15 | l | ns | | t <sub>CKP</sub> | Clock Period | CK+ | CK+ | 50 | 30 | | 40 | 30 | l | ns | | t <sub>PRH</sub> | Preset pulse | PR+ | PR- | 25 | 15 | | 25 | 15 | l | ns | | Setup tin | ne <sup>3</sup> | | | | | | | | | | | t <sub>IS1</sub> A | Input | Input ± | CK+ | 60 | T | T | 40 | l | l | ns | | t <sub>IS1</sub> B | Input | Input ± | CK+ | 50 | | | 30 | | 1 | ns | | t <sub>IS1</sub> C | Input | Input ± | CK+ | 42 | l | i | N/A | | İ | ns | | t <sub>IS2</sub> A | Input (through Complement Array) | Input ± | CK+ | 90 | 1 | 1 | 70 | | i | ns | | t <sub>IS2</sub> B | Input (through Complement Array) | Input | CK+ | 80 | • | | 60 | | ł | ns | | t <sub>IS2</sub> C | Input (through Complement Array) | Input | CK+ | 72 | | | N/A | | | ns | | t <sub>VS</sub> | Power-on preset | V <sub>CC</sub> + | CK- | 0 | -10 | Ì | 0 | -10 | | ns | | ters | Preset | PR – | CK- | 0 | -10 | | 0 | -10 | i | ns | | Hold time | e | | .• | • | | | | | | | | t <sub>IH</sub> | Input | CK+ | Input ± | 5 | -10 | | 5 | -5 | | ns | | Propaga | tion delay | | | | | | | | <u></u> | | | tско | Clock | CK+ | Output ± | 1 | 15 | 30 | | 15 | 20 | ns | | t <sub>OE</sub> | Output enable <sup>4</sup> | OE - | Output - | 1 | 20 | 30 | | 20 | 30 | ns | | toD | Output disable <sup>4</sup> | OE + | Output + | 1 | 20 | 30 | | 20 | 30 | ns | | t <sub>PR</sub> | Preset | PR+ | Output + | 1 | 18 | 30 | | 18 | 30 | ns | | t <sub>PPR</sub> | Power-on preset | V <sub>CC</sub> + | Output + | 1 | 0 | 10 | | 0 | 10 | ns | | Frequen | cy of operation <sup>3</sup> | | <del></del> | - | | | · | | | | | f <sub>MAX</sub> C | Without Complement Array | | | 13.9 | | | 20.0 | | | MHz | | f <sub>MAX</sub> C | With Complement Array | 1 | | 9.8 | | | 12.5 | 1 | | MHz | #### NOTES: - All typical values are at V<sub>CC</sub> = 5V, T<sub>amb</sub> = +25°C. - To prevent spurious clocking, clock rise time $(10\% 90\%) \le 30$ ns. - See "Speed vs. OR Loading" diagrams. - For 3-State output; output enable times are tested with C<sub>L</sub> = 30pF to the 1.5V level, and S<sub>1</sub> is open for high-impedance to High tests and closed for high-impedance to Low tests. Output disable times are tested with C<sub>L</sub> = 5pF. High-to-High impedance tests are made to an output voltage of $V_T = (V_{OL} - 0.5V)$ with $S_1$ open, and Low-to-High impedance tests are made to the $V_T = (V_{OL} + 0.5V)$ level with $S_1$ closed. #### **TEST LOAD CIRCUIT** #### **VOLTAGE WAVEFORMS** PLS167/A | TIMING | DEFINITIONS | |------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SYMBOL | PARAMETER | | t <sub>CKH</sub> | Width of input clock pulse. | | t <sub>CKL</sub> | Interval between clock pulses. | | <sup>‡</sup> CKP | Minimum guaranteed clock period. | | t <sub>IS1</sub> | Required delay between beginning of valid input and positive transition of clock. | | t <sub>IS2</sub> | Required delay between beginning of valid input and positive transition of clock, when using optional Complement Array (two passes necessary through the AND array). | | tys | Required delay between V <sub>CC</sub> (after power-on) and negative transition of clock preceding first reliable clock pulse. | | tens | Required delay between<br>negative transition of<br>asynchronous Preset and<br>negative transition of clock<br>preceding first reliable clock<br>pulse. | | t <sub>IH</sub> | Required delay between positive transition of clock and end of valid input data. | | tско | Delay between positive transition of clock and when outputs become valid (with PR/OE Low). | | to∈ | Delay between beginning of<br>Output Enable Low and when<br>outputs become valid. | | <b>t</b> on | Delay between beginning of<br>Output Enable High and<br>when outputs are in the<br>OFF-State. | | tsre | Delay between input I <sub>0</sub><br>transition to Diagnostic mode<br>and when the outputs reflect<br>the contents of the State<br>Register. | | tsRD | Delay between input to transition to Logic mode and when the outputs reflect the contents of the Output Register. | | <b>t</b> PR | Delay between positive transition of Preset and when outputs become valid at "1". | | t <sub>PPR</sub> | Delay between V <sub>CC</sub> (after power-on) and when outputs become preset at "1". | | tern | Width of preset input pulse. | | f <sub>MAX</sub> | Minimum guaranteed operating frequency. | PLS167/A #### TIMING DIAGRAMS (Continued) #### SPEED VS. "OR" LOADING The maximum frequency at which the PLS can be clocked while operating in *sequential mode* is given by: $$(1/f_{MAX}) = t_{CY} = t_{IS} + t_{CKO}$$ This frequency depends on the number of transition terms $T_n$ used. Having all 48 terms connected in the AND array does not appreciably impact performance; but the number of terms connected to each OR line affects $t_{|S|}$ , due to capacitive loading. The effect of this loading can be seen in Figure 1, showing the variation of $t_{|S|}$ 1 with the number of terms connected per OR. The PLS167 AC electrical characteristics contain three limits for the parameters $t_{\rm IS1}$ and $t_{\rm IS2}$ (refer to Figure 1). The first, $t_{\rm IS1A}$ is guaranteed for a device with 48 terms connected to any OR line. $t_{\rm IS1B}$ is guaranteed for a device with 32 terms connected to any OR line. And $t_{\rm IS1C}$ is guranteed for a device with 24 terms connected to any OR line. And $t_{\rm IS1C}$ is guranteed for a device with 24 terms connected to any OR line. The three other entries in the AC table, $t_{\rm IS2}$ A, B, and C are corresponding 48, 32, and 24 term limits when using the on-chip Complement Array. The PLS167A AC electrical characteristics contain two limits for the parameters $t_{\rm IS1}$ and $t_{\rm IS2}$ (refer to Figure 2). The first, $t_{\rm IS1A}$ is guaranteed for a device with 24 terms connected to any OR line. $t_{\rm IS1B}$ is guaranteed for a device with 16 terms connected to any OR line. The two other entries in the AC table, $t_{\rm IS2}$ A and B are corresponding 24 and 16 term limits when using the on-chip Complement Array. The worst case of $t_{\rm IS}$ for a given application can be determined by identifying the OR line with the maximum number of $T_n$ connections. This can be done by referring to the interconnect pattern in the PLS logic diagram, typically illustrated in Figure 3, or by counting the maximum number of "H" or "L" entries in one of the columns of the device Program Table This number plotted on the curve in Figure 1 or Figure 2 will yield the worst case $t_{\rm IS}$ and, by implication, the maximum clocking frequency for reliable operation. Note that for maximum speed all UNUSED transition terms should be disconnected from the OR array. PLS167/A #### LOGIC PROGRAMMING The PLS167/A devices are fully supported by industry standard (JEDEC compatible) PLD CAD tools, including Philips Semiconductors' SNAP design software package. ABEL™ CUPL™ and PALASM® 90 design software packages also support the PLS167/A architecture. All packages allow Boolean and state equation entry formats. SNAP, ABEL and CUPL also accept, as input, schematic capture format. PLS167/A logic designs can also be generated using the program table entry format detailed on the following pages. This program table entry format is supported by the Philips Semiconductors SNAP PLD design software package. To implement the desired logic functions, the state of each logic variable from logic equations (I, B, O, P, etc.) is assigned a symbol. The symbols for TRUE, COMPLEMENT, INACTIVE, PRESET, etc., are defined below. # PROGRAMMING AND SOFTWARE SUPPORT Refer to Section 9 (Development Software) and Section 10 (Third-party Programmer/ Software Support) of this data handbook for additional information. ### PRESET/OE OPTION - (P/E) #### PROGRAMMING: The PS167/A has a power-up preset feature. This feature insures that the device will power-up in a known state with all register elements (State and Output Register) at logic High (H). When programming the device it is important to realize this is the initial state of the device. You must provide a next state jump if you do not wish to use all Highs (H) as the present state. ### "AND" ARRAY - (I), (P) ### "OR" ARRAY - (N), (F) ### "COMPLEMENT" ARRAY - (C) #### NOTES: - 1. This is the initial unprogrammed state of all links. - Any gate T<sub>n</sub> will be unconditionally inhibited if both the true and complement of any input (I, P) are left intact. - To prevent simultaneous Set and Reset flip-flop commands, this state is not allowed for N and F link pairs coupled to active gates T<sub>n</sub> (see flip-flop truth tables). - To prevent oscillations, this state is not allowed for C link pairs coupled to active gates T<sub>n</sub>. PLS167/A #### **PROGRAM TABLE** #### **PROGRAM TABLE ENTRIES** AND **CUSTOMER NAME PURCHASE ORDER #** INACTIVE INACTIVE 0 CF (XXXX) GENERATE SET н PHILIPS DEVICE # cn PROPAGATE RESET **CUSTOMER SYMBOLIZED PART #** TRANSPARENT NO CHANGE **TOTAL NUMBER OF PARTS** PROGRAM TABLE INACTIVE 0 OPTION н **REV** I<sub>m</sub>, Ps Ĩ, P PRESET L DATE P/E ŌĒ DON'T CARE PRESENT STATE (Pa) INPUT (Im) REMARKS NEXT STATE (No.) C<sub>n</sub> 13 12 11 10 9 10 13 15 16 17 19 21 22 23 24 28 29 30 31 36 37 39 40 41 43 46 PIN 18 19 20 21 22 23 2 3 5 6 7 4 13 11 10 9 NO VARIABL NAME #### NOTES: - The device is shipped with all links initially intact. Thus, a background of "0" for all Terms, and an "H" for the P/E option, exists in the table, shown BLANK instead for clarity. - Unused C<sub>n</sub>, I<sub>m</sub>, and P<sub>s</sub> bits are normally programmed Don't Care (-). - 3. Unused Transition Terms can be left blank for future code modification, or programmed as (–) for maximum speed. - 4. Letters in variable fields are used as identifiers by logic type programmers. PLS167/A PLS167/A #### **SNAP RESOURCE SUMMARY DESIGNATIONS**