

# *2M x 8 SRAM MODULE*

# SYS82000RKXC - 70/85/10/12

Issue 1.2 : January 1999

11403 West Bernado Court, Suite 100, San Diego, CA 92127. Tel No: (619) 674 2233, Fax No: (619) 674 2230

## Description

The SYS82000RKXC is a plastic 16Mbit Static RAM Module housed in a standard 38 pin Single In-Line package organised as 2M x 8 with access times of 70, 85,100, or 120 ns.

The module is constructed using four 512Kx8 SRAMs in TSOPII packages mounted onto an FR4 epoxy substrate. This offers an extremely high PCB packing density.

The device is offered in standard and low power versions, with the -L module having a low voltage data retention mode for battery backed applications.

### **Features**

- Access Times of 70/85/100/120 ns.
- Low Power Disapation:

Operating 600 mW (Max.) Standby-L Version 1.1 mW (Max.)

- 5 Volt Supply ± 10%.
- Completely Static Operation.
- Low Voltage V<sub>CC</sub> Data Retention.
- · On-board Decoding & Decoupling Capacitors.
- 38 Pin Single-In-Line package (SIP).
- Upgrade path to SYS84000RKXC (32Mbits).



#### Pin Functions Address Inputs A0 ~ A20 Data Input/Output D0 ~ D7 Chip Select CS WE Write Enable OE Output Enable NC No Connect Power (+5V) $V_{cc}$ **GND** Ground



# **Package Details**

Plastic 38 pin Single-In-Line (SIP)

## **DC OPERATING CONDITIONS**

| Absolute Maximum Ratings (1)                   |                              |      |     |      |      |
|------------------------------------------------|------------------------------|------|-----|------|------|
| Parameter                                      | Symbol                       | min  | typ | max  | unit |
| Voltage on any pin relative to V <sub>ss</sub> | $V_{\scriptscriptstyle 	au}$ | -0.3 | -   | +7   | V    |
| Power Dissipation                              | $P_{_{T}}$                   | -    | -   | 4.0  | W    |
| Storage Temperature                            | $T_{STG}$                    | -55  | -   | +125 | °C   |

## Notes:

(2)  $V_{\scriptscriptstyle T}$  can be -3.0 V pulse of less than 30 ns.

| Recommended Operating | Conditions          |      |     |         |        |
|-----------------------|---------------------|------|-----|---------|--------|
| Parameter             | Symbol              | min  | typ | max     | unit   |
| Supply Voltage        | V <sub>cc</sub>     | 4.5  | 5.0 | 5.5     | ٧      |
| Input High Voltage    | $V_{_{IH}}$         | 2.2  | -   | Vcc+0.3 | V      |
| Input Low Voltage     | $V_{_{\mathbb{L}}}$ | -0.3 | -   | 8.0     | V      |
| Operating Temperature | T <sub>A</sub>      | 0    | -   | 70      | °C     |
|                       | T <sub>AI</sub>     | -40  | -   | 85      | °C (I) |

| DC Electrical Characteristics (V <sub>cc</sub> =5V±10%) TA 0 to 70°C |                 |                                                                                                             |     |     |     |      |  |  |  |  |  |
|----------------------------------------------------------------------|-----------------|-------------------------------------------------------------------------------------------------------------|-----|-----|-----|------|--|--|--|--|--|
| Parameter                                                            | Symbol          | Test Condition                                                                                              | min | typ | max | Unit |  |  |  |  |  |
| I/P Leakage Current                                                  | I               | $V_{IN} = GND \text{ to } V_{CC}$                                                                           | -4  | -   | 4   | μΑ   |  |  |  |  |  |
| Output Leakage Current                                               | ILO             | $\overline{\text{CS}} = V_{\text{IH}}, V_{\text{VO}} = \text{GND to } V_{\text{CC}}$                        | -4  | -   | 4   | μΑ   |  |  |  |  |  |
| Operating Supply Current                                             | I <sub>cc</sub> | $\overline{\text{CS}} = V_{\parallel}$ , min cycle, Duty = 100%                                             | -   | -   | 109 | mΑ   |  |  |  |  |  |
| Standby Supply Current TTL levels                                    |                 | $\overline{\text{CS}} = V_{\mathbb{H}}$                                                                     | -   | -   | 12  | mΑ   |  |  |  |  |  |
| -L Version                                                           |                 | $\overline{\text{CS}} = V_{\text{CC}} - 0.2 \text{V}, \ 0.2 > V_{\text{IN}} > V_{\text{CC}} - 0.2 \text{V}$ | -   | -   | 200 | μΑ   |  |  |  |  |  |
| Output Low Voltage                                                   | $V_OL$          | $I_{OL} = 2.1 \text{mA}$                                                                                    | -   | -   | 0.4 | V    |  |  |  |  |  |
| Output High Voltage                                                  | V <sub>OH</sub> | $I_{OH} = -1.0 \text{mA}$                                                                                   | 2.4 | -   | -   | V    |  |  |  |  |  |

| Capacitance (V <sub>cc</sub> =5V±10%,T <sub>A</sub> =25 | °C)                         | Note: Capacitano     | Note: Capacitance calculated, not measured. |     |      |  |  |  |  |
|---------------------------------------------------------|-----------------------------|----------------------|---------------------------------------------|-----|------|--|--|--|--|
| Parameter                                               | Symbol                      | Test Condition       | typ                                         | max | Unit |  |  |  |  |
| Input Capacitance (CS,A19,A20)                          | C <sub>IN1</sub>            | V <sub>IN</sub> = 0V | -                                           | 8   | pF   |  |  |  |  |
| Input Capacitance (A0-18, OE, WE)                       | $C_{_{\rm IN2}}$            | $V_{IN} = 0V$        | -                                           | 32  | pF   |  |  |  |  |
| I/O Capacitance                                         | $C_{\scriptscriptstyleI/O}$ | $V_{I/O} = 0V$       | -                                           | 10  | pF   |  |  |  |  |

<sup>(1)</sup> Stresses above those listed may cause permanent damage to the device. This is a stress rating only and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

# **Operation Truth Table**

| <u>cs</u> | ŌĒ | WE | DATA PINS      | SUPPLY CURRENT                      | MODE            |
|-----------|----|----|----------------|-------------------------------------|-----------------|
| Н         | Х  | Х  | High Impedance | I <sub>SB1</sub> , I <sub>SB2</sub> | Standby         |
| L         | L  | Н  | Data Out       | I <sub>cc</sub>                     | Read            |
| L         | Х  | L  | Data In        | I <sub>cc</sub>                     | Write           |
| L         | Н  | Н  | High Impedance | I <sub>cc</sub>                     | Output Disabled |

Notes : H =  $V_{\text{IH}}$  : L = $V_{\text{IL}}$  : X =  $V_{\text{IH}}$  or  $V_{\text{IL}}$ 

# **AC Test Conditions**

**Output Load** 

\* Input pulse levels: 0 V to 3.0V

\* Input rise and fall times: 5ns

\* Input and Output timing reference levels: 1.5V

\* Output load: see diagram

\*  $V_{CC} = 5V \pm 10\%$ 



| Low V <sub>cc</sub> Data Retention Cha | racteristic                | cs - L Version Only (T <sub>op</sub> = 0°C to 70°                                                                                   | C)  |        |     |      |
|----------------------------------------|----------------------------|-------------------------------------------------------------------------------------------------------------------------------------|-----|--------|-----|------|
|                                        |                            |                                                                                                                                     |     | -L Pai | 7   |      |
| Parameter                              | Symbol                     | Test Condition                                                                                                                      | min | typ    | max | Unit |
| V <sub>cc</sub> for Data Retention     | $V_{\scriptscriptstyleDR}$ | CS <sub>≥</sub> V <sub>cc</sub> -0.2V                                                                                               | 2.0 | -      | -   | V    |
|                                        |                            | $0.2V \ge V_{in} \ge V_{cc} - 0.2$                                                                                                  |     |        |     |      |
| Data Retention Current                 | I <sub>CCDR</sub>          | $V_{CC} = 3.0 \text{ V}, \overline{CS} = V_{CC} - 0.2 \text{ V}, 0.2 \text{ V} \ge V_{\text{in}} \ge V_{\text{cc}} - 0.2 \text{ V}$ | -   | -      | 400 | μΑ   |
| Chin Deselect to Data Ret Tir          | me t                       | See Retention Waveform                                                                                                              | 0   | _      | _   | ns   |

Chip Deselect to Data Ret. Time  $t_{CDR}$  See Retention Waveform 0 - ns Operation Recovery Time  $t_{R}$  See Retention Waveform 5 - ms

# **AC OPERATING CONDITIONS**

| Read Cycle                         |                               |     |     |     |        |     |       |     |     |      |
|------------------------------------|-------------------------------|-----|-----|-----|--------|-----|-------|-----|-----|------|
|                                    |                               | -70 |     | -8  | -85 -1 |     | 10 -1 |     | 12  |      |
| Parameter                          | Symbol                        | min | max | min | max    | min | max   | min | max | Unit |
| Read Cycle Time                    | t <sub>RC</sub>               | 70  | -   | 85  | -      | 100 | -     | 120 | -   | ns   |
| Address Access Time                | t <sub>AA</sub>               | -   | 70  | -   | 85     | -   | 100   | -   | 120 | ns   |
| Chip Select Access Time            | $t_{\scriptscriptstyle ACS}$  | -   | 70  | -   | 85     | -   | 100   | -   | 120 | ns   |
| Output Enable to Output Valid      | $t_{\scriptscriptstyleOE}$    | -   | 40  | -   | 45     | -   | 50    | -   | 55  | ns   |
| Output Hold from Address Change    | $t_{OH}$                      | 10  | -   | 10  | -      | 10  | -     | 10  | -   | ns   |
| Chip Selection to Output in Low Z  | $t_{\scriptscriptstyle{CLZ}}$ | 10  | -   | 10  | -      | 10  | -     | 10  | -   | ns   |
| Output Enable to Output in Low Z   | $t_{\scriptscriptstyleOLZ}$   | 5   | -   | 5   | -      | 5   | -     | 5   | -   | ns   |
| Chip Deselection to O/P in High Z  | t <sub>chz</sub>              | 0   | 30  | 0   | 30     | 0   | 35    | 0   | 40  | ns   |
| Output Disable to Output in High Z | $\mathbf{t}_{OHZ}$            | 0   | 30  | 0   | 30     | 0   | 35    | 0   | 40  | ns   |

| Write Cycle                     |                               |     |     |     |        |     |        |     |     |      |
|---------------------------------|-------------------------------|-----|-----|-----|--------|-----|--------|-----|-----|------|
|                                 |                               | -70 |     | -6  | -85 -1 |     | 10 -1. |     | 12  |      |
| Parameter                       | Symbol                        | min | max | min | max    | min | max    | min | max | Unit |
| Write Cycle Time                | $t_{wc}$                      | 70  | -   | 85  | -      | 100 | -      | 120 | -   | ns   |
| Chip Selection to End of Write  | $t_cw$                        | 60  | -   | 75  | -      | 80  | -      | 100 | -   | ns   |
| Address Setup Time              | $t_{AS}$                      | 0   | -   | 0   | -      | 0   | -      | 0   | -   | ns   |
| Address Valid to End of Write   | $t_{AW}$                      | 60  | -   | 75  | -      | 80  | -      | 100 | -   | ns   |
| Write Pulse Width               | $t_{w_P}$                     | 55  | -   | 65  | -      | 70  | -      | 80  | -   | ns   |
| Write Recovery Time             | $t_{w_R}$                     | 5   | -   | 5   | -      | 5   | -      | 5   | -   | ns   |
| Write to Output in High Z       | $t_{w\scriptscriptstyle{HZ}}$ | 0   | 25  | 0   | 30     | 0   | 35     | 0   | 40  | ns   |
| Data to Write Time Overlap      | $t_{DW}$                      | 30  | -   | 35  | -      | 40  | -      | 45  | -   | ns   |
| Data Hold from Write Time       | $\mathbf{t}_{_{DH}}$          | 0   | -   | 0   | -      | 0   | -      | 0   | -   | ns   |
| Output active from end of write | $t_{ow}$                      | 5   | -   | 5   | -      | 5   | -      | 5   | -   | ns   |

# Read Cycle Timing Waveform (1.2)



# **AC Read Characteristics Notes**

- (1) WE is High for Read Cycle.
- (2) All read cycle timing is referenced from the last valid address to the first transition address.
- (3)  $t_{CHZ}$  and  $t_{OHZ}$  are defined as the time at which the outputs achieve open circuit conditions and are not referenced to output voltage levels.
- (4) At any given temperature and voltage condition,  $t_{CHZ}$  (max) is less than  $t_{CLZ}$  (min) both for a given module and from module to module.
- (5) These parameters are sampled and not 100% tested.

## Write Cycle No.1 Timing Waveform(14)



# Write Cycle No.2 Timing Waveform (1,5)



# **AC Write Characteristics Notes**

- (1) All write cycle timing is referenced from the last valid address to the first transition address.
- (2) All writes occur during the overlap of  $\overline{CS}$  and  $\overline{WE}$  low.
- (3) If  $\overline{OE}$ ,  $\overline{CS}$ , and  $\overline{WE}$  are in the Read mode during this period, the I/O pins are low impedance state. Inputs of opposite phase to the output must not be applied because bus contention can occur.
- (4) Dout is the Read data of the new address.
- (5)  $\overline{OE}$  is continuously low.
- (6) Address is valid prior to or coincident with  $\overline{CS}$  and  $\overline{WE}$  low, too avoid inadvertant writes.
- (7) CS or WE must be high during address transitions.
- (8) When  $\overline{CS}$  is low: I/O pins are in the output state. Input signals of opposite phase leading to the output should not be applied.
- (9) Defined as the time at which the outputs achieve open circuit conditions and are not referenced to output voltage levels. These parameters are sampled and not 100% tested.

### **Data Retention Waveform**



Package Information Dimensions in mm

# Plastic 38 Pin Single-In-Line (SIP)



# Ordering Information



#### Note:

Although this data is believed to be accurate, the information contained herein, is not intended to and does not create any warranty of merchantibility or fitness for a particular purpose.

Our products are subject to a constant process of development. Data may be changed at any time without notice. Products are not authorised for use as critical components in life support devices without the express written approval of a company director.