#### DATA SHEET #### FEATURES I - Add/drop sixteen 2.048 Mbit/s signals from an STM-1 VC-4/AU-3, STS-3, or an STS-1 - Independent add and drop bus timing modes - Selectable HDB3 positive/negative rail or NRZ E1 interface. Performance counter provided for illegal coding violations. - Digital desynchronizers - J2 16-byte ETSI trail trace comparison - Drop buses are monitored for parity, loss of clock, upstream AIS and H4 multiframe errors - TU Tandem Connection ETSI message processing and generation - Performance counters are provided for TU/VT pointer movements, BIP-2 errors and Far End Block Errors (REIs) - TU/VTs are monitored for Loss Of Pointer, New Data Flags (NDFs), AIS, Remote Defect Indication (RDI), and size errors (S-bits) - V5 Byte Signal Label Mismatch and Unequipped detection - E1 facility and line loopbacks, generation of BIP-2 and REI errors, and send RDI capability - Intel / Motorola compatible microprocessor bus interface with interrupt capability - Programmable internal RISC processor implements VT-POH and VT-alarm handling - Boundary scan capability (IEEE 1149.1) - Single +5V, ±5% power supply - 388-lead plastic ball grid array (35 x 35 mm) package #### **DESCRIPTION** The E1 Mapper 16-Channel device is designed for add/drop multiplexer, terminal multiplexer, and dual and single unidirectional ring applications. Four field-proven QE1M Quad E1 Mapper chips are interconnected in a single compact package to permit higher application board densities. Sixteen E1 2.048 Mbit/s signals are mapped to and from asynchronous Tributary Unit-12s (TU-12s) or Virtual Tributary 2s (VT2s). The E1Mx16 interfaces to a multiple-segment, byte-parallel SDH/SONET-formatted Telecom Bus at the 19.44 Mbit/s byte rate for STM-1/STS-3 operation or at the 6.48 Mbit/s byte rate for STS-1 operation. This Bus permits the E1Mx16 to connect directly to other TranSwitch devices in application designs. The E1 signals can be either HDB3 positive/negative rail or NRZ format. The E1Mx16 provides performance counters, alarm detection, and the ability to generate errors and Alarm Indication Signals (AIS). E1 facility and line loopback capabilities are also provided. #### **APPLICATIONS** - STM-1/STS-3/STS-1 to 2.048 Mbit/s add/drop mux/demux - Unidirectional or bidirectional ring applications - STM-1/STS-3/STS-1 termination terminal mode multiplexer - STM-1/STS-3/STS-1 test equipment U.S. Patents No. 4,967,405; 5,033,064; 5,040,170; 5,265,096; 5,289,507; 5,297,180; 5,528,598; 5,535,218 U.S. and/or foreign patents issued or pending Copyright © 2000 TranSwitch Corporation E1Mx16 is a trademark of TranSwitch Corporation TranSwitch and TXC are registered trademarks of TranSwitch Corporation Document Number: PRELIMINARY TXC-04216-MB Ed. 2, October 2000 PRELIMINARY information documents contain information on products in the sampling, pre-production or early production phases of the product life cycle. Characteristic data and other specifications are subject to change. Contact TranSwitch Applications Engineering for current information on this product. # **TABLE OF CONTENTS** | <u>SECTION</u> | <u>PAGE</u> | |--------------------------------------------------------|-------------| | List of Figures | 3 | | Overview | 4 | | Features | 5 | | Block Diagram | 10 | | Block Diagram Description | 11 | | Lead Diagram | 15 | | Lead Descriptions | 16 | | Absolute Maximum Ratings and Environmental Limitations | 25 | | Thermal Characteristics | 25 | | Power Requirements | | | Input, Output and Input/Output Parameters | 26 | | Timing Characteristics | 29 | | Operation | 44-87 | | Bus Interface Modes | 44 | | Bus Mode Selection | 45 | | SDH/SONET Add/Drop Multiplexing Format Selections | 45 | | Drop TU/VT Selection | 46 | | Add TU/VT Selection | 47 | | Bus Timing | 48 | | Unequipped Operation | 48 | | Drop Bus Multiframe Alignment | 50 | | Add Bus Multiframe Alignment | 51 | | Performance Counters | 52 | | Alarm Structure | 52 | | Interrupt Structure | 53 | | SDH/SONET AIS Detection | 59 | | TU/VT Pointer Tracking | 59 | | Remote Defect Indications | 62 | | Overhead Communications Bit Access | 66 | | J2 Byte Processing | 67 | | N2 (Z6) Byte Processing (Tandem Connection) | 71 | | TUG-3 Null Pointer Indicator | 72 | | E1 Loopback Capability | 73 | | PRBS Pattern Generator and Analyzer | 74 | | Resets | 74 | | Start-Up Procedure | 75 | | Pointer Leak Rate Calculations | 76 | | Jitter Measurements | 77 | | Internal SPOT Processors | 82 | | Boundary Scan | 86 | | Multiplex Format and Mapping Information | 88 | | Memory Map | 94 | | Memory Map Descriptions | 100-133 | | Common Registers | | | Port n Registers | 114 | |-----------------------------------------|-----| | Application Examples | | | Package Information | | | Ordering Information | | | Related Products | | | Standards Documentation Sources | 137 | | List of Data Sheet Changes | 139 | | Documentation Update Registration Form* | 143 | # **LIST OF FIGURES** | Figi | re Page | | |------|------------------------------------------------------------------------------|---| | 1. | TXC-04216 Block Diagram10 | | | 2. | 2048 kbit/s Asynchronous Mapping13 | | | 3. | E1Mx16 TXC-04216 Lead Diagram15 | | | 4. | Groups 1-4, Ports 1-4 E1 Transmit Timing29 | | | 5. | Groups 1-4, Ports 1-4 E1 Receive Timing30 | | | 6. | STS-1 A/B Drop and Add Bus Signals, Timing Derived from Drop Bus31 | | | 7. | STM-1/STS-3 A/B Drop and Add Bus Signals, Timing Derived from Drop Bus32 | | | 8. | STS-1 A/B Add Bus Signals, Timing Derived from Add Bus33 | | | 9. | STM-1/STS-3 A/B Add Bus Signals, Timing Derived from Add Bus34 | | | 10. | Microprocessor Read Cycle Timing - Intel35 | | | 11. | Microprocessor Write Cycle Timing - Intel | | | 12. | Microprocessor Read Cycle Timing - Motorola39 | | | 13. | Microprocessor Write Cycle Timing - Motorola41 | | | 14. | Boundary Scan Timing43 | | | 15. | H4 Byte Floating VT Mode Bit Allocation50 | | | 16. | TU/VT Pointer Tracking State Machine61 | | | 17. | Facility and Line Loopbacks73 | | | 18. | Jitter Tolerance and Jitter Test Arrangements | | | 19. | Jitter Tolerance Measurements with Requirement78 | | | 20. | Jitter Transfer Measurements79 | | | 21. | Standard Pointer Test Sequences81 | | | 22. | Schematic Diagram of E1Mx16 Showing SPOT Processor Interfaces84 | | | 23. | Recommended Implementation Flowchart for Reprogramming the SPOT Processor 85 | 5 | | 24. | Boundary Scan Schematic87 | | | 25. | Typical Application using the E1Mx16134 | | | 26. | E1Mx16 TXC-04216 388-Lead Plastic Ball Grid Array Package135 | | <sup>\*</sup> Please note that TranSwitch provides documentation for all of its products. Customers who are using a TranSwitch Product, or planning to do so, should register with the TranSwitch Marketing Department to receive relevant updated and supplemental documentation as it is issued. They should also contact the Applications Engineering Department to ensure that they are provided with the latest available information about the product, especially before undertaking development of new designs incorporating the product. # **OVERVIEW** The E1Mx16 (TXC-04216) provides the mapping of sixteen 2048 kbit/s E1 asynchronous signals into a multiple-segment, byte-parallel, SDH/SONET Telecom Bus for the STM-1, STS-3, or AU-3/STS-1 formats, using sixteen programmed asynchronous mode TU12/VT2 tributary signals. The E1Mx16 interfaces on the SDH/SONET side use four bus segments defined as A-side Drop and Add, and B-side Drop and Add. Selected TU-12/VT2 tributaries are mapped to and from either a 270 or 90 SDH/SONET column format. Using a dual bus architecture, the E1Mx16 can be configured in a system for dropping a TU-12/VT2 from either bus only, adding a TU-12/VT2 to either bus only, dropping and adding a TU-12/VT2 to either the A or B sides, dropping a TU-12/VT2 from either the A or B sides, and adding the TU-12/VT2 to the opposite bus (e.g. drop from A, add to B), or dropping a TU-12/VT2 from either A or B buses and adding the TU-12/VT2 to both buses. Bus timing for the Add side can be derived from either the Drop bus, or input signals to the Add bus. Each drop has an optional H4 byte detector for detecting the starting location of the V1 byte in the TU-12/VT2. Instead of using the H4 detector, a V1 pulse may be inputted to the E1Mx16. Each Drop bus is also equipped with an optional H1/H2 or the E1 bytes AIS detector for detecting an upstream AIS state. Each of the selected TU-12/VT2 for both the A and/or B drop buses has a pointer tracking state machine for determining the location of the overhead bytes and the E1 asynchronous frame bits. Each of the overhead bytes in the selected TU-12/VT2 is monitored for control and status information. The E1Mx16 can be configured to perform a J2 16- byte trail trace message comparison, N2 tandem connection message comparison and generation with error counters and status alarm indications, V5 single-bit or enhanced 3-bit RDI, REI, signal label mismatch and unequipped detection and generation, and K4 byte access. The E1Mx16 provides a desynchronizer/synchronizer for each port. An 8-bit pointer leak rate register is provided. The E1Mx16 satisfies the various jitter tolerance, jitter transfer, mapping jitter, and combined jitter requirements found in ITU and ANSI documents. Each of the asynchronous E1 line inputs can be individually configured to provide either an NRZ interface or a dual unipolar rail type interface. When configured for a rail interface, a B3ZS CODEC converts the rail signals to and from a NRZ signal. Coding violations are counted in a 16-bit counter. For overhead byte processing, the E1Mx16 uses an internal SPOT (SDH/SONET Processor for Overhead Termination). The SPOT is divided into four segments corresponding to the four groups of four mappers. The SPOT performs many of the overhead processing functions, such as J2 message comparisons. Programming of the SPOT is performed through the microprocessor bus. The microprocessor can access four separate segments of the SPOT which have individual select leads, corresponding to the four groups of four mappers. $\overline{\text{SELp}}$ (p = 1 to 4) are the microprocessor port select signals. $\overline{\text{SEL1}}$ selects the first group of four mappers (channels 1-4) and $\overline{\text{SEL2}}$ , $\overline{\text{SEL3}}$ and $\overline{\text{SEL4}}$ select the other three groups of four mappers. The E1Mx16 is compatible with either Intel or Motorola split bus microprocessors. The E1Mx16 also provides interrupts to the microprocessor for operational alarm status indications. ### **FEATURES** The following features are supported by the E1Mx16: #### **SDH/SONET FORMATS:** - STM-1 AU-4 VC-4 TUG-3 TUG-2 format - STM-1 AU-3 TUG-2 - STS-3 - STS-1 #### **OPERATING MODES:** The E1Mx16 supports the following modes of operation which are programmable by the microprocessor. - Drop mode only (Add bus tristated) - Drop from A or B - · Add mode only - Add to A or B - · Single unidirectional ring - Drop from A, Add to A - Drop from B, Add to B - Multiplexer - Drop from A, Add to B - Drop from B, Add to A - · Dual protection ring - Drop from A, Add to A and B - Drop from B, Add to A and B #### **BUS TIMING:** The E1Mx16 provides the following bus timing modes by lead selection with software overwrite: - · Drop bus timing - Add bus timing is derived from the same named Drop bus - · Add bus timing - Add bus timing is independent of the Drop bus #### **SDH/SONET BUS INTERFACE:** - STM-1/STS-3 - 19.44 Mbyte/s parallel interface - STS-1 - 6.48 Mbyte/s parallel interface - · Drop bus timing enabled - Drop bus inputs: Clock, SPE, C1J1V1, Data and parity - Add bus outputs: data, parity and active bus indication - · Add bus timing enabled - Drop bus inputs: Clock, SPE, C1J1V1, data, parity and bus indication - Add bus inputs: Clock, SPE and C1J1V1 - Add bus outputs: Data, parity and active bus active indication - · Stuck clock indications - Input parity check with alarm monitoring Odd, even, data only, or all bus signals - Input loss of clock detection Stuck high or low - · SDH/SONET interface Add buses, A and B - Output parity generation Odd, even, data only, or all bus signals - Bus indication (polarity selectable through control bit) - Ability to High-Z the output bus signals #### **MAPPINGS:** The E1Mx16 has the following mapping features: - · Maximum of 16 E1 ports - Up to 16 E1 asynchronous mappings to TU-12/VT2 - TU-12/VT2 selection - Drop bus (common A and B sides) - Add bus (common A and B sides) - User's responsibility to maintain TUG-2/VT group mappings #### SDH/SONET FEATURES: - In-band upstream path and line AIS detection - H1/H2 pointer bits or - E1 bytes (majority vote) - TU/VT pointer tracking for A and B sides - ETSI 1015-based state machine - Size error indication - 4-bit increment/decrement counters - TU/VT A/B Drop and Add selection - TU/VT pointer generation - Fixed to 105 for 2048 kbit/s E1 asynchronous format - · Low order TU/VT byte processing - J2 byte (programmable per port) 64-byte host processor read cycle (no alignment) 16-byte host processor read with ITU TTC message comparison - V5 byte and K4 (Z7) byte Single-bit RDI or enhanced 3-bit RDI alarm detection (5 or 10 event option, selectable through software control bit) REI (FEBE) counter (8 bits) BIP-2 detector and counter (8 bits) with block or bit error count Detect RFI (bit 4 in V5 byte) Signal label mismatch, unequipped detection, Access to K4 byte - N2 (Z6) byte Host processor access or Tandem connection option with: Multiframe pattern alignment 16-byte message comparison TC RDI, ODI alarm detection **REI** and **OEI** counters - V4 byte access - Line AIS generation on SDH/SONET alarms with: Masks Microprocessor control - · Low order TU/VT byte insertion - J2 byte with 16- or 64-byte message - V5 and K4 (Z7) byte with: REI (FEBE) insertion (from receive side) RFI insertion (microprocessor control) BIP-2 calculation and insertion RDI insertion (from receive side) with: Enable bits for alarms Microprocessor control Single-bit RDI or enhanced 3-bit RDI (selectable through software control bit) Control of spare bits in K4 byte - N2 (Z6) byte Microprocessor or Tandem connection insertion with: Multiframe pattern generation 16-byte message TC RDI, ODI generation with: Alarms and microprocessor control ### TC AIS, REI and OEI generation - Unequipped channel generation with supervisory equipped generation - TU/VT AIS generator - Desynchronizer - Meet ETSI and ANSI performance requirements for: - Pointer test sequence **Jitter** - External clock (also used for line AIS generation) - O-bit channel microprocessor access - For selected TU-12/VT2 #### LINE INTERFACE: - Individual port NRZ or rail interface selection - NRZ interface - AIS detection - External loss of signal may be inputted on negative rail - Programmable clock edge - Rail Interface - HDB3 CODEC - Bipolar violation counter (16 bits) - Loss of signal detection - AIS detection - · Quiet feature - Force receive output to 0 - · High-Z feature #### **TEST FEATURES:** - Boundary Scan based on IEEE 1149.1 - EXTEST, SAMPLE, BYPASS test instructions - · Loopbacks per port - Facility - Line - · High-Z all output leads option - · BIP-2 error mask per port - Force inverted value continuous - REI error mask per port - Force REI to be sent as a 1 - Pseudo-random test generator and analyzer per port - 2<sup>15</sup>-1 pattern defined in O.151 #### **MICROPROCESSOR INTERFACE:** - · Split bus - Intel - Motorola - Interrupt support - Positive, negative, or positive/negative alarm transition - Positive level option - Software polling registers - Mask bit alarm hierarchy - Hardware enable control bit - Hardware sense control - · Reset control bits - Hardware reset - Full software reset - Software reset for A and B bus alarms - Software reset per port - Counter reset per port - SPOT (internal processor) reset #### **SPOT PROCESSOR:** - Microcode is supplied for initialization - · Downloaded through memory map - · Sanity alarms ### **BLOCK DIAGRAM** STM-1/STS-3/STS-1 TELECOM BUS SIDE 2.048 Mbit/s TRIBUTARY SIDE Figure 1. TXC-04216 Block Diagram #### **BLOCK DIAGRAM DESCRIPTION** The block diagram for the E1 Mapper 16-Channel device is shown in Figure 1. The E1Mx16 interfaces to four buses, designated as A Drop, B Drop, A Add, and B Add. The four buses run at the STM-1/STS-3 rate of 19.44 Mbyte/s, or at the STS-1 rate of 6.48 Mbyte/s. For North American applications, the asynchronous E1 signals are carried in floating Virtual Tributary 2 (VT2) format in a Synchronous Transport Signal - 1 (STS-1), or in an STS-1 that is carried in a Synchronous Transport Signal - 3 (STS-3). For ITU-T applications, the E1 signals are carried in floating mode Tributary Unit - 12 (TU-12) format in the STM-1 Virtual Container - 4 structure (VC-4) using Tributary Unit Group - 3 (TUG-3), or in the STM-1 Virtual Container - 3 structure (VC-3) using Tributary Unit Group - 2 (TUG-2) mapping schemes. Sixteen E1 signals can be dropped from one bus (A Drop or B Drop), or from any combination of the two drop buses, to the E1 lines. Sixteen asynchronous E1 signals are converted into TU-12 or VT2 format and are added to either one or both of the add buses, depending upon the mode of operation. When the E1Mx16 is configured for drop bus timing, the add buses are, by definition, bytesynchronous and multiframe-synchronous with their like-named drop buses, but are delayed by one byte time because of internal processing. For example, if a byte in the STM-1 Virtual Container - 4 structure (VC-4) using a Tributary Unit Group - 3 (TUG-3) TU-12/VT2 is to be added to the A Add bus, the time of its placement on the bus is derived from the A Drop bus timing, and from software instructions specifying which TU/VT number is being dropped/added. When the device is configured for add bus timing, the add bus, parity, and add indicator signals are derived from the add clock, C1J1V1 and SPE signals. The A Receive block is identical to the B Receive block. The TU/VT Terminate block is repeated 32 times, two for each port (A and B sides). The Destuff, Desync, and HDB3 Coder blocks are repeated sixteen times, one for each port. The interface between a drop bus and Receive block consists of 12 input leads, and an optional output lead: a byte clock, byte-wide data, a C1J1 indicator which may be carrying a V1 indication making the signal a C1J1V1 indicator, an SPE indicator, and an odd parity lead for the last-named ten leads. Parity is selectable by control bits for even parity and for the data byte only. The output lead is an optional TU/VT select indicator signal. The Drop C1J1V1 signal is used in conjunction with the Drop SPE signal to determine the location of the various pulses. The C1 pulse identifies the location of the C1 byte when the SPE signal is low. A single J1 pulse identifies the starting location of the J1 byte in the VC-4 format, when the SPE signal is high. Three J1 pulses are provided for the STS-3 format, each identifying the starting location of the J1 byte in each of the STS-1 signals. The E1Mx16 can operate with a V1 pulse in the C1J1V1 signal, or it can use an internal H4 detector for determining the location of the V1 pulse. The V1 pulse location is used to determine the location of the pointer byte V1. For STM-1 VC-4 operation, if the C1J1V1 signal is used, a single V1 pulse must occur during three drop bus clock cycles every four frames following the J1 pulse when the SPE signal is high. For STS-3 operation, three V1 pulses must be present every four frames. Each of the three V1 pulses must be present three clock cycles after the corresponding J1 pulse, when the SPE signal is high. For example, in a VC-4 signal, the J1 pulse identifies the J1 byte location (defined as the starting location for the VC-4) in the POH bytes. In the next column (first clock cycle) all the rows are assigned as fixed stuff. Similarly, in the next column (second clock cycle) all the rows are assigned as fixed stuff. The next column (third clock cycle) defines the start of TUG-3 A. This column is where the V1 pulse occurs every four frames. However, the actual V1 byte location is six clock cycles after the V1 pulse. For STS-1 operation, one V1 pulse must be present if the C1J1V1 signal is used. The V1 pulse must occur on the next clock cycle after the J1 pulse, and when the SPE signal is high. The J1 pulse identifies the J1 byte location (defined as the starting location for the STS-1) in the POH bytes. In the next column (first clock cycle) the TUs start. Thus, the V1 pulse identifies the starting location of the first V1 byte in the signal. The rest of the V1 bytes for the 21 TU-12/VT2s are also aligned with respect to the V1 pulse. Each bus is monitored for parity errors, loss of clock, H4 multiframe alignment if selected, and an upstream SDH/SONET AIS indication. The E1Mx16 can monitor either the TOH E1 bytes or the H1/H2 bytes for an AIS indication. Which E1 byte and H1/H2 bytes are selected is a function of the TU/VT selected. Each TU/VT Terminate block (A and B side) performs pointer processing based on the location of the V1 and V2 bytes. The pointer bytes are monitored for loss of pointer, TU AIS indication, and NDF. The pointer tracking process is based on the latest ETSI standard, which also meets ANSI/Bellcore requirements. Pointer increments and decrements are also counted, and the SS-bits are monitored for the correct value. This block also monitors the various alarms found in the V5 and K4 (formerly known as Z7) bytes, including signal label mismatch detection, unequipped status detection, BIP-2 parity error detection and error counter, REI counter, and the three RDI indications. The E1Mx16 performs a 16-byte J2 trail trace comparison on the channels selected. For 64-byte messages, the bytes are stored in a memory map segment for a microprocessor read cycle. The device also provides the TU tandem connection feature and performs the 16-byte message comparison for the N2 (formerly known as Z6) byte message. A control bit for each port selects the TU/VT from either the A Drop or B Drop bus. The TU/VT is destuffed in the Destuff block using majority logic rules for the three sets of three justification control bits to determine if the two S-bits are data bits or frequency justification bits. The Desync block removes the effects on the E1 output of systemic jitter that might occur because of signal mappings and pointer movements in the network. The Desync block contains two parts, a pointer leak buffer, and an E1 loop buffer. The pointer leak buffer can accept up to five consecutive pointer movements, and can adjust the effect over time. The E1 Loop Buffer consists of a digital loop filter, which is designed to track the frequency of the received E1 signal and to remove both transmission and stuffing jitter. An option for each port provides either NRZ data, or an HDB3-encoded positive and negative rail signal for the E1 interface. Receive data (towards the E1 line), for all sixteen channels, can be clocked out on either rising or falling edges of the clock. In addition, control bits are provided for forcing the data and clock signals to a high impedance state (tri-state). A control lead is provided for forcing the output leads to the 0 state. In the add direction, the E1Mx16 accepts clock and either NRZ data or HDB3-encoded positive and negative rail signals. Data, for all sixteen channels, can be clocked in on either the falling or rising edge of the clock. In the NRZ mode, an external loss of clock indication input signal can be provided. For the rail signal, coding violations are counted, and there is monitoring for loss of signal. An E1AIS detector is also provided. The data signal is written into a FIFO in one of the 32 Stuff/Sync blocks. Threshold modulation is used for the frequency justification process. Timing information from the drop bus or add bus is used to read the FIFO and perform the TU/VT justification process. This block permits tracking of an incoming E1 signal having an average frequency offset as high as 120 ppm, and up to 1.5 UI of peak-to-peak jitter. Since the E1Mx16 supports a ring architecture, two sets of blocks are provided for each port. The TU/VT selection is the same for both blocks. A control bit, and transmit line alarms, can generate an E1AIS. The 32 TU/VT Build blocks format the TU/VT into a STS-1, STS-3 or STM-1 structure for the asynchronous 2048 kbit/s signals, as shown in Figure 2. The pointer value carried in the V1 and V2 bytes is transmitted with a fixed value of 105. Transmit access is provided for the 8 overhead communications channel bits (O-bits) via the microprocessor. The microprocessor also writes the signal label, and the value of the J2 message, either as a 16-byte or a 64-byte message. The E1Mx16 provides the TU tandem connection feature for the TU, including the transmission of the 16-byte message and the various alarms associated with the tandem connection feature. The device provides single-bit or 3-bit RDI using the V5 and K4 (Z7) bytes, respectively. Local alarms, or the microprocessor, can generate the remote payload, server, or connectivity defect indications. The Far End Block Error FEBE (REI) is inserted from the BIP-2 errors detected on the receive side, and BIP-2 parity is generated for the V5 byte. Control bits are provided for generating unequipped status, generating TU/VT AIS, and inserting REI and BIP-2 errors. The ability to generate Null Pointer Indicators (NPIs) is also provided for the STM-1 VC-4 format. Figure 2. 2048 kbit/s Asynchronous Mapping The A Transmit block is identical to the B Transmit block. The interface between an add bus and a Transmit block consists of three input leads and eleven output leads, when the add bus timing mode is selected. The input leads are a byte clock, a C1J1V1 indicator, and an SPE indicator. The output leads are byte-wide data, a parity indicator, an add indicator, and an optional TU/VT selection indicator signal. The Add C1J1V1 signal is used in conjunction with the Add SPE signal to determine the location of the various pulses. An option is provided in which the drop side V1 reference pulse, either from the drop bus C1J1V1 indicator or from the H4 multiframe detector, may be used as the add side V1 reference pulse. When drop bus timing is selected, the output leads are byte-wide data, a parity indicator, an add indicator, and an optional TU/VT selection indicator signal. The add bus clock, SPE and C1J1V1 signals are disabled. The E1Mx16 can be configured to operate with either Intel or Motorola-compatible microprocessors via the Microprocessor Interface blocks. Separate address, data and control leads are provided. The microprocessor can access four separate segments of memory which have individual select, ready/acknowledge and interrupt leads, corresponding to the four groups of four mappers. Interrupt capability is provided with mapper group and individual mapper mask bits as well as activity registers to guide software to the exact cause of an interrupt in the most expeditious manner. A wide variety of alarms is provided on a mapper group level as well as on a per mapper channel level. Each alarm or error is reflected in a current status register or counter as well as a latched value register that may be set on the rising, falling, both transitions or positive level of an alarm. Any latched value may trigger an interrupt, unless it is masked to prevent it causing an interrupt. An option is provided which permits the interrupt polarity to be inverted. Control bits are provided which enable an E1 facility or line loopback. Because of the complexity of the SDH/SONET interface and the two timing modes, SDH/SONET loopback of the TU/VTs is not supported. The SPOT (SONET Processor for Overhead Termination) block is a RISC processor with associated instruction and data memory that performs selected low-speed functions, including all overhead processing and counter maintenance. The SPOT program must be loaded into the SPOT instruction memory after power-up. Executable microcode is provided by TranSwitch. All four SPOT blocks can be programmed at the same time by simultaneously activating all four SELp leads in write mode. The Boundary Scan Interface Block provides a five-lead Test Access Port (TAP) that conforms to the IEEE 1149.1 standard. This standard provides external boundary scan functions to read and write the external I/O leads from the TAP for board and component test. #### **LEAD DIAGRAM** Notes: This is the bottom view. The leads are solder balls. See Figure 26 for package information. Figure 3. E1Mx16 TXC-04216 Lead Diagram # **LEAD DESCRIPTIONS** In the following tables the mapper-group identification variable "p" stands for "(1-4)", and the corresponding leads are listed in the order 1, 2, 3, 4. # POWER SUPPLY, GROUND AND NO CONNECT | Symbol | Lead No. | I/O/P * | Туре | Name/Function | |--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|------|-----------------------------------| | VDD | A2, A14, B26,<br>C23, D3, L12,<br>L13, L14, L15,<br>M11, M16, N1,<br>N11, N16, P11,<br>P16, P26, R11,<br>R16, T12, T13,<br>T14, T15,<br>AC24, AD4,<br>AE1, AF13,<br>AF25 | P | | VDD: +5 volt supply voltage, ±5%. | | GND | A1, A13, A26,<br>D4, D21, D22,<br>D23, E4, F4,<br>L11, L16, M12,<br>M13, M14,<br>M15, N12, N13,<br>N14, N15, N26,<br>P1, P12, P13,<br>P14, P15 R12,<br>R13, R14, R15,<br>T11, T16,<br>AA23, AB23,<br>AC4, AC5, AC6,<br>AC23, AF1,<br>AF14, AF26 | P | | Ground: 0 volt reference. | Note: I = Input; O = Output; P = Power; T=Tristate | Symbol | Lead No. | I/O/P * | Туре | Name/Function | |--------|------------------|---------|------|-----------------------------------------------------------------| | NC | B7, C6, C7, C8, | | | No Connect: NC leads are not to be connected, not even to | | | C17, C19, C20, | | | another NC lead, but must be left floating. Connection of these | | | D5, D6, D7, | | | leads may impair performance or cause damage to the device. | | | D17, D19, D20, | | | | | | E2, E3, F24, | | | | | | G24, J1, J2, K1, | | | | | | K2, K4, K23, | | | | | | L1, L3, L23, M3, | | | | | | M4, M23, M24, | | | | | | N3, N4, P2, P3, | | | | | | P23, R3, T2, | | | | | | T3, T23, U3, | | | | | | U4, U23, V3, | | | | | | V4, V23, V24, | | | | | | V25, W23, | | | | | | W24, Y23, Y24, | | | | | | Y25, AA24, | | | | | | AA25, AB4, | | | | | | AB24, AB25, | | | | | | AB26, AC1, | | | | | | AC2, AC13, | | | | | | AC14, AC15, | | | | | | AC21, AC22, | | | | | | AD1, AD5, | | | | | | AD6, AD13, | | | | | | AD14, AD21, | | | | | | AD23, AD24, | | | | | | AE6, AE21, | | | | | | AE24, AE25, | | | | | | AE26, AF2 | | | | # A DROP AND A ADD BUS I/O (p=1-4) | Symbol | Lead No. | I/O/P | Type * | Name/Function | |--------|----------|-------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | ADCLK | R2 | I | TTL | A Drop Bus Clock: This clock operates at 19.44 MHz for STM-1/STS-3 operation, and at 6.48 MHz for STS-1 operation. A Drop bus byte-wide data (AD7-AD0), the parity bit (ADPAR), SPE indication (ADSPE), and the C1J1V1 indication (ADC1J1V1) are clocked in on falling edges of this clock. This clock may also be used for timing and deriving the like-named add bus byte-wide data, add and TU/VT indications, and parity bits. The add bus signals are clocked out on rising edges of the clock during the time slots that correspond to the selected TU/VT. | | ADPAR | AF15 | I | TTL | A Drop Bus Parity Bit: An odd parity bit input signal representing the parity calculation for each data byte, SPE, and C1J1V1 signal from the drop bus. Control bits are provided in address 012H which enable parity to be calculated as even (control bit DPEp is 1), and/or for the data byte only (control bit PDDOp is 1). | <sup>\*</sup>See Input, Output and Input/Output Parameters section below for Type definitions. | Symbol | Lead No. | I/O/P | Type * | Name/Function | |----------|----------------------------------------------------------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AD(7-0) | AF3, AE3,<br>AE4, AF4,<br>AE5,<br>AE18,<br>AF17,<br>AF18 | I | TTL | A Drop Bus Data Byte: Byte-wide data that corresponds to the STM-1/STS-3/STS-1 signal from the drop bus. The first bit received (dropped) corresponds to bit 7. | | ADSPE | AC3 | I | TTL | A Drop Bus SPE Indicator: A signal that is active high during each byte of the STM-1/STS-3/STS-1 payload, and low during Transport Overhead times. | | ADC1J1V1 | AB2 | I | TTL | A Drop Bus C1J1V1 Indications: An active high timing signal that carries STM-1/STS-3/STS-1 starting frame and SPE information. This signal works in conjunction with the ADSPE signal. The C1 pulse identifies the location of the first C1 byte in the STM-1/STS-3 signal, and the C1 byte in the STS-1 signal, when ADSPE is low. The J1 signal identifies the starting location of the J1 signal when ADSPE is high. One or more V1 pulses may be present depending upon the format. The V1 pulses may be used in place of the H4 byte as the multiframe indication. | | ADINDp | G3, K3,<br>AA2,<br>AD16 | 0 | CMOS<br>4mA | A Drop Bus TU/VT Selection Indication: Enabled when control bit ADnENp is written with a 1. An active low signal that is clocked out for the time slots determined by TU/VT selection (RTUNnp register) for each port (n=port number, 1-4; p=group number, 1-4). | | AACLK | N2 | I | TTL | A Add Bus Clock: When the add bus timing mode is selected, this input must be provided for add bus timing. This clock operates at 19.44 MHz for STM-1/STS-3 operation, and at 6.48 MHz for STS-1 operation. The add bus SPE indication (AASPE), and the C1J1V1 indication (AAC1J1V1) are clocked in on falling edges of this clock. Add bus bytewide data (AA7-AA0), add indicator (AADDp), and parity bit (AAPAR) are clocked out on rising edges of the clock during the time slots that correspond to the selected TU/VT. When drop bus timing is selected, this input is disabled. | | AAPAR | AF19 | O(T) | | A Add Bus Parity Bit: An odd parity output signal that is calculated over the byte-wide add data. This tristate lead is only active when there is data being added to the add bus. When control bit APEp is 1, even parity is calculated. | | AA(7-0) | AF21,<br>AF20,<br>AF6, AE7,<br>AF7, AD7,<br>AC7, AE8 | O(T) | CMOS<br>4mA | A Add Bus Data Byte: Byte-wide data that corresponds to the selected TU/VT. | | AASPE | M1 | I | TTL | A Add Bus SPE Indicator: When the add bus timing mode is selected, this signal must be provided for add bus timing. This signal must be high during each byte of the STM-1/STS-3/STS-1 payload, and low during Transport Overhead byte times. | | Symbol | Lead No. | I/O/P | Type * | Name/Function | |----------|---------------------------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | AAC1J1V1 | AB1 | ı | TTL | A Add Bus C1J1V1 Indications: When the add bus timing mode is selected, this signal must be provided for add bus timing. An active high timing signal that carries STM-1/STS-3/STS-1 starting frame and SPE information. This signal works in conjunction with the AASPE signal. The C1 pulse identifies the location of the first C1 byte in the STM-1/STS-3 signal, and the C1 byte in the STS-1 signal, when AASPE is low. The J1 signal identifies the starting location of the J1 signal when AASPE is high. The J1 signal identifies the location of the J1 byte. One or more V1 pulses may be present depending upon the format. The V1 pulses are used in place of the H4 byte as the multiframe indication. | | AAINDp | H2, J3,<br>AA3,<br>AC16 | 0 | | A Add Bus TU/VT Selection Indication: Enabled when control bit AAnENp is written with a 1. An active low signal that is clocked out for the time slots determined by TU/VT selection (TTUNnp register) for each port (n=port number, 1-4; p=group number, 1-4). | | AADDp | R4, AD26,<br>AF5,<br>AE19 | 0 | CMOS<br>4mA | A Add Bus Add Data Present Indicator: This normally active low signal is present when output data to the A Add bus is valid. It identifies the location of all of the TU/VT time slots being selected. When control bit ADDIp is 1, the indicator is active high instead of active low. | # B DROP AND B ADD BUS I/O (p=1-4) | Symbol | Lead No. | I/O/P | Туре | Name/Function | |---------|-------------------------------------------------|-------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BDCLK | P25 | I | TTL | B Drop Bus Clock: This clock operates at 19.44 MHz for STM-1/STS-3 operation, and at 6.48 MHz for STS-1 operation. B Drop bus byte-wide data (BD7-BD0), the parity bit (BDPAR), SPE indication (BDSPE), and the C1J1V1 indication (BDC1J1V1) are clocked in on falling edges of this clock. This clock may also be used for timing and deriving the like-named add bus byte-wide data, add and TU/VT indications, and parity bits. The add bus signals are clocked out on rising edges of the clock during the time slots that correspond to the selected TU/VT. | | BDPAR | J23 | _ | TTL | <b>B Drop Bus Parity Bit:</b> An odd parity bit input signal representing the parity calculation for each data byte, SPE, and C1J1V1 signal from the drop bus. Control bits are provided in address 012H which enable parity to be calculated as even (control bit DPEp is 1), and/or for the data byte only (control bit PDDOp is 1). | | BD(7-0) | J26, J25,<br>J24, K26,<br>K25, K24,<br>L26, L25 | _ | TTL | <b>B Drop Bus Data Byte:</b> Byte-wide data that corresponds to the STM-1/STS-3/STS-1 signal from the drop bus. The first bit received (dropped) corresponds to bit 7. | | BDSPE | H24 | I | TTL | B Drop Bus SPE Indicator: A signal that is active high during each byte of the STM-1/STS-3/STS-1 payload, and low during Transport Overhead times. | | Symbol | Lead No. | I/O/P | Туре | Name/Function | |----------|----------------------------------------------------------------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BDC1J1V1 | H25 | I | TTL | B Drop Bus C1J1V1 Indications: An active high timing signal that carries STM-1/STS-3/STS-1 starting frame and SPE information. This signal works in conjunction with the BDSPE signal. The C1 pulse identifies the location of the first C1 byte in the STM-1/STS-3 signal, and the C1 byte in the STS-1 signal, when BDSPE is low. The J1 signal identifies the starting location of the J1 signal when BDSPE is high. One or more V1 pulses may be present depending upon the format. The V1 pulses may be used in place of the H4 byte as the multiframe indication. | | BDINDp | L24, G26,<br>AA26,<br>Y26 | 0 | CMOS<br>4mA | B Drop Bus TU/VT Selection Indication: Enabled when control bit BDnENp is written with a 1. An active low signal that is clocked out for the time slots determined by TU/VT selection (RTUNnp register) for each port (n=port number, 1-4; p=group number, 1-4). | | BACLK | M25 | I | TTL | B Add Bus Clock: When the add bus timing mode is selected, this input must be provided for add bus timing. This clock operates at 19.44 MHz for STM-1/STS-3 operation, and at 6.48 MHz for STS-1 operation. The add bus SPE indication (BASPE), and the C1J1V1 indication (BAC1J1V1) are clocked in on falling edges of this clock. Add bus bytewide data (BA7-BA0), add indicator (BADDp), and parity bit (BAPAR) are clocked out on rising edges of the clock during the time slots that correspond to the selected TU/VT. When drop bus timing is selected, this input is disabled. | | BAPAR | AD25 | O(T) | CMOS<br>4mA | <b>B Add Bus Parity Bit:</b> An odd parity output signal that is calculated over the byte-wide add data. This tristate lead is only active when there is data being added to the add bus. When control bit APEp is 1, even parity is calculated. | | BA(7-0) | AE23,<br>AF23,<br>AE22,<br>AF22,<br>AD22,<br>AF10,<br>AF9, AF8 | O(T) | CMOS<br>4mA | B Add Bus Data Byte: Byte-wide data that corresponds to the selected TU/VT. | | BASPE | AC26 | I | TTL | <b>B Add Bus SPE Indicator:</b> When the add bus timing mode is selected, this signal must be provided for add bus timing. This signal must be high during each byte of the STM-1/STS-3/STS-1 payload, and low during Transport Overhead byte times. | | BAC1J1V1 | H26 | I | TTL | B Add Bus C1J1V1 Indications: When the add bus timing mode is selected, this signal must be provided for add bus timing. An active high timing signal that carries STM-1/STS-3/STS-1 starting frame and SPE information. This signal works in conjunction with the BASPE signal. The C1 pulse identifies the location of the first C1 byte in the STM-1/STS-3 signal, and the C1 byte in the STS-1 signal, when BASPE is low. The J1 signal identifies the starting location of the J1 signal when BASPE is high. The J1 signal identifies the location of the J1 byte. One or more V1 pulses may be present depending upon the format. The V1 pulses are used in place of the H4 byte as the multiframe indication. | | Symbol | Lead No. | I/O/P | Туре | Name/Function | |--------|--------------------------------|-------|------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BAINDp | F23, G25,<br>AF12,<br>W26 | 0 | 4mA | B Add Bus TU/VT Selection Indication: Enabled when control bit BAnENp is written with a 1. An active low signal that is clocked out for the time slots determined by TU/VT selection (TTUNnp register) for each port (n=port number, 1-4; p=group number, 1-4). | | BADDp | AC25,<br>M26,<br>AF11,<br>AF24 | 0 | | B Add Bus Add Data Present Indicator: This normally active low signal is present when output data to the B Add bus is valid. It identifies the location of all of the TU/VT time slots being selected. When control bit ADDIp is 1, the indicator is active high instead of active low. | # GROUP p, PORT n LINE INTERFACE (p = 1-4; n = 1-4) | Symbol | Lead No. | I/O/P | Туре | Name/Function | |--------|----------------------------------------------------------------------------------------------------|-------|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RCOpn | F3, B11, D1,<br>A16, D16,<br>D26, D12,<br>C22, W2,<br>AC9, W1,<br>AD9, AD18,<br>U25, AE9, T25 | O(T) | CMOS<br>4mA | Receive Group p, Port n Output Clock: A 2.048 MHz clock output. Data is normally clocked out on rising edges of this clock. When control bit RCLKIp is 1, data is clocked out on falling edges of this clock. When control bit RnENp is 0, this lead is forced to a high impedance state. Note: RCO11 is lead F3, RCO12 is lead B11, RCO13 is lead D1, RCO14 is lead A16, RCO21 is lead D16, etc. | | RPOpn | F1, C11, E1,<br>B10, B16,<br>E23, C15,<br>D24, Y4,<br>AE10, W3,<br>AC8, AC12,<br>T26, AC18,<br>R26 | O(T) | CMOS<br>4mA | Receive Group p, Port n Data Positive Rail or NRZ: When control bit BYPASnp is 0, positive rail data is provided on this lead. When control bit BYPASnp is 1, an NRZ signal is provided on this lead. When control bit RnENp is 0, this lead is forced to a high impedance state. Note: RPO11 is lead F1, RPO12 is lead C11, RPO13 is lead E1, RPO14 is lead B10, RPO21 is lead B16, etc. | | RNOpn | F2, D9, D2,<br>B8, C16, E25,<br>D13, D25, Y1,<br>AD17, W4,<br>AD8, AC17,<br>T24, AE17,<br>R24 | O(T) | CMOS<br>4mA | Receive Group p, Port n Data Negative Rail: When control bit BYPASnp is 0, negative rail data is provided on this lead. When control bit RnENp is 0, or control bit BYPASnp is 1, this lead is forced to a high impedance state. Note: RNO11 is lead F2, RNO12 is lead D9, RNO13 is lead D2, RNO14 is lead B8, RNO21 is lead C16, etc. | | TCIpn | G1, C10, B2,<br>B12, D8, E26,<br>C14, C24, Y2,<br>AD10, U1,<br>AD11, AD15,<br>U26, AC20,<br>N25 | I | TTL | Transmit Group p, Port n Input Clock: A 2.048 MHz clock input. Data is normally clocked in on falling edges of this clock. When control bit TCLKIp is 1, data is clocked in on the rising edges of this clock. Note: TCI11 is lead G1, TCI12 is lead C10, TCI13 is lead B2, TCI14 is lead B12, TCI21 is lead D8, etc. | | TPIpn | H3, C9, C2,<br>B14, D18,<br>F26, H4, C26,<br>AA4, AE12,<br>V2, AD19,<br>AF16, V26,<br>AC19, R23 | I | TTL | Transmit Group p, Port n Data Positive Rail or NRZ: When control bit BYPASnp is 0, positive rail input data is provided on this lead. When control bit BYPASnp is 1, an NRZ signal is provided on this lead. Note: TPI11 is lead H3, TPI12 is lead C9, TPI13 is lead C2, TPI14 is lead B14, TPI21 is lead D18, etc. | | Symbol | Lead No. | I/O/P | Туре | Name/Function | |------------------|--------------------------------------------------------------------------------------------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TNIpn/<br>TLOSpn | H1, D10, C1,<br>B13, C18,<br>F25, B9, C25,<br>AA1, AC11,<br>V1, AD12,<br>AE16, W25,<br>AD20, N24 | I | TTL | Transmit Group p, Port n Data Negative Rail/External Loss Of Signal: When control bit BYPASnp is 0, negative rail input data is provided on this lead. When control bit BYPASnp is 1, this lead may be used to input an active low external loss of signal indicator from the line interface device. Note: TNI11/TLOS11 is lead H1, TNI12/TLOS12 is lead D10, TNI13/TLOS13 is lead C1, TNI14/TLOS14 is lead B13, TNI21/TLOS21 is lead C18, etc. | | QUIETpn | G2, D11, B1,<br>C12, G4, E24,<br>B15, B24, Y3,<br>AC10, U2,<br>AE11, AE13,<br>U24, AE20,<br>N23 | l | TTL | Quiet Group p, Port n: A high forces the RPOpn and RNOpn leads to the 0 state for either a rail or NRZ interface, overriding control bit RnENp when it is 0. A low disables this feature. Note: QUIET11 is lead G2, QUIET12 is lead D11, QUIET13 is lead B1, QUIET14 is lead C12, QUIET21 is lead G4, etc. | ### MICROPROCESSOR BUS INTERFACE SELECTION | Symbol | Lead No. | I/O/P | Туре | Name/Function | | | | | |--------|----------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | МОТО | R1 | I | | <b>Motorola Mode</b> : Intel bus interface is selected when low. Motorola bus interface is selected when high. This selection modifies some bus interface lead functions, as described in the next section of this table. | | | | | # MICROPROCESSOR BUS INTERFACE - SPLIT BUS FOR MOTOROLA (M) OR INTEL (I) (p=1-4) | Symbol | Lead No. | I/O/P | Туре | Name/Function | |---------------|---------------------------------------------------------------|---------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A(10-0) | A15, C3,<br>B3, A3,<br>A4, C5,<br>B20, A7,<br>A20, B21,<br>A8 | I<br>(Note 1) | TTL<br>(Note 1) | Address Bus: These address line inputs are used for accessing an E1Mx16 memory location for a read/write cycle. A10 is the most significant bit. High is logic 1. | | D(7-0) | C21, B22,<br>A22, A9,<br>A23, B23,<br>A24, A10 | I/O | TTL<br>8mA | <b>Data Bus:</b> Bidirectional data lines used for transferring data to or from an E1Mx16 memory location. D7 is the most significant bit. High is logic 1. | | SELp | A6, A19,<br>P4, B18 | I | TTL | <b>Select:</b> A low enables data transfers between the microprocessor and a group p address of the E1Mx16 memory during a read/write cycle. Only one SELp lead may be held low for a read cycle. | | RD /<br>RD/WR | D14 | I | TTL | Read (I mode) or Read/Write (M mode): Intel Mode - An active low signal generated by the microprocessor for reading the E1Mx16 memory locations. Motorola Mode - An active high signal generated by the microprocessor for reading the E1Mx16 memory locations. An active low signal is used to write to memory locations. | | Symbol | Lead No. | I/O/P | Туре | Name/Function | |-----------------|-----------------------|-------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WR /<br>LDS | D15 | I | TTL | Write (I mode) or Device Select (M mode): Intel Mode - An active low signal generated by the microprocessor for writing to the E1Mx16 memory locations. Motorola Mode - The SELp and LDS inputs are logically OR-gated inside the E1Mx16, generating an internal active low select signal (CS) that is similar to SELp. This internal signal is used to enable data transfer. This lead can be used for the interface with the Motorola 68302 microprocessor. If it is not used, it should be tied to ground, so that CS is the same signal as SELp. | | RDYp/<br>DTACKp | A11, A25,<br>A17, P24 | O(T) | TTL<br>8mA | Ready (I mode) or Data Transfer Acknowledge (M mode): Intel Mode - A high is an acknowledgment from the addressed group p E1Mx16 memory location that the transfer can be completed. A low indicates that the Mapper cannot complete the transfer cycle, and that microprocessor wait states must be generated for that group. Motorola Mode - During a read bus cycle, a low signal indicates that the information on the data bus is valid. During a write bus cycle, a low signal acknowledges the acceptance of data. This lead is tristated. | | INTp /<br>IRQp | B5, B17,<br>J4, G23 | O(T) | TTL<br>8mA | Interrupt: When INTSH is high, a high on this output lead signals an interrupt request INTp to the microprocessor, as required for Intel. When INTSH is low, a low signals an interrupt request IRQp to the microprocessor, as required for Motorola. | | INTSH | A18 | I | TTL | Interrupt Sense High: Interrupt polarity select. A high on this lead causes the interrupt sense to be high when an interrupt occurs. A low causes the interrupt sense to be low when an interrupt occurs. This lead must be set to meet the interrupt polarity requirement of the microprocessor. | Note 1: Leads A(10-0) are implemented as I/O type TTL 4mA to support production tests but are used as TTL inputs. # CONTROLS, EXTERNAL CLOCK AND TEST LEADS (p=1-4) | Symbol | Lead No. | I/O/P | Туре | Name/Function | |----------------------------|----------------------|-------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | TESTp | A12, B25,<br>M2, R25 | I | CMOS | TranSwitch Test Leads: A low must be placed on these leads. | | TESTp | B6, B19,<br>T4, H23 | I | TTLp | <b>TranSwitch Test Leads:</b> These leads are pulled high internally by an internal pull-up to $V_{DD}$ . They must be left floating or held high. | | TXCTI1<br>TXCTI2 | A5,<br>T1 | I | TTL | <b>TranSwitch Test Leads:</b> These leads must be tied low for proper operation. | | TXCTI3<br>TXCTI4<br>TXCTI5 | L4,<br>AD2,<br>AE15 | I | TTLp | <b>TranSwitch Test Leads:</b> These leads are not to be connected, not even to another lead and must be left floating. Connection of these leads may impair performance or cause damage to the device. | | EXTCK | C13 | I | CMOS | <b>External Reference Clock:</b> This clock is used for desynchronizer operation and other purposes. The clock frequency must be 58.32 MHz ( $\pm$ 30 ppm over life) and the clock duty cycle must be ( $50 \pm 10$ ) %. | | Symbol | Lead No. | I/O/P | Туре | Name/Function | |--------|----------|-------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RESET | B4 | _ | TTL | Hardware Reset: When an active low pulse is applied to this lead for a minimum duration of 150 nanoseconds after power is applied, this pulse clears all performance counters and alarms, resets the control bits (except those bits that force a high impedance state for the add buses), and initializes the internal FIFOs and internal SPOT processor. The microprocessor must write the control bit states for normal operation. | | HIGHZ | A21 | I | TTL | <b>High Impedance Select:</b> A low forces all output leads to the high impedance state for testing purposes (except TDO). | | ABUST | C4 | I | TTL | Add Bus Timing Select: A low selects the A and B Add bus clock, SPE and C1J1V1 input signals for deriving timing for the A and B Add buses. A high selects the like-named drop bus for deriving timing (e.g., A Drop bus for A Add bus). This control lead is disabled for group p when a 1 is written to control bit SBTENp. Control bit DRPBTp then makes the timing source selection for group p. | ### **BOUNDARY SCAN INTERFACE SIGNALS** | Symbol | Lead No. | I/O/P | Туре | Name/Function | | | | |--------|----------|-------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | TCK | AE2 | I | TTL | <b>IEEE 1149.1 Test Port Serial Scan Clock:</b> This signal is used to shift data into TDI on the rising edge, and out of TDO on the falling edge. The maximum clock frequency is 10 MHz. | | | | | TMS | AD3 | I | TTLp | <b>IEEE 1149.1 Test Port Mode Select:</b> TMS is sampled on the rising edg of TCK, and is used to place the Test Access Port controller into various states as defined in IEEE 1149.1. This lead is set high internally by an internal pull-up to $V_{DD}$ for normal framer operation. | | | | | TDI | L2 | I | TTLp | <b>IEEE 1149.1 Test Port Serial Scan Data In:</b> Serial test instructions and data are clocked into this lead on the rising edge of TCK. This input has an internal pull-up to $V_{\rm DD}$ . | | | | | TDO | AE14 | O(T) | TTL<br>4mA | <b>IEEE 1149.1 Test Port Serial Scan Data Out:</b> Serial test instructions and data are clocked out of this lead on the falling edge of TCK. When inactive, this 3-state output will be put into its high impedance state. | | | | | TRS | AB3 | I | TTLp | <b>IEEE 1149.1 Test Port Reset Lead:</b> This lead will asynchronously reset the Test Access Port (TAP) controller. This lead is to be held low, asserted low or pulsed low (for a minimum duration of 20 ns) to reset the TAP controller on E1Mx16 power-up. This input has an internal pull-up to $V_{DD}$ . | | | | ### ABSOLUTE MAXIMUM RATINGS AND ENVIRONMENTAL LIMITATIONS | Parameter | Symbol | Min | Max | Unit | Conditions | |------------------------------------|-----------------|----------|-----------------------|--------|--------------------------------| | Supply voltage | $V_{DD}$ | -0.5 | +6.0 | V | Note 1 | | DC input voltage | V <sub>IN</sub> | -0.5 | V <sub>DD</sub> + 0.5 | V | Note 1 | | Storage temperature range | T <sub>S</sub> | -55 | 150 | °С | Note 1 | | Ambient Operating Temperature | T <sub>A</sub> | -40 | 85 | οС | 0 ft/min linear airflow | | Component Temperature x Time | TI | | 270 x 5 | °C x s | Note 1 | | Moisture Exposure Level | ME | 5 | | Level | per EIA/JEDEC<br>JESD22-A112-A | | Relative Humidity, during assembly | RH | 30 | 60 | % | Note 2 | | Relative Humidity | RH | 0 | 100 | % | non-condensing | | ESD Classification | ESD | absolute | value 1500 | V | Note 3 | | LATCH-UP | LU | | | | Meets JEDEC 78 | #### Notes: - 1. Conditions exceeding the Min or Max values may cause permanent failure. Exposure to conditions near the Min or Max values for extended periods may impair device reliability. - 2. Pre-assembly storage in non-drypack conditions is not recommended. Please refer to the instructions on the "CAUTION" label on the drypack bag in which devices are supplied. - 3. Test method for ESD per MIL-STD-883D, Method 3015.7. ### THERMAL CHARACTERISTICS | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------------------------------|-----|-----|-----|------|-------------------------| | Thermal resistance: junction to ambient | | | 15 | °C/W | 0 ft/min linear airflow | ### **POWER REQUIREMENTS** | Parameter | Min | Тур | Max | Unit | Test Conditions | |------------------------------------|------|------|------|------|-----------------| | $V_{DD}$ | 4.75 | 5.0 | 5.25 | V | | | I <sub>DD</sub> | | 280 | 310 | mA | STS-1 | | Power dissipation, P <sub>DD</sub> | | 1400 | 1627 | mW | STS-1 | | I <sub>DD</sub> | | 310 | 340 | mA | STM-1 or STS-3 | | Power dissipation, P <sub>DD</sub> | | 1550 | 1785 | mW | STM-1 or STS-3 | # INPUT, OUTPUT AND INPUT/OUTPUT PARAMETERS ### **INPUT PARAMETERS** ### **Input Parameters For CMOS** | Parameter | Min | Тур | Max | Unit | Test Conditions | |---------------------------------|-----------------------|-----|-----------------------|------|----------------------------| | V <sub>IH</sub> | 0.7 x V <sub>DD</sub> | | | V | $4.75 \le V_{DD} \le 5.25$ | | V <sub>IL</sub> | | | 0.3 x V <sub>DD</sub> | V | $4.75 \le V_{DD} \le 5.25$ | | Input capacitance (leads TESTp) | | 7.5 | | pF | | | Input capacitance (lead EXTCK) | | 30 | | pF | | # **Input Parameters For TTL** | Parameter | Min | Тур | Max | Unit | Test Conditions | |------------------------------------------------------------------------|-----|-----|-----|------|----------------------------| | V <sub>IH</sub> | 2.0 | | | V | $4.75 \le V_{DD} \le 5.25$ | | V <sub>IL</sub> | | | 0.8 | V | $4.75 \le V_{DD} \le 5.25$ | | Input capacitance (leads TClpn, TPlpn, TNlpn/TLOSpn, QUIETpn and SELp) | | 7.5 | | pF | | | Input capacitance (all other leads) | | 30 | | pF | | # **Input Parameters For TTLp** | Parameter | Min | Тур | Max | Unit | Test Conditions | |-----------------------------------------------------------------------|-----|------|-----|------|----------------------------| | V <sub>IH</sub> | 2.0 | | | V | $4.75 \le V_{DD} \le 5.25$ | | V <sub>IL</sub> | | | 0.8 | V | $4.75 \le V_{DD} \le 5.25$ | | Input capacitance<br>(leads TDI, TESTp, TXCTI3,<br>TXCTI4 and TXCTI5) | | 7.5 | | pF | | | Input resistance<br>(leads TDI, TESTp, TXCTI3,<br>TXCTI4 and TXCTI5) | | 70 | | kΩ | | | Input capacitance (all other leads) | | 30 | | pF | | | Input resistance<br>(all other leads) | | 17.5 | | kΩ | | # **OUTPUT PARAMETERS** # **Output Parameters For CMOS 4mA** | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------------------------------------------------|-----------------------|-----|------|------|------------------------------------------------| | V <sub>OH</sub> | V <sub>DD</sub> - 0.7 | | | V | V <sub>DD</sub> = 4.75; I <sub>OH</sub> = -4.0 | | $V_{OL}$ | | | 0.4 | V | $V_{DD} = 4.75; I_{OL} = 4.0$ | | I <sub>OL</sub> | | | 4.0 | mA | | | Гон | | | -4.0 | mA | | | Input capacitance (leads AAPAR, AA(7-0), BAPAR and BA(7-0)) | | 30 | | pF | | | Input capacitance (all other leads) | | 7.5 | | pF | | # **Output Parameters For TTL 4mA** | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|-----|-----|------|------|------------------------------------------------| | V <sub>OH</sub> | 2.4 | | | V | V <sub>DD</sub> = 4.75; I <sub>OH</sub> = -4.0 | | $V_{OL}$ | | | 0.4 | V | V <sub>DD</sub> = 4.75; I <sub>OL</sub> = 4.0 | | I <sub>OL</sub> | | | 4.0 | mA | | | Гон | | | -4.0 | mA | | | Input capacitance | | 7.5 | | pF | | # **Output Parameters For TTL 8mA** | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|-----|-----|------|------|------------------------------------------------| | V <sub>OH</sub> | 2.4 | | | V | V <sub>DD</sub> = 4.75; I <sub>OH</sub> = -8.0 | | $V_{OL}$ | | | 0.4 | V | $V_{DD} = 4.75; I_{OL} = 8.0$ | | I <sub>OL</sub> | | | 8.0 | mA | | | Гон | | | -8.0 | mA | | | Input capacitance | | 7.5 | | pF | | # **INPUT/OUTPUT PARAMETERS** # Input/Output Parameters For TTL 4mA | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|-----|-----|------|------|------------------------------------------------| | V <sub>IH</sub> | 2.0 | | | V | $4.75 \le V_{DD} \le 5.25$ | | $V_{IL}$ | | | 0.8 | V | $4.75 \le V_{DD} \le 5.25$ | | V <sub>OH</sub> | 2.4 | | | V | V <sub>DD</sub> = 4.75; I <sub>OH</sub> = -4.0 | | V <sub>OL</sub> | | | 0.4 | V | V <sub>DD</sub> = 4.75; I <sub>OL</sub> = 4.0 | | I <sub>OL</sub> | | | 4.0 | mA | | | I <sub>OH</sub> | | | -4.0 | mA | | | Input capacitance | | 30 | | pF | | # Input/Output Parameters For TTL 8mA | Parameter | Min | Тур | Max | Unit | Test Conditions | |-------------------|-----|-----|------|------|------------------------------------------------| | V <sub>IH</sub> | 2.0 | | | V | $4.75 \le V_{DD} \le 5.25$ | | $V_{IL}$ | | | 0.8 | V | $4.75 \le V_{DD} \le 5.25$ | | V <sub>OH</sub> | 2.4 | | | V | V <sub>DD</sub> = 4.75; I <sub>OH</sub> = -8.0 | | $V_{OL}$ | | | 0.4 | V | $V_{DD} = 4.75; I_{OL} = 8.0$ | | I <sub>OL</sub> | | | 8.0 | mA | | | I <sub>OH</sub> | | | -8.0 | mA | | | Input capacitance | | 30 | | pF | | #### TIMING CHARACTERISTICS Detailed timing diagrams for the E1Mx16 device are illustrated in Figures 4 through 14, with values of the timing intervals tabulated below the waveform diagrams. The tristate condition of a signal waveform is shown as midway between high and low. The timing parameters are measured at voltage levels of $(V_{IH} + V_{IL})/2$ for input signals or $(V_{OH} + V_{OL})/2$ for output signals, unless otherwise indicated. Where a waveform diagram describes both A and B bus signals, their symbols are combined in labeling the waveform (e.g., $\overline{A/BADDp}$ for $\overline{AADDp}$ and $\overline{BADDp}$ ). Figure 4. Groups 1-4, Ports 1-4 E1 Transmit Timing Note: p = 1 - 4 identifies a group of four ports n = 1 - 4 identifies one of four ports #### Notes: - 1. TClpn is shown for TCLKlp = 0, where data is clocked in on falling edges. Data is clocked in on rising edges when TCLKlp =1. - 2. For NRZ operation, TNIpn is not used for data input and may instead be used as the input for an external active low loss of signal indication TLOSpn. Otherwise, this lead must be held high. | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------------------|------------------|-----|--------|-----|------| | TClpn clock period | t <sub>CYC</sub> | | 488.28 | | ns | | TClpn clock low time | t <sub>PWL</sub> | 150 | | | ns | | TClpn clock high time | t <sub>PWH</sub> | 150 | | | ns | | TPIpn/TNIpn data setup time before TCIpn↓ | t <sub>SU</sub> | 10 | | | ns | | TPIpn/TNIpn data hold time after TCIpn↓ | t <sub>H</sub> | 3.0 | | | ns | Figure 5. Groups 1-4, Ports 1-4 E1 Receive Timing Note: p = 1 - 4 identifies a group of four ports n = 1 - 4 identifies one of four ports Note: RCOpn is shown for RCLKIp=0, where data is clocked out on rising edges. Data is clocked out on falling edges when RCLKIp=1. | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------|------------------|-----|-----|-----|------| | RCOpn clock period | t <sub>CYC</sub> | 480 | | 498 | ns | | RCOpn clock low time (RCLKIp = 0) | t <sub>PWL</sub> | | 257 | | ns | | RCOpn clock high time (RCLKIp = 0) | t <sub>PWH</sub> | 222 | | 241 | ns | | RCOpn clock low time (RCLKIp = 1) | t <sub>PWL</sub> | 222 | | 241 | ns | | RCOpn clock high time (RCLKIp = 1) | t <sub>PWH</sub> | | 257 | | ns | | RPOpn/RNOpn data delay after RCOpn | t <sub>OD</sub> | 2.0 | | 5.0 | ns | Note: All output times are measured with a maximum 75 pF load capacitance. Figure 6. STS-1 A/B Drop and Add Bus Signals, Timing Derived from Drop Bus Note: For illustration purposes, a single TU/VT (TU number 21) is shown. The V1 pulse may or may not be present. If it is not present, the H4 byte must be provided. An additional byte time of delay in A/BA(7-0) is provided when control bit ABDp is written with a 1. The table omits A/B parameter prefixes. p=1-4 in both the table and figure. DSPE edges are at payload boundaries. | Parameter | Symbol | Load | Min | Тур | Max | Unit | |------------------------------------------------------------------|--------------------|-------|-----|--------|-----|------| | DCLK clock period | t <sub>CYC</sub> | | | 154.32 | | ns | | DLCK duty cycle t <sub>PWH</sub> /t <sub>CYC</sub> | | | 40 | 50 | 60 | % | | D(7-0)/DPAR data /parity setup time before DCLK↓ | t <sub>SU(1)</sub> | | 10 | | | ns | | D(7-0)/DPAR data /parity hold time after DCLK↓ | t <sub>H(1)</sub> | | 5.0 | | | ns | | DSPE setup time before DCLK↓ | t <sub>SU(2)</sub> | | 10 | | | ns | | DSPE hold time after DCLK↓ | t <sub>H(2)</sub> | | 5.0 | | | ns | | DC1J1V1 setup time before DCLK↓ | t <sub>SU(3)</sub> | | 10 | | | ns | | DC1J1V1 hold time after DCLK↓ | t <sub>H(3)</sub> | | 5.0 | | | ns | | DINDp drop bus indication output delay from DCLK↑ | t <sub>D(1)</sub> | 10 pF | 7.0 | | 30 | ns | | A(7-0)/APAR data /parity out valid delay from DCLK↑ | t <sub>OD(2)</sub> | 45 pF | 9.0 | | 39 | ns | | A(7-0)/APAR data /parity to tristate delay from DCLK↑ | t <sub>OD(3)</sub> | 45 pi | 8.0 | | 20 | ns | | ADDp add indicator delay from DCLK↑ | t <sub>OD(1)</sub> | 10 pF | 9.0 | | 30 | ns | | AINDp add bus indication output delay from DCLK↑ | t <sub>OD(4)</sub> | то рі | 9.0 | | 30 | ns | | A(7-0)/APAR data /parity out tristate to driven delay from DCLK↑ | t <sub>OD(5)</sub> | 45 pF | 7.0 | | 9.0 | ns | Figure 7. STM-1/STS-3 A/B Drop and Add Bus Signals, Timing Derived from Drop Bus Note: A single TU/VT is shown for illustration purposes. It also shows the TU/VT selection for the drop bus and add bus (number 21 in STS-1 number 3). The format is an AU-3/STS-3. For VC-4 operation, one J1 pulse and one optional V1 pulse are present. An additional byte time of delay in A/BA(7-0) is provided when control bit ABDp is written with a 1. The table omits A/B parameter prefixes. p=1-4 in both the table and figure. DSPE edges are at payload boundaries. | Parameter | Symbol | Load | Min | Тур | Max | Unit | |------------------------------------------------------------------|--------------------|-------|-----|-------|-----|------| | DCLK clock period | t <sub>CYC</sub> | | | 51.44 | | ns | | DCLK duty cycle t <sub>PWH</sub> /t <sub>CYC</sub> | | | 40 | 50 | 60 | % | | D(7-0)/DPAR data /parity setup time before DCLK↓ | t <sub>SU(1)</sub> | | 10 | | | ns | | D(7-0)/DPAR data /parity hold time after DCLK↓ | t <sub>H(1)</sub> | | 5.0 | | | ns | | DSPE setup time before DCLK↓ | t <sub>SU(2)</sub> | | 10 | | | ns | | DSPE hold time after DCLK↓ | t <sub>H(2)</sub> | | 5.0 | | | ns | | DC1J1V1 setup time before DCLK↓ | t <sub>SU(3)</sub> | | 10 | | | ns | | DC1J1V1 hold time after DCLK↓ | t <sub>H(3)</sub> | | 5.0 | | | ns | | DINDp drop bus indication output delay from DCLK↑ | t <sub>D(1)</sub> | 10 pF | 7.0 | | 30 | ns | | A(7-0)/APAR data /parity out valid delay from DCLK↑ | t <sub>OD(2)</sub> | 45 pF | 9.0 | | 39 | ns | | A(7-0)/APAR data /parity to tristate delay from DCLK↑ | t <sub>OD(3)</sub> | 45 pi | 8.0 | | 20 | ns | | ADDp add indicator delay from DCLK↑ | t <sub>OD(1)</sub> | 10 pF | 9.0 | | 30 | ns | | AINDp add bus indication output delay from DCLK↑ | t <sub>OD(4)</sub> | 10 рі | 9.0 | | 30 | ns | | A(7-0)/APAR data /parity out tristate to driven delay from DCLK↑ | t <sub>OD(5)</sub> | 45 pF | 7.0 | | 9.0 | ns | Figure 8. STS-1 A/B Add Bus Signals, Timing Derived from Add Bus Note: For illustration purposes, a single TU/VT is shown. The location of this TU/VT corresponds to TU/VT number 21. An additional byte time of delay in A/BA(7-0) is provided when control bit ABDp is written with a 1. The table omits A/B parameter prefixes. p=1-4 in both the table and figure. ASPE edges are at payload boundaries. | Parameter | Symbo<br>I | Load | Min | Тур | Max | Unit | |------------------------------------------------------------------|--------------------|-------|-----|--------|-----|------| | ACLK clock period | t <sub>CYC</sub> | | | 154.32 | | ns | | ACLK duty cycle, t <sub>PWH</sub> /t <sub>CYC</sub> | | | 40 | 50 | 60 | % | | AC1J1V1 setup time before ACLK↓ | t <sub>SU(1)</sub> | | 10 | | | ns | | AC1J1V1 hold time after ACLK↓ | t <sub>H(1)</sub> | | 5.0 | | | ns | | ASPE setup time before ACLK↓ | t <sub>SU(2)</sub> | | 10 | | | ns | | ASPE hold time after ACLK↓ | t <sub>H(2)</sub> | | 5.0 | | | ns | | A(7-0)/APAR data /parity out valid delay from ACLK↑ | t <sub>OD(2)</sub> | 45 pF | 7.0 | | 31 | ns | | A(7-0)/APAR data /parity to tristate delay from ACLK↑ | t <sub>OD(3)</sub> | 45 pr | 7.0 | | 16 | ns | | ADDp add indicator delay from ACLK ↑ | t <sub>OD(1)</sub> | 10 pF | 7.0 | | 24 | ns | | AINDp add bus indication output delay from ACLK↑ | t <sub>OD(4)</sub> | то рг | 7.0 | | 24 | ns | | A(7-0)/APAR data /parity out tristate to driven delay from ACLK↑ | t <sub>OD(5)</sub> | 45 pF | 5.0 | | 7.0 | ns | Figure 9. STM-1/STS-3 A/B Add Bus Signals, Timing Derived from Add Bus Note: A single TU/VT is shown for illustration purposes. It also shows the TU/VT selection for the drop bus and add bus (number 21 in STS-1 number 3). The format is an AU-3/STS-3. For VC-4 operation, one J1 pulse and one optional V1 pulse are present. An additional byte time of delay in A/BA(7-0) is provided when control bit ABDp is written with a 1. The table omits A/B parameter prefixes. p=1-4 in both the table and figure. ASPE edges are at payload boundaries | Parameter | Symbo<br>I | Load | Min | Тур | Max | Unit | |------------------------------------------------------------------|--------------------|-------|-----|-------|-----|------| | ACLK clock period | t <sub>CYC</sub> | | | 51.44 | | ns | | ACLK duty cycle, t <sub>PWH</sub> /t <sub>CYC</sub> | | | 40 | 50 | 60 | % | | AC1J1V1 setup time before ACLK↓ | t <sub>SU(1)</sub> | | 10 | | | ns | | AC1J1V1 hold time after ACLK↓ | t <sub>H(1)</sub> | | 5.0 | | | ns | | ASPE setup time before ACLK↓ | t <sub>SU(2)</sub> | | 10 | | | ns | | ASPE hold time after ACLK↓ | t <sub>H(2)</sub> | | 5.0 | | | ns | | A(7-0)/APAR data /parity out valid delay from ACLK↑ | t <sub>OD(2)</sub> | 45 pF | 7.0 | | 31 | ns | | A(7-0)/APAR data /parity to tristate delay from ACLK↑ | t <sub>OD(3)</sub> | 45 pr | 7.0 | | 16 | ns | | ADDp add indicator delay from ACLK↑ | t <sub>OD(1)</sub> | 10 pF | 7.0 | | 31 | ns | | AINDp add bus indication output delay from ACLK↑ | t <sub>OD(4)</sub> | то рг | 7.0 | | 31 | ns | | A(7-0)/APAR data /parity out tristate to driven delay from ACLK↑ | t <sub>OD(5)</sub> | 45 pF | 5.0 | | 7.0 | ns | Figure 10. Microprocessor Read Cycle Timing - Intel Note: p=1-4 in both the table and figure. | | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------|--------------------------------|--------------------|-----------|-----|------------|------| | Address setup time to SELp↓ | | t <sub>SU(1)</sub> | 0.0 | | | ns | | Address hold time after RD↑ | | t <sub>H(1)</sub> | 3.0 | | | ns | | Data output float time after RD↑ | | t <sub>F(1)</sub> | 2.0 | | 11 | ns | | SELp↓ setup time to RD↓ | | t <sub>SU(2)</sub> | 10 | | | ns | | RD pulse width | | t <sub>PW(1)</sub> | 40 | | | ns | | SELp↓ hold time after RD↓ | | t <sub>H(2)</sub> | 0.0 | | | ns | | RDYp↑ delay after <del>SELp</del> ↓ | | t <sub>D(2)</sub> | 2.0 | | 10 | ns | | RDYp↓ delay after RD↓ | | t <sub>D(3)</sub> | 4.0 | | 20 | ns | | RDYp float time after <del>SELp</del> ↑ | | t <sub>F(2)</sub> | 2.0 | | 10 | ns | | RDYp pulse width | Register read | t <sub>PW(2)</sub> | | | 0.0 | ns | | | SPOT instruction read (Note 2) | | 6 x SPcyc | | 7 x SPcyc | ns | | | Data RAM read (Note 3) | | 9 x SPcyc | | 33 x SРсус | ns | | Parameter | | Symbol | Min | Тур | Max | Unit | |------------------------------------------------|----------------------------------------------|-------------------|-----|-----|-----|------| | Data output valid delay<br>after RD↓ | Register read only | t <sub>D(1)</sub> | 8.0 | | 28 | ns | | Data output valid delay after RDYp↑ | SPOT instruction read and data RAM read only | t <sub>D(4)</sub> | | | 0.0 | ns | | Data output tristate to driven delay after RD↓ | | t <sub>D(5)</sub> | 2.0 | | | ns | #### Notes: - 1. All output times are measured with a maximum 75 pF load capacitance. - One SPcyc equals two EXTCK clock cycles. (The EXTCK clock frequency is 58.32 MHz. One SPcyc is about 34.29 ns.) - 3. Excessive external microprocessor data RAM access could interfere with the E1Mx16 internal data processing, resulting in data corruption. To prevent such a situation, when excessive external microprocessor data RAM access is detected, E1Mx16 tries to slow down the external microprocessor access rate by lengthening the RDYp pulse width to as high as 97 x SPcyc. To avoid such delays the following are TranSwitch recommendations for access frequency for each of the four E1Mx16 SPOT data RAM (addresses are shaded in the memory map at the end of the data sheet). - a. For each group selected (via SELp) use 16 wait states for a read or write access if the RDYp signal is not being used. Forcing a longer wait state for every access may create unwanted delays in the internal process for the E1Mx16. Using the 16 wait states will provide reliability without causing excessive process delays (at the 25 MHz microprocessor frequency). For other frequencies, use an equivalent number of wait states that equals approximately 640 ns. - b. For each group selected (via $\overline{\text{SELp}}$ ) maintain no more than 16 microprocessor accesses per 125 $\mu s$ frame period. - c. For each group selected (via SELp) maintain a minimum of 600 ns between microprocessor accesses. Figure 11. Microprocessor Write Cycle Timing - Intel Note: p=1-4 in both the table and figure. | Parameter | Symbol | Min | Тур | Max | Unit | |-----------------------------------------|--------------------|-----|-----|-----|------| | Address setup time to SELp↓ | t <sub>SU(1)</sub> | 0.0 | | | ns | | Address hold time after <del>WR</del> ↑ | t <sub>H(1)</sub> | 3.0 | | | ns | | Data input valid setup time to WR↑ | t <sub>SU(2)</sub> | 12 | | | ns | | Data input hold time after WR↑ | t <sub>H(2)</sub> | 6.0 | | | ns | | SELp setup time to WR↓ | t <sub>SU(3)</sub> | 10 | | | ns | | WR pulse width | t <sub>PW(1)</sub> | 40 | | | ns | | RDYp↑ delay after <del>SELp</del> ↓ | t <sub>D(1)</sub> | 2.0 | | 10 | ns | | RDYp↓ delay after WR↓ | t <sub>D(2)</sub> | 4.0 | | 20 | ns | | RDYp float time after <del>SELp</del> ↑ | t <sub>F</sub> | 2.0 | | 10 | ns | | 1 | Symbol | Min | Тур | Max | Unit | | |------------------------------|------------------------------------------------|--------------------|------------|-----|------------|----| | Register write | | t <sub>PW(2)</sub> | | | 0.0 | ns | | RDYp pulse width | SPOT instruction write (Note 2) | | 5 x SPcyc | | 7 x SPcyc | ns | | | Data RAM write (Note 3) | | 9 x SPcyc | | 29 x SPcyc | ns | | Data valid setup time to WR↓ | SPOT instruction write and data RAM write only | t <sub>SU(4)</sub> | -1 x SPcyc | | | ns | ### Notes: - 1. All output times are measured with a maximum 75 pF load capacitance. - One SPcyc equals two EXTCK clock cycles. (The EXTCK clock frequency is 58.32 MHz. One SPcyc is about 34.29 ns.) - 3. Excessive external microprocessor data RAM access could interfere with the E1Mx16 internal data processing, resulting in data corruption. To prevent such a situation, when excessive external microprocessor data RAM access is detected, E1Mx16 tries to slow down the external microprocessor access rate by lengthening the RDYp pulse width to as high as 97 x SPcyc. To avoid such delays the following are TranSwitch recommendations for access frequency for each of the four E1Mx16 SPOT data RAM (addresses are shaded in the memory map at the end of the data sheet). - a. For each group selected (via SELp) use 16 wait states for a read or write access if the RDYp signal is not being used. Forcing a longer wait state for every access may create unwanted delays in the internal process for the E1Mx16. Using the 16 wait states will provide reliability without causing excessive process delays (at the 25 MHz microprocessor frequency). For other frequencies, use an equivalent number of wait states that equals approximately 640 ns. - b. For each group selected (via $\overline{\text{SELp}}$ ) maintain no more than 16 microprocessor accesses per 125 $\mu s$ frame period. - c. For each group selected (via SELp) maintain a minimum of 600 ns between microprocessor accesses. -t<sub>H(1)</sub> RD/WR (Input) A(10-0) Address (lnput) $t_{D(1)}$ t<sub>D(5)</sub> D(7-0)Data (Oùtput) t<sub>SU(1)</sub> t<sub>F(1)</sub> ◀ $t_{PW(1)}$ CS (Internal) SELp (Input) -t<sub>PW(3)</sub> -**▶** t<sub>D(3)</sub> **◄** - t<sub>F(2)</sub> t<sub>D(4)</sub> ◀ $t_{D(2)} \rightarrow$ **DTACKp** (Output) Figure 12. Microprocessor Read Cycle Timing - Motorola Note: $\overline{\text{CS}}$ is an internal signal which is the logical OR of the $\overline{\text{SELp}}$ and $\overline{\text{LDS}}$ lead input signals. Its timing parameters refer to whichever of these signals controls the associated transition. p=1-4 in both the table and figure. | I | Parameter | Symbol | Min | Тур | Max | Unit | |------------------------------------------------------------|--------------------------------|--------------------|-----------|-----|------------|------| | Address setup time an CS↓ | t <sub>SU(1)</sub> | 10 | | | ns | | | Address hold time and | RD/WR↓ delay time after CS↑ | t <sub>H(1)</sub> | 3.0 | | | ns | | Data output float time a | after <del>CS</del> ↑ | t <sub>F(1)</sub> | 2.0 | | 11 | ns | | CS pulse width | t <sub>PW(1)</sub> | 40 | | | ns | | | DTACKp driven delay a | t <sub>D(2)</sub> | 2.0 | | 10 | ns | | | DTACKp float time after | r <del>SELp</del> ↑ | t <sub>F(2)</sub> | 2.0 | | 10 | ns | | DTACKp↓ stable delay after address becomes stable (Note 4) | | t <sub>D(3)</sub> | 6.0 | | 26 | ns | | | Register read | t <sub>PW(3)</sub> | | | 0.0 | ns | | DTACKp pulse width | SPOT instruction read (Note 2) | | 6 x SPcyc | | 7 x SPcyc | ns | | | Data RAM read (Note 3) | | 9 x SPcyc | | 33 x SРсус | ns | | Parameter | | Symbol | Min | Тур | Max | Unit | |-----------------------------------------------------------|----------------------------------------------|-------------------|-----|-----|-----|------| | Data output delay after CS↓ | out delay after Register read only | | 8.0 | | 28 | ns | | Data output delay after DTACKp↓ | SPOT instruction read and data RAM read only | t <sub>D(4)</sub> | | | 0.0 | ns | | Data output tristate to drive delay after <del>CS</del> ↓ | | t <sub>D(5)</sub> | 2.0 | | | ns | #### Notes: - 1. All output times are measured with a maximum 75 pF load capacitance. - One SPcyc equals two EXTCK clock cycles. (The EXTCK clock frequency is 58.32 MHz. One SPcyc is about 34.29 ns.) - 3. Excessive external microprocessor data RAM access could interfere with the E1Mx16 internal data processing, resulting in data corruption. To prevent such a situation, when excessive external microprocessor data RAM access is detected, E1Mx16 tries to slow down the external microprocessor access rate by lengthening the RDYp pulse width to as high as 97 x SPcyc. To avoid such delays the following are TranSwitch recommendations for access frequency for each of the four E1Mx16 SPOT data RAM (addresses are shaded in the memory map at the end of the data sheet). - a. For each group selected (via SELp) use 16 wait states for a read or write access if the DTACKp signal is not being used. Forcing a longer wait state for every access may create unwanted delays in the internal process for the E1Mx16. Using the 16 wait states will provide reliability without causing excessive process delays (at the 25 MHz microprocessor frequency). For other frequencies, use an equivalent number of wait states that equals approximately 640 ns. - b. For each group selected (via $\overline{\text{SELp}}$ ) maintain no more than 16 microprocessor accesses per 125 $\mu s$ frame period. - c. For each group selected (via SELp) maintain a minimum of 600 ns between microprocessor accesses. - 4. During a SPOT instruction read or data RAM read cycle, DTACKp stays high after t<sub>D(3)</sub>. During a register read cycle, DTACKp settles to low after t<sub>D(3)</sub>. DTACKp may go directly from a low to a high impedance state. (Output) RD/WR (Input) A(10-0) Address (lnput) t<sub>SU(2)</sub> D(7-0) Data (Input) \_t<sub>SU(3)</sub> t<sub>H(2)</sub> t<sub>SU(1)</sub> $t_{PW(1)}$ CS (Internal) SELp (Input) **←** t<sub>PW(3)</sub> – ▶t<sub>D(3)</sub> ◀ $t_{D(2)}$ -DTACKp Figure 13. Microprocessor Write Cycle Timing - Motorola Note: $\overline{CS}$ is an internal signal which is the logical OR of the $\overline{SELp}$ and $\overline{LDS}$ lead input signals. Its timing parameters refer to whichever of those signals controls the associated transition. p=1-4 in both the table and figure. | I | Parameter | Symbol | Min | Тур | Max | Unit | |-------------------------------|-----------------------------------------------------|--------------------|-----------|-----|------------|------| | Address setup time an CS↓ | t <sub>SU(1)</sub> | 10 | | | ns | | | Address hold time and | $RD/\overline{WR}$ delay time after $\overline{CS}$ | t <sub>H(1)</sub> | 3.0 | | | ns | | Data input setup time t | pefore <del>CS</del> ↑ | t <sub>SU(2)</sub> | 12 | | | ns | | Data input hold time af | t <sub>H(2)</sub> | 6.0 | | | ns | | | CS pulse width | t <sub>PW(1)</sub> | 40 | | | ns | | | DTACKp driven delay a | ıfter <del>SELp</del> ↓ | t <sub>D(2)</sub> | 2.0 | | 10 | ns | | DTACKp float time after | r <del>SELp</del> ↑ | t <sub>F</sub> | 2.0 | | 10 | ns | | DTACKp↓ stable delay (Note 4) | t <sub>D(3)</sub> | 6.0 | | 26 | ns | | | | Register write | t <sub>PW(3)</sub> | | | 0.0 | ns | | DTACKp pulse width | SPOT instruction write (Note 2) | | 5 x SPcyc | | 7 x SPcyc | ns | | | Data RAM write (Note 3) | | 9 x SPcyc | | 29 x SPcyc | ns | | Parameter | | Symbol | Min | Тур | Max | Unit | |------------------------------------------|------------------------------------------------|--------------------|------------|-----|-----|------| | Data valid setup time to <del>CS</del> ↓ | SPOT instruction write and data RAM write only | t <sub>SU(3)</sub> | -1 x SPcyc | | | ns | #### Notes: - 1. All output times are measured with a maximum 75 pF load capacitance. - One SPcyc equals two EXTCK clock cycles. (The EXTCK clock frequency is 58.32 MHz. One SPcyc is about 34.29 ns.) - 3. Excessive external microprocessor data RAM access could interfere with the E1Mx16 internal data processing, resulting in data corruption. To prevent such a situation, when excessive external microprocessor data RAM access is detected, E1Mx16 tries to slow down the external microprocessor access rate by lengthening the RDYp pulse width to as high as 97 x SPcyc. To avoid such delays the following are TranSwitch recommendations for access frequency for each of the four E1Mx16 SPOT data RAM (addresses are shaded in the memory map at the end of the data sheet). - a. For each group selected (via SELp) use 16 wait states for a read or write access if the DTACKp signal is not being used. Forcing a longer wait state for every access may create unwanted delays in the internal process for the E1Mx16. Using the 16 wait states will provide reliability without causing excessive process delays (at the 25 MHz microprocessor frequency). For other frequencies, use an equivalent number of wait states that equals approximately 640 ns. - b. For each group selected (via $\overline{\text{SELp}}$ ) maintain no more than 16 microprocessor accesses per 125 $\mu$ s frame period. - c. For each group selected (via SELp) maintain a minimum of 600 ns between microprocessor accesses. - 4. During a SPOT instruction write or data RAM write cycle, DTACKp stays high after t<sub>D(3)</sub>. During a register write cycle, DTACKp settles to low after t<sub>D(3)</sub>. DTACKp may go directly from a low to a high impedance state. Figure 14. Boundary Scan Timing | Parameter | Symbol | Min | Max | Unit | |------------------------------|--------------------|-----|-----|------| | TCK clock high time | t <sub>PWH</sub> | 50 | | ns | | TCK clock low time | t <sub>PWL</sub> | 50 | | ns | | TMS setup time before TCK↑ | t <sub>SU(1)</sub> | 3.0 | - | ns | | TMS hold time after TCK↑ | t <sub>H(1)</sub> | 2.0 | - | ns | | TDI setup time before TCK↑ | t <sub>SU(2)</sub> | 3.0 | - | ns | | TDI hold time after TCK↑ | t <sub>H(2)</sub> | 2.0 | - | ns | | TDO delay from TCK↓ (Note 1) | t <sub>D</sub> | - | 22 | ns | | TRS Pulse Width | t <sub>PW(1)</sub> | 20 | - | ns | Note 1:The output time (TDO) is measured with a maximum of 75 pF load capacitance. ### **OPERATION** The following sections detail the internal operation of the E1Mx16. ### **BUS INTERFACE MODES** The E1Mx16 supports the following bus modes of operation: - Drop Mode - Single Unidirectional Ring Mode - Multiplexer Mode - Dual Unidirectional Ring Mode ### **Drop Mode** In the drop mode of operation, a TU/VT is terminated from either the A or B Drop bus to the receive output of one of the four ports, without a return path in the transmit direction. # Single Unidirectional Ring Mode In the single unidirectional ring mode of operation, a TU/VT is dropped from the A (or B) Drop bus, with the return path the A (or B) Add bus. Timing for the TU/VT to be added to the A (or B) Add bus is derived from either the A (or B) Drop bus, or from the A (or B) Add bus. ## **Multiplexer Mode** In the multiplexer mode of operation, a TU/VT is dropped from the A (or B) Drop bus, with the return path the B (or A) Add bus. Timing for the TU/VT to be added to the A (or B) Add bus is derived from either the A (or B) Drop bus, or from the A (or B) Add bus. ### **Dual Unidirectional Ring Mode** In the dual unidirectional ring mode of operation, a TU/VT is dropped from the A (or B) Drop bus, with the return path both the A and B Add buses. Timing for the TU/VT to be added to the A (or B) Add bus is derived from either the A (or B) Drop bus, or from the A (or B) Add bus. ### **BUS MODE SELECTION** TU/VT bus mode selection is performed by the control bits defined in the table shown below. The n represents the port number (1-4) and p represents the group number (1-4). Note: Both the A and B Add buses power up in the high impedance state. A 0 must be written to control bits AAHZEp and BAHZEp for normal add bus operation. | Mode Type | TnSEL1p | TnSEL0p | RnSELp | DROP from Bus | ADD to Bus | |----------------------------|---------|---------|--------|---------------|---------------| | Dropping only, from A | 0 | 0 | 0 | A | Drop-only (1) | | Dropping only, from B | 0 | 0 | 1 | В | Drop-only (1) | | Adding only, to A | 0 | 1 | 0 | Add-only (2) | А | | Adding only, to B | 0 | 1 | 1 | Add-only (2) | В | | Single unidirectional ring | 0 | 1 | 0 | Α | А | | Single unidirectional ring | 0 | 1 | 1 | В | В | | Multiplexer, A in, B out | 1 | 0 | 0 | Α | В | | Multiplexer, B in, A out | 1 | 0 | 1 | В | А | | Dual unidirectional ring | 1 | 1 | 0 | А | A and B | | Dual unidirectional ring | 1 | 1 | 1 | В | B and A | #### Notes: - 1. When the drop-only mode is selected, the ability to add a TU/VT is disabled, and the add bus is tristated. - 2. The add-only feature is enabled by writing a 1 to control bit FRDISnp. The FEBE value and RDI states are transmitted as zero. However, the microprocessor can send an RDI, if required. # Bus Mode Selection for Port n in Group p ### SDH/SONET ADD/DROP MULTIPLEXING FORMAT SELECTIONS The control bit settings for format selection are given in the table shown below, where p represents the group number (1-4). When the STS-1 format is selected, the buses are configured to operate at a bus rate of 6.48 Mbyte/s, instead of 19.44 Mbyte/s for VC-4/AU-3/STS-3 formats. | Format | MOD1p | MOD0p | |-------------------------|-------|-------| | STS-1 Format | 0 | 0 | | STS-3 Format | 0 | 1 | | STM-1 AU-3 Format | 1 | 0 | | STM-1 TUG-3/VC-4 Format | 1 | 1 | Format Selection for Group p # **DROP TU/VT SELECTION** The TU-12 (VT2) number selection register labels (RTUNnp), which consist of seven bits, are given in the following table. Selections are the same for each memory group which is selected via the SELp lead (p=1-4). An out of range value forces a high impedance state at the E1 receive interface. In addition, the FEBE and RDI states will be transmitted as zeros. Locations 04CH (port 1), 07CH (port 2), 0ACH (port 3), 0DCH (port 4) | Bit | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---| |-----|---|---|---|---|---|---|---| | JG-3 or<br>-1 ID | TU/V1 | Γ Group Nι | umber | TU/VT I | Number | Meaning | |------------------|------------------|-----------------------------------------|--------------------------------------------------------------------|----------------------|-----------------------------------------|--------------------------------------------------------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | No TU/VT Selected | | 0 | | | | | | STS-1 | | 1 | | | | | | AU-3/TUG-3 A, STS-1 #1 | | 0 | | | | | | AU-3/TUG-3 B, STS-1 #2 | | 1 | | | | | | AU-3/TUG-3 C, STS-1 #3 | | | 0 | 0 | 1 | | | TU/VT Group Number 1 | | | 0 | 1 | 0 | | | TU/VT Group Number 2 | | | 0 | 1 | 1 | | | TU/VT Group Number 3 | | | 1 | 0 | 0 | | | TU/VT Group Number 4 | | | 1 | 0 | 1 | | | TU/VT Group Number 5 | | | 1 | 1 | 0 | | | TU/VT Group Number 6 | | | 1 | 1 | 1 | | | TU/VT Group Number 7 | | | | | | 0 | 0 | No TU/VT Selected | | | | | | 0 | 1 | TU/VT Number 1 | | | | | | 1 | 0 | TU/VT Number 2 | | | | | | 1 | 1 | TU/VT Number 3 | | | 0<br>0<br>1<br>0 | 0 0 0 0 1 0 0 0 0 0 0 0 0 0 1 1 1 1 1 1 | 1 ID 0 0 0 0 1 0 0 1 0 1 0 1 0 1 1 0 1 0 1 1 0 1 1 1 1 | 1 ID 0 0 0 0 0 1 0 | 1 D O O O O O O O O O O O O O O O O O O | 1 ID 0 0 0 0 0 0 0 0 1 0 0 0 1 0 0 1 0 0 1 1 0 0 1 1 1 0 1 1 1 1 1 | Drop TU/VT Selection for Port n in any Group p # **ADD TU/VT SELECTION** The TU-12 (VT2) number selection register labels (TTUNnp), which consist of seven bits, are given in the following table. Selections are the same for each memory group which is selected via the SELp lead (p=1-4). An out of range value forces a high impedance state on the add bus. Locations 04DH (port 1), 07DH (port 2), 0ADH (port 3), 0DDH (port 4) | Bit | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-----|---|---|---|---|---|---|---| |-----|---|---|---|---|---|---|---| | AU-3/TU<br>STS- | | TU/V1 | ⊺ Group Nu | umber | TU/VT | Number | Meaning | |-----------------|---|-------|------------|-------|-------|--------|------------------------| | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No TU/VT Selected | | 0 | 0 | | | | | | STS-1 | | 0 | 1 | | | | | | AU-3/TUG-3 A, STS-1 #1 | | 1 | 0 | | | | | | AU-3/TUG-3 B, STS-1 #2 | | 1 | 1 | | | | | | AU-3/TUG-3 C, STS-1 #3 | | | | 0 | 0 | 1 | | | TU/VT Group Number 1 | | | | 0 | 1 | 0 | | | TU/VT Group Number 2 | | | | 0 | 1 | 1 | | | TU/VT Group Number 3 | | | | 1 | 0 | 0 | | | TU/VT Group Number 4 | | | | 1 | 0 | 1 | | | TU/VT Group Number 5 | | | | 1 | 1 | 0 | | | TU/VT Group Number 6 | | | | 1 | 1 | 1 | | | TU/VT Group Number 7 | | | | | | | 0 | 0 | No TU/VT Selected | | | | | | | 0 | 1 | TU/VT Number 1 | | | | | | | 1 | 0 | TU/VT Number 2 | | | | | | | 1 | 1 | TU/VT Number 3 | Add TU/VT Selection for Port n in any Group p ### **BUS TIMING** Timing for adding a TU/VT to the add bus is derived from the like-named drop bus, or from the like-named add bus. Bus timing may be selected by using a lead, or through software. Upon power-up or a device reset, the SBTENp (Software Bus Timing Enable) control bit is reset to 0 and the ABUST lead controls bus timing selection. To enable the software to control timing, the SBTENp control bit must be first written with a 1, which will override the state placed on the ABUST lead. When SBTENp is 1, bus timing (add or drop bus timing) is controlled by the DRPBTp control bit. The various states associated with the bus timing selection are shown in the table below. | ABUST lead | SBTENp | DRPBTp | Action | |------------|--------|--------|-----------------------------------------| | Low | 0 | Х | Add bus timing selected by ABUST lead. | | High | 0 | Х | Drop bus timing selected by ABUST lead. | | Х | 1 | 0 | Add bus timing selected by DRPBTp bit. | | Х | 1 | 1 | Drop bus timing selected by DRPBTp bit. | Note: X = Don't Care ### **Bus Timing Selection for Group p** ### **UNEQUIPPED OPERATION** The E1Mx16 is capable of sending an unequipped channel or unequipped supervisory channel in all add modes of operation. Generally a channel which has either the UCHnEp bit or both the UCHnEp and USCHnEp bits set in the port provisioning registers will add an unequipped channel or unequipped supervisory channel for the TU/VT selected. An unequipped channel has a TU/VT pointer consisting of a valid NDF, size bits equal to 01, and a fixed pointer value of 105. The remaining VT overhead bytes and the payload are sent as zeros. The unequipped supervisory channel has an identical pointer to the unequipped channel, but sends a valid J2 byte, and valid BIP-2 bits and RDI-bit in V5, and valid RDI-bits in Z7. The E1Mx16 also sends a valid Z6 byte. The V5, RDI, Z7 RDI, and Z6 bytes can be set to zero by other control bits if they are not required. There are some differences in operation based on the UEAMEp bit in register 014H. The following table describes these differences. # **Unequipped Channel Generation for Group p** | UCHnEp/USCHnEp | UEAMEp <sup>2</sup> | Add/Drop Mode | Drop From | A add | B add | |----------------|---------------------|---------------------|-----------|--------|--------| | | | Mux | А | High-Z | Normal | | | | | В | Normal | High-Z | | | X <sup>1</sup> | Single | А | Normal | High-Z | | 0 | | Unidirectional Ring | В | High-Z | Normal | | | | Bidirectional Ring | А | Normal | Normal | | | | | В | Normal | Normal | | | | Drop Only | А | High-Z | High-Z | | | | | В | High-Z | High-Z | | UCHnEp/USCHnEp | UEAMEp <sup>2</sup> | Add/Drop Mode | Drop From | A add | B add | |----------------|---------------------|---------------------|-----------|-------------------------|-------------------------| | | | Mux | Α | Unequipped <sup>2</sup> | Normal | | | | | В | Normal | Unequipped <sup>2</sup> | | | | Single | А | Unequipped | High-Z | | | 0 | Unidirectional Ring | В | High-Z | Unequipped | | | | Bidirectional Ring | А | Unequipped | Unequipped | | | | | В | Unequipped | Unequipped | | | | Drop Only | А | High-Z | High-Z | | 1 | | | В | High-Z | High-Z | | | | Mux | А | High-Z | Unequipped <sup>2</sup> | | | | | В | Unequipped <sup>2</sup> | High-Z | | | | Single | Α | Unequipped | High-Z | | | | Unidirectional Ring | В | High-Z | Unequipped | | | 1 | Bidirectional Ring | Α | Unequipped | Unequipped | | | | | В | Unequipped | Unequipped | | | | Drop Only | А | High-Z | High-Z | | | | | В | High-Z | High-Z | # Notes: - 1. X = Don't Care (0 or 1). - 2. Only Multiplexed Mode is effected by the UEAMEp control bit. All other modes operate the same way regardless of the state of the UEAMEp control bit. # **DROP BUS MULTIFRAME ALIGNMENT** V1 byte alignment in the receive direction (from the drop bus) is established by using the H4 byte or the V1 reference pulse in the ADC1J1V1 and BDC1J1V1 signals. Depending on the format, one or three V1 pulses will be present in these signals. When the H4 byte is used to establish V1 byte alignment, the V1 pulse does not have to be present in the ADC1J1V1 or BDC1J1V1 signal. Writing a 1 to control bit DV1SELp selects the V1 pulse in the ADC1J1V1 and BDC1J1V1 signal to be used to establish the V1 byte location reference, while a 0 selects the H4 byte as the multiframe detector for establishing the V1 reference. The H4 multiframe detection circuits are disabled when the V1 pulse is used in place of the H4 byte. For STM-1 VC-4 operation, a single V1 pulse must occur three drop bus clock cycles every four frames following the J1 pulse. For STM-1 AU3/STS-3 operation, three V1 pulses must be present every four frames. Each V1 pulse must be present three clock cycles after the corresponding J1 pulse, when the SPE signal is high. For example, in a VC-4 signal, the J1 pulse identifies the J1 byte location (defined as the starting location for the VC-4) in the POH bytes. In the next column (first clock cycle) all the rows are assigned as fixed stuff. Similarly, in the next column (second clock cycle) all the rows are assigned as fixed stuff. The next column (third clock cycle) defines the start of TUG-3 A. This column is where the V1 pulse occurs every four frames. However, the actual V1 byte occurs six clock cycles after the V1 pulse. For STS-1 operation, one V1 pulse must be present. The V1 pulse must occur on the next clock cycle after J1, and when the SPE signal is high. The J1 pulse identifies the J1 byte location (defined as the starting location for the STS-1) in the POH bytes. The next column (first clock cycle) defines the VTs starting location. Thus, the V1 pulse identifies the starting location of the first V1 byte in the signal. The rest of the V1 bytes for the 21 VT2s are also aligned with respect to the V1 pulse. The timing relationships between J1, V1, and other signals are shown in the Timing Characteristics section. The H4 byte is used to identify the location of the V1 byte as shown in Figure 15 below: Figure 15. H4 Byte Floating VT Mode Bit Allocation The H4 byte is monitored for multiframe alignment when enabled. Loss of multiframe alignment is declared (AsDH4Ep, BsDH4Ep (s=1-3, p=1-4)) if two or more H4 byte values differ from those of a 2-bit counter for two consecutive multiframes. Recovery occurs when four consecutive sequential H4 byte values are detected once. ### ADD BUS MULTIFRAME ALIGNMENT When drop bus timing is selected, add bus V1 alignment is based on the drop bus V1 pulse (A/BDC1J1V1) if DV1SELp is 1, or on the V1 reference signal that is generated by the H4 multiframe detectors in the drop bus side if DV1SELp is 0. When add bus timing is selected and a 0 is written to control bit DV1REFp, V1 byte alignment for the add bus is established by using the V1 pulses that must be present in the A/BAC1J1V1 signal. When add bus timing is selected and a 1 is written to control bit DV1REFp, V1 byte alignment for the add bus is determined by the drop bus V1 reference from either the A/BDC1J1V1 signal (if DV1SELp is 1), or from the internal V1 reference signal generated by the H4 multiframe detector in the drop bus direction (if DV1SELp is 0). The V1 pulse that is present in the A/BAC1J1V1 signal is ignored. Extreme care must be taken when using this V1 selection mode to prevent add bus V1 byte alignment slips. The control bit selection for both V1 add and drop bus byte alignment is described in the table below. | <b>Bus Timing Mode</b> | DV1REFp | DV1SELp | Action | | | | |--------------------------|---------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | Drop bus timing selected | 0 | 0 | Drop bus A/B H4 multiframe detector determines dropped TU/VT V1 byte starting location, and added TU/VT V1 byte starting location. V1 pulse in drop bus A/BDC1J1V1 signal ignored. | | | | | Drop bus timing selected | 0 | 1 | Drop bus V1 pulse in the A/BDC1J1V1 signal determines dropped TU/VT V1 byte starting location, and added TU/VT V1 byte starting location. A/B drop bus H4 multiframe detector disabled. | | | | | Add bus timing selected | 0 | 0 | Drop bus A/B H4 multiframe detector determines dropped TU/VT V1 byte starting location. V1 pulse in drop bus A/BDC1J1V1 signal ignored. Add bus V1 alignment determined by the V1 pulse in the add bus A/BAC1J1V1 signal determined. | | | | | Add bus timing selected | 0 | 1 | Drop bus V1 pulse in the A/BDC1J1V1 signal determines dropped TU/VT starting location. Drop bus H4 multiframe detector disabled. Add bus V1 alignment determined by the V1 pulse in the add bus A/BAC1J1V1 signal. | | | | | Add bus timing selected | 1 | 0 | Drop bus A/B H4 multiframe detector determines dropped TU/VT V1 byte starting location. V1 pulses in drop bus A/BDC1J1V1 and add bus A/BAC1J1V1 signals are ignored. Add bus V1 alignment determined by the internal V1 pulse generated by the drop bus A/B H4 byte detector. | | | | | Add bus timing selected | 1 | 1 | Drop bus V1 pulse in the A/BDC1J1V1 signal determines dropped TU/VT V1 byte starting location, A/B drop bus H4 multiframe detector disabled. V1 pulse in add bus A/BAC1J1V1 signal is ignored. Add bus V1 alignment determined by the V1 pulse in the drop bus A/BDC1J1V1 signal. | | | | Note: X = Don't Care. Bus timing mode is selected via lead ABUST and control bits SBTENp, DRPBTp, as described earlier. Add and Drop Bus V1 Reference Selection for Group p ### PERFORMANCE COUNTERS All performance counters are saturating, with the counters stopping at their maximum count. A counter is reset to zero by a hardware or software device reset, and when it is read by the microprocessor. The performance counters for port n of group p are also reset when a 1 is written to control bit RnSETCp. This bit is self-clearing, and does not require the microprocessor to write a 0 into its location. Counts that occur during the read cycle are held and updated afterwards. For a 16-bit counter, the low order byte must be read first, followed by reading the high order byte before the corresponding low order byte for another port is read. #### **ALARM STRUCTURE** All alarm indications are reported as unlatched and latched status bits. The latched bit of an alarm can be set on the positive transitions, negative transitions, both positive and negative transitions, or positive levels of the alarm. Reading a latched alarm bit clears the bit to 0. When control bit LATENp (address 011H, bit 4 of each memory group) is written with a 1, the latching of alarm transitions is enabled. Control bits IPOSp and INEGp (address 012H, bits 5 and 4 of each memory group) should be programmed to select the transition(s) on which latched bits are set. When LATENp is written with a 0, the latched bits are set on positive levels of the alarms. The IPOSp and INEGp bits are disabled when LATENp is set to 0. ### **Alarm Hierarchy Mask** Since multiple alarms at various levels can be detected simultaneously, a hierarchical masking scheme is employed in the E1Mx16. The E1Mx16 hierarchical mask effectively eliminates the confusion caused by the simultaneous reporting of multiple alarms and speeds up the identification of the alarm origins. The following table shows the hierarchical masking of unlatched low level alarms by high order alarms (depending on the Drop Bus selected and the Port selected). Masked cells indicate the lower level alarm masked by the high order alarms. For example: low level alarms J2LOL and J2TIM are masked when any of the following high order alarms/conditions are active: DLOC, OOR, UAISI, DH4E, AIS, LOP or SLER. | | Low Level Alarms masked by High Order Alarms | | | | | | | | | | |----------------------------------------|----------------------------------------------|---------------------------|------|-------------|----------------|----------------------|-----------------------|--------------------------------|--|--| | High Order<br>Alarms or<br>Conditions | UAISI<br>DH4E | LOP<br>AIS<br>NDF<br>SIZE | SLER | RFI<br>UNEQ | J2LOL<br>J2TIM | RDIS<br>RDIP<br>RDIC | TCUQ<br>TCAIS<br>TCLM | TCLL<br>TCTM<br>TCODI<br>TCRDI | | | | DLOC | • | • | • | • | • | • | • | • | | | | OOR <sup>1</sup> | | • | • | • | • | • | • | • | | | | UAISI <sup>2</sup> , DH4E <sup>3</sup> | | • | • | • | • | • | • | • | | | | AIS, LOP | | | • | • | • | • | • | • | | | | Signal Label<br>=001 or =000 | | | • | | | | | | | | | SLER <sup>5</sup> | | | | | • | | | | | | | TCLM <sup>4</sup> | | | | | | | | • | | | #### Notes: - 1. OOR: Receive TU/VT Out Of Range is the condition when the receive TU/VT select bits (registers 0x4C, 7C, AC, DC) are set to an invalid value in which no TU/VT is selected (e.g. 0x00). There is no alarm bit to indicate this condition. - When control bit HEAISEp is 1 - 3. When control bit DV1SELp is 0 - 4. When control bit TCnENp is 1 - 5. When control bit 1BnRDlp = 0 When control bit 1BnRDIp = 1, then J2 Message Tracking is still enabled and SLER alarm will not mask J2LOL and J2TIM. ### INTERRUPT STRUCTURE The interrupt indication register (address 020H of each memory group) contains the global software interrupt bit INTp and other interrupt indication bits. Each interrupt indication bit has an associated set of latched alarm bits. A mask bit is provided to enable the set of latched alarms to trigger their interrupt indication bit. For port alarms, the latched alarms of each port are further divided into several groups. A second level of mask bit is provided for each of these groups to mask out the interrupt indication bit of the port. For each interrupt indication bit, if its interrupt mask bits are 1, and one or more of its associated latched alarm bits are set, the interrupt indication bit will become 1; which in turn causes the software interrupt indication bit INTp to become 1. The E1Mx16 also generates a hardware interrupt at the tristate 8mA interrupt leads INTp/IRQp (p = 1 to 4), provided the hardware interrupt enable bit (HDWIEp) is 1. INT1/IRQ1 is an interrupt lead for the first group of four mappers (channels 1-4) and INT2/IRQ2, INT3/IRQ3 and INT4/IRQ4 are interrupt leads for the other three groups of four mappers. Addresses 016H and 021H (of each memory group) are the first set of interrupt mask registers. The additional mask registers for the port alarms are contained in addresses 017H, 018H and 019H (of each memory group). Upon power-up, when the RESETp bit (bit 7 in address 015H of each memory group) is written with a 1, or an active low is placed on the RESET lead, all the interrupt mask bits are cleared to 0. They must be initialized to 1 in order to enable the interrupt indication bits. Control bits IPOSp, INEGp and LATENp should also be programmed to determine how the latched alarms are to be set. Consider alarm AnAISp. Assume that HDWIEp is 1, the interrupt masks for AnAISp are 1, the control bits IPOSp and LATENp are 1, and control bit INEGp is 0. Since AnAISp is a port alarm, interrupt mask bit PnMSKp and the second level mask bit RPTnAp should be set to 1. A positive transition on AnAISp causes the latched bit of AnAISp to be set, which in turn sets the interrupt indication bit PORTnp. Then, both software and hardware interrupts occur. When an interrupt occurs, the external microprocessor can determine the alarm that caused the interrupt by reading the latched alarm registers that correspond to the interrupt indication bit and interrupt mask bit. The read cycles allow the microprocessor to determine what alarm has been set. When the register containing the latched alarm (e.g., AnAISp) has been read, the latched alarm bit is cleared, releasing the software interrupt (INTp and PORTnp returning to 0) and hardware interrupt. If there is more than one alarm in more than one alarm register, each of the corresponding latched alarm registers must be read before the interrupt is released. In addition, the hardware and software interrupt may be released by writing a 0 to the mask bits that correspond to the interrupt indication register. For AnAISp, the interrupt can be masked by writing 0 to PnMSKp or to the RPTnAp bits. Note: Address map locations represent each of the mapper groups p (p=1-4) in the E1Mx16. # Interrupt Registers for Group p | Address* | Interrupt Indication Register (Address 020H) | | | | | | | | | | | | |----------|----------------------------------------------|----------|----------------------------|--------------|---------------|---------------|----------|----------|--|--|--|--| | 020H | INTp | EXTCKp | p ASIDEp BSIDEp PORT4p POR | | PORT3p | PORT2p | PORT1p | | | | | | | | | | | | | | | | | | | | | | Interrupt Mask Register (Address 016H, 021H) | | | | | | | | | | | | | 016H | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SPTMSKp | | | | | | 021H | 0 | ECKMSKp | ASMSKp | BSMSKp | P4MSKp | P4MSKp P3MSKp | | P1MSKp | | | | | | | | | | | | | | | | | | | | | | Additio | nal Interrupt I | Mask Registe | rs (Addresses | 017H, 018H, | 019H) | | | | | | | 017H | RPT4Ap | RPT4Bp | RPT3Ap | RPT3Bp | RPT2Ap | RPT2Bp | RPT1Ap | RPT1Bp | | | | | | 018H | TFIFO4Ap | TFIFO4Bp | TFIFO3Ap | TFIFO3Bp | TFIFO2Ap | TFIFO2Bp | TFIFO1Ap | TFIFO1Bp | | | | | | 019H | TPORT4p | TPORT3p | TPORT2p | TPORT1p | RFIFO4p | RFIFO3p | RFIFO2p | RFIFO1p | | | | | Interrupt Indication ASIDE Registers (Addresses 022H, 024H) # A Side Drop/Add Alarms (ASIDE) | 022H | ADLOCp | AALOCp | ADPARp | 0 | 0 | A3UAISIp | A2UAISIp | A1UAISIp | |------|--------|--------|--------|---|---|----------|----------|----------| | 024H | LEXTCp | 0 | 0 | 0 | 0 | A3DH4Ep | A2DH4Ep | A1DH4Ep | Interrupt Indication BSIDE Registers (Addresses 026H, 028H) # B Side Drop/Add Alarms (BSIDE) | 026H | BDLOCp | BALOCp | BDPARp | 0 | 0 | B3UAISIp | B2UAISIp | B1UAISIp | |------|---------|---------|--------|-------|---|----------|----------|----------| | 028H | SPTLOCp | WDTEXPp | 0 | PERRp | 0 | B3DH4Ep | B2DH4Ep | B1DH4Ep | Interrupt Indication PORTnp Registers (Addresses 030H, 04EH, 05AH, 03AH, 05EH, 05CH, 044H for Port 1) # Port n Alarms (PORTnp) | 030H 060H<br>090H 0C0H | AnAISp | AnLOPp | AnSIZEp | AnNDFp | AnRDISp | AnRFIp | AnUNEQp | AnSLERp | |------------------------|---------|----------|---------|---------|-----------|----------|----------|---------| | 04EH 07EH<br>0AEH 0DEH | AnRDIPp | AnRDICp | 0 | 0 | AnJ2LOLp | AnJ2TIMp | 0 | 0 | | 05AH 08AH<br>0BAH 0EAH | AnTCUQp | AnTCAISp | AnTCLMp | AnTCLLp | AnTCTMp | AnTCODIp | AnTCRDIp | 0 | | 03AH 06AH<br>09AH 0CAH | BnAISp | BnLOPp | BnSIZEp | BnNDFp | BnRDISp | BnRFlp | BnUNEQp | BnSLERp | | 05EH 08EH<br>0BEH 0EEH | BnRDIPp | BnRDICp | 0 | 0 | BnJ2LOLp | BnJ2TIMp | 0 | 0 | | 05CH 08CH<br>0BCH 0ECH | BnTCUQp | BnTCAISp | BnTCLMp | BnTCLLp | BnTCTMp | BnTCODIp | BnTCRDlp | 0 | | 044H 074H<br>0A4H 0D4H | RnFFEp | 0 | 1 | TAnFEp | TBnFEp | TnLOSp | TnLOCp | TnDAISp | | NI-t A dalar | | | 1 (4 | | / / // // | E414 40 | | | <sup>\*</sup>Note: Address map locations represent each of the mapper groups p (p=1-4) in the E1Mx16. # **Alarms, Interrupt Masks and Interrupt Indications** # A Side and B Side Alarms and Interrupts for Group p | Latched Alarm<br>Address <sup>2</sup> | Alarm Name | Interrupt Mask<br>or (016H or 021H) | Additional Interrupt<br>Mask (if any) | Interrupt Indication<br>Bit (020H) | |---------------------------------------|------------|-------------------------------------|---------------------------------------|------------------------------------| | 022H | ADLOCp | ASMSKp | | ASIDEp | | | AALOCp | | | | | | ADPARp | | | | | | 0 | | | | | | 0 | | | | | | A3UAISIp | | | | | | A2UAISIp | | | | | | A1UAISIp | | | | | 024H | LEXTCp | ECKMSKp | | EXTCKp | | | 0 | | | | | | 0 | | | | | | 0 | | | | | | 0 | | | | | | A3DH4Ep | ASMSKp | | ASIDEp | | | A2DH4Ep | | | | | | A1DH4Ep | | | | | 026H | BDLOCp | BSMSKp | - | BSIDEp | | | BALOCp | | | | | | BDPARp | | | | | | 0 | | | | | | 0 | | | | | | B3UAISIp | | | | | | B2UAISIp | | | | | | B1UAISIp | | | | | 028H | SPTLOCp | SPTMSKp | - | (Note 1) | | | WDTEXPp | | | | | | 0 | | | | | | PERRp | | | | | | 0 | | | | | | B3DH4Ep | BSMSKp | - | BSIDEp | | | B2DH4Ep | | | | | | B1DH4Ep | | | | # Notes: - 1. The SPOT alarm does not have an interrupt indication bit but it can still cause both software interrupt (INTp bit) and hardware interrupt (INTp/IRQp lead). - 2. Address map locations represent each of the mapper groups p (p=1-4) in the E1Mx16. # A Side and B Side Port n Alarms and Interrupts for Group p | Latched<br>Alarm<br>Address <sup>2</sup> | Alarm<br>Name | Interrupt<br>Mask<br>(021H) | Additional<br>Interrupt<br>Mask<br>(if any)<br>(017H) | Interrupt<br>Indication<br>Bit<br>(020H) | Latched<br>Alarm<br>Address <sup>2</sup> | Alarm<br>Name | Interrupt<br>Mask<br>(021H) | Additional<br>Interrupt<br>Mask<br>(if any)<br>(017H) | Interrupt<br>Indication<br>Bit<br>(020H) | |------------------------------------------|---------------|-----------------------------|-------------------------------------------------------|------------------------------------------|------------------------------------------|---------------|-----------------------------|-------------------------------------------------------|------------------------------------------| | 030 port 1 | AnAISp | PnMSKp | RPTnAp | PORTnp | 03A port 1 | BnAISp | PnMSKp | RPTnBp | PORTnp | | 060 port 2<br>090 port 3 | AnLOPp | | | | 06A port 2<br>09A port 3 | BnLOPp | | | | | 0C0 port 4 | AnSIZEp | | | | 0CA port 4 | BnSIZEp | | | | | | AnNDFp | | | | | BnNDFp | | | | | | AnRDISp | | | | | BnRDISp | | | | | | AnRFIp | | RFIEp<br>(Note 1) | | | BnRFlp | | RFIEp<br>(Note 1) | | | | AnUNEQp | - | RPTnAp | | | BnUNEQp | | RPTnBp | | | | AnSLERp | | KETHAP | | | BnSLERp | | КЕПІБР | | | 04E port 1 | AnRDIPp | | | | 05E port 1 | BnRDIPp | | | | | 07E port 2 | AnRDICp | | | | 08E port 2 | BnRDICp | | | | | OAE port 3 | 0 | | | | OBE port 3 | 0 | | | | | 0DE port 4 | 0 | | | | 0EE port 4 | 0 | | | | | | AnJ2LOLp | | | | | BnJ2LOLp | | | | | | AnJ2TIMp | | | | | BnJ2TIMp | | | | | | 0 | | | | | 0 | | | | | | 0 | | | | | 0 | | | | | 05A port 1 | AnTCUQp | | | | 05C port 1 | BnTCUQp | | | | | 08A port 2 | AnTCAISp | | | | 08C port 2 | BnTCAISp | | | | | 0BA port 3<br>0EA port 4 | AnTCLMp | | | | 0BC port 3<br>0EC port 4 | BnTCLMp | | | | | | AnTCLLp | | | | | BnTCLLp | | | | | | AnTCTMp | | | | | BnTCTMp | | | | | | AnTCODIp | | | | | BnTCODIp | | | | | | AnTCRDIp | | | | | BnTCRDIp | | | | | | 0 | | | | | 0 | | | | # Notes: - 1. RFIEp (address 012H, bit 3) is a common control bit for all four ports. A 1 enables the RFI indication to cause an interrupt. RPTnAp or RPTnBp is not required to be set to 1 to enable the interrupt for the RFI indication. A 0 disables an RFI indication from causing an interrupt. - 2. Address map locations represent each of the mapper groups p (p=1-4) in the E1Mx16. # Common Port n Alarms and Interrupts for Group p | Latched Alarm<br>Address* | Alarm Name | Interrupt Mask<br>(021H*) | Additional<br>Interrupt Mask<br>(if any)<br>(018H* or 019H*) | Interrupt<br>Indication Bit<br>(020H*) | |---------------------------|------------|---------------------------|--------------------------------------------------------------|----------------------------------------| | 044 port 1 | RnFFEp | PnMSKp | RFIFOnp | PORTnp | | 074 port 2<br>0A4 port 3 | 0 | | | | | 0D4 port 4 | 1 | | | | | | TAnFEp | | TFIFOnAp | | | | TBnFEp | | TFIFOnBp | | | | TnLOSp | | TPORTnp | | | | TnLOCp | | | | | | TnDAISp | | | | <sup>\*</sup>Note: Address map locations represent each of the mapper groups p (p=1-4) in the E1Mx16. # Interrupt and Alarm Control Bit Summary for Group p | IPOSp<br>012H*: 5 | INEGp<br>012H*: 4 | HDWIEp<br>014H*: 0 | LATENp<br>011H*: 4 | Interrupt<br>Mask Bit | Action on an Alarm | | | |-------------------|-------------------|--------------------|--------------------|-----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 0 | 0 | 0 | 1 | Х | No alarm event indication, or interrupt register indication. | | | | Х | Х | Х | 0 | 0 | Alarm event register sets on positive levels of an alarm; no software or hardware interrupt indications. | | | | Х | Х | 0 | 0 | 1 | Alarm event register sets, and software interrupt indication occurs, on positive levels of the alarm; no hardware interrupt. | | | | Х | Х | 1 | 0 | 1 | Alarm event register sets, and software and hardware interrupt indications occur, on positive levels of the alarm. | | | | 1 | 0 | Х | 1 | 0 | Alarm event register sets on positive transitions of the alarm; no software or hardware interrupt indications. | | | | 1 | 0 | 0 | 1 | 1 | Alarm event register sets, and software interrupt indication occurs, on positive transitions of the alarm; no hardware interrupt. | | | | 1 | 0 | 1 | 1 | 1 | Alarm event register sets, and software and hardware interrupt indications occur, on positive transitions of the alarm. | | | | 0 | 1 | Х | 1 | 0 | Alarm event register sets on negative transitions of the alarm; no software or hardware interrupt indications. | | | | 0 | 1 | 0 | 1 | 1 | Alarm event register sets, and software interrupt indication occurs, on negative transitions of the alarm; no hardware interrupt. | | | | 0 | 1 | 1 | 1 | 1 | Alarm event register sets, and software and hardware interrupt indications occur, on negative transitions of the alarm. | | | | 1 | 1 | Х | 1 | 0 | Alarm event register sets on positive and/or negative transitions of the alarm; no software or hardware interrupt indications. | | | | 1 | 1 | 0 | 1 | 1 | Alarm event register sets, and software interrupt indication occurs, on positive and/or negative transitions of the alarm; no hardware interrupt. | | | | 1 | 1 | 1 | 1 | 1 | Alarm event register sets, and software and hardware interrupt indications occur, on positive and/or negative transitions of alarm. | | | <sup>\*</sup>Note: Address map locations represent each of the mapper groups p (p=1-4) in the E1Mx16. ### SDH/SONET AIS DETECTION The E1Mx16 can detect an upstream AIS condition using the TOH H1/H2 (pointer) bytes or the TOH E1 (order wire) byte. When control bit SE1AISp (address 014H, bit 3 of each memory group) is 0, the H1/H2 bytes are monitored for an upstream AIS condition. When the MOD control bits (address 010H, bits 7 and 6 of each memory group) select the VC-4/TUG-3 format, the H11 and H21 bytes only are monitored for AIS. The monitoring of AIS in the two other H1n/H2n bytes is disabled. When the MOD control bits select the STS-3 or AU-3 format, each set of the three H1/H2 bytes per A Drop and B Drop buses is monitored for an AIS indication. Each of the three H1/H2 pointer bytes corresponds to the like-numbered AU-3/STS-1 signal (n=1-3). When the MOD control bits select the STS-1 format, the H1/H2 bytes per A Drop and B Drop buses are monitored for an AIS indication. If all ones are detected in the H1/H2 bytes (whose location is determined by the C1 pulse) for three consecutive frames, the alarm bits AsUAISIp in addresses 022H and 023H of each memory group (A bus detected H1/H2 or E1 byte upstream AIS) or BsUAISIp in addresses 026H and 027H of each memory group (B bus detected H1/H2 or E1 byte upstream AIS) will set. Recovery occurs when a normal NDF (bits 1 through 4) in H1 is detected for three consecutive frames. A normal NDF is defined as a 0110, but 1110, 0010, 0100 and 0111 are also recognized as normal. The H1/H2 byte AIS detection circuits (when selected) for both the A and B Drop buses are disabled by writing a 0 to control bit HEAISEp (address 013H, bit 7 of each memory group). When control bit SE1AISp is 1, the E1n bytes for the port are monitored for an upstream AIS condition. When the MOD control bits select the VC-4/TUG-3 format, the E11 byte in both buses is monitored for AIS. The detection of the upstream AIS indication in the E12 and E13 bytes is disabled. When the MOD control bits select the AU-3/STS-3 format, each of the three E1n bytes in the A and B Drop buses are monitored for AIS. Each of the three E1n bytes corresponds to the like-numbered AU-3/STS-1 signal. For STS-1 operation, the single E1 byte is checked for the upstream AIS indication. Majority logic is used to determine if an E1n byte is carrying an upstream AIS indication. If 5 or more ones (at least 5 bits equal to 1 out of the 8 bits) are detected once in a A/B Drop bus E1n byte (whose locations are determined by the C1 pulse), the alarm bit AsUAISIp (A bus detected H1/H2 or E1 Byte AIS) or BsUAISIp (B bus detected H1/H2 or E1 Byte AIS) is set. Recovery occurs when 4 or more zeros (at least 4 bits equal to 0 out of the 8 bits) are detected once. The E1n byte AIS detection circuits (when selected) for both the A and B Drop buses are disabled by writing a 0 to control bit HEAISEp. ### **TU/VT POINTER TRACKING** The starting location of the V1 byte is determined by either the V1 pulses in the A/BC1J1V1 signals or the H4 multiframe detection circuits. The TU/VT pointer bit assignment for the V1 and V2 bytes is shown below. The alignment is necessary to determine the starting locations of the V5 byte and the other bytes that are carrying the 2048 kbit/s format. | V1 Byte | | | | | | | | | V2 Byte | | | | | | | | |---------|---|---|---|-----|------|---|---|---|---------|---|---|---|---|---|---|---| | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | | N | N | N | N | SS- | bits | ı | D | I | D | | D | I | D | ı | D | Ī | I = Increment Bit D = Decrement Bit N = New Data Flag Bit (enabled = 1001 or 0001/1101/1011/1000, normal or disabled = 0110 or 1110/0010/01101) Negative Justification: Inverted 5 D-bits and accept majority rule Positive Justification: Inverted 5 I-bits and accept majority rule SS-bits (VT Size) = 10 for 2048 kbit/s # **Pointer Bytes Bit Assignment** The pointer value is a binary number with a range of 0 to 139 for the 2048 kbit/s format. The pointer offset indicates the offset from the V2 byte to the first byte in the TU-12/VT2 mapping. The pointer bytes are not counted in the offset calculation. The pointer offset arrangement for this format is shown below. 2048 kbit/s TU-12/VT2 | 3 NO.40 10 12 | |---------------| | V1 | | 105 | | 106-138 | | 139 | | V2 | | 0 | | 1-33 | | 34 | | V3 | | 35 | | 36-68 | | 69 | | V4 | | 70 | | 71-103 | | 104 | | | **TU/VT Pointer Offset Locations** Thirty-two independent pointer-tracking state machines are used in the E1Mx16, one for each of the A and B buses in each of the four groups of the four ports 1, 2, 3, and 4. The pointer tracking algorithm is illustrated in Figure 16. The pointer tracking state machine is based on the pointer tracking machine found in the latest ETSI requirements, and is also valid for both Bellcore and ANSI. When control bit PTALTEp at address 014H, bit 1 is 0, the transition from AIS to LOP is disabled (shown dotted), which is required in Bellcore recommendations. Figure 16. TU/VT Pointer Tracking State Machine ### REMOTE DEFECT INDICATIONS A 1-Bit/3-Bit RDI Selection bit - 1BnRDlp (bit 4 in registers 048H, 078H, 0A8H, 0D8H) - has been added to allow the user to select between the Enhanced 3-Bit RDI (1BnRDlp = 0) or Single Bit RDI (1BnRDlp = 1). The following sections describe the differences. # V5 and K4 (Z7) Byte Coding (for 3-Bit RDI) Bits 5, 6 and 7 in the K4 (Z7) byte, in conjunction with bit 8 in the V5 byte, provide a detection scheme which is compliant with earlier versions of the RDI standard and also with enhanced TU/VT RDI capability. The enhanced version of RDI allows the user to differentiate between server, connectivity, and payload defects. Bit 8 in V5 is set equal to bit 5 in K4 (Z7). Bit 7 in K4 (Z7) is set to the inverse of bit 6 of K4 (Z7) to distinguish the enhanced version of RDI from the old version of RDI. It should be noted that when bits 6 and 7 in K4 (Z7) are either 01 or 10, the RDI indication is also influenced by Bit 8 of V5, as shown in the table below. When bits 6 and 7 are either 00 or 11, then RDI is determined solely by bit 8 in V5. This allows detection of an RDI originating from older equipment that generates the RDI in the V5 byte. The following table lists the RDI defect indications carried in the V5 and K4 (Z7) bytes. | Bit 8 V5<br>Bit 5 K4 (Z7) | Bit 6 K4 (Z7) | Bit 7 K4 (Z7) | Definition | | | |---------------------------|---------------|---------------|----------------------------------------------------------------------------------------------------------|--|--| | 0 | 0 | 0 | No defect indications. | | | | 0 | 0 | 1 | No defect indications. | | | | 0 | 1 | 0 | Remote Payload Defect - Path Label Mismatch - Loss of Multiframe. | | | | 0 | 1 | 1 | No defect indications. | | | | 1 | 0 | 0 | Remote defect (old equipment). | | | | 1 | 0 | 1 | Remote Server Defect - VT Loss of Pointer - VT AIS detected - Upstream AIS detected (E1 or H1/H2 Bytes). | | | | 1 | 1 | 0 | Remote Connectivity Defect - Unequipped Signal Label - J2 Mismatch - J2 Loss of Lock | | | | 1 | 1 | 1 | Remote defect (old equipment). | | | **RDI Bit Assignment for 3-Bit RDI** ### Receive RDI Detection and Recovery (for 3-Bit RDI) The RDI alarms are defined in the table below. The number of consecutive events for detection and recovery is controlled by control bit V5AL10p in address 014H, bit 2. The value of five is selected when the V5AL10p control bit is 0, and the value of ten is selected when the V5AL10p control bit is 1. | AnRDICp<br>BnRDICp | AnRDIPp<br>BnRDIPp | AnRDISp<br>BnRDISp | Action | |--------------------|--------------------|--------------------|-------------------------------------------------------------------------------------------| | 0 | 0 | 1 | Remote Server Defect Indication, and old equipment RDI indication (Bit 8 in the V5 byte). | | 0 | 1 | 0 | Remote Payload Defect Indication. | | 1 | 0 | 0 | Remote Connectivity Indication. | ### **RDI Alarm Definition for 3-Bit RDI** # Transmit RDI Generation (for 3-Bit RDI) An RDI is sent for the following unlatched alarm conditions in the V5 and K4 (Z7) overhead bytes of the VT added to the A or B Add bus, depending on the states of the RnSELp (active bus selected), TnSEL1p and TnSEL0p (bus enabled) control bits. The following examples apply to port 1, but corresponding examples for ports 2 through 4 may be constructed by substituting the port number digit for the 1-digit in the bit symbols (except DV1SELp). The variable s refers to the STS-1 or AU-3/TUG-3 identifier (s = 1 - 3). - When RDI enable (RDIENp) is 1, a Remote Server Defect Indication is sent for: - VT Loss of Pointer (A1LOPp, B1LOPp) - VT AIS (A1AISp, B1AISp) - A/B Drop Bus Upstream AIS in H1/H2 or the E1 byte (AsUAISIp, BsUAISIp), when HEAISEp is 1 - Microprocessor writes a 1 to T1RDISp - When RDI enable (RDIENp) is 1, a Remote Payload Defect Indication is sent for: - A/B Drop H4 Error (AsDH4Ep, BsDH4Ep), when DV1SELp is 0 - Mismatch signal label (A1SLERp, B1SLERp) - Microprocessor writes a 1 to T1RDIPp - When RDI enable (RDIENp) is 1, a Remote Connectivity Defect Indication is sent for: - Unequipped signal label (A1UNEQp, B1UNEQp), when UQAEp is 1 - J2 Mismatch (A1J2TIMp, B1J2TIMp), when J21AISEp is 1 - J2 Loss of Lock (A1J2LOLp, B1J2LOLp), when J21AISEp is a 1 - Microprocessor writes a 1 to T1RDICp - When RDI enable (RDIENp) is 0, the microprocessor can control RDI generation: - Microprocessor writes a 1 to T1RDISp to generate remote server defect indication. - Microprocessor writes a 1 to T1RDIPp to generate remote payload defect indication. - Microprocessor writes a 1 to T1RDICp to generate remote connectivity defect indication. Note: The microprocessor may send an RDI by writing to the above control bits at any time, including the add-only mode. To prevent contention between the internal logic and full microprocessor control, the RDIENp control bit should be written with a 0 when microprocessor control is intended. The priority used for sending RDI if more than one of the microprocessor controls are set is: Server, Connectivity, and Payload. When RDIEN = 1 and no defects are generated then K4 bits 5,6,7 = 001. ### V5 and K4 (Z7) Byte Coding (for 1-Bit RDI) In the Receive (Rx) direction bit 8 in the V5 byte is used to detect Remote Defect Indications. Bits 5, 6, and 7 in the Rx K4(Z7) byte are not looked at for detecting RDI and can have any incoming value, 0 or 1. For transmitting 1-Bit RDI, bit 8 in V5 byte will be set as shown below and bits 5,6,7 in the K4(Z7) byte will be sent as 0. See table below: | Bit 8 V5 | Bit 5 K4 (Z7) | Bit 6 K4 (Z7) | Bit 7 K4 (Z7) | Definition | |----------|---------------|---------------|---------------|---------------------------| | 0 | 0 | 0 | 0 | No defect indications. | | 1 | 0 | 0 | 0 | Remote Defect Indication. | **RDI Bit Assignment for 1-Bit RDI** # Receive RDI Detection and Recovery (for 1-Bit RDI) The RDI alarm is defined in the table below. The number of consecutive events for detection and recovery is controlled by a Common Register - Provisioning Control bit V5AL10p (register 014H, bit 2). When V5AL10p = 0, the value is 5; when V5AL10p = 1, the value is 10. A Remote Defect Indication is indicated by alarm indication bit AnRDISp/BnRDISp. Alarm indication bits AnRDIPp/BnRDIPp and AnRDICp/BnRDICp are disabled and will always be equal to zero when 1-Bit RDI mode is selected. | AnRDICp<br>BnRDICp | AnRDIPp<br>BnRDIPp | AnRDISp<br>BnRDISp | Action | |--------------------|--------------------|--------------------|---------------------------| | 0 | 0 | 0 | No defect indications. | | 0 | 0 | 1 | Remote Defect Indication. | **RDI Alarm Definition for 1-Bit RDI** ## Transmit RDI Generation (for 1-Bit RDI) An RDI is sent for the following unlatched alarm conditions in the V5 overhead byte of the VT added to the A or B Add bus, depending on the states of the RnSELp (active bus selected), TnSEL1p and TnSEL0p (bus enabled) control bits. The following examples apply to port 1, but corresponding examples for ports 2 through 4 may be constructed by substituting the port number digit for the 1-digit in the bit symbols (except DV1SELp). The variable s refers to the STS-1 or AU-3/TUG-3 identifier (s = 1 - 3). - When RDI enable (RDIENp) is 1, a remote defect indication (bit 8 in V5=1; bits 5,6,7 in K4(Z7)=0) is sent for: - VT Loss of Pointer (AnLOPp, BnLOPp) - VT AIS (AnAISp, BnAISp) - A/B Drop Bus Upstream AIS in H1/H2 or the E1 byte (AsUAISIp, BsUAISIp), when HEAISEp is 1. - Unequipped Signal Label (AnUNEQp, BnUNEQp), when UQAEp is 1. - J2 Loss of Lock (A1J2LOLp, B1J2LOLp), when J21AISEp is a 1. - J2 Mismatch (A1J2TIMp, B1J2TIMp), when J21AISEp is 1 - Microprocessor writes a 1 to T1RDISp to generate a Remote Defect Indication. - When RDI enable (RDIENp) is 0, the microprocessor can control RDI generation: - Microprocessor writes a 1 to T1RDISp to generate Remote Defect Indication. Note: For 1-Bit RDI mode the following unlatched alarm conditions will not generate a Remote Defect Indication: - A drop H4 error (AsDH4Ep, BsDH4Ep), when DV1SEL is a 0. - Mismatch signal label (AnSLERp, BnSLERp). Note: For 1-Bit RDI mode the following microprocessor control bits are disabled and will not generate a Remote Defect Indication: - Microprocessor writes a 1 to TnRDIPp. - Microprocessor writes a 1 to TnRDICp. # **OVERHEAD COMMUNICATIONS BIT ACCESS** Microprocessor access is provided for the eight overhead communications bits (O-bits) carried in the two justification control (JC) bytes in the multiframe format, e.g., in a 2048 kbit/s TU/VT, shown partially below. The bits in the justification control byte are numbered 1 through 8, starting with C1 as bit 1. | | | | | Otl<br>By<br>J2 E | tes | | | | |----------------|------------------------|----|---|-------------------|---------|---|---|---| | JC Byte 1 | C1 | C2 | 0 | 0 | 0 | 0 | R | R | | | 32 Bytes - Information | | | | | | | | | | R | R | R | R | R | R | R | R | | | | | | N2 (Z6 | S) Byte | | | | | JC Byte 2 | C1 | C2 | 0 | 0 | 0 | 0 | R | R | | Other<br>Bytes | | | | | | | | | O-bit Placement in a 2048 kbit/s TU/VT In the receive direction, the eight O-bits are stored in eight 8-bit registers (A and B for each group of 4 ports) and these registers are updated each frame. The two O-bit nibbles that form a byte in the registers for receiving and transmitting are from the same multiframe. Bits 3 through 0 in an O-bit register correspond to bits 3 through 6 (C1C2 OOOO RR) in the first justification control byte, and bits 7 through 4 in an O-bit register correspond to bits 3 through 6 in the second justification control byte, as shown below. | | Secon | d Justifica | tion Contro | ol Byte | First | Justification | on Control | Byte | |----------|-------|-------------|-------------|---------|-------|---------------|------------|------| | Bit | 3 | 4 | 5 | 6 | 3 | 4 | 5 | 6 | | Register | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | **O-bit Assignment Memory Map** # **J2 BYTE PROCESSING** There are two possible received J2 message sizes, 16 bytes (ITU-T), or 64 bytes (ANSI). The E1Mx16 is capable of dimensioning the transmit (and receive) RAM memory segment to the two sizes (16-byte or 64-byte). In addition, two modes of operation are provided for the 16-byte (ITU-T) format: a microprocessor read mode, and a compare read mode. The following table lists the various control states associated with J2 processing. | J2nSIZEp | J2nCOMp | Action | |----------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 0 | 0 | Transmit and receive J2 segments are configured for the 16-byte J2 message size. Microprocessor read for the dropped J2 message. J2 alarms are disabled. | | 0 | 1 | Transmit and receive J2 segments are configured for the 16-byte J2 message size. For receiving, a 16-byte microprocessor message is written into a 16-byte segment for comparison against the received message. The written message must start with the multiframe indicator written into the starting location of the segment. | | 1 | Х | Transmit and receive J2 segments are configured for the 64-byte J2 message size. Microprocessor read for the dropped J2 message. J2 alarms are disabled. The tandem connection feature must be disabled by setting TCnENp=0 for the port. | Note: X = Don't Care The ITU-T defined 16-byte message consists of an alignment signal of (10000000 00000000) in the most significant bit (bit 1) of the message. The remaining 7 bits in each byte carry a data message, as illustrated below. | Bit | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | |-----|---|---|---|--------|---------|--------|---|---| | | 1 | | | | | | | | | | 0 | | | | | | | | | | 0 | | | | | | | | | | 0 | | | | | | | | | | 0 | | | | | | | | | | 0 | | | | | | | | | | 0 | | | | | | | | | | 0 | | | 16 Dv# | o 12 Ma | 00000 | | | | | 0 | | | то-Буг | e J2 Me | essage | | | | | 0 | | | | | | | | | | 0 | | | | | | | | | | 0 | | | | | | | | | | 0 | | | | | | | | | | 0 | | | | | | | | | | 0 | | | | | | | | | | 0 | | | | | | | | ITU-T 16-Byte J2 Message Format The definitions (ITU-T) shown below will be used in the following discussion of the J2 16-byte message comparison function. The memory locations apply to each memory group. | ITU-T Definitions | E1Mx16 Definitions | |----------------------------------------------|------------------------------------------------------------------------------------------------| | RxTI - Received TTI (Trail Trace Identifier) | Incoming J2 trace message (Real Time) | | ExTI - Expected TTI (Trail Trace Identifier) | Microprocessor-written trace (reference) message. A Side (X50H - X5FH)<br>B Side (XD0H - XDFH) | | AcTI - Accepted TTI (Trail Trace Identifier) | Received stable trace message. A Side (X40H - X4FH) B Side (XC0H - XCFH) | The J2 16-byte message comparison works according to the following steps: - 1. The microprocessor-written reference message (ExTI) locations should be initialized with the correct J2 16-byte message before enabling the J2 message comparison function. - 2. The J2 message comparison function is then enabled (J2nCOMp = 1; J2nSIZEp = 0) and immediately the J2 Loss of Lock alarm will be active (J2nLOLp = 1) and the J2 Trace Identifier Mismatch alarm will be inactive (J2nTIMp = 0). This is the first step in the sequence to initialize these alarms. - 3. The incoming trace message (RxTI) is received, and the J2 comparison circuit searches for the J2 alignment pattern (Bit 1: 1000...0 pattern). - 4. J2 alignment pattern is found and the Received stable trace message (AcTI) locations are updated with this incoming trace message (RxTI). - 5. The incoming trace message (RxTI) is then checked for three consecutive 16-byte message repeats. - 6. If an error occurs before step 5 is completed, the sequence repeats, starting at step 3 (searching for the alignment pattern). - 7. If the incoming trace message (RxTI) repeats three times in a row (after the alignment pattern is detected) without an error then this is an in-lock condition, and the J2 Loss of Lock alarm is reset (J2nLOLp = 0). Note that at this time the J2 mismatch alarm is still inactive (J2nTIMp =0). - 8. Once the incoming trace message is in-lock, the stable message (AcTI), is compared against the micro-processor-written reference message (ExTI), byte for byte, for 16 bytes (the length of the multiframe message). If they compare (AcTI = ExTI), a match is declared, with no mismatch alarm (J2nTIMp = 0). If they do not compare (AcTI ≠ ExTI), a mismatch alarm is declared (J2nTIMp = 1). A J2 mismatch alarm results in RDI and receive line AIS being sent continuously, when enabled. There is no Loss of Lock alarm (J2nLOLp = 0) because the incoming trace message (RxTI) is stable. - 10. If the incoming message (RxTI) changes for three consecutive 16-byte messages, a loss of lock alarm (J2nLOLp = 1) occurs and the sequence starts again from the beginning (step 2). ## **Summary of J2 Alarms:** - J2 Loss of Lock (J2nLOLp) is a comparison between the Received stable message (AcTI) and the Receive incoming (real time) message (RxTI). - Declare Lock (J2nLOLp = 0) when AcTI = RxTI for 3 consecutive set of 16 bytes. - Loss of Lock (J2nLOLp = 1) when AcTI ≠ RxTI on at least 1 byte in each of 3 consecutive 16-byte messages - J2 Trace Identifier Mismatch (J2nTIMp) is a comparison between the Received stable message (AcTI) and the microprocessor-written reference message (ExTI). - Declare Mismatch (J2nTIMp = 1) when AcTI ≠ ExTI on any byte once lock is declared. - Clear Mismatch (J2nTIMp = 0) when AcTI = ExTI. See Note below. Note: A mismatch alarm is declared for the following reasons. - 1) A valid mismatch alarm would be declared when the stable message (AcTI) does not match the reference message (ExTI). - 2) An invalid mismatch alarm would be declared if the correct start-up procedure was not used and the reference message (ExTI) was not loaded before enabling the J2 comparison function. - 3) Another reason for getting an invalid mismatch alarm would be if the reference message was written with the wrong message value. In any case if the incoming message is stable (or In-Lock - J2nLOLp = 0) then the only way to clear the mismatch alarm would be to cause a Loss of Lock condition. ### Suggested J2 16-byte Message Comparison Start-up Procedure: # From Start-up: - 1) At transmitting device Send a "valid" message (TxTI). - At receive device -a) Load microprocessor-written reference message (ExTI) with a "valid" message. b) Enable J2 Message Comparison. Note: 1 and 2 are interchangeable ### If Changing Messages: - 1) At receive device Load microprocessor-written reference message (ExTI) with a "new valid" message. - 2) At transmitting device Send a "new valid" message (TxTI). Note: If 1 is not done before 2 then a mismatch alarm is declared. If this occurs it is not a valid mismatch (assuming that the messages are correct). Following the start-up procedure above will assure that the Trace Identifier Mismatch alarm only activates when the messages do not match. There is the possibility that a mismatch alarm will activate by not following the correct start-up procedure, upon which the following should be done: - 1) At Receive device verify that microprocessor-written (reference) message (ExTI) is correct - 2) At Receive device verify that the stable message (AcTI) is correct by examining J2nLOLp. Since AcTI is written only once at the beginning of the algorithm, when searching for the J2 alignment pattern, if no Loss of Lock alarm is set then the incoming message RxTI is still the same valid message in AcTI. Now force a Loss of Lock condition by using the microprocessor to overwrite any byte of the stable message (AcTI) with a value that corrupts the alignment pattern (i.e., address X40=0x00). The Loss of Lock alarm will set, and then the re-start the algorithm from the beginning, which resets the mismatch alarm, and starts searching again for the alignment pattern. ### N2 (Z6) BYTE PROCESSING (Tandem Connection) The Tandem Connection feature is enabled for a TU/VT by writing a 1 to control bit TCnENp, when control bit J2nSIZEp is a 0. When control bit TCnENp is written with a 0, the tandem connection feature is disabled. See address 051H, bit 4 of each memory group, in the Memory Map Descriptions section for more detail on TCnENp. The bit placement in a received N2 (Z6) byte is as shown below: | Bit | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | |-----|-----|-----|---|-------------------|-----------|------------------|---|------------------------|--| | | BIF | P-2 | 1 | AIS<br>Indication | TC<br>REI | TC OEI<br>(FEBE) | | Trace ID<br>TC RDI/ODI | | ### BIP-2, AIS Indication, TC REI and TC OEI Processing One or two errors may be detected in the TC BIP-2 comparison, and they are counted individually in an 8-bit counter when control bit BLOCKp is written with a 0 (An TC BIP-2 Error Counter, Bn TC BIP-2 Error Counter). When control bit BLOCKp is written with a 1, one or two parity errors are counted as a single block error. A tandem connection AIS alarm (AnTCAISp, BnTCAISp) is declared when bit 4 is equal to 1 for five consecutive frames. Recovery occurs when bit 4 is equal to 0 for five consecutive frames. An 8-bit counter (An TC REI Counter, Bn TC REI Counter) is provided for counting the number of REI bits received as equal to 1 in bit 5 (TC REI) in the N2 (Z6) byte. A REI indication (a 1) indicates that the distant end has detected one or two errors when the BIP-2 calculated for frame f-1 (all the bytes) is compared against the BIP-2 value carried in the N2 (Z6) byte in frame f. An 8-bit counter (An TC OEI Counter, Bn TC OEI Counter) is provided for counting the number of OEI bits received as equal to 1 in bit 6 (TC OEI) in the N2 (Z6) byte. An OEI indication (a 1) indicates that the distant end has detected one or two errors when the BIP-2 calculated for frame f-1 is compared against the BIP-2 value carried in the V5 byte in frame f. ## Bits 7 and 8 A multiframe alignment pattern, a trace identifier message, and TC RDI and TC ODI indications are assigned to bits 7 and 8 in the frames of a 76-frame structure, as shown below: | Frame No. | N2 (Z6) Byte, Bits 7 and 8 Definition | | | |----------------------|-------------------------------------------------|--|--| | 1 - 8 | Frame Alignment, 1111 1111 1110 | | | | 9 - 12 | TC Trace ID Byte No. 0 (1 C1 C2 C3 C4 C5 C6 C7) | | | | 13 - 16 | TC Trace ID Byte No. 1 (0 X X X X X X X) | | | | 17 - 20 | TC Trace ID Byte No. 2 (0 X X X X X X X) | | | | 21 - 24 thru 61 - 64 | TC Trace ID Bytes No. 3 thru 13 | | | | 65 - 68 | TC Trace ID Byte No. 14 (0 X X X X X X X) | | | | 69 - 72 | TC Trace ID Byte No. 15 (0 X X X X X X X) | | | | 73 | Bit 7 = 0, Bit 8 = TC RDI | | | | 74 | Bit 7 = TC ODI, Bit 8 = 0 | | | | 75 | Bit 7 = 0, Bit 8 = 0 | | | | 76 | Bit 7 = 0, Bit 8 = 0 | | | Loss of multiframe (status bits AnTCLMp, BnTCLMp) occurs when four consecutive Frame Alignment Signals (1111 1111 1110) are detected in error (i.e., one or more errors in each FAS). Multiframe alignment is recovered when three consecutive non-errored FAS are found. The TC trace identifier message comparison is based on the same state machine as that used for the 16-byte J2 message. If the message is not locked, an AnTCLLp or BnTCLLp alarm is declared. After TC lock is established, a comparison is performed between the microprocessor-written TC and the contents of the incoming message. The message consists of TC Trace ID bytes 0 to 15. A TC Trace Identifier Mismatch (AnTCTMp, BnTCTMp) alarm is declared when any byte does not match. Recovery occurs when there is a match between the microprocessor message and the accepted message. Bit 8 in frame 73 is defined as a Tandem Connection Remote Defect Indication (TC RDI). A TC RDI alarm occurs when a 1 has been detected in bit 8 in frame 73 for 5 consecutive multiframes (where each multiframe is 38 ms). The TC RDI alarm state is exited when bit 8 is equal to 0 for 5 consecutive multiframes. An alarm indication is reported as AnTCRDIp or BnTCRDIp. Bit 7 in frame 74 is defined as a Tandem Connection Outgoing Defect Indication (TC ODI). A TC ODI alarm occurs when a 1 has been detected in bit 7 in frame 74 for 5 consecutive multiframes (where each multiframe is 38 ms). The TC ODI alarm state is exited when bit 7 is equal to 0 for 5 consecutive multiframes. An alarm indication is reported as AnTCODIp or BnTCODIp. ## **Tandem Connection Unequipped Status** Unequipped Tandem Connection detection is provided. Five or more consecutive received tandem connection N2 (Z6) bytes equal to XX00 0000 result in a TC unequipped indication (AnTCUQp, BnTCUQp). The alarm state is exited when five or more consecutive received tandem connection N2 (Z6) bytes are not equal to XX00 0000 (X is a don't care). Note that bits 1 and 2 of the N2 (Z6) byte are not taken into consideration and do not affect the unequipped indication. ### **TUG-3 NULL POINTER INDICATOR** For STM-1 TUG-3 format, the E1Mx16 has the option to generate and transmit a Null Pointer Indicator (NPI) for one or more of the TUG-3s, as shown below. ### **NPI Structure** Three control bits (NPIAp, NPIBp and NPICp in address 010H, bits 2-0 of each memory group) are provided for selecting one or more of the TUG-3 NPIs. The three control bits are enabled when the MOD1p and MOD0p control bits are 11 (TUG-3/VC-4 format). The NPI consists of three bytes, starting with row 1. The table below shows the bit assignment for the first two bytes. | Bit | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | | |-------|---|---|---|---|---|---|---|---|---| | Row 1 | 1 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | | | Row 2 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 | l | ### **NPI Bit Assignment** The third NPI byte is designated as fixed stuff and is transmitted as zero. The remaining cross-hatched bytes in the first two columns of the TUG-3 are tristated on the add bus. When a 1 is written to control bit NULLZp in address 013H, bit 3 of each memory group and the NPI feature is enabled (i.e., NPIAp, NPIBp or NPICp is a 1) the bytes following the NPI bytes are transmitted as zeros. When the NULLZp bit is a 0, the bytes following the NPI bytes are tristated. #### **E1 LOOPBACK CAPABILITY** The E1Mx16 provides two types of E1 loopbacks, called facility and line loopbacks (i.e., at the facility side and at the line side, as illustrated in Figure 17). In Figure 17, the E1 Transmit Data and Clock goes into the E1Mx16, while the E1 Receive Data and Clock comes out of the E1Mx16. Facility loopback for port n of group p, enabled when a 1 is written to control bit FnLBKp, directs the incoming E1 Transmit Data and Clock to the outgoing Receive Data and Clock signal. Line loopback for port n, enabled when a 1 is written to control bit LnLBKp, routes the outgoing E1 Receive Data and Clock signal (instead of the incoming E1 Transmit Data and Clock) to the SDH/SONET transmitter. Figure 17. Facility and Line Loopbacks ### PRBS PATTERN GENERATOR AND ANALYZER Each port has a data generator and analyzer for 2<sup>15</sup>-1 PRBS patterns, as illustrated in Figure 17. The PRBS generator is enabled when a 1 is written to control bit PRBSnENp. The PRBS pattern will be synchronous to the clock driving the HDB3 decoder. When a 1 is written to ANAnENp control bit, the PRBS analyzer is enabled. When control bit ANAnTxp is 0, the analyzer will sample the receive NRZ clock and data (REC NRZ) signals. When the control bit ANAnTxp is 1, the internal transmit NRZ clock and data signals (XMIT NRZ) will be sampled by the analyzer. #### **RESETS** The E1Mx16 has several reset options. These include a full hardware and software device reset, partial software resets, and counter software resets. All of the software reset bits are self-clearing (i.e., they do not require 0 to be written to a register location after the reset is applied by setting the bit to 1). Note that the self-clearing function requires the presence of the clock signal provided to the EXTCK lead. Upon power-up, when the RESETp bit (address 015H, bit 7 of each memory group) is written with a 1, or an active low signal is placed on the common RESET lead, the add bus data and the port E1 interfaces are forced to a high impedance state until the device is initialized. The control bits AAHZEp and BAHZEp (address 010H, bits 5 and 4 of each memory group) must be written with zeros to enable the add bus interfaces. The RnENp control bits must be programmed to 1 to activate the line interfaces. In addition, the AAINDp, BAINDp, AADDp and BADDp leads are forced off. All performance counters are reset, and the alarms (except AnLOPp and BnLOPp) are reset. The control bits (except those shaded in the Memory Map) are also forced to zero, and the various FIFOs are re-initialized. The shaded bits are contained in the Data RAM, and these can be initialized by writing a 1 to INITSPp (see Memory Map Descriptions, address 015H, bit 0). A hardware reset can only be applied after the clocks are stable, and must be present for a minimum duration of 150 ns. Writing a 1 to the RnSETSp software reset control bit for any of the ports resets the port n performance counters, re-initializes the FIFO, and clears the alarms, except the AnLOPp and BnLOPp alarms, which will set for port n. The loss of pointer alarms will recover when a valid pointer is received. The control bits will not be reset. Writing a 1 to the RnSETCp counter reset control bit for any of the ports resets the performance counters for that port. This feature allows the performance measurements to start at the same time for a port. Writing a 1 to control bit RESTABp (address 015H, bit 6) resets the alarms for the A bus and for LEXTCp (i.e., addresses 022H to 025H of each memory group). Writing a 1 to control bit RESTBBp (address 015H, bit 5 of each memory group) resets the alarms for the B bus and the SPOT alarms (i.e., addresses 026H to 028H of each memory group). Note that a hardware reset will automatically trigger all the software reset bits. Software reset bit RESETp will trigger all RnSETSp, all RnSETCp, RESTABp and RESTBBp automatically. A RnSETSp will also automatically trigger a RnSETCp. ### START-UP PROCEDURE The following procedure should be followed to start up the E1Mx16 in a known good state from initial power-on, or from a hardware or software reset. Initial power-on: ----- (start from step 1) From a hardware reset: ----- (start from step 2) From a software reset: ----- (start from step 4) - (1) Power up Device - (2) Apply Hardware Reset (lead B4) - (3) Load SPOT microcode (see flowchart in Figure 23) - (4) Apply Software Reset (RESETp=1; register 0x015 = 0x80 of each memory group) - (5) Initialize Data RAM (INITSPp=1; register 0x015 = 0x01 of each memory group) - (6) Load all Control Registers for user specific operation - (7) Clear any alarms that may have been latched, by generating the following resets: - RESTABp and RESTBBp (register 0x015 = 0x60 of each memory group) - R1SETSp (register 0x052 = 0x80 of each memory group) - R2SETSp (register 0x082 = 0x80 of each memory group) - R3SETSp (register 0x0B2 = 0x80 of each memory group) - R4SETSp (register 0x0E2 = 0x80 of each memory group) - (8) Clear AnLOPp and BnLOPp by reading the corresponding Port Status Registers: - Clear A1LOPp (read register 0x030 of each memory group) - Clear A2LOPp (read register 0x060 of each memory group) - Clear A3LOPp (read register 0x090 of each memory group) - Clear A4LOPp (read register 0x0C0 of each memory group) - Clear B1LOPp (read register 0x03A of each memory group) - Clear B2LOPp (read register 0x06A of each memory group) Clear B3LOPp (read register 0x09A of each memory group) - Clear B4LOPp (read register 0x0CA of each memory group) ### POINTER LEAK RATE CALCULATIONS ### Notes: - 1. The procedure described in Notes 2 through 8 below must be performed independently for each of the four ports in each memory group of the E1Mx16 device. - 2. The procedure shown in the diagram above uses a ten-second sliding window with a resolution of one second. - 3. The initial FIFO Leak Rate Register value (in memory map address 049H, 079H, 0A9H or 0D9H of each memory group) must first be set to 04 Hex. - 4. Measure ten consecutive one-second samples from the Positive and Negative Stuff Counters being used. Store all ten difference values, i.e., S1 = POS STUFF COUNT1 - NEG STUFF COUNT1, S2 = POS STUFF COUNT2 - NEG STUFF COUNT2, and so on through S10 = POS STUFF COUNT10 - NEG STUFF COUNT10. There are eight pairs of stuff counters in the E1Mx16; care should be taken to use the pair appropriate to the programmed configuration of the device. The counters are located at addresses 032H, 062H, 092H, 0C2H (A side) and 03CH, 06CH, 09CH, 0CCH (B side). 5. Calculate the leak rate (L.R.) using the following equation: L.R. = Hex[ Int [ 280 / C ]], where C = ABS [ S1 + S2 + ... + S10 ]. Then, if L.R. < 4, let L.R. = 4, or if L.R. > 255, let L.R. = 255. - 6. Set the FIFO Leak Rate Register (address 049H, 079H, 0A9H or 0D9H of each memory group) with the value between 4 and 255 calculated above, then take another one-second sample (e.g., S11). - 7. Recalculate the value of 'C' by subtracting the oldest sample and adding the newest, and calculate a new leak rate, as described in Note 5 (e.g., using S2 through S11). - 8. Continue to repeat the steps described in Notes 5, 6 and 7 until AIS, LOP, LOS or NDF is received or until you reset the E1Mx16. ### JITTER MEASUREMENTS Equipment used in E1Mx16 jitter measurements: Hewlett-Packard Digital Transmission Analyzer: HP-3784A Anritsu Digital Transmission Analyzer: ME520B Anritsu STM/SONET Analyzer: MP1560A The following table lists the filter characteristics defined by specification: | Specifications | Filter Characteristics | | | | | | | | |-----------------|------------------------|--------------|---------------|--|--|--|--|--| | G.703 Interface | f1 | f3 | f4 | | | | | | | | (High Pass) | (High Pass) | (Low Pass) | | | | | | | 2048 kbit/s | 20 Hz | 18 kHz | 100 kHz | | | | | | | | 20 dB/decade | 20 dB/decade | -20 dB/decade | | | | | | | Filter Used | HP1 | HP2 | LP | | | | | | #### **Jitter Tolerance Test** The jitter tolerance test is performed by inserting various jitter levels at selected frequencies into the 2.048 Mbit/s line input of the E1Mx16, as shown in the table below and Figure 20. Data is looped back at the SDH/SONET interface and dropped by the same E1Mx16 device. The measured value is the maximum input jitter that the E1Mx16 can tolerate at its input without generating bit errors in the loopback path. Figure 21 is a plot of the measured data listed in the table together with the requirement. | Input Jitter Frequency | Requirement | Maximum Input Jitter<br>Tolerated (UI-PP) | |------------------------|-------------|-------------------------------------------| | 10 Hz | >1.5 UI | 10 UI | | 2.4 kHz | > 1.5 UI | 2.3 UI | | 18 kHz | > 0.2 UI | 2.2 UI | | 100 kHz | > 0.2 UI | 1.0 UI | Figure 18. Jitter Tolerance and Jitter Test Arrangements Figure 19. Jitter Tolerance Measurements with Requirement ### **Jitter Transfer Test** A fixed jitter level of 1.0 UI is inserted into the transmitted E1 signal. The jitter value measured is achieved using the HP1/LP filter in the PDH receiver. The jitter transfer measurements are provided in the following table and Figure 20. | Input Jitter | | Filter Used | Jitter Transfer | |--------------|---------------|-------------|-----------------| | Frequency | Unit Interval | | (UI - PP, max) | | 10 Hz | 1.0 UI | f1-f4 | 0.172 UI | | 50 Hz | 1.0 UI | (HP1/LP) | 0.127 UI | | 100 Hz | 1.0 UI | | 0.117 UI | | 200 Hz | 1.0 UI | | 0.099 UI | | 600 Hz | 1.0 UI | | 0.076 UI | | 1000 Hz | 1.0 UI | | 0.075 UI | Figure 20. Jitter Transfer Measurements 10.0 1.0 1.0 Input I ### **Mapping Jitter Measurement** The following table lists the mapping jitter measurements, which are made with a SDH/SONET Analyzer replacing the 155 Mbit/s loopback in Figure 18. | G.703 | Filter Characteristics | Maximum Output Jitter (UI-PP) | | | |-------------|------------------------|-------------------------------|----------------|--| | Interface | | Requirement | Measured Value | | | 2048 kbit/s | f1-f4 (HP1/LP) | (Note 1) | 0.032 | | | | f3-f4 (HP2/LP) | <u>&lt;</u> 0.075 UI | 0.024 | | Note 1: These values are for further study. #### **Combined Jitter Measurement** The following table lists the combined jitter measurements. | | Pointer Test Sequence | Filter | Leak<br>Rate | Maximum Output Jitter<br>(UI - PP) | | | |---|-------------------------------------------|----------|-------------------|------------------------------------|----------|--| | | | | (Hex)<br>(Note 1) | Requirement | Measured | | | 1 | Single Pointers of Opposite Polarity | f1-f4 | 01H | ≤ 0.4 | 0.019 | | | 2 | Regular Pointers Plus One Double Pointer | (HP1/LP) | 12H | (Note 2) | 0.169 | | | 3 | Regular Pointers with One Missing Pointer | | 12H | | 0.169 | | | 4 | Double Pointers of Opposite Polarity | | 16H | | 0.164 | | | 1 | Single Pointers of Opposite Polarity | f3-f4 | 01H | ≤ 0.075 | 0.009 | | | | Regular Pointers Plus One Double Pointer | (HP2/LP) | 12H | (Note 2) | 0.009 | | | | Regular Pointers with One Missing Pointer | ] | 12H | | 0.009 | | | | Double Pointers of Opposite Polarity | | 16H | | 0.009 | | Note 1: These values are written into the Desynchronizer Pointer Leak Rate Register for mapper port n (register address 049, 079, 0A9, 0D9 hex, for n = 1 - 4). Note 2: The limit corresponds to the pointer sequences shown in Figure 21 for Standard Pointer Test Sequences, (T1 $\geq$ 10 s, T2 > 0.75 s, T3 = 30 ms). The T3 value was constrained by test equipment limitations. Figure 21. Standard Pointer Test Sequences ### **INTERNAL SPOT PROCESSORS** The internal SPOT processors of the E1Mx16 device are SONET Processors for Overhead Termination. The purpose of the SPOT processors is to relieve the device's internal logic of the need to support relatively slow functions like performance monitoring and alarm handling. The utility of this feature will grow as communications standards require tighter control of data flow and network management. In addition, as boards become more densely populated with VLSI components, the availability of the SPOT processors will help by reducing the requirement for external components and the workload of the main processor (and the software engineers who program it). Each of the four SPOT processors is a programmable core which adheres to Reduced Instruction Set Computer (RISC) principles. It executes one instruction per clock cycle. Instructions are simple, performing data movement, basic arithmetic functions (8-bit integer operations, but no multiply/divide) and program control. The executable code required for operation of the SPOT processor and associated descriptive text are available as files on a diskette (see Ordering Information section for part number) or via the Products page of the TranSwitch Internet World Wide Web site at www.transwitch.com, where the files are provided in ZIP format. Each SPOT processor is designed to run at 29.16 MHz. This clock is internally derived from the 58.32 MHz desynchronizer clock input (EXTCK). The Instruction RAM (I-RAM) has 2048 words of 16 bits while the Data RAM (D-RAM) has 2048 words of 8 bits. Each SPOT processor has access to the Microprocessor Interface and the Add/Drop Engines of the E1Mx16 via an 8-bit data bus, as shown in Figure 22. Each SPOT processor is event-driven, with each client independently and asynchronously requesting service. These maskable requests are surveyed by a task queue and prioritized by function (Add, Drop, Line). When idle, each SPOT processor polls the task queue to identify the next client to be serviced. This results in a call to the appropriate subroutine(s). During each subroutine, each SPOT processor may transfer data to/from the Add/Drop Engines or the Microprocessor Interface. Each SPOT processor will make decisions regarding control/status and update any necessary counters and other Data RAM locations. The subroutine is terminated by returning to the idle loop, and the cycle is then repeated. The E1 data paths (i.e., for the Add/Drop Engines) are implemented in free-running hardware, and are therefore not dependent on the SPOT processor. The Data RAM contains important information about the status of the E1 channels. Performance counters, J2 messages, etc., are all stored there. The external microprocessor is granted access to the internal Data RAM when addressing the appropriate locations. Since RAM access is arbitrated, the grant will not be immediate, and the RDYp/DTACKp signal is de-asserted until the requested data becomes available. Since each SPOT processor is effectively a very large state machine, it could enter an unforeseen state (e.g., due to a software bug or RAM corruption) which prevents it from servicing all requests in a timely manner. Although the data path is <u>not</u> interrupted, the path overhead bytes may not be correctly processed under these conditions. Two status bits have been provided to detect critical errors which are indications of this status: Parity Error (PERRp) in bit 4 of addresses 028H and 029H of each memory group indicates that a parity error has occurred in reading the Instruction RAM. Watchdog Timer Expired (WDTEXPp) in bit 6 of addresses 028H and 029H of each memory group indicates that the SPOT processor may be unable to service all requests in a timely manner. Some possible causes for this condition are excessive microprocessor accesses, a SPOT processor clock that is running too slowly, or a software bug. Upon power-up or hardware reset, the contents of the Instruction RAM are assumed to be invalid and execution of the SPOT program is internally disabled. Before a SPOT processor can begin processing, the microprocessor must reprogram the Instruction RAM, using the instructions described in the following table, by performing the procedure described in the flowchart in Figure 23. Each of the four SPOT processors is selected by placing a low on the microprocessor bus interface lead SELp (p=1-4). Each of the four SPOT processors must be programmed using the procedure following the table below. Table 1: Reprogram Functions (valid only when control bit RPSPOTp at bit 7 in address 007H is a 1) | Function | Direction | Microprocessor<br>Interface Address* | Description | |----------|-----------|--------------------------------------|-----------------------------| | wrPC | write | 102H | IRAMptr <== SPOTPCLDp(10-0) | | rdPC0 | read | 102H | read IRAMptr[7:0] | | rdPC1 | read | 103H | read IRAMptr[10:8] | | IRAMwr | write | 100H | *IRAMptr++ <== data | | IRAMrd | read | 100H | data <== *IRAMptr++ | \*Note: Address map locations represent each of the mapper groups p (p=1-4) in the E1Mx16. The 11-bit SPOT PC Load register SPOTPCLDp at address 007H bits 2-0 of each memory group and address 006H bits 7-0 of each memory group is first initialized. This is an offset address into the Instruction RAM. It may not be necessary always to write/read the entire program, but for normal operation this register should be set to 000H. In order to access the Instruction RAM, set to 1 the Reprogram SPOT control bit RPSPOTp at bit 7 in address 007H of each memory group. At this time the Data RAM is off-line (i.e., it is inaccessible to the microprocessor), but all register-based locations are still available. SPOT program execution is disabled when RPSPOTp is a 1. Function "wrPC" causes the Instruction RAM word pointer to be loaded from the SPOT PC Load register. Each SPOT processor automatically increments the Instruction RAM word pointer, which allows the microprocessor to write all instructions to one address (100H). Since the length of the Instruction RAM is 2048 16-bit words, 4096 IRAM 8-bit write functions ("IRAMwr") are required to program a SPOT processor completely. Transwitch provides the 4096 bytes of code that will implement the features mentioned in this document. It is recommended, but not required, that the writes to the Instruction RAM should be verified as part of the initialization procedure. As shown in the flowchart, it is necessary only to use the instruction "wrPC" to reload the I-RAM word pointer and then perform 4096 I-RAM read cycles using the same fixed data location (100H) as that used for write (function "IRAMrd"). The programming procedure is completed by setting control bit RPSPOTp to 0. At this point, the word pointer is reloaded and execution of the SPOT processor program execution is enabled. It is important to set control bit INITSPp at address 015H, bit 0 to 1 at some time after programming each SPOT processor. This will cause each SPOT processor to execute an initialization subroutine from the Instruction RAM that will initialize the Data RAM and reset its general purpose registers to allow other subroutines to begin running from a known state. Note: Programming may be performed in parallel for the four SPOT processors, but verification must be performed on each SPOT processor individually. Figure 22. Schematic Diagram of E1Mx16 Showing SPOT Processor Interfaces Figure 23. Recommended Implementation Flowchart for Reprogramming the SPOT Processor Note: RESTSPp must be 0 during reprogramming. ### **BOUNDARY SCAN** #### Introduction The Boundary Scan Interface Block provide a five-lead Test Access Port (TAP) that conforms to the IEEE 1149.1 standard. This standard provides external boundary scan functions to read and write the external I/O leads from the TAP for board and component test. The IEEE 1149.1 standard defines the requirements of a boundary scan architecture that has been specified by the IEEE Joint Test Action Group (JTAG). Boundary scan is a specialized scan architecture that provides observability and controllability for the interface leads of the device. As shown in Figure 24, one cell of a boundary scan register is assigned to each input or output lead to be observed or tested (bidirectional leads may have two cells). The boundary scan capability is based on a Test Access Port (TAP) controller, instruction and bypass registers, and a boundary scan register bordering the input and output leads. The boundary scan test bus interface consists of four input signals (Test Clock (TCK), Test Mode Select (TMS), Test Data Input (TDI) and Test Reset (TRS)) and a Test Data Output (TDO) output signal. Boundary scan signal timing is shown in Figure 14. The TAP controller receives external control information via a Test Clock (TCK) signal and a Test Mode Select (TMS) signal, and sends control signals to the internal scan paths. Detailed information on the operation of this state machine can be found in the IEEE 1149.1 standard. The serial scan path architecture consists of an instruction register, a boundary scan register and a bypass register. These three serial registers are connected in parallel between the Test Data Input (TDI) and Test Data Output (TDO) signals, as shown in Figure 24. The boundary scan function can be reset and disabled by holding lead $\overline{TRS}$ low. When boundary scan testing is not being performed the boundary scan register is transparent, allowing the input and output signals to pass to and from the E1Mx16 device's internal logic. During boundary scan testing, the boundary scan register may disable the normal flow of input and output signals to allow the device to be controlled and observed via scan operations. ### **Boundary Scan Operation** The maximum frequency the E1Mx16 device will support for boundary scan is 10 MHz. The timing diagrams for the boundary scan interface leads are shown in Figure 14. The instruction register contains twelve bits. The E1Mx16 device performs the following three boundary scan test instructions: The EXTEST test instruction (00000000000) provides the ability to test the connectivity of the E1Mx16 device to external circuitry. The SAMPLE test instruction (010010010010) provides the ability to examine the boundary scan register contents without interfering with device operation. The BYPASS test instruction (11111111111) provides the ability to bypass the E1Mx16 boundary scan and instruction registers. ### **Boundary Scan Reset** Specific control of the TRS lead is required in order to ensure that the boundary scan logic does not interfere with normal device operation. This lead must either be held low, asserted low, or asserted low then high (pulsed low), to asynchronously reset the Test Access Port (TAP) controller during power-up of the E1Mx16. If boundary scan testing is to be performed and the lead is held low, then a pull-down resistor value should be chosen which will allow the tester to drive this lead high, but still meet the VIL requirements listed in the 'Input, Output and Input/Output Parameters' section of this Data Sheet for worst case leakage currents of all devices sharing this pull-down resistor. Figure 24. Boundary Scan Schematic ### **Boundary Scan Chain** The E1Mx16 contains four identical QE1M VLSI chips, each of which has its own boundary scan chain. Since these chips drive common input and output leads, it is not feasible to develop a BSDL file for the overall device. Instead, to facilitate customer testing of the E1Mx16, TranSwitch has developed a module-level test approach that utilizes a device net list<sup>1</sup> (prepared in a Teradyne tester format) and the BSDL<sup>2</sup> file for the QE1M, modified to suit the E1Mx16 application. The associated files and explanatory material are combined in a .ZIP file format. This file, together with other E1Mx16 product documentation, is available on the TranSwitch Internet Web site (www.transwitch.com). It can be located by using the "Product Finder" segment on the Home page to select Product Name E1Mx16, or by entering E1Mx16 in the Search box and selecting the first response. #### **MULTIPLEX FORMAT AND MAPPING INFORMATION** ### STS-1 VT2 (2.048 Mbit/s) Multiplex Format Mapping The following diagram and table illustrate the mapping of the 21 VT2s into an STS-1 SPE. Column 1 is assigned to carry the path overhead bytes. <sup>1.</sup> The net list is a text file that describes the interconnections of the four chips within the device and their connections to the E1Mx16 package leads. <sup>2.</sup> The Boundary Scan Description Language (BSDL) file describes the Boundary Scan Chain for the silicon chip of the E1Mx16 device. This must be used four times to provide complete coverage of all Boundary Scan cells in the E1Mx16. # STS-1 Mapping (2.048 Mbit/s) | VT# | | CH, 04I | Nnp, T<br>DH Por<br>DH Por | t 1 0Å | | VT2<br>Column Numbers <sup>2</sup> | | | | |-----|---|---------|----------------------------|--------|---|------------------------------------|---|----------------|--| | | 6 | 5 | 4 | 3 | 2 | 1 | 0 | | | | | 0 | 0 | 0 | 0 | 0 | 0 | 0 | No VT Selected | | | 1 | 0 | 0 | 0 | 0 | 1 | 0 | 1 | 2, 23, 45, 67 | | | 2 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | 3, 24, 46, 68 | | | 3 | 0 | 0 | 0 | 1 | 1 | 0 | 1 | 4, 25, 47, 69 | | | 4 | 0 | 0 | 1 | 0 | 0 | 0 | 1 | 5, 26, 48, 70 | | | 5 | 0 | 0 | 1 | 0 | 1 | 0 | 1 | 6, 27, 49, 71 | | | 6 | 0 | 0 | 1 | 1 | 0 | 0 | 1 | 7, 28, 50, 72 | | | 7 | 0 | 0 | 1 | 1 | 1 | 0 | 1 | 8, 29, 51, 73 | | | 8 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 9, 31, 52, 74 | | | 9 | 0 | 0 | 0 | 1 | 0 | 1 | 0 | 10, 32, 53, 75 | | | 10 | 0 | 0 | 0 | 1 | 1 | 1 | 0 | 11, 33, 54, 76 | | | 11 | 0 | 0 | 1 | 0 | 0 | 1 | 0 | 12, 34, 55, 77 | | | 12 | 0 | 0 | 1 | 0 | 1 | 1 | 0 | 13, 35, 56, 78 | | | 13 | 0 | 0 | 1 | 1 | 0 | 1 | 0 | 14, 36, 57, 79 | | | 14 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 15, 37, 58, 80 | | | 15 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 16, 38, 60, 81 | | | 16 | 0 | 0 | 0 | 1 | 0 | 1 | 1 | 17, 39, 61, 82 | | | 17 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 18, 40, 62, 83 | | | 18 | 0 | 0 | 1 | 0 | 0 | 1 | 1 | 19, 41, 63, 84 | | | 19 | 0 | 0 | 1 | 0 | 1 | 1 | 1 | 20, 42, 64, 85 | | | 20 | 0 | 0 | 1 | 1 | 0 | 1 | 1 | 21, 43, 65, 86 | | | 21 | 0 | 0 | 1 | 1 | 1 | 1 | 1 | 22, 44, 66, 87 | | ### Notes: - 1. Address map locations represent each of the mapper groups p (p=1-4) in the E1Mx16. - 2. Columns 30 and 59 carry fixed stuff bytes. Column 1 is assigned for the POH bytes. ### STS-3/AU-3 VT2/TU-12 (2.048 Mbit/s) Multiplex Format Mapping The following diagram and table illustrate the mapping of the 63 VT2/TU-12s into an STS-3/AU-3 SPE. Each STS-3 carries three STS-1s. Column 1 in each STS-1/AU-3 is assigned to carry the path overhead bytes. Note: Columns 88, 89, 90, 175, 176 and 177 are fixed stuff. ## STS-3/AU-3 Mapping (2.048 Mbit/s) | TU/<br>VT<br># | RTUNnp, TTUNnp<br>04CH, 04DH Port 1<br>07CH, 07DH Port 2<br>0ACH, 0ADH Port 3<br>0DCH, 0DDH Port 4<br>Registers <sup>1</sup><br>6 5 4 3 2 1 0 | STS-3/AU-3<br>Column<br>Numbers <sup>2</sup> | TU/<br>VT<br># | RTUNnp, TTUNnp<br>04CH, 04DH Port 1<br>07CH, 07DH Port 2<br>0ACH, 0ADH Port 3<br>0DCH, 0DDH Port 4<br>Registers <sup>1</sup><br>6 5 4 3 2 1 0 | STS-3/AU-3<br>Column<br>Numbers <sup>2</sup> | TU/<br>VT<br># | RTUNnp, TTUNnp<br>04CH, 04DH Port 1<br>07CH, 07DH Port 2<br>0ACH, 0ADH Port 3<br>0DCH, 0DDH Port 4<br>Registers <sup>1</sup><br>6 5 4 3 2 1 0 | STS-3/AU-3<br>Column<br>Numbers <sup>2</sup> | |----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------| | | 0000000 | | | | No TU/VT Selected | | | | | 1 | 0 1 0 0 1 0 1 | 4, 67, 133, 199 | 22 | 1000101 | 5, 68, 134, 200 | 43 | 1 1 0 0 1 0 1 | 6, 69, 135, 201 | | 2 | 0101001 | 7, 70, 136, 202 | 23 | 1001001 | 8, 71, 137, 203 | 44 | 1 1 0 1 0 0 1 | 9, 72, 138, 204 | | 3 | 0 1 0 1 1 0 1 | 10, 73, 139, 205 | 24 | 1001101 | 11, 74, 140, 206 | 45 | 1 1 0 1 1 0 1 | 12, 75, 141, 207 | | 4 | 0 1 1 0 0 0 1 | 13, 76, 142, 208 | 25 | 1 0 1 0 0 0 1 | 14, 77, 143, 209 | 46 | 1 1 1 0 0 0 1 | 15, 78, 144, 210 | | 5 | 0 1 1 0 1 0 1 | 16, 79, 145, 211 | 26 | 1010101 | 17, 80, 146, 212 | 47 | 1 1 1 0 1 0 1 | 18, 81, 147, 213 | | 6 | 0111001 | 19, 82, 148, 214 | 27 | 1011001 | 20, 83, 149, 215 | 48 | 1 1 1 1 0 0 1 | 21, 84, 150, 216 | | 7 | 0 1 1 1 1 0 1 | 22, 85, 151, 217 | 28 | 1011101 | 23, 86, 152, 218 | 49 | 1 1 1 1 1 0 1 | 24, 87, 153, 219 | | 8 | 0 1 0 0 1 1 0 | 25, 91, 154, 220 | 29 | 1000110 | 26, 92, 155, 221 | 50 | 1 1 0 0 1 1 0 | 27, 93, 156, 222 | | 9 | 0 1 0 1 0 1 0 | 28, 94, 157, 223 | 30 | 1001010 | 29, 95, 158, 224 | 51 | 1 1 0 1 0 1 0 | 30, 96, 159, 225 | | 10 | 0 1 0 1 1 1 0 | 31, 97, 160, 226 | 31 | 1001110 | 32, 98, 161, 227 | 52 | 1 1 0 1 1 1 0 | 33, 99, 162, 228 | | 11 | 0110010 | 34, 100, 163, 229 | 32 | 1010010 | 35, 101, 164, 230 | 53 | 1 1 1 0 0 1 0 | 36, 102, 165, 231 | | 12 | 0110110 | 37, 103, 166, 232 | 33 | 1010110 | 38, 104, 167, 233 | 54 | 1 1 1 0 1 1 0 | 39, 105, 168, 234 | | 13 | 0 1 1 1 0 1 0 | 40, 106, 169, 235 | 34 | 1011010 | 41, 107, 170, 236 | 55 | 1 1 1 1 0 1 0 | 42, 108, 171, 237 | | 14 | 0 1 1 1 1 1 0 | 43, 109, 172, 238 | 35 | 1011110 | 44, 110, 173, 239 | 56 | 1 1 1 1 1 1 0 | 45, 111, 174, 240 | | 15 | 0 1 0 0 1 1 1 | 46, 112, 178, 241 | 36 | 1000111 | 47, 113, 179, 242 | 57 | 1 1 0 0 1 1 1 | 48, 114, 180, 243 | | 16 | 0 1 0 1 0 1 1 | 49, 115, 181, 244 | 37 | 1001011 | 50, 116, 182, 245 | 58 | 1 1 0 1 0 1 1 | 51, 117, 183, 246 | | 17 | 0 1 0 1 1 1 1 | 52, 118, 184, 247 | 38 | 1001111 | 53, 119, 185, 248 | 59 | 1 1 0 1 1 1 1 | 54, 120, 186, 249 | | 18 | 0110011 | 55, 121, 187, 250 | 39 | 1010011 | 56, 122, 188, 251 | 60 | 1 1 1 0 0 1 1 | 57, 123, 189, 252 | | 19 | 0110111 | 58, 124, 190, 253 | 40 | 1010111 | 59, 125, 191, 254 | 61 | 1 1 1 0 1 1 1 | 60, 126, 192, 255 | | 20 | 0111011 | 61, 127, 193, 256 | 41 | 1011011 | 62, 128, 194, 257 | 62 | 1 1 1 1 0 1 1 | 63, 129, 195, 258 | | 21 | 0111111 | 64, 130, 196, 259 | 42 | 1011111 | 65, 131, 197, 260 | 63 | 1111111 | 66, 132, 198, 261 | STS-1 #1, AU-3 A STS-1 #2, AU-3 B STS-1 #3, AU-3 C ### Notes: - 1. Address map locations represent each of the mapper groups p (p=1-4) in the E1Mx16. - 2. Columns 88, 89, 90, 175, 176 and 177 are fixed stuff. ## STM-1/VC-4 TU-12 (2048 kbit/s) Multiplex Format Mapping The following diagram and table illustrate the mapping of the 63 TU-12s into an STM-1/VC-4. The E1Mx16 provides control bits for enabling the Null Pointer Indicators (NPIs) for the columns indicated. # STM-1 VC-4 Mode (2048 kbit/s) | TU<br># | RTUNnp, TTUNnp<br>04CH, 04DH Port 1<br>07CH, 07DH Port 2<br>0ACH, 0ADH Port 3<br>0DCH, 0DDH Port 4<br>Registers*<br>6 5 4 3 2 1 0 | VC-4<br>Column<br>Numbers | TU<br># | RTUNnp, TTUNnp<br>04CH, 04DH Port 1<br>07CH, 07DH Port 2<br>0ACH, 0ADH Port 3<br>0DCH, 0DDH Port 4<br>Registers*<br>6 5 4 3 2 1 0 | VC-4<br>Column<br>Numbers | TU<br># | RTUNnp, TTUNnp<br>04CH, 04DH Port 1<br>07CH, 07DH Port 2<br>0ACH, 0ADH Port 3<br>0DCH, 0DDH Port 4<br>Registers*<br>6 5 4 3 2 1 0 | VC-4<br>Column<br>Numbers | |---------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------|---------------------------| | | 0000000 | | | | No TU Selected | | | | | 1 | 0 1 0 0 1 0 1 | 10, 73, 136, 199 | 22 | 1000101 | 11, 74, 137, 200 | 43 | 1 1 0 0 1 0 1 | 12, 75, 138, 201 | | 2 | 0101001 | 13, 76, 139, 202 | 23 | 1001001 | 14, 77, 140, 203 | 44 | 1 1 0 1 0 0 1 | 15, 78, 141, 204 | | 3 | 0 1 0 1 1 0 1 | 16, 79, 142, 205 | 24 | 1001101 | 17, 80, 143, 206 | 45 | 1 1 0 1 1 0 1 | 18, 81, 144, 207 | | 4 | 0 1 1 0 0 0 1 | 19, 82, 145, 208 | 25 | 1010001 | 20, 83, 146, 209 | 46 | 1 1 1 0 0 0 1 | 21, 84, 147, 210 | | 5 | 0 1 1 0 1 0 1 | 22, 85, 148, 211 | 26 | 1010101 | 23, 86, 149, 212 | 47 | 1 1 1 0 1 0 1 | 24, 87, 150, 213 | | 6 | 0 1 1 1 0 0 1 | 25, 88, 151, 214 | 27 | 1011001 | 26, 89, 152, 215 | 48 | 1 1 1 1 0 0 1 | 27, 90, 153, 216 | | 7 | 0 1 1 1 1 0 1 | 28, 91, 154, 217 | 28 | 1011101 | 29, 92, 155, 218 | 49 | 1 1 1 1 1 0 1 | 30, 93, 156, 219 | | 8 | 0 1 0 0 1 1 0 | 31, 94, 157, 220 | 29 | 1000110 | 32, 95, 158, 221 | 50 | 1 1 0 0 1 1 0 | 33, 96, 159, 222 | | 9 | 0 1 0 1 0 1 0 | 34, 97, 160, 223 | 30 | 1001010 | 35, 98, 161, 224 | 51 | 1 1 0 1 0 1 0 | 36, 99, 162, 225 | | 10 | 0 1 0 1 1 1 0 | 37, 100, 163, 226 | 31 | 1001110 | 38, 101, 164, 227 | 52 | 1 1 0 1 1 1 0 | 39, 102, 165, 228 | | 11 | 0110010 | 40, 103, 166, 229 | 32 | 1010010 | 41, 104, 167, 230 | 53 | 1 1 1 0 0 1 0 | 42, 105, 168, 231 | | 12 | 0 1 1 0 1 1 0 | 43, 106, 169, 232 | 33 | 1010110 | 44, 107, 170, 233 | 54 | 1 1 1 0 1 1 0 | 45, 108, 171, 234 | | 13 | 0111010 | 46, 109, 172, 235 | 34 | 1011010 | 47, 110, 173, 236 | 55 | 1 1 1 1 0 1 0 | 48, 111, 174, 237 | | 14 | 0 1 1 1 1 1 0 | 49, 112, 175, 238 | 35 | 1011110 | 50, 113, 176, 239 | 56 | 1 1 1 1 1 1 0 | 51, 114, 177, 240 | | 15 | 0 1 0 0 1 1 1 | 52, 115, 178, 241 | 36 | 1000111 | 53, 116, 179, 242 | 57 | 1 1 0 0 1 1 1 | 54, 117, 180, 243 | | 16 | 0101011 | 55, 118, 181, 244 | 37 | 1001011 | 56, 119, 182, 245 | 58 | 1 1 0 1 0 1 1 | 57, 120, 183, 246 | | 17 | 0 1 0 1 1 1 1 | 58, 121, 184, 247 | 38 | 1001111 | 59, 122, 185, 248 | 59 | 1 1 0 1 1 1 1 | 60, 123, 186, 249 | | 18 | 0110011 | 61, 124, 187, 250 | 39 | 1010011 | 62, 125, 188, 251 | 60 | 1110011 | 63, 126, 189, 252 | | 19 | 0110111 | 64, 127, 190, 253 | 40 | 1010111 | 65, 128, 191, 254 | 61 | 1110111 | 66, 129, 192, 255 | | 20 | 0111011 | 67, 130, 193, 256 | 41 | 1011011 | 68, 131, 194, 257 | 62 | 1111011 | 69, 132, 195, 258 | | 21 | 0111111 | 70, 133, 196, 259 | 42 | 1011111 | 71, 134, 197, 260 | 63 | 1111111 | 72, 135, 198, 261 | <sup>\*</sup>Note: Address map locations represent each of the mapper groups p (p=1-4) in the E1Mx16. ### **MEMORY MAP** The E1Mx16 memory map consists of counters and register bit positions which may be accessed by the microprocessor. There are 4 common groups that provide control and status bits common to groups of 4 mapper channels each and 16 individual channel groups that provide the control and status bits for each mapper channel. These four groups are selected by placing a low on the microprocessor bus interface leads \$\overline{SELp}\$ (p=1-4). The group is selected by \$\overline{SELp}\$, where p selects the group of channels (p=1 selects channels 1-4, p=2 selects channels 5-8, p=3 selects channels 9-12 and p=4 selects channels 13-16). The memory map segment consists of 7FF (hex) address locations for each of the four groups. Address locations in the range 000H - 7FFH that are shown as unused, or are unlisted, must not be accessed by the microprocessor. Unused bit positions within register locations will contain unspecified values when read, unless a 0 or 1 value is indicated in the tables below, or the address can be written by the microprocessor, in which case unused bit positions must always be set to 0. All counters saturate at full count and are cleared when they are read. The 4 common groups should be set to the same values for p=1-4. The 16 individual channel groups may be independently set and the 16 TU/VT select locations must be set to different values for proper operation. The common memory map segment consists of the Device ID, Program ID, Internal Processor, Control, Provisioning, Interrupt Indication, and Interrupt Status registers. The A bus segment consists of the A Drop and Add status registers. The B bus segment consists of the B Drop and Add status registers. Each Port n memory map segment (where n = 1-4) consists of the Desynchronizer, Provisioning, Status and Operations registers, and various counters. There are also Port n registers for J2 and N2 (Z6) message segments. n = 1-4 corresponds to the four channels of the parent group. Some memory locations, at addresses 032H and above, are shown shaded in the memory map. These locations reside in the 2k x 8 Data RAM of the internal SPOT processors and are not reset by the software or hardware resets but only by INITSPp. They are subject to arbitrated access by both the internal SPOT processors and the external microprocessor. An attempt to access any of these locations will toggle the RDYp/DTACKp output lead to pause the external microprocessor until the location is available for external access. While control bit RPSPOTp is set to 1, these locations are assigned to use by the associated SPOT processor and must not be accessed by the external microprocessor unless they are addresses designated for microprocessor access while the SPOT processor is being reprogrammed (i.e., addresses 100H, 102H and 103H). Refer to Figures 10 through 13 and the notes associated with these figures for more information. #### **DEVICE ID** | Address<br>(Hex) | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------|---------|-------|---------------|--------------|-------|------------------------|-------|-------|-------| | 000 | R | 1 | 1 | 0 | 1 | 0 | 1 | 1 | 1 | | 001 | R | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | 002 | R | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 1 | | 003 | R | F | Revision (Ve | ersion) Leve | · | 0 | 0 | 0 | 1 | | 004 | R | Ma | ask Level (re | eads as 000 | 00) | Growth (reads as 0000) | | | | ### PROGRAM ID (p=1-4) | Address<br>(Hex) | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |------------------|---------|--------------|----------------------------------------------------|-------------|------------|----------|-------|-------|-------|--| | 6BD | R/W | Program R | rogram Revision Checksum/execution flag (PID-CHKp) | | | | | | | | | 6BE | R/W | Part 1 of tv | art 1 of two-part program release number (PGMRV1p) | | | | | | | | | 6BF | R/W | Part 2 of tv | vo-part pro | gram releas | e number ( | PGMRV2p) | | | | | <sup>\*</sup> R=Read Only; R(L)=Read Only (Latched); R/W=Read/Write; W=Write Only. ## INTERNAL PROCESSOR SPOT (p=1-4)) | Address<br>(Hex) | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | | |------------------|---------|---------|--------------------------------------------|--------------|---------------|------------|-------|-----------|--------|--|--| | 005 | R/W | | TranSwitch Test Register(p) - (set to 00H) | | | | | | | | | | 006 | R/W | | | | SPOTPCL | Dp (7 - 0) | | | | | | | 007 | R/W | RPSPOTp | TranSwi | tch Test Bit | s(p) - (set t | to 0000) | SPO | TPCLDp (1 | 0 - 8) | | | | 008 | R/W | | TranSwitch Test Register(p) - (set to 00H) | | | | | | | | | ## COMMON REGISTERS - CONTROLS (p=1-4) | Address<br>(Hex) | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------|---------|---------|---------|---------|--------|--------|---------|--------|--------| | 010 | R/W | MOD1p | MOD0p | AAHZEp | BAHZEp | BLOCKp | NPIAp | NPIBp | NPICp | | 011 | R/W | SBTENp | DRPBTp | ABDp | LATENp | TAISEp | TCLKIp | RAISEp | RCLKIp | | 012 | R/W | ADDIp | APEp | IPOSp | INEGp | RFIEp | THRSBYp | DPEp | PDDOp | | 013 | R/W | HEAISEp | DV1SELp | DV1REFp | RDIENp | NULLZp | DDINDp | UQAEp | TOBWZp | ## COMMON REGISTERS - PROVISIONING CONTROL (p=1-4)) | Address<br>(Hex) | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------|---------|----------|---------------|---------|---------|---------|---------------|--------|---------| | 014 | R/W | Unuse | d(p) - (set t | o 000) | UEAMEp | SE1AISp | PTALTEp | HDWIEp | | | 015 | W | RESETp | RESTABp | RESTBBp | RESTSPp | Unuse | d(p) - (set t | o 000) | INITSPp | | 0F1 | R/W | 0 | 0 | 0 | 0 | V4ENp | 0 | 0 | 0 | | 0F5 | R/W | TxB2DISp | 0 | 0 | 0 | 0 | 0 | 0 | 0 | ## COMMON REGISTERS - INTERRUPT INDICATION (p=1-4) | Address<br>(Hex) | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------|---------|-------|--------|--------|--------|--------|--------|--------|--------| | 020 | R | INTp | EXTCKp | ASIDEp | BSIDEp | PORT4p | PORT3p | PORT2p | PORT1p | ## COMMON REGISTERS - INTERRUPT MASK (p=1-4) | Address<br>(Hex) | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------|---------|----------|----------|----------|----------|----------|----------|----------|----------| | 016 | R/W | 0 | 0 | 0 | 0 | 0 | 0 | 0 | SPTMSKp | | 017 | R/W | RPT4Ap | RPT4Bp | RPT3Ap | RPT3Bp | RPT2Ap | RPT2Bp | RPT1Ap | RPT1Bp | | 018 | R/W | TFIFO4Ap | TFIFO4Bp | TFIFO3Ap | TFIFO3Bp | TFIFO2Ap | TFIFO2Bp | TFIFO1Ap | TFIFO1Bp | | 019 | R/W | TPORT4p | TPORT3p | TPORT2p | TPORT1p | RFIFO4p | RFIFO3p | RFIFO2p | RFIFO1p | | 021 | R/W | 0 | ECKMSKp | ASMSKp | BSMSKp | P4MSKp | P3MSKp | P2MSKp | P1MSKp | <sup>\*</sup> R=Read Only; R(L)=Read Only (Latched); R/W=Read/Write; W=Write Only. # A/B DROP AND ADD BUS REGISTERS - DESYNCHRONIZER AND INTERNAL PROCESSOR (SPOT) STATUS (p=1-4) | Address<br>(Hex) | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |------------------|---------|---------|---------|--------|-------|-------|----------|----------|----------| | 022 | R(L) | ADLOCp | AALOCp | ADPARp | 0 | 0 | A3UAISIp | A2UAISIp | A1UAISIp | | 023 | R | ADLOCp | AALOCp | ADPARp | 0 | 0 | A3UAISIp | A2UAISIp | A1UAISIp | | 024 | R(L) | LEXTCp | 0 | 0 | 0 | 0 | A3DH4Ep | A2DH4Ep | A1DH4Ep | | 025 | R | LEXTCp | 0 | 0 | 0 | 0 | A3DH4Ep | A2DH4Ep | A1DH4Ep | | 026 | R(L) | BDLOCp | BALOCp | BDPARp | 0 | 0 | B3UAISIp | B2UAISIp | B1UAISIp | | 027 | R | BDLOCp | BALOCp | BDPARp | 0 | 0 | B3UAISIp | B2UAISIp | B1UAISIp | | 028 | R(L) | SPTLOCp | WDTEXPp | 0 | PERRp | 0 | B3DH4Ep | B2DH4Ep | B1DH4Ep | | 029 | R | SPTLOCp | WDTEXPp | 0 | PERRp | 0 | B3DH4Ep | B2DH4Ep | B1DH4Ep | ## **DESYNCHRONIZER CONTROL - PORT n (p=1-4)** | Address<br>Port 1, 2, 3, 4 | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|---------|-------|-------|-------------|-------------|-----------|------------|-------|-------| | 049 079 0A9 0D9 | R/W | | D€ | esynchroniz | zer Pointer | Leak Rate | Register(r | np) | | # PROVISIONING (CONTROL) - PORT n (p=1-4) | Address<br>Port 1, 2, 3, 4 | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|---------|---------|----------------------------------|--------|------------|------------|----------|----------|---------| | 04A 07A 0AA 0DA | R/W | TnSEL1p | TnSEL0p | RnSELp | UCHnEp | USCHnEp | BYPASnp | RnENp | 0 | | 04B 07B 0AB 0DB | R/W | ADnENp | BDnENp | AAnENp | BAnENp | ANAnTxp | ANAnENp | PRBSnENp | FRDISnp | | 04C 07C 0AC 0DC | R/W | 0 | | F | Receive TU | /VT Select | - (RTUNn | p) | | | 04D 07D 0AD 0DD | R/W | 0 | Transmit TU/VT Select - (TTUNnp) | | | | | | | <sup>\*</sup> R=Read Only; R(L)=Read Only (Latched); R/W=Read/Write; W=Write Only. # STATUS REGISTERS AND COUNTERS - PORT n (A SIDE) (p=1-4) | Address<br>Port 1, 2, 3, 4 | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |----------------------------|---------|------------------------------|-------------------------|------------------------|------------|-------------|----------|-----------|----------|--| | 030 060 090 0C0 | R(L) | AnAISp | AnLOPp | AnSIZEp | AnNDFp | AnRDISp | AnRFlp | AnUNEQp | AnSLERp | | | 031 061 091 0C1 | R | AnAISp | AnLOPp | AnSIZEp | AnNDFp | AnRDISp | AnRFlp | AnUNEQp | AnSLERp | | | 032 062 092 0C2 | R | | AnPJ Co | ounter(p) | | | AnNJ Co | ounter(p) | | | | 033 063 093 0C3 | R | | AnBIP2 Error Counter(p) | | | | | | | | | 034 064 094 0C4 | R | | AnFEBE Counter(p) | | | | | | | | | 035 065 095 0C5 | R | Unused(np) An Rx Label(p) | | | | | | p) | | | | 04E 07E 0AE 0DE | R(L) | AnRDIPp | AnRDICp | Unused | (np) (00) | AnJ2LOLp | AnJ2TIMp | Unused( | np) (00) | | | 04F 07F 0AF 0DF | R | AnRDIPp | AnRDICp | Unused(np) (00) AnJ2L0 | | | AnJ2TIMp | | | | | 036 066 096 0C6 | R | | | | Unuse | ed(np) | | | | | | 037 067 097 0C7 | R | | | | Unuse | ed(np) | | | | | | 038 068 098 0C8 | R | | | An | Receive K | 4 (Z7) Byte | e(p) | | | | | 039 069 099 0C9 | R | | | | An Receiv | e O-Bits(p) | | | | | | 05A 08A 0BA 0EA | R(L) | AnTCUQp | AnTCAISp | AnTCLMp | AnTCLLp | AnTCTMp | AnTCODIp | AnTCRDIp | 0 | | | 05B 08B 0BB 0EB | R | AnTCUQp | AnTCAISp | AnTCLMp | AnTCLLp | AnTCTMp | AnTCODIp | AnTCRDIp | 0 | | | 100 200 300 400 | R | An TC BIP-2 Error Counter(p) | | | | | | | | | | 101 201 301 401 | R | An TC REI Counter(p) | | | | | | | | | | 102 202 302 402 | R | | | , | An TC OEI | Counter(p | ) | | | | | 116 216 316 416 | R | | | - | An Receive | V4 Byte(p | ) | | | | <sup>\*</sup> R=Read Only; R(L)=Read Only (Latched); R/W=Read/Write; W=Write Only. # RECEIVE STATUS REGISTERS AND COUNTERS - PORT n (B SIDE) (p=1-4) | Address<br>Port 1, 2, 3, 4 | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | | |----------------------------|---------|---------------------------------|------------------------------|---------|------------|-------------|--------------------------|----------|---------|--| | 03A 06A 09A 0CA | R(L) | BnAISp | BnLOPp | BnSIZEp | BnNDFp | BnRDISp | BnRFlp | BnUNEQp | BnSLERp | | | 03B 06B 09B 0CB | R | BnAISp | BnLOPp | BnSIZEp | BnNDFp | BnRDISp | BnRFlp | BnUNEQp | BnSLERp | | | 03C 06C 09C 0CC | R | BnPJ Counter(p) BnNJ Counter(p) | | | | | | | | | | 03D 06D 09D 0CD | R | | | В | nBIP2 Erro | r Counter( | p) | | | | | 03E 06E 09E 0CE | R | | | | BnFEBE ( | Counter(p) | | | | | | 03F 06F 09F 0CF | R | | Unused(np) Bn Rx Label(p) | | | | | | | | | 05E 08E 0BE 0EE | R(L) | BnRDIPp | BnRDICp | Unused | (np) (00) | BnJ2LOLp | BnJ2TIMp Unused(np) (00 | | | | | 05F 08F 0BF 0EF | R | BnRDIPp | BnRDICp | Unused | (np) (00) | BnJ2LOLp | BnJ2TIMp Unused(np) (00) | | | | | 040 070 0A0 0D0 | R | | | | Unuse | ed(np) | | | | | | 041 071 0A1 0D1 | R | | | | Unuse | ed(np) | | | | | | 042 072 0A2 0D2 | R | | | Bn | Receive K | 4 (Z7) Byte | e(p) | | | | | 043 073 0A3 0D3 | R | | | | Bn Receiv | e O-Bits(p) | | | | | | 05C 08C 0BC 0EC | R(L) | BnTCUQp | BnTCAISp | BnTCLMp | BnTCLLp | BnTCTMp | BnTCODIp | BnTCRDIp | 0 | | | 05D 08D 0BD 0ED | R | BnTCUQp | BnTCAISp | BnTCLMp | BnTCLLp | BnTCTMp | BnTCODIp | BnTCRDIp | 0 | | | 180 280 380 480 | R | | Bn TC BIP-2 Error Counter(p) | | | | | | | | | 181 281 381 481 | R | Bn TC REI Counter(p) | | | | | | | | | | 182 282 382 482 | R | | | E | 3n TC OEI | Counter(p) | ) | | | | | 196 296 396 496 | R | | | E | Bn Receive | V4 Byte(p | ) | | | | ## STATUS REGISTERS - PORT n (A AND B SIDES) (p=1-4) | Address<br>Port 1, 2, 3, 4 | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|---------|------------------------------------------|-----------------------------------------|----------|--------|--------|--------|--------|---------| | 044 074 0A4 0D4 | R(L) | RnFFEp | 0 | ANAnOOLp | TAnFEp | TBnFEp | TnLOSp | TnLOCp | TnDAISp | | 045 075 0A5 0D5 | R | RnFFEp | 0 | ANAnOOLp | TAnFEp | TBnFEp | TnLOSp | TnLOCp | TnDAISp | | 046 076 0A6 0D6 | R | | Port n HDB3 Coding Errors(p) (Low Byte) | | | | | | | | 047 077 0A7 0D7 | R | Port n HDB3 Coding Errors(p) (High Byte) | | | | | | | | <sup>\*</sup> R=Read Only; R(L)=Read Only (Latched); R/W=Read/Write; W=Write Only. # OPERATIONS (CONTROL) REGISTERS - PORT n (p=1-4) | Address<br>Port 1, 2, 3, 4 | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|---------|-----------------------------|-------------------------------------------------------|--------------|------------|--------------|----------|------------|------------| | 048 078 0A8 0D8 | R/W | Unuse | d(np) (set t | o 000) | 1BnRDlp | J2nTENp | J2nSIZEp | J2nCOMp | J2nAISEp | | 050 080 0B0 0E0 | R/W | FnLBKp | LnLBKp | RnAISp | TnAISp | TnVTAISp | TnRFlp | TnRDISp | TnRDIPp | | 051 081 0B1 0E1 | R/W | TCnRDlp | TCnODlp | TCnAISp | TCnENp | TCnREp | TCnOEp | TCnAENp | TnRDICp | | 052 082 0B2 0E2 | W | RnSETSp RnSETCp L | | | nused(np) | (set to 000 | 0) | TnFB2p | TnFFBp | | 053 083 0B3 0E3 | R/W | | Unused | (np) (set to | 00000) | | An μP | Mismatch I | Label(p) | | 054 084 0B4 0E4 | R/W | | Unused | (np) (set to | 00000) | 00000) Bn μP | | | Label(p) | | 055 085 0B5 0E5 | R/W | | Unused | (np) (set to | 00000) | | Ti | n TX Label | (p) | | 056 086 0B6 0E6 | R/W | | | | Unus | ed(np) | | | | | 057 087 0B7 0E7 | R/W | | | | Unus | ed(np) | | | | | 058 088 0B8 0E8 | R/W | Transmit | Transmit K4 (Z7) Byte Value(np) (4-7) Unused(np) - (s | | | | | to 000) | TZ7BVnp(0) | | 059 089 0B9 0E9 | R/W | Transmit O-Bits(p) - Port n | | | | | | | | | 511 591 611 691 | R/W | | | Tra | nsmit V4 B | Bytes(p) - P | ort n | | | # J2 AND N2 (Z6) MESSAGE SEGMENTS - PORT n (p=1-4) | Address<br>Port 1, 2, 3, 4 | Status* | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 | |----------------------------|---------|-----------|------------|-------------|--------------|--------------|------------|-------------|---------------------------------------| | 140 240 340 440 | R/W | | | | Port n ( | Group p | | | | | to | | | A side | J2 64-byte | e trace me | ssage rece | eived (X40 | ) - X7F) | | | 17F 27F 37F 47F | | | | | C | r | | | | | | | | | | e trace me | _ | | | | | | | | | • | orocessor- | | | • ` | · · · · · · · · · · · · · · · · · · · | | | | | | | 6-byte trac | _ | | | | | | | A side TC | (N2 (Z6) | ) 16-byte r | nicroproce | ssor-writte | en trace m | essage (X | .70 - X7F) | | 1C0 2C0 3C0 4C0 | R/W | | | | Port n ( | Group p | | | | | to | | | B side | J2 64-byte | trace mes | ssage rece | eived (XCC | ) - XFF) | | | 1FF 2FF 3FF 4FF | | | | | C | r | | | | | | | | B side | J2 16-byte | trace mes | sage rece | eived (XCC | ) - XCF) | | | | | B sid | de J2 16-b | yte microp | rocessor- | written trad | ce messag | ge (XD0 - ) | XDF) | | | | | | | S-byte trace | | | • | | | | | B side TC | (N2 (Z6)) | ) 16-byte n | nicroproce | ssor-writte | en trace m | essage (X | F0 - XFF) | | 540 5C0 640 6C0 | R/W | | | | Port n ( | Group p | | | | | to | | | | J2 64-by | te trace m | | nsmitted | | | | 57F 5FF 67F 6FF | | (540 - | 57F Port | | FF Port 2, | | | C0 - 6FF F | Port 4) | | | | | | | C | r | | | | | | | | | | te trace m | | | | | | | | (54 | | | CF Port 2, | | | | t 4) | | | | | | | 16-byte tra | | | | | | | | (56 | 0-56F Poi | rt 1, 5E0-5 | EF Port 2, | 660-66F | Port 3, 6E | 0-6EF Por | t 4) | Where X = 1 for Port 1, 2 for Port 2, 3 for Port 3, 4 for Port 4. <sup>\*</sup> R=Read Only; R(L)=Read Only (Latched); R/W=Read/Write; W=Write Only. # **MEMORY MAP DESCRIPTIONS** ## COMMON REGISTERS - PROGRAM ID (p=1-4) | Address | Bit | Symbol | Description | |---------|-----|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 6BD | 7-0 | PID-CHKp | This value (register 6BEH + register 6BFH + 55 hex) is written by SPOT during initialization, and at the start of each maintenance cycle (2 kHz rate). The external microprocessor can read this checksum to validate the revision numbers in registers 6BEH and 6BFH. By writing this location with a different value, waiting at least 1 ms, and then reading this location, the external microprocessor can determine whether the SPOT program is running. | | 6BE | 7-0 | PGMRV1p* | Part 1 of two-part program release number. | | 6BF | 7-0 | PGMRV2p* | Part 2 of two-part program release number. | <sup>\*</sup> Registers 6BEH and 6BFH contain the two-part SPOT program release number. In documentation, this number is written as "PGMRV1p, PGMRV2p". # COMMON REGISTERS - INTERNAL PROCESSOR (SPOT (p=1-4)) | Address | Bit | Symbol | Description | |---------|-----|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 005 | 7-0 | | TranSwitch Test Register: These bits must be written to 0. | | 006 | 7-0 | SPOTPCLDp<br>(7-0) | Internal SPOT Processor Load Register: These bits are the lower 8 bits of the 11-bit register which is used as the offset address access for the SPOT Instruction RAM. During normal operation these bits must be written to 0. | | 007 | 7 | RPSPOTp | Reprogram Internal SPOT Processor Control Bit: This bit is written to 1 for accessing the SPOT Instruction RAM. During normal operation this bit must be written to 0. | | | 6-3 | | TranSwitch Test Bits: These bits must be written to 0. | | | 2-0 | SPOTPCLDp (10-8) | Internal SPOT Processor Load Register: These bits are the upper 3 bits of the 11-bit register which is used as the offset address access for the SPOT Instruction RAM. During normal operation these bits must be written to 0. | | 008 | 7-0 | | TranSwitch Test Register: These bits must be written to 0. | # COMMON REGISTERS - CONTROL DESCRIPTIONS (p=1-4) | Address | Bit | Symbol | Description | |---------|-------------|-------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 010 | 7<br>6 | MOD1p<br>MOD0p | Format Selection: The format selection is made according to the table given below. | | | | | MOD1p MOD0p Format Selected 0 0 STS-1 Format 0 1 STS-3 Format 1 0 STM-1/AU-3 Format 1 1 STM-1/TUG-3/VC-4 Format | | | 5 | AAHZEp | A Add Bus High Impedance Enable: A 1 forces the A-side add bus data output to a high impedance state. Upon power-up, or on a hardware or software reset, this bit is set to a 1. Note: For normal bus operation this bit position must be written with a 0. See Note 1. | | | 4 | BAHZEp | B Add Bus High Impedance Enable: A 1 forces the B-side add bus data output to a high impedance state. Upon power-up, or on a hardware or software reset, this bit is set to a 1. Note: For normal bus operation this bit position must be written with a 0. See Note 1 | | | 3 | BLOCKp | Block Count: A 1 enables two BIP-2 errors to be counted as a single error (block) for the BIP-2 performance counters (V5 and K4 (Z7) bytes). A 0 enables two BIP-2 errors to be counted as two errors. | | | 2<br>1<br>0 | NPIAp<br>NPIBp<br>NPICp | Null Pointer Indicator Selection: A 1 enables a null pointer indicator to be generated for the corresponding TUG-3 when control bits MOD1p and MOD0p are a 1 (STM-1/TUG-3/VC-4 format). A null pointer indicator is carried in the first three bytes of column 1 in a TUG-3. The null pointer indicator byte values are 93H, E0H and 00H. A 0 forces the NPI byte position to a high impedance state on the A/B buses. | Note 1:The add bus will be forced to a high impedance state automatically when loss of clock is detected on the transmit clock signal selected by control bit DRPBTp in register 011H. | Address | Bit | Symbol | Description | |---------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 011 | 7 | SBTENp | <b>Software Bus Timing Enable:</b> This bit works in conjunction with control bit DRPBTp in bit 6 and the ABUST lead according to the following table (where X = Don't Care): | | | | | SBTENp DRPBTp ABUST O X Low Add bus timing selected. Add bus data derived from add bus timing signals. Software control of bus timing disabled. | | | | | 0 X High Drop bus timing selected. Add bus data derived from like-named drop bus. Software control of bus timing disabled. | | | | | 1 0 X Add bus timing selected. Add bus data derived from add bus timing signals. Hardware control of bus timing disabled. | | | | | 1 1 X Drop bus timing selected. Add bus data derived from like-named drop bus. Hardware control of bus timing disabled. | | | | | This SBTENp bit is reset to 0 upon power-up and by a device reset. | | | 6 | DRPBTp | <b>Drop Bus Timing:</b> Enabled when a 1 is written to control bit SBTENp. A 1 selects the drop bus timing mode, while a 0 selects the add bus timing mode. See table above. | | | 5 | ABDp | Add Bus Delay: A 0 delays the add bus data with respect to the drop bus by one clock cycle, when the drop bus or add bus timing modes are selected. A 1 delays the add bus data with respect to the drop bus or add bus by one additional clock cycle, for a total of two clock cycles. | | | 4 | LATENp | Latch On Transitions Enable Bit: A 0 disables the states of the IPOSp and INEGp control bits, and causes the event alarm bits (latched alarm bits in the registers) to latch on the positive (1) level of an alarm. A 1 enables the states of the IPOSp and INEGp control bits in register 012H. | | | 3 | TAISEp | <b>Transmit E1 Line AIS Enable:</b> A common control for all four ports. A 1 enables an E1 AIS (unframed all ones) to be generated and sent from port n to the SDH/SONET side when an E1 line input loss of signal, or loss of clock, occurs for port n. | | | 2 | TCLKIp | <b>Transmit E1 Line Clock Inversion:</b> A common control for the four ports. A 0 enables transmit data to be clocked in on the negative (falling) clock edges. A 1 enables transmit data to be clocked in on the positive (rising) clock edges. | | Address | Bit | Symbol | Description | |----------------|-----|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 011<br>(cont.) | 1 | RAISEp | Receive E1 Line AIS Enable: A common control for the four ports. A 1 enables a receive E1 AIS to be sent from port n when internal defined alarms occur for a port n. An E1 AIS is an unframed all ones signal. For example, receive AIS for port 1 will be generated: | | | | | <ul> <li>When R1SELp is 0 and any of:</li> <li>Loss of pointer detected (A1LOPp)</li> <li>VT AIS detected (A1AISp)</li> <li>A Drop Bus Loss Of Clock (ADLOCp)</li> <li>A Drop Bus Upstream AIS detected (AsUAISIp) when HEAISEp is 1.</li> </ul> | | | | | <ul> <li>or when R1SELp is 0 and RAISEp is 1 (drop VT from A side) and any of:</li> <li>A Drop H4 Error (AsDH4Ep) when DV1SELp is 0</li> <li>Unequipped signal label (A1UNEQp) and UQAEp is 1</li> <li>Mismatch signal label (A1SLERp)</li> <li>J2 Loss Of Lock Alarm (A1J2LOLp) when J21COMp and J21AISEp are 1, and J21SIZEp=0</li> <li>J2 Mismatch Alarm (A1J2TIMp) when J21COMp and J21AISEp are 1, and J21SIZEp=0</li> <li>TC Unequipped Alarm (A1TCUQp) when TC1ENp and TC1AENp are 1</li> <li>TC Loss Of Lock Alarm (A1TCLLp) when TC1ENp and TC1AENp are 1</li> <li>TC Mismatch Alarm (A1TCTMp) when TC1ENp and TC1AENp are 1</li> <li>TC Loss Of Multiframe Alarm (A1TCLMp) when TC1ENp and TC1AENp are 1</li> <li>TC AIS Detected (A1TCAISp) when TC1ENp and TC1AENp are 1.</li> </ul> | | | | | <ul> <li>or when R1SELp is a 1 and any of:</li> <li>Loss of pointer detected (B1LOPp)</li> <li>VT AIS detected (B1AISp)</li> <li>B Drop Bus Loss Of Clock (BDLOCp)</li> <li>B Drop Bus Upstream AIS detected (BsUAISIp) and HEAISEp is 1.</li> </ul> | | | | | <ul> <li>or when R1SELp is 1 and RAISEp is 1 (drop VT from B side) and any of:</li> <li>B Drop H4 Error (BsDH4Ep) when DV1SELp is 0</li> <li>Unequipped signal label (B1UNEQp) and UQAEp is 1</li> <li>Mismatch signal label (B1SLERp)</li> <li>J2 Loss Of Lock Alarm (B1J2LOLp) when J21COMp and J21AISEp are 1, and J21SIZEp=0.</li> <li>J2 Mismatch Alarm (B1J2TIMp) when J21COMp and J21AISEp are 1, and J21SIZEp=0</li> <li>TC Unequipped Alarm (B1TCUQp) when TC1ENp and TC1AENp are 1</li> <li>TC Loss Of Lock Alarm (B1TCLLp) when TC1ENp and TC1AENp are 1</li> <li>TC Mismatch Alarm (B1TCTMp) when TC1ENp and TC1AENp are 1</li> <li>TC Loss Of Multiframe Alarm (B1TCLMp) when TC1ENp and TC1AENp are 1</li> </ul> | | | | | - TC AIS Detected (B1TCAISp) when TC1ENp and TC1AENp are 1. | | | | | - or when Receive FIFO Error (R1FFEp) and RAISEp are 1 or when a 1 is written to send receive AIS (R1AISp). | | | | | - or when RTUN1p is invalid. | | | | | The AIS will be sent for one multiframe when a receive FIFO error occurs. The s in AsUAISIp, BsUAISIp, AsDH4Ep and BsDH4Ep represents the STS-1 or TUG in which the TU/VT has been selected, where s = 1-3 or A-C. | | Address | Bit | Symbol | Description | |----------------|--------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 011<br>(cont.) | 0 | RCLKIp | Receive E1 Line Clock Inversion: A common control for the four ports. A 0 enables the E1 receive data signal to be clocked out on positive (rising) RCOpn clock edges. A 1 causes E1 data to be clocked out on negative (falling) RCOpn clock edges. | | 012 | 7 | ADDIp | Add Indicator Inversion: A 1 causes the A and B Add bus output indicator signals (AADDp and BADDp) to be active high instead of active low when a time slot is added to the bus. | | | 6 | APEp | A/B Add Bus Even Parity Generated: A 1 enables even parity to be generated, while a 0 enables odd parity to be generated. Parity is calculated over the data byte only. | | | 5<br>4 | IPOSp<br>INEGp | Interrupt/Event Positive/Negative Alarm Transition Selection: An event register bit will latch, and a software interrupt indication will occur, according to the transitions of any alarm given in the table below. The corresponding interrupt mask bit must be set if an interrupt is required. A hardware interrupt occurs when the hardware interrupt bit is also enabled (control bit HDWIEp is 1). These bits are disabled when a 0 is written to control bit LATENp. | | | | | IPOSpINEGpEvent Latches and Interrupt Occurs:00not on any alarm transition10on positive alarm transition (0 to 1)01on negative alarm transition (1 to 0)11on both positive and negative alarm transitions | | | 3 | RFIEp | RFI Enable: A common control bit for all four ports. A 1 enables an RFI indication to cause an interrupt. A 0 disables an RFI indication (bit 4 in V5 of the TU/VT) from causing an interrupt. | | | 2 | THRSBYp | Threshold Modulation Disabled: A 1 disables the threshold modulation capability in each of the four modulation circuits. A 0 enables threshold modulation capability in each of the four modulation circuits. | | | 1 | DPEp | A/B Drop Bus Even Parity Detected: This bit works in conjunction with the PDDOp control bit to determine the parity calculation in the drop direction. | | | | | DPEp PDDOp Action (for both A and B buses) 0 0 Odd parity check over drop data, SPE, and C1J1V1. | | | | | 0 1 Odd parity check over drop data only. 1 0 Even parity check over drop data, SPE, and C1J1V1. | | | | | 1 1 Even parity check over drop data only. Other than reporting the event, no action is taken upon parity error indication. | | | 0 | PDDOp | A/B Drop Bus Parity Detected on Data Only: Common control bit for both buses. A 1 causes parity to be calculated over the data byte only. A 0 causes parity to be calculated over the data byte, SPE and C1J1V1 signals. Please refer to the table provided for DPEp. | | Address | Bit | Symbol | Description | |---------|-----|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 013 | 7 | HEAISEp | A/B H1/H2 or E1 Byte AIS Enable: Common control for both the A and B Drop buses. A 1 enables an AIS detected in either the SDH/SONET H1/H2 bytes, or in the E1 bytes, to generate a receive E1 line AIS and transmit an RDI (when enabled). | | | 6 | DV1SELp | <b>Drop Bus V1 Select:</b> Common control bit for both buses. A 0 selects the H4 byte to be used as the multiframe indicator. The V1 pulse, if present in the drop bus C1J1V1 signal, is ignored. A 1 selects the V1 pulses present in the A and B Drop bus C1J1V1 signals to be used for multiframe alignment. The H4 multiframe detector is disabled. Please refer to the table provided for control bit DV1REFp. | | | 5 | DV1REFp | <b>Drop Bus V1 Reference Enable:</b> Common control bit for both buses. Enabled when add bus timing is selected. In drop bus timing mode this bit must be set to zero. In add bus timing mode this control bit works in conjunction with the DV1SELp control bit according to the following table: | | | | | DV1SELp DV1REFp Orop side uses H4 multiframe detector to determine V1 pulse Add side uses V1 pulse from add bus C1J1V1 signal | | | | | 0 1 Drop side uses H4 multiframe detector to determine V1 pulse Add side uses V1 pulse from drop side H4 multiframe detector | | | | | 1 0 Drop side uses V1 pulse from drop bus C1J1V1 signal Add side uses V1 pulse from add side C1J1V1 signal | | | | | 1 1 Drop side uses V1 pulse from drop side C1J1V1 signal Add side uses V1 pulse from drop side C1J1V1 signal | | | 4 | RDIENp | Transmit Remote Defect Indication Enable: Common control for both buses. This control bit enables incoming receive side (Drop) alarms to generate a Remote Defect Indication in the transmit (Add) direction. This bit also works in conjunction with the control bit 1BnRDIp found in the Operations (Control) Registers (048H, 078H, 0A8H, 0D8H). More details of how these control bits function can be found in the Operation Section on Remote Defect Indications. | | | 3 | NULLZp | Force the NPI Column Unused Bytes to Zero: A 1 forces to 00H the unused bytes in the column following the NPI bytes when the NPI feature is enabled for the same TUG-3 (NPIAp, NPIBp or NPICp is a 1). A 0 forces the unused bytes following the NPI to a high impedance state on the A/B buses. | | | 2 | DDINDp | <b>Delay Drop Bus Indication Signal:</b> A 1 increases the delay of the drop bus indication signals (ADINDp and BDINDp) by one clock cycle. | | Address | Bit | Symbol | Description | |----------------|-----|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 013<br>(cont.) | 1 | UQAEp | Unequipped Alarm AIS/RDI/TC Alarm Enable: A common control for both the A and B Drop buses. A 1 enables a receive E1 line AIS, an RDI and both of the TC alarms (TCnODIp, TCnRDIp) to be transmitted when an unequipped alarm is detected in either the A or B Drop bus signals. | | | 0 | TOBWZp | <b>Transmit O-Bit Channel With Zeros:</b> A common control for all four ports. A 0 enables the microprocessor-written values for the O-bit channel and the unused bits in the K4 (Z7) byte to be transmitted. A 1 forces the O-bit channel and the unused bits in the K4 (Z7) byte to be transmitted as zero for all four ports. | # COMMON REGISTERS - PROVISIONING DESCRIPTIONS (p=1-4) | Address | Bit | Symbol | Description | |---------|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 014 | 7-5 | Unused(p) | Unused: These bits must be written to 0. | | | 4 | UEAMEp | Unequipped Active Multiplex Line Enable: A 0 enables an unequipped channel or an unequipped supervisory channel to be generated in the Multiplexer Mode only, according to the table given below: | | | | | Drop Add Action A B Unequipped or unequipped supervisory channel can be transmitted for the TU/VT selected on the A Bus. | | | | | B A Unequipped or unequipped supervisory channel can be transmitted for the TU/VT selected on the B Bus. | | | | | A 1 enables an unequipped channel or unequipped supervisory channel to be transmitted on the active bus for the TU/VT selected. All other modes (Unidirectional Ring Mode and Bidirectional Ring Mode) always transmit an unequipped channel or an unequipped supervisory channel on the active bus only. | | | | | See control bits UCHnEp and USCHnEp below (Addresses 04A, 07A, 0AA, 0DA) for associated control functions. | | | 3 | SE1AISp | <b>Select E1AIS:</b> A 1 disables the TOH H1/H2n AIS detection circuit and enables the AIS detection circuit for the TOH E1n bytes. A 0 enables the AIS detection circuit for the H1/H2n bytes and disables that for the E1n bytes. Here the value of n is 1 for an STM-1 format and 1, 2 or 3 for an AU-3/STS-1 signal. | | | 2 | V5AL10p | <b>V5 Alarm Detection Select 10:</b> A 1 selects 10 consecutive RDI assertions for detection and recovery. A 0 selects 5 consecutive RDI assertions for detection and recovery. | | | 1 | PTALTEp | Pointer Tracking AIS to LOP Transition Enabled: A 1 enables the AIS to LOP transition in the pointer tracking state machine, as required by ETSI standards. A 0 will disable the transition, as required by Bellcore and ANSI standards. | | | 0 | HDWIEp | Hardware Interrupt Enable: A 1 enables the interrupt lead to be activated when an interrupt occurs. | | Address | Bit | Symbol | Description | |---------|-----|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 015 | 7 | RESETp | <b>Reset:</b> A 1 clears to zero all controls, alarms, internal counters and performance counters, sets control bits AAHZEp and BAHZEp to 1, and reinitializes the receive and transmit FIFOs. This bit is self-clearing, and will reset to 0 after the reset cycle is completed. See Note 1. | | | 6 | RESTABp | Reset A Side Bus Alarms: A 1 clears the alarms associated with the A side bus and the LEXTCp alarm. This bit is self-clearing, and will reset to 0 after the reset cycle is completed. See Note 2. | | | 5 | RESTBBp | Reset B Side Bus Alarms: A 1 clears the alarms associated with the B side bus and SPOT alarms. This bit is self-clearing, and will reset to 0 after the reset cycle is completed. See Note 2. | | | 4 | RESTSPp | Reset Internal Processor (SPOT): A 1 resets the SPOT processor, without affecting its RAM. This bit will reset itself to 0 after the reset cycle is completed. See Note 1. | | | 3-1 | Unused(p) | Unused: These bits must be written to 0. | | | 0 | INITSPp | Initialize Internal Processor (SPOT) Data RAM: A 1 initializes the Data RAM associated with the SPOT processor and resets the general purpose registers of this processor. This bit should only be set to 1 after a hardware reset (lead B4) or a software reset (control bit RESETp above) has been activated. This bit is self-clearing and will reset to 0 after the Data RAM initialization is complete. See Note 1. | | 0F1 | 7-4 | Unused(p) | Unused: These bits must be written to 0. | | | 3 | V4ENp | <b>V4 Enable:</b> A 1 enables the V4 access function in both receive and transmit directions. | | | 2-0 | Unused(p) | Unused: These bits must be written to 0. | | 0F5 | 7 | TxB2DISp | <b>Transmit BIP-2 Disable (Test Bit):</b> A 0 is used for normal operation and will allow the calculated N2 (Z6) BIP-2 and V5 BIP-2 values to be transmitted. A 1 will disable N2 (Z6) BIP-2 calculation as well as V5 BIP-2 calculation for all 4 ports and output zeros in its place. | | | 6-0 | Unused(p) | Unused: These bits must be written to 0. | Note 1: The control bits RESETp, RESTSPp and INITSPp in address 015H should not be applied simultaneously, but only serially (e.g., 80H followed by 01H, rather than 81H). Note 2: Control bits RESTABp and RESTBBp may be applied at the same time (60H). # COMMON REGISTERS - INTERRUPT INDICATION REGISTER DESCRIPTIONS (p=1-4) | Address | Bit | Symbol | Description | |---------|-----|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 020 | 7 | INTp | <b>Software Interrupt Indication:</b> A 1 indicates that one or more latched alarm(s) has occurred for which the corresponding interrupt mask bit(s) is/are set to 1. | | | 6 | EXTCKp | External Clock Interrupt Indication: Enabled when a 1 is written into the ECKMSKp bit. A 1 indicates that the external clock at input lead EXTCK has failed (i.e., LEXTCp=1). | | | 5 | ASIDEp | A Side Interrupt Indication: Enabled when a 1 is written into the ASMSKp bit. A 1 indicates that an alarm has occurred in one of the A-side alarm registers (i.e., 022H and 024H, bits 2, 1 and 0). | | | 4 | BSIDEp | B Side Interrupt Indication: Enabled when a 1 is written into the BSMSKp bit. A 1 indicates that an alarm has occurred in one of the B-side alarm registers (i.e., 026H and 028H, bits 2, 1 and 0). | | | 3 | PORT4p | Port 4 Interrupt Indication: Enabled when a 1 is written into the P4MSKp bit. A 1 indicates that an alarm has occurred in one of the port 4 alarm registers for which the corresponding additional interrupt mask bit is also set to 1 (addresses 017H, 018H and 019H). | | | 2 | PORT3p | Port 3 Interrupt Indication: Enabled when a 1 is written into the P3MSKp bit. A 1 indicates that an alarm has occurred in one of the port 3 alarm registers for which the corresponding additional interrupt mask bit is also set to 1 (addresses 017H, 018H and 019H). | | | 1 | PORT2p | Port 2 Interrupt Indication: Enabled when a 1 is written into the P2MSKp bit. A 1 indicates that an alarm has occurred in one of the port 2 alarm registers for which the corresponding additional interrupt mask bit is also set to 1 (addresses 017H, 018H and 019H). | | | 0 | PORT1p | Port 1 Interrupt Indication: Enabled when a 1 is written into the P1MSKp bit. A 1 indicates that an alarm has occurred in one of the port 1 alarm registers for which the corresponding additional interrupt mask bit is also set to 1 (addresses 017H, 018H and 019H). | ## COMMON REGISTERS - INTERRUPT MASK DESCRIPTIONS (p=1-4) | Address | Bit | Symbol | Description | |---------|---------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 016 | 7-1 | Unused(p) | Unused: These bits must be written to 0. | | | 0 | SPTMSKp | SPOT Status Interrupt Mask: A 1 enables a hardware interrupt (lead INTp/IRQp) and a software interrupt indication (INTp) when a SPOT alarm has occurred in any of the SPOT alarm register bits (address 028H, bits 7, 6 and 4). A 0 disables the SPOT alarms from causing an interrupt. See Note 1. | | 017 | 7, 5,<br>3, 1 | RPTnAp<br>(n=4-1) | Receive A Side Status Interrupt Mask Bit: A 1 enables a hardware interrupt (lead INTp/IRQp) and software interrupt indication (INTp) when an alarm has occurred in an A-side port n alarm register while PnMSKp is set for port n. A 0 disables the A side receive alarms for port n from causing an interrupt. See Note 1. | | | 6, 4,<br>2, 0 | RPTnBp<br>(n=4-1) | Receive B Side Status Interrupt Mask Bit: A 1 enables a hardware interrupt (lead INTp/IRQp) and software interrupt indication (INTp) when an alarm has occurred in a B-side port n alarm register while PnMSKp is set for port n. A 0 disables the B side receive alarms for port n from causing an interrupt. See Note 1. | | 018 | 7, 5,<br>3, 1 | TFIFOnAp<br>(n=4-1) | Transmit FIFO Error A Side Status Interrupt Mask Bit: A 1 enables a hardware interrupt (lead INTp/IRQp) and software interrupt indication (INTp) when an alarm has occurred for an A-side port n transmit FIFO while PnMSKp is set for port n. A 0 disables a transmit FIFO error A side alarm for port n from causing an interrupt. See Note 1. | | | 6, 4,<br>2, 0 | TFIFOnBp<br>(n=4-1) | Transmit FIFO Error B Side Status Interrupt Mask Bit: A 1 enables a hardware interrupt (lead INTp/IRQp) and software interrupt indication (INTp) when an alarm has occurred for a B-side port n transmit FIFO while PnMSKp is set for port n. A 0 disables a transmit FIFO error B side alarm for port n from causing an interrupt. See Note 1. | | 019 | 7, 6,<br>5, 4 | TPORTnp<br>(n=4-1) | Transmit Status Interrupt Mask Bit: A 1 enables a hardware interrupt (lead INTp/IRQp) and software interrupt indication (INTp) when an alarm has occurred for one of the port n transmit alarms while PnMSKp is set for port n. A 0 disables a transmit alarm from causing an interrupt. See Note 1. | | | 3, 2,<br>1, 0 | RFIFOnp<br>(n=4-1) | Receive FIFO Error Status Interrupt Mask Bit: A 1 enables a hardware interrupt (lead INTp/IRQp) and software interrupt indication (INTp) when an alarm has occurred for a port n receive FIFO while PnMSKp is set for port n. A 0 disables a receive FIFO error alarm for port n from causing an interrupt. See Note 1. | Note 1: Please refer to the tables in the Operation - Interrupt Structure section for the specific alarms and register locations to which these interrupt masks apply. RPTnAp or RPTnBp are not required to be set to 1 to enable an interrupt for AnRFlp or BnRFlp alarms. Control bit HDWIEp must be set to 1 if a hardware interrupt is required. | Address | Bit | Symbol | Description | |---------|-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 021 | 7 | Unused(p) | Unused: This bit must be written to 0. | | | 6 | ECKMSKp | External Clock Interrupt Mask Bit: A 1 enables a hardware interrupt (lead INTp/IRQp) and software interrupt indications (INTp and EXTCKp) when an external clock failure alarm has occurred. See Note 1. | | | 5 | ASMSKp | A Side Interrupt Mask Bit: A 1 enables the A Side Interrupt Indication (ASIDEp). See Note 1. | | | 4 | BSMSKp | B Side Interrupt Mask Bit: A 1 enables the B Side Interrupt Indication (BSIDEp). See Note 1. | | | 3 | P4MSKp | Port 4 Interrupt Mask Bit: A 1 enables the Port 4 Interrupt Indication (PORT4p). It permits a hardware interrupt (lead INTp/IRQp) and a software interrupt indication (INTp) when an alarm has occurred in one of the alarm registers for port 4, when the corresponding RPT4A, RPT4B, TFIFO4A, TFIFO4B, RFIFO4 or TPORT4 mask bit is set to 1. See Note 1. | | | 2 | P3MSKp | Port 3 Interrupt Mask Bit: A 1 enables the Port 3 Interrupt Indication (PORT3p). It permits a hardware interrupt (lead INTp/IRQp) and a software interrupt indication (INTp) when an alarm has occurred in one of the alarm registers for port 3, when the corresponding RPT3A, RPT3B, TFIFO3A, TFIFO3B, RFIFO3 or TPORT3 mask bit is set to 1. See Note 1. | | | 1 | P2MSKp | Port 2 Interrupt Mask Bit: A 1 enables the Port 2 Interrupt Indication (PORT2p). It permits a hardware interrupt (lead INTp/IRQp) and a software interrupt indication (INTp) when an alarm has occurred in one of the alarm registers for port 2, when the corresponding RPT2A, RPT2B, TFIFO2A, TFIFO2B, RFIFO2 or TPORT2 mask bit is set to 1. See Note 1. | | | 0 | P1MSKp | Port 1 Interrupt Mask Bit: A 1 enables the Port 1 Interrupt Indication (PORT1p). It permits a hardware interrupt (lead INTp/IRQp) and a software interrupt indication (INTp) when an alarm has occurred in one of the alarm registers for port 1, when the corresponding RPT1A, RPT1B, TFIFO1A, TFIFO1B, RFIFO1 or TPORT1 mask bit is set to 1. See Note 1. | Note 1: Please refer to the tables in the Operation - Interrupt Structure section for the specific alarms and register locations to which these interrupt masks apply. RPTnAp or RPTnBp is not required to be set to 1 to enable an interrupt for AnRFlp or BnRFlp alarms. Control bit HDWIEp must be set to 1 if a hardware interrupt is required. # A/B DROP AND ADD BUS - STATUS REGISTER DESCRIPTIONS (p=1-4) | Address | Bit | Symbol | Description | |---------|-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 022 | 7-0 | | Same bit definitions as in register 023H, except the bits are latched. | | 023 | 7 | ADLOCp | <b>A Drop Bus Loss Of Clock:</b> A 1 indicates that the A Drop bus has detected a loss of clock. An alarm occurs when the input drop clock is stuck high or low for 1000 ns $\pm$ 500 ns. Recovery to 0 occurs on the first clock transition. Please note that an alarm will force the add bus data and parity bits to a high impedance state, and will set the add indicator off for the duration of the alarm, when the drop bus timing mode is selected. | | | 6 | AALOCp | A Add Bus Loss Of Clock: A 1 indicates that the A Add bus has detected a loss of clock, when add bus timing is selected. A loss of clock alarm forces the add bus data and parity bit to a high impedance state, and sets the add indicator off for the duration of the alarm. An alarm occurs when the input add clock is stuck high or low for 1000 ns $\pm$ 500 ns. Recovery to 0 occurs on the first clock transition. | | | 5 | ADPARp | A Drop Bus Parity Error Detected: A 1 indicates that an even or odd parity error has been detected in the A Drop bus signals. Other than an alarm indication, no action is taken. Parity is monitored for each drop bus clock cycle. | | | 4-3 | Unused(p) | Unused: These bits read out as 0. | | | 2 | A3UAISIp | A Side Received Upstream AIS Indication - AU-3 C/STS-1 No. 3: When control bit SE1AISp is 0, a 1 indicates that AIS has been detected in the H1/H2 bytes for AU-3 C/STS-1 No. 3. When control bit SE1AISp is 1, a 1 indicates that AIS has been detected in the E13 byte for AU-3 C/STS-1 No. 3. Disabled when the format is an AU-4 VC-4, or STS-1. | | | 1 | A2UAISIp | A Side Received Upstream AIS Indication - AU-3 B/STS-1 No. 2: When control bit SE1AISp is 0, a 1 indicates that AIS has been detected in the H1/H2 bytes for AU-3 B/STS-1 No. 2. When control bit SE1AISp is 1, a 1 indicates that AIS has been detected in the E12 byte for AU-3 B/STS-1 No. 2. Disabled when the format is an AU-4 VC-4, or STS-1. | | | 0 | A1UAISIp | A Side Received Upstream AIS Indication - AU-3 A/STS-1 No. 1, AU-4 VC-4, or STS-1: When control bit SE1AISp is 0, a 1 indicates that AIS has been detected in the H1/H2 bytes for AU-3 A/STS-1 No. 1, or in the AU-4 VC-4 signal. When control bit SE1AISp is 1, a 1 indicates that AIS has been detected in the E11 byte for AU-3 A/STS-1 No. 1, AU-4 VC-4, or the STS-1 signal. | | 024 | 7-0 | | Same bit definitions as in register 025H, except the bits are latched. | | Address | Bit | Symbol | Description | |---------|-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 025 | 7 | LEXTCp | <b>Loss Of External Clock:</b> A 1 indicates an external loss of clock alarm when the external clock input EXTCK (lead C13) is stuck high or low for 1000 ns $\pm$ 500 ns. Recovery to 0 occurs on the first clock transition. | | | 6-3 | Unused(p) | Unused: These bits read out as 0. | | | 2 | A3DH4Ep | A Drop Bus Loss of H4 Indication - AU-3 C/STS-1 No. 3: Loss of multiframe for AU-3 C/STS-1 No. 3 is declared if one or more H4 values differ from those of a two-bit counter once per multiframe for two consecutive multiframes, when control bit DV1SELp is 0. The received H4 multiframe sequence is 00, 01, 10, and 11. The multiframe detector will continue to operate in a free running mode, but will lock to a new H4 sequence after one multiframe sequence has been received correctly. This H4 detector is disabled when the format is an AU-4 VC-4, or STS-1. This bit is forced to 1 at power-up. | | | 1 | A2DH4Ep | A Drop Bus Loss of H4 Indication - AU-3 B/STS-1 No. 2: Loss of multiframe for AU-3 B/STS-1 No. 2 is declared if one or more H4 values differ from those of a two-bit counter once per multiframe for two consecutive multiframes, when control bit DV1SELp is 0. The received H4 multiframe sequence is 00, 01, 10, and 11. The multiframe detector will continue to operate in a free running mode, but will lock to a new H4 sequence after one multiframe sequence has been received correctly. This H4 detector is disabled when the format is an AU-4 VC-4, or STS-1. This bit is forced to 1 at power-up. | | | 0 | A1DH4Ep | A Drop Bus Loss of H4 Indication - AU-3 A/STS-1 No. 1, AU-4 VC-4, or STS-1: Loss of multiframe for AU-3 A/STS-1 No. 1, AU-4 VC-4 or STS-1 is declared if one or more H4 values differ from those of a two-bit counter once per multiframe for two consecutive multiframes, when control bit DV1SELp is 0. The received H4 multiframe sequence is 00, 01, 10, and 11. The multiframe detector will continue to operate in a free running mode, but will lock to a new H4 sequence after one multiframe sequence has been received correctly. This bit is forced to 1 at power-up. | | 026 | 7-0 | | Same bit definitions as in register 027H, except the bits are latched. | | Address | Bit | Symbol | Description | |---------|-----|-----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 027 | 7 | BDLOCp | <b>B Drop Bus Loss Of Clock:</b> A 1 indicates that the B Drop bus has detected a loss of clock. An alarm occurs when the input drop clock is stuck high or low for 1000 ns $\pm$ 500 ns. Recovery to 0 occurs on the first clock transition. Please note that an alarm will force the add bus data and parity bits to a high impedance state, and will set the add indicator off for the duration of the alarm, when the drop bus timing mode is selected. | | | 6 | BALOCp | <b>B Add Bus Loss Of Clock</b> : A 1 indicates that the B Add bus has detected a loss of clock, when add bus timing is selected. A loss of clock alarm forces the add bus data and parity bit to a high impedance state, and sets the add indicator off for the duration of the alarm. An alarm occurs when the input drop clock is stuck high or low for 1000 ns $\pm$ 500 ns. Recovery to 0 occurs on the first clock transition. | | | 5 | BDPARp | B Drop Bus Parity Error Detected: A 1 indicates that an even or odd parity error has been detected in the B Drop bus signals. Other than an alarm indication, no action is taken. Parity is monitored for each drop bus clock cycle. | | | 4-3 | Unused(p) | Unused: These bits read out as 0. | | | 2 | B3UAISIp | B Side Received Upstream AIS Indication - AU-3 C/STS-1 No. 3: When control bit SE1AISp is 0, a 1 indicates that AIS has been detected in the H1/H2 bytes for AU-3 C/STS-1 No. 3. When control bit SE1AISp is 1, a 1 indicates that AIS has been detected in the E13 byte for AU-3 C/STS-1 No. 3. Disabled when the format is a AU-4 VC-4, or STS-1. | | | 1 | B2UAISIp | B Side Received Upstream AIS Indication - AU-3 B/STS-1 No. 2: When control bit SE1AISp is 0, a 1 indicates that AIS has been detected in the H1/H2 bytes for AU-3 B/STS-1 No. 2. When control bit SE1AISp is 1, a 1 indicates that AIS has been detected in the E12 byte for AU-3 B/STS-1 No. 2. Disabled when the format is a AU-4 VC-4, or STS-1 | | | 0 | B1UAISIp | B Side Received Upstream AIS Indication - AU-3 A/STS-1 No. 1, AU-4 VC-4, or STS-1: When control bit SE1AISp is 0, a 1 indicates that AIS has been detected in the H1/H2 bytes for AU-3 A/STS-1 No. 1, or in the AU-4 VC-4 signal. When control bit SE1AISp is 1, a 1 indicates that AIS has been detected in the E11 byte for AU-3 A/STS-1 No. 1, AU-4 VC-4, or the STS-1 signal. | | 028 | 7-0 | | Same bit definitions as in register 029H, except the bits are latched. | | Address | Bit | Symbol | Description | |---------|-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 029 | 7 | SPTLOCp | Internal Processor (SPOT) Loss of Clock: The 29.16 MHz clock internally derived from the 58.32 MHz desynchronizer clock input (EXTCK) is monitored for loss of clock. Loss of clock is declared and this bit is set to 1 if this clock is stuck high or low for $1000 \pm 500$ ns. Recovery to 0 occurs on the first clock transition. | | | 6 | WDTEXPp | <b>Watch Dog Timer Expired:</b> This bit is set to 1 when the SPOT is unable to service all requests in a timely manner. | | | 5 | Unused(p) | Unused: This bits reads out as 0. | | | 4 | PERRp | Parity Error: This bit is set to 1 when a parity error is detected while reading the Instruction RAM of the SPOT. | | | 3 | Unused(p) | Unused: This bits reads out as 0. | | | 2 | B3DH4Ep | B Drop Bus Loss of H4 Indication - AU-3 C/STS-1 No. 3: Loss of multiframe for AU-3 C/STS-1 No. 3 is declared if one or more H4 values differ from those of a two-bit counter once per multiframe for two consecutive multiframes, when control bit DV1SELp is 0. The received H4 multiframe sequence is 00, 01, 10, and 11. The multiframe detector will continue to operate in a free running mode, but will lock to a new H4 sequence after one multiframe sequence has been received correctly. This H4 detector is disabled when the format is an AU-4 VC-4, or STS-1. This bit is forced to 1 at power-up. | | | 1 | B2DH4Ep | B Drop Bus Loss of H4 Indication - AU-3 B/STS-1 No. 2: Loss of multiframe for AU-3 B/STS-1 No. 2 is declared if one or more H4 values differ from those of a two-bit counter once per multiframe for two consecutive multiframes, when control bit DV1SELp is 0. The received H4 multiframe sequence is 00, 01, 10, and 11. The multiframe detector will continue to operate in a free running mode, but will lock to a new H4 sequence after one multiframe sequence has been received correctly. This H4 detector is disabled when the format is an AU-4 VC-4, or STS-1. This bit is forced to 1 at power-up. | | | 0 | B1DH4Ep | B Drop Bus Loss of H4 Indication - AU-3 A/STS-1 No. 1, AU-4 VC-4, or STS-1: Loss of multiframe for AU-3 A/STS-1 No. 1, AU-4 VC-4 or STS-1 is declared if one or more H4 values differ from those of a two-bit counter once per multiframe for two consecutive multiframes, when control bit DV1SELp is 0. The received H4 multiframe sequence is 00, 01, 10, and 11. The multiframe detector will continue to operate in a free running mode, but will lock to a new H4 sequence after one multiframe sequence has been received correctly. This bit is forced to 1 at power-up. | ## PORT n - DESYNCHRONIZER CONTROL REGISTER DESCRIPTIONS (p=1-4) | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 049 Port 1<br>079 Port 2<br>0A9 Port 3<br>0D9 Port 4 | 7-0 | Pointer<br>Leak<br>Rate<br>Value(p) | Desynchronizer Pointer Leak Rate Register - Port n: The count written into this location is used for the internal leak rate buffer, and represents the average leak rate. A count of one represents 8 frames, or 2 multiframes, in the rate of occurrence of pointer movements from the number of counts read from the positive and negative stuff counters. | # PORT n - PROVISIONING REGISTER DESCRIPTIONS (p=1-4) | Address | Bit | Symbol | | | | Description | |--------------------------|--------|--------------------|---------------|----------------|----------|----------------------------------------------------------------------------------------------------| | 04A Port 1<br>07A Port 2 | 7<br>6 | TnSEL1p<br>TnSEL0p | | | | add Bus Selection: The table below lists the available modes of operation of port n: | | 0AA Port 3<br>0DA Port 4 | 5 | RnSELp | TnSEL1p | TnSEL0p | RnSEL | p Operating Mode | | | | | 0 | 0 | 0 | A Drop only (Drop) | | | | | 0 | 0 | 1 | B Drop only (Drop) | | | | | 0 | 1 | 0 | A Drop A Add (Single Unidirectional Ring) | | | | | 0 | 1 | 1 | B Drop B Add (Single Unidirectional Ring) | | | | | 1 | 0 | 0 | A Drop B Add (Multiplexer) | | | | | 1 1 | 0<br>1 | 1<br>0 | B Drop A Add (Multiplexer) A Drop A and B Add (Dual Unidirectional | | | | | ' | ı | U | Ring) | | | | | 1 | 1 | 1 | B Drop B and A Add (Dual Unidirectional Ring) | | | 4 | UCHnEp | | n with the | | ort n Enabled: The UCHnEp control bit works in Ep control bit (in bit position 3) according to the | | | | | <u>UCHnEp</u> | <u>USCHnl</u> | =n Λ. | tion_ | | | | | 0 | <u>0301111</u> | | nal Operation. | | | | | 1 | 0 | | uipped TU/VT generated. An unequipped | | | | | | | | T consists of a normal NDF, size bits equal | | | | | | | | , a fixed pointer equal to 105, and all other bytes | | | | | | | | I to 00H. | | | | | 1 | 1 | | uipped supervisory TU/VT generated. An uipped supervisory TU/VT consists of a normal | | | | | | | | size bits equal to 10, a fixed pointer equal to | | | | | | | | and a valid J2 byte. The V5 byte will consist of a | | | | | | | valid | BIP-2, with the signal label sent as zeros by set- | | | | | | | | control bit TnTx Label to 0. The N2 (Z6) byte can | | | | | | | | ent as zero by setting TCnENp=0 and | | | | | | | | DISp=1. The K4 (Z7) byte, bits 1, 2, 3, 4 and 8 | | | | | | | | be sent as zeros by setting control bit WZp=1. The RDI bits, V5 bit 8 and K4 (Z7) bits 5, | | | | | | | | d 7 can be disabled and sent as zeros by setting | | | | | | | | ol bit RDIENp=0. | | | | | Note: V | don't cor- | (0 or 4) | | | | | | | don't care | | register 014H and the Operation section under | | | | | | | | ion for further description. | | | 3 | USCHnEp | | | | channel for Port n Enabled: Works in conjunctoring to the table given above. | | | 2 | BYPASnp | | | | 1 disables the HDB3 Codec (coder and decoder)<br>A 0 enables the HDB3 Codec for rail operation. | | Address | Bit | Symbol | Description | |-----------------------------------------------------------------|-----|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Ţ | Description Description | | 04A Port 1<br>07A Port 2<br>0AA Port 3<br>0DA Port 4<br>(cont.) | 1 | RnENp | <b>Receive Port n Enable:</b> A 1 enables the receive data (NRZ or rail) output and clock output for port n when lead QUIETpn is low. A 0 forces the data and clock output leads to a high impedance state. The four bits power up as 0 and are reset to 0. A 1 must be written to these control bits to enable the port E1 outputs. | | | 0 | Unused(p) | Unused: This bit must be written to 0. | | 04B Port 1<br>07B Port 2<br>0AB Port 3 | 7 | ADnENp | A Side Drop Bus Port n TU/VT Selection Output Enable: A 1 enables the drop bus ADINDp signal output. This signal will be active low for the time slots corresponding to the TU/VT selected for port n. | | 0DB Port 4 | 6 | BDnENp | B Side Drop Bus Port n TU/VT Selection Output Enable: A 1 enables the drop bus BDINDp signal output. This signal will be active low for the time slots corresponding to the TU/VT selected for port n. | | | 5 | AAnENp | A Side Add Bus Port n TU/VT Selection Output Enable: A 1 enables the add bus AAINDp signal output. This signal will be active low for the time slots corresponding to the TU/VT selected for port n. | | | 4 | BAnENp | B Side Add Bus Port n TU/VT Selection Output Enable: A 1 enables the add bus BAINDp signal output. This signal will be active low for the time slots corresponding to the TU/VT selected for port n. | | | 3 | ANAnTxp | PRBS Analyzer Sampling Tx E1 Signal for Port n: A 1 enables the internal PRBS analyzer to sample the Tx E1 signal to be sent to the synchronizer. A 0 enables the internal PRBS analyzer to sample the E1 signal to be sent to the Rx E1 ports. | | | 2 | ANAnENp | <b>PRBS Analyzer Enable for Port n:</b> A1 enables the internal 2 <sup>15</sup> -1 PRBS analyzer. A 0 disables the analyzer. | | | 1 | PRBSnENp | <b>PRBS Generator Enable for Port n:</b> A 1 enables the internal 2 <sup>15</sup> -1 PRBS generator. A 0 disables the generator. | | | 0 | FRDISnp | <b>FEBE and RDI Disabled For Port n:</b> Enabled when the single unidirectional mode (control bits TnSEL1p, TnSEL0p are equal to 01) is selected. A 1 disables receive side alarms or an out of range condition from generating an RDI. In addition, the REI (FEBE) value is transmitted as a zero. | | 04C Port 1 | 7 | Unused(p) | Unused: This bit must be written to 0. | | 07C Port 2<br>0AC Port 3<br>0DC Port 4 | 6-0 | RTUNnp | Receive TU/VT Selection for Port n: The seven-bit binary code written into this location selects the TU/VT that is to be dropped from the A and/or B-side drop bus. Control bits TnSEL1p, TnSEL0p and RnSELp determine the drop bus(es) that the data is dropped from. If no TU/VT is selected, the microprocessor should either write a 1 to control bit RnAISp, thereby forcing an E1 AIS, or should write a 0 to RnENp, which will tristate the port n data and clock output leads. Also, the FEBE and RDI values are transmitted as zero. | | 04D Port 1 | 7 | Unused(np) | Unused: This bit must be written to 0. | | 07D Port 2<br>0AD Port 3<br>0DD Port 4 | 6-0 | TTUNnp | <b>Transmit TU/VT Selection for Port n:</b> The seven-bit binary code written into this location selects the TU/VT that is to be added to the A and/or B-side add bus. Control bits TnSEL1p, TnSEL0p and RnSELp determine the add bus(es) that the data is added to. If no TU/VT is selected, the A or B add bus will tristate. | ## PORT n - RECEIVE STATUS REGISTER AND COUNTER DESCRIPTIONS (A SIDE) (p=1-4) The following descriptions pertain to the status registers and counters assigned to Port n. The status registers provide two readable bit positions per alarm. One bit (in an odd-numbered address) indicates the detected alarm as unlatched. The second bit (in the preceding even-numbered address) provides the alarm status as an latched alarm indication. A latched bit position is set on positive, negative, or both positive and negative transitions of the alarm, or on a positive level of the alarm. A latched alarm is cleared on a microprocessor read cycle of its address. During a read cycle for a counter, internal logic holds any increment to the counter until the read cycle is complete, and then updates the counter afterwards. | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 030 Port 1<br>060 Port 2<br>090 Port 3<br>0C0 Port 4 | 7-0 | Latched<br>An<br>Alarms(np) | Same alarms as the unlatched indications in the following address locations (7-0), except that these alarm states are latched. | | 031 Port 1<br>061 Port 2 | 7 | AnAISp | A Drop Bus Port n TU/VT AIS Alarm: A 1 indicates that an AIS has been detected in the V1/V2 pointer bytes for the TU/VT selected. | | 091 Port 3<br>0C1 Port 4 | 6 | AnLOPp | A Drop Bus Port n Loss Of TU/VT Pointer Alarm: A 1 indicates that a loss of pointer has been detected in the V1/V2 pointer bytes for the TU/VT selected. | | | 5 | AnSIZEp | A Drop Bus Port n TU/VT Pointer Size Error Indication: A 1 indicates that the receive size indicator in the pointer (Bits 5 and 6 in the V1 pointer byte) is not 10 for the TU/VT selected. The detection and recovery time is immediate. | | | 4 | AnNDFp | A Drop Bus Port n New Data Flag Indication: A 1 indicates that a New Data Flag (1001 or 0001/1101/1011/1000) has been detected in the V1 pointer byte for the TU/VT selected (i.e., bits 1-4 in the V1 byte are the inverse of the normal 0110 pattern or differ in only one bit, with a correct size indicator and a valid pointer value). | | | 3 | AnRDISp | A Drop Bus Port n Remote Server Defect Indication: A 1 indicates that either a remote server defect alarm has been detected (bits 5, 6 and 7 in K4 (Z7) byte are equal to 101), or an RDI has been detected coming from older equipment (bit 8 in V5 byte equals 1 when bits 6 and 7 in K4 (Z7) byte are equal to 00 or 11). The number of consecutive events used for detection and recovery is determined by control bit V5AL10p. | | | 2 | AnRFIp | A Drop Bus Port n Remote Failure Indication: A 1 indicates that bit 4 in the V5 byte is equal to 1 for the TU/VT selected. The detection and recovery time is immediate. | | | 1 | AnUNEQp | A Drop Bus Port n Unequipped Indication: A 1 indicates that an Unequipped status has been detected in the V5 signal label (Bits 5-7 in V5 byte = 0) for the TU/VT selected in the A side drop bus. An unequipped signal label is equal to 000. Five or more consecutive received unequipped signal labels will cause this alarm. Recovery occurs when five or more consecutive signal labels are received not equal to 000. | | Address | Bit | Symbol | Description | |-----------------------------------------------------------------|-----|----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 031 Port 1<br>061 Port 2<br>091 Port 3<br>0C1 Port 4<br>(cont.) | 0 | AnSLERp | A Drop Bus Port n Signal Label Mismatch Indication: A 1 indicates that the receive signal label (Bits 5-7 in V5 byte) does not match the microprocessor-written signal label in the TU/VT selected for the A side drop bus. Five or more consecutive signal label mismatches (against the microprocessor-written value), or received labels not equal to 001, results in an alarm. Recovery occurs upon receipt of five or more consecutive correct signal labels, or 001 values. | | 032 Port 1<br>062 Port 2<br>092 Port 3<br>0C2 Port 4 | 7-4 | AnPJ<br>Counter(p) | A Drop Bus Port n Positive Pointer Justification Counter: A four-bit counter that increments on a positive pointer movement for the TU/VT selected. The counter saturates at full count and is cleared when it is read. | | | 3-0 | AnNJ<br>Counter(p) | A Drop Bus Port n Negative Pointer Justification Counter: A four-bit counter that increments on a negative pointer movement for the TU/VT selected. The counter saturates at full count and is cleared when it is read. | | 033 Port 1<br>063 Port 2<br>093 Port 3<br>0C3 Port 4 | 7-0 | AnBIP2<br>Counter(p) | A Drop Bus Port n BIP-2 Counter: An 8-bit counter which counts the number of BIP-2 errors detected for the TU/VT selected. A maximum of two errors can occur each frame. These two errors cause a single count if the BLOCKp control bit is set to 1. The counter saturates at full count and is cleared when it is read. | | 034 Port 1<br>064 Port 2<br>094 Port 3<br>0C4 Port 4 | 7-0 | AnFEBE<br>Counter(p) | A Drop Bus Port n FEBE Counter: An 8-bit counter which counts the number of FEBE errors received (Bit 3 in V5 byte = 1) for the TU/VT selected. The counter saturates at full count and is cleared when it is read. | | 035 Port 1 | 7-3 | Unused(np) | Unused: These bits read out as indeterminate. | | 065 Port 2<br>095 Port 3<br>0C5 Port 4 | 2-0 | An Rx<br>Label(p) | A Drop Bus Port n Received Signal Label: These three bit positions correspond to the three signal label bits in bits 5 through 7 of the V5 byte in the TU/VT selected. This location is updated every 500 microseconds. Bit 2 corresponds to bit 7 in the V5 byte. These bits are also compared against the microprocessor-written mismatch signal label bits for an unequipped and mismatch indication. Code 1 (001) has been implemented in hardware and does not have to be written into this location. | | 04E Port 1<br>07E Port 2<br>0AE Port 3 | 7-6 | Latched<br>An<br>Alarms(p) | Same alarms as the corresponding address 04F, 07F, 0AF, 0DF bit positions, except that these alarms are latched. | | 0DE Port 4 | 5-4 | Unused(np) | Unused: These bits read out as zero. | | | 3-2 | Latched<br>An<br>Alarms(p) | Same alarms as the corresponding address 04F, 07F, 0AF, 0DF bit positions, except that these alarms are latched. | | | 1-0 | Unused(np) | Unused: These bits read out as zero. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 04F Port 1<br>07F Port 2<br>0AF Port 3<br>0DF Port 4 | 7 | AnRDIPp | A Drop Bus Port n Remote Payload Defect Indication: A 1 indicates that a remote payload defect alarm has been detected (bits 5, 6 and 7 in K4 (Z7) byte are equal to 010). The number of consecutive events used for detection and recovery is determined by control bit V5AL10p. | | | 6 | AnRDICp | A Drop Bus Port n Remote Connectivity Defect Indication: A 1 indicates that a remote connectivity defect alarm has been detected (bits 5, 6 and 7 in K4 (Z7) byte are equal to 110). The number of consecutive events used for detection and recovery is determined by control bit V5AL10p. | | | 5-4 | Unused(np) | Unused: These bits read out as zero. | | | 3 | AnJ2LOLp | A Drop Bus Port n J2 Loss Of Lock Alarm: Enabled when control bit J2nSIZEp is a 0, and control bit J2nCOMp is a 1. A 1 indication occurs when the alignment of the 16-byte J2 trace identifier label (message) has not been established. | | | 2 | AnJ2TIMp | A Drop Bus Port n J2 Trail Trace Mismatch Alarm: Enabled when control bit J2nSIZEp is a 0, and control bit J2nCOMp is a 1. A 1 indicates that the stable 16-byte message did not match for one message time. Recovery occurs when the J2 state machine loses lock and then acquires lock with a 16-byte stable J2 message that matches the J2 comparison message written by the microprocessor. | | | 1-0 | Unused(np) | Unused: These bits read out as zero. | | 038 Port 1<br>068 Port 2<br>098 Port 3<br>0C8 Port 4 | 7-0 | An<br>Receive<br>K4 (Z7)<br>Byte(p) | A Drop Bus Port n Receive K4 (Z7) Byte: The eight bits in this register position correspond to the K4 (Z7) byte received in the TU/VT selected. Bit 7 corresponds to bit 1 in the K4 (Z7) byte. | | 039 Port 1<br>069 Port 2<br>099 Port 3<br>0C9 Port 4 | 7-0 | An<br>Receive<br>O-Bits(p) | A Drop Bus Port n Receive O-bits: The two nibbles (bits 7-4 and 3-0) in this register correspond to the two sets of four overhead communication bits received in the TU/VT selected. Bit 7 corresponds to bit 3 in the second justification control byte, while bit 0 corresponds to bit 6 in the first justification control byte. The two nibbles written into this register location will be from the same frame. | | 05A Port 1<br>08A Port 2<br>0BA Port 3 | 7-1 | Latched<br>An<br>Alarms(p) | Same alarms as the following address locations (7-1), except that these alarm states are latched. | | 0EA Port 4 | 0 | Unused(np) | Unused: This bit reads out as indeterminate. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 05B Port 1<br>08B Port 2<br>0BB Port 3<br>0EB Port 4 | 7 | AnTCUQp | A Drop Bus Port n Tandem Connection Unequipped Alarm: A TC unequipped alarm indication (a 1) occurs when bits 3 through 8 in the N2 (Z6) byte are all equal to 0 for 5 or more consecutive frames. Recovery to 0 occurs when bits 3 through 8 are not all equal to 0 for 5 or more consecutive frames. | | | 6 | AnTCAISp | A Drop Bus Port n Tandem Connection AIS Alarm: A TC AIS alarm indication (a 1) occurs when bit 4 in the N2 (Z6) byte is equal to 1 for five or more consecutive frames. Recovery to 0 occurs when bit 4 is a 0 for five or more consecutive frames. | | | 5 | AnTCLMp | A Drop Bus Port n Tandem Connection Loss Of Multiframe Alarm: A TC loss of multiframe alarm indication (a 1) occurs when four or more consecutive errored multiframes are detected in bits 7 and 8 in the N2 (Z6) byte. Recovery to 0 occurs when three consecutive non-errored multiframes (1111 1111 1111) are detected. | | | 4 | AnTCLLp | A Drop Bus Port n Bus Tandem Connection Trail Trace Message Loss Of Lock Alarm: An alarm indication (a 1) occurs when the alignment of the 16-byte N2 (Z6) Tandem Connection Trace identifier label (message) has not been established. | | | 3 | AnTCTMp | A Drop Bus Port n Bus Tandem Connection Trail Trace Message Mismatch Alarm: An alarm indication (a 1) indicates that the stable Tandem Connection 16-byte message did not match for one message time. Recovery to 0 occurs when the N2 (Z6) byte TC message state machine loses lock and then acquires lock with a 16-byte stable N2 (Z6) byte message that matches the N2 (Z6) byte comparison message written by the microprocessor. | | | 2 | AnTCODIp | A Drop Bus Port n Tandem Connection ODI Alarm: A TC ODI alarm indication (a 1) occurs when N2 (Z6) byte bit 7 in frame 74 is equal to 1 for five or more consecutive frames. Recovery to 0 occurs when bit 7 is a 0 for five or more consecutive frames. | | | 1 | AnTCRDIp | A Drop Bus Port n Tandem Connection RDI Alarm: A TC RDI alarm indication (a 1) occurs when N2 (Z6) byte bit 8 in frame 73 is equal to 1 for five or more consecutive frames. Recovery to 0 occurs when bit 8 is a 0 for five or more consecutive frames. | | | 0 | Unused(np) | Unused: This bit reads out as indeterminate. | | 100 Port 1<br>200 Port 2<br>300 Port 3<br>400 Port 4 | 7-0 | An TC<br>BIP-2<br>Error<br>Counter(p) | A Drop Bus Port n Tandem Connection BIP-2 Counter: An 8-bit counter which counts the number of BIP-2 errors detected in the N2 (Z6) byte for the TU/VT selected when the tandem connection feature is enabled. A maximum of two errors can be counted each frame. These two errors cause a single count if the BLOCKp control bit is set to 1. The counter saturates at full count and is cleared when it is read. | | 101 Port 1<br>201 Port 2<br>301 Port 3<br>401 Port 4 | 7-0 | An TC<br>REI<br>Error<br>Counter(p) | A Drop Bus Port n Tandem Connection REI Counter: An 8-bit counter which counts the number of REI errors detected in bit 5 in the N2 (Z6) byte for the TU/VT selected when the tandem connection feature is enabled. The counter saturates at full count and is cleared when it is read. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 102 Port 1<br>202 Port 2<br>302 Port 3<br>402 Port 4 | 7-0 | An TC<br>OEI<br>Error<br>Counter(p) | A Drop Bus Port n Tandem Connection OEI Counter: An 8-bit counter which counts the number of OEI errors detected in bit 6 in the N2 (Z6) byte for the TU/VT selected when the tandem connection feature is enabled. The counter saturates at full count and is cleared when it is read. | | 116 Port 1<br>216 Port 2<br>316 Port 3<br>416 Port 4 | 7-0 | An<br>Receive<br>V4<br>Byte(p) | A Drop Bus Port n Receive V4 Byte: When control bit V4ENp is 1, the eight bits in this register position correspond to the V4 byte received in the TU/VT selected. Bit 7 corresponds to bit 1 in the V4 byte. | # PORT n - RECEIVE STATUS REGISTER AND COUNTER DESCRIPTIONS (B SIDE) (p=1-4) | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 03A Port 1<br>06A Port 2<br>09A Port 3<br>0CA Port 4 | 7-0 | Latched Bn<br>Alarms(p) | Same alarms as the following address locations (7-0), except that these alarm states are latched. | | 03B Port 1<br>06B Port 2 | 7 | BnAlSp | B Drop Bus Port n TU/VT AIS Alarm: A 1 indicates that an AIS has been detected in the V1/V2 pointer bytes for the TU/VT selected. | | 09B Port 3<br>0CB Port 4 | 6 | BnLOPp | <b>B Drop Bus Port n Loss Of TU/VT Pointer Alarm:</b> A 1 indicates that a loss of pointer has been detected in the V1/V2 pointer bytes for the TU/VT selected. | | | 5 | BnSIZEp | B Drop Bus Port n TU/VT Pointer Size Error Indication: A 1 indicates that the receive size indicator in the pointer (Bits 5 and 6 in the V1 pointer byte) is not 10 for the TU/VT selected. The detection and recovery time is immediate. | | | 4 | BnNDFp | B Drop Bus Port n New Data Flag Indication: A 1 indicates that a New Data Flag (1001 or 0001/1101/1011/1000) has been detected in the V1 pointer byte for the TU/VT selected (i.e., bits 1-4 in the V1 byte are the inverse of the normal 0110 pattern or differ in only one bit, with a correct size indicator and a valid pointer value). | | | 3 | BnRDISp | B Drop Bus Port n Remote Server Defect Indication: A 1 indicates that either a remote server defect alarm has been detected (bits 5, 6 and 7 in K4 (Z7) byte are equal to 101), or an RDI has been detected coming from older equipment (bit 8 in V5 byte equals 1 when bits 6 and 7 in K4 (Z7) byte are equal to 00 or 11). The number of consecutive events used for detection and recovery is determined by control bit V5AL10p. | | | 2 | BnRFlp | <b>B Drop Bus Port n Remote Failure Indication:</b> A 1 indicates that bit 4 in the V5 byte is equal to 1 for the TU/VT selected. The detection and recovery time is immediate. | | Address | Bit | Symbol | Description | |-----------------------------------------------------------------|-----|----------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 03B Port 1<br>06B Port 2<br>09B Port 3<br>0CB Port 4<br>(cont.) | 1 | BnUNEQp | B Drop Bus Port n Unequipped Indication: A 1 indicates that an Unequipped status has been detected in the V5 signal label (Bits 5-7 in V5 byte = 0) for the TU/VT selected in the B side drop bus. An unequipped signal label is equal to 000. Five or more consecutive received unequipped signal labels will cause this alarm. Recovery occurs when five or more consecutive signal labels are received not equal to 000. | | | 0 | BnSLERp | B Drop Bus Port n Signal Label Mismatch Indication: A 1 indicates that the receive signal label (Bits 5-7 in V5 byte) does not match the microprocessor-written signal label in the TU/VT selected for the B side drop bus. Five or more consecutive signal label mismatches (against the microprocessor-written value), or received labels not equal to 001, results in an alarm. Recovery occurs upon receipt of five or more consecutive correct signal labels, or 001 values. | | 03C Port 1<br>06C Port 2<br>09C Port 3<br>0CC Port 4 | 7-4 | BnPJ<br>Counter(p) | B Drop Bus Port n Positive Pointer Justification Counter: A four-bit counter that increments on a positive pointer movement for the TU/VT selected. The counter saturates at full count and is cleared when it is read. | | | 3-0 | BnNJ<br>Counter(p) | <b>B Drop Bus Port n Negative Pointer Justification Counter:</b> A four-bit counter that increments on a negative pointer movement for the TU/VT selected. The counter saturates at full count and is cleared when it is read. | | 03D Port 1<br>06D Port 2<br>09D Port 3<br>0CD Port 4 | 7-0 | BnBIP2<br>Counter(p) | B Drop Bus Port n BIP-2 Counter: An 8-bit counter which counts the number of BIP-2 errors detected for the TU/VT selected. A maximum of two errors can occur each frame. These two errors cause a single count if the BLOCKp control bit is set to 1. The counter saturates at full count and is cleared when it is read. | | 03E Port 1<br>06E Port 2<br>09E Port 3<br>0CE Port 4 | 7-0 | BnFEBE<br>Counter(p) | <b>B Drop Bus Port n FEBE Counter:</b> An 8-bit counter which counts the number of FEBE errors received (Bit 3 in V5 byte = 1) for the TU/VT selected. The counter saturates at full count and is cleared when it is read. | | 03F Port 1 | 7-3 | Unused(np) | Unused: These bits read out as indeterminate. | | 06F Port 2<br>09F Port 3<br>0CF Port 4 | 2-0 | Bn RX<br>Label(p) | B Drop Bus Port n Received Signal Label: These three bit positions correspond to the three signal label bits located in bits 5 through 7 of the V5 byte for the TU/VT selected. This location is updated every 500 microseconds. Bit 2 corresponds to bit 7 in the V5 byte. These bits are also compared against the microprocessor-written mismatch signal label bits for an unequipped and mismatch indication. Code 1 (001) has been implemented in hardware and does not have to be written into this location. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 05E Port 1<br>08E Port 2<br>0BE Port 3 | 7-6 | Latched<br>Bn<br>Alarms(p) | Same alarms as the corresponding address 05F, 08F, 0BF, 0EF bit positions except that these alarms are latched. | | 0EE Port 4 | 5-4 | Unused(np) | Unused: These bits read out as zero. | | | 3-2 | Latched<br>Bn<br>Alarms(p) | Same alarms as the corresponding address 05F, 08F, 0BF, 0EF bit positions except that these alarms are latched. | | | 1-0 | Unused(np) | Unused: These bits read out as zero. | | 05F Port 1<br>08F Port 2<br>0BF Port 3<br>0EF Port 4 | 7 | BnRDIPp | B Drop Bus Port n Remote Payload Defect Indication: A 1 indicates that a remote payload defect alarm has been detected (bits 5, 6 and 7 in K4 (Z7) byte are equal to 010). The number of consecutive events used for detection and recovery is determined by control bit V5AL10p. | | | 6 | BnRDICp | B Drop Bus Port n Remote Connectivity Defect Indication: A 1 indicates that a remote connectivity defect alarm has been detected (bits 5, 6 and 7 in K4 (Z7) byte are equal to 110). The number of consecutive events used for detection and recovery is determined by control bit V5AL10p. | | | 5-4 | Unused(np) | Unused: These bits read out as zero. | | | 3 | BnJ2LOLp | B Drop Bus Port n J2 Loss Of Lock Alarm: Enabled when control bit J2nSIZEp is a 0, and control bit J2nCOMp is a 1. A 1 indication occurs when the alignment of the 16-byte J2 trace identifier label (message) has not been established. | | | 2 | BnJ2TIMp | B Drop Bus Port n J2 Trail Trace Mismatch Alarm: Enabled when control bit J2nSIZEp is a 0, and control bit J2nCOMp is a 1. A 1 indicates that the stable 16-byte message did not match for one message time. Recovery occurs when the J2 state machine loses lock and then acquires lock with a 16-byte stable J2 message that matches the J2 comparison message written by the microprocessor. | | | 1-0 | Unused(np) | Unused: These bits read out as zero. | | 042 Port 1<br>072 Port 2<br>0A2 Port 3<br>0D2 Port 4 | 7-0 | Bn Receive<br>K4 (Z7)<br>Byte(p) | B Drop Bus Port n Receive K4 (Z7) Byte: The eight bits in this register position correspond to the K4 (Z7) byte received for the TU/VT selected. Bit 7 corresponds to bit 1 in the K4 (Z7) byte. | | 043 Port 1<br>073 Port 2<br>0A3 Port 3<br>0D3 Port 4 | 7-0 | Bn Receive<br>O-Bits(p) | B Drop Bus Port n Receive O-bits: The two nibbles (bits 7-4 and 3-0) in this register correspond to the two sets of four overhead communication bits received in the TU/VT selected. Bit 7 corresponds to bit 3 in the second justification control byte, while bit 0 corresponds to bit 6 in the first justification control byte. The two nibbles written into this register location will be from the same frame. | | 05C Port 1<br>08C Port 2<br>0BC Port 3 | 7-1 | Latched<br>Bn<br>Alarms(p) | Same alarms as the following address locations (7-1), except that these alarm states are latched. | | 0EC Port 4 | 0 | Unused(np) | Unused: This bit reads out as indeterminate. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 05D Port 1<br>08D Port 2<br>0BD Port 3<br>0ED Port 4 | 7 | BnTCUQp | B Drop Bus Port n Tandem Connection Unequipped Alarm: A TC unequipped alarm indication (a 1) occurs when bits 3 through 8 in the N2 (Z6) byte are all equal to 0 for 5 or more consecutive frames. Recovery to 0 occurs when bits 3 through 8 are not all equal to 0 for 5 or more consecutive frames. | | | 6 | BnTCAISp | B Drop Bus Port n Tandem Connection AIS Alarm: A TC AIS alarm indication (a 1) occurs when bit 4 in the N2 (Z6) byte is equal to 1 for five or more consecutive frames. Recovery to 0 occurs when bit 4 is a 0 for five or more consecutive frames. | | | 5 | BnTCLMp | B Drop Bus Port n Tandem Connection Loss Of Multiframe Alarm: A TC loss of multiframe alarm indication (a 1) occurs when four or more consecutive errored multiframes are detected in bits 7 and 8 in the N2 (Z6) byte. Recovery to 0 occurs when three consecutive non-errored multiframes (1111 1111 1111 1110) are detected. | | | 4 | BnTCLLp | B Drop Bus Port n Bus Tandem Connection Trail Trace Message Loss Of Lock Alarm: An alarm indication (a 1) occurs when the alignment of the 16-byte N2 (Z6) Tandem Connection Trace identifier label (message) has not been established. | | | 3 | BnTCTMp | B Drop Bus Port n Bus Tandem Connection Trail Trace Message Mismatch Alarm: An alarm indication (a 1) indicates that the stable Tandem Connection 16-byte message did not match for one message time. Recovery to 0 occurs when the N2 (Z6) byte TC message state machine loses lock and then acquires lock with a 16-byte stable N2 (Z6) byte message that matches the N2 (Z6) byte comparison message written by the microprocessor. | | | 2 | BnTCODIp | B Drop Bus Port n Tandem Connection ODI Alarm: A TC ODI alarm indication (a 1) occurs when N2 (Z6) byte bit 7 in frame 74 is equal to 1 for five or more consecutive frames. Recovery to 0 occurs when bit 7 is a 0 for five or more consecutive frames. | | | 1 | BnTCRDIp | B Drop Bus Port n Tandem Connection RDI Alarm: A TC RDI alarm indication (a 1) occurs when N2 (Z6) byte bit 8 in frame 73 is equal to 1 for five or more consecutive frames. Recovery to 0 occurs when bit 8 is a 0 for five or more consecutive frames. | | | 0 | Unused(np) | Unused: This bit reads out as indeterminate. | | 180 Port 1<br>280 Port 2<br>380 Port 3<br>480 Port 4 | 7-0 | Bn TC<br>BIP-2<br>Error<br>Counter(p) | B Drop Bus Port n Tandem Connection BIP-2 Counter: An 8-bit counter which counts the number of BIP-2 errors detected in the N2 (Z6) byte for the TU/VT selected when the tandem connection feature is enabled. A maximum of two errors can be counted each frame. These two errors cause a single count if the BLOCKp control bit is set to 1. The counter saturates at full count and is cleared when it is read. | | 181 Port 1<br>281 Port 2<br>381 Port 3<br>481 Port 4 | 7-0 | Bn TC<br>REI<br>Error<br>Counter(p) | B Drop Bus Port n Tandem Connection REI Counter: An 8-bit counter which counts the number of REI errors detected in bit 5 in the N2 (Z6) byte for the TU/VT selected when the tandem connection feature is enabled. The counter saturates at full count and is cleared when it is read. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 182 Port 1<br>282 Port 2<br>382 Port 3<br>482 Port 4 | 7-0 | Bn TC<br>OEI<br>Error<br>Counter(p) | B Drop Bus Port n Tandem Connection OEI Counter: An 8-bit counter which counts the number of OEI errors detected in bit 6 in the N2 (Z6) byte for the TU/VT selected when the tandem connection feature is enabled. The counter saturates at full count and is cleared when it is read. | | 196 Port 1<br>296 Port 2<br>396 Port 3<br>496 Port 4 | 7-0 | Bn<br>Receive<br>V4<br>Byte(p) | <b>B Drop Bus Port n Receive V4 Byte:</b> When control bit V4ENp is 1, the eight bits in this register position correspond to the V4 byte received in the TU/VT selected. Bit 7 corresponds to bit 1 in the V4 byte. | # STATUS REGISTERS - PORT n (A and B SIDES) (p=1-4) | Address | Bit | Symbol | Description | |----------------------------------------|-----|-------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 044 Port 1<br>074 Port 2 | 7 | RnFFEp | Same alarm as the corresponding address 045, 075, 0A5 and 0D5 bit, except that this alarm state is latched. | | 0A4 Port 3<br>0D4 Port 4 | 6 | Unused(np) | Unused: This bit reads out as 0. | | 05410114 | 5-0 | Latched Tx<br>Alarms(p) | Same alarms as the corresponding address 045, 075, 0A5 and 0D5 bits, except that these alarm states are latched. | | 045 Port 1<br>075 Port 2<br>0A5 Port 3 | 7 | RnFFEp | Receive Port n FIFO Error: A 1 indicates that the receive FIFO for port n has overflowed or underflowed. The FIFO is reset automatically. Other than an alarm indication, no action is taken. | | 0D5 Port 4 | 6 | Unused(np) | Unused: This bit reads out as 0. | | | 5 | ANAnOOLp | PRBS Analyzer Out of Lock for Port n: A 1 indicates that the internal PRBS Analyzer is out of lock. | | | 4 | TAnFEp | Transmit A Add Bus Port n FIFO Error: A 1 indicates that the A Add bus transmit FIFO has overflowed or underflowed. The FIFO is recentered and is held reset for up to two multiframes automatically. The VT AIS payload will be transmitted via the add bus when the FIFO error occurs. | | | 3 | TBnFEp | Transmit B Add Bus Port n FIFO Error: A 1 indicates that the B Add bus transmit FIFO has overflowed or underflowed. The FIFO is recentered and is held reset for up to two multiframes automatically. The VT AIS payload will be transmitted via the add bus when the FIFO error occurs. | | | 2 | TnLOSp | Transmit Port n Loss Of Signal: An alarm occurs when there are no signal transitions detected on the positive rail or negative rail for a period of 256 consecutive pulse positions. Recovery occurs when there are at least 32 transitions counted for 256 consecutive pulse positions. For an NRZ signal, this alarm is active when a low occurs on the external transmit loss of signal indication lead TLOSpn, which is shared with the TNIpn lead. | | | 1 | TnLOCp | Transmit Port n Loss Of Clock: A 1 indicates that the transmit clock (TClpn) for port n has stuck high or low for 6 or more clock cycles. Recovery occurs on the first clock transition. | | | I | T | | |-----------------------------------------------------------------|-----|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Address | Bit | Symbol | Description | | 045 Port 1<br>075 Port 2<br>0A5 Port 3<br>0D5 Port 4<br>(cont.) | 0 | TnDAISp | <b>Transmit Port n AIS Detected:</b> A 1 indicates that line AIS (0 or 1 zeros in 256 bits) has been detected in the bit stream for port n. Recovery occurs when there are 3 or more zeros in 256 bits. Other than reporting the alarm, no action is taken. | | 046 Port 1<br>076 Port 2<br>0A6 Port 3<br>0D6 Port 4 | 7-0 | Coding<br>Violation<br>Counter<br>Low<br>Order<br>Byte(np) | Transmit Port n Coding Violation Counter: Low order byte of a 16-bit saturating counter which counts the number of coding errors that have occurred in the HDB3 line code. During a read cycle, internal logic holds any new count until the read cycle is complete, and then the counter is updated. This counter is cleared on a reset pulse, any RESETp, RnSETSp or RnSETCp control bit = 1, or when its low order byte is read. This low order byte must be read before the high order byte for the same port, which is located in the following address. | | 047 Port 1<br>077 Port 2<br>0A7 Port 3<br>0D7 Port 4 | 7-0 | Coding<br>Violation<br>Counter<br>High<br>Order<br>Byte(np) | Transmit Port n Coding Violation Counter: High order byte of an 16-bit saturating counter which counts the number of coding errors that have occurred in the HDB3 line codes. During a read cycle, internal logic holds any new count until the read cycle is complete, and then the counter is updated. This counter is cleared on a reset pulse, any RESETP, RnSETSP or RnSETCP control bit = 1, or when its low order byte is read. This high order byte must be read after the low order byte for the same port, which is located in the preceding address, but before the next read of the low order byte for any port. (Reading the low order byte for any port causes a simultaneous transfer of the contents of the high order byte for the same port into a high order byte memory location that is common to all four ports. When any high order byte is read, the data output from the high order byte address is the content of this common memory location, not the current content of the addressed high order byte.) | # PORT n - OPERATIONS (CONTROL) REGISTER DESCRIPTIONS (p=1-4) | Address | Bit | Symbol | Description | |----------------------------------------|-----|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 048 Port 1 | 7-5 | Unused(np) | Unused: These bits must be written to 0. | | 078 Port 2<br>0A8 Port 3<br>0D8 Port 4 | 4 | 1BnRDlp | <b>1-Bit/3-Bit RDI Selection for Port n:</b> When set to 0, the selected port will function as a 3-Bit enhanced RDI. When set to a 1, the selected port will function as 1-Bit RDI. | | | 3 | J2nTENp | <b>J2 Transmit Message Enable for Port n:</b> A 1 enables a microprocessor-written message to be transmitted. A 0 disables the transmission of the J2 message from RAM. Instead, the J2 byte is transmitted as 00H. | | | 2 | J2nSIZEp | J2 Message Size Segment for Port n: Works in conjunction with the J2nCOMp bit according to the following table: | | | | | J2nSIZEp J2nCOMp O Transmit and receive J2 message segments are configured for a 16-byte message size. Microprocessor reads 16-byte segment. J2 comparison circuit and alarms are disabled. | | | | | 0 1 Transmit and receive J2 message segments are configured for a 16-byte message size. Trail Trace message comparison circuit enabled. | | | | | 1 X Transmit and receive J2 message segments are configured for a 64-byte message size. Microprocessor reads 64-byte segment. J2 comparison circuit and alarms are disabled. The Tandem Connection feature must be disabled by setting TCnENp=0. | | | 1 | J2nCOMp | <b>J2 Message Comparison Enable Bit for Port n:</b> Works in conjunction with the J2nSIZEp control bit according to the table given above. | | | 0 | J2nAlSEp | J2 AIS/RDI/TC Alarm Enable for Port n: A 1 enables Receive E1 AIS, a Remote Connectivity Defect Indication, and both of the TC alarms (TCnODIp, TCnRDIp) to be transmitted when either an AnJ2TIMp/BnJ2TIMp or an AnJ2LOLp/BnJ2LOLp occurs. The AIS, RDI and TC alarm generated depend on the bus side selected. | | Address | Bit | Symbol | Description | |------------------------------------------------------|-----|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 050 Port 1<br>080 Port 2<br>0B0 Port 3<br>0E0 Port 4 | 7 | FnLBKp | Facility Loopback: A 1 enables an E1 facility (side) loopback for port n. The E1 transmit clock and data output signals are looped back internally as the E1 receive clock and data input signals. The external E1 receive input signals are disabled. The E1 transmit clock and data output signals are provided at the interface. | | | 6 | LnLBKp | <b>Line Loopback:</b> A 1 enables an E1 line (side) loopback for port n. The receive E1 clock and data output signals are looped back internally as the E1 transmit input signals. The external E1 transmit clock and data input signals are disabled. The E1 receive clock and data output signals are provided at the interface. | | | 5 | RnAISp | Send Receive E1 Line AIS for Port n: A 1 enables an E1 AIS (unframed all ones signal) to be inserted into the receive data stream for port n independent of the status of the internal alarms. | | | 4 | TnAISp | <b>Transmit E1 Line AIS for Port n:</b> A 1 enables an E1 AIS (unframed all ones signal) to be inserted into the transmit data stream for port n independent of the status of the internal alarms. | | | 3 | TnVTAISp | Transmit VT AIS for the TU/VT Selected for Port n: A 1 enables a TU/VT AIS to be transmitted for the TU/VT selected. A TU/VT AIS consists of all ones in the entire TU/VT, including bytes V1 through V4. | | | 2 | TnRFlp | <b>Transmit Port n RFI (Remote Failure Indication):</b> A 1 enables an RFI alarm to be transmitted (bit 4 in the V5 byte is set to 1). | | | 1 | TnRDISp | <b>Transmit Port n RDIS (Remote Server Defect Indication):</b> A 1 enables an RDIS to be transmitted (bit 8 in the V5 byte is set to 1, and bits 5, 6 and 7 in the K4 (Z7) byte are set to 101). | | | 0 | TnRDIPp | <b>Transmit Port n RDIP (Remote Payload Defect Indication):</b> A 1 enables an RDIP to be transmitted (bit 8 in the V5 byte is set to 0, and bits 5, 6 and 7 in the K4 (Z7) byte are set to 010). | | Address | Bit | Symbol | Description | |--------------------------|-----|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 051 Port 1<br>081 Port 2 | 7 | TCnRDlp | <b>Tandem Connection RDI Generation for Port n:</b> A 1 enables a TC RDI to be generated (bit 8 in frame 73 is a 1). | | 0B1 Port 3<br>0E1 Port 4 | 6 | TCnODlp | <b>Tandem Connection ODI Generation for Port n:</b> A 1 enables a TC ODI to be generated (bit 7 in frame 74 is a 1). | | | 5 | TCnAISp | <b>Tandem Connection AIS Indication Transmitted for Port n:</b> A 1 enables a TC AIS indication to be generated (bit 4 in the N2 (Z6) byte is a 1). | | | 4 | TCnENp | Tandem Connection Feature Enable for Port n: A 1 enables the TU Tandem Connection Feature (J2nSIZEp must be 0). A 0 disables the tandem connection feature. In the receive direction all TC alarms are disabled. In the transmit direction, bits 3 through 8 in the N2(Z6) byte are transmitted as 0 while bits 1 and 2 still contain the calculated BIP-2. | | | 3 | TCnREp | Tandem Connection Remote Defect Indication Enable for Port n: As explained in Note 1, a 1 enables internal defined tandem connection alarms to send a TC RDI (bit 8 in frame 73). For example, a TC RDI for port 1 is generated: | | | | | <ul> <li>When TC enable (TC1ENp) and TC RDI enable (TC1REp) are 1 and any of:</li> <li>Loss Of Pointer Alarm (A1LOPp, B1LOPp)</li> <li>TU AIS Alarm (A1AISp, B1AISp)</li> <li>Drop Bus AIS Alarm (AsUAISIp, BsUAISIp) when HEAISEp is 1</li> <li>Drop Bus H4 Alarm (AsDH4Ep, BsDH4Ep) when DV1SELp is 1</li> <li>Unequipped signal label (A1UNEQp, B1UNEQp) when UQAEp is 1</li> <li>Mismatch signal label (A1SLERp, B1SLERp)</li> <li>J2 Loss Of Lock Alarm (A1J2LOLp, B1J2LOLp) when J21AISEp is 1</li> <li>J2 Mismatch Alarm (A1J2TIMp, B1J2TIMp) when J21AISEp is 1</li> <li>TC Unequipped Alarm (A1TCUQp, B1TCUQp)</li> <li>TC Loss Of Lock Alarm (A1TCLLp, B1TCLLp)</li> <li>TC Mismatch Alarm (A1TCTMp, B1TCTMp)</li> <li>TC Loss Of Multiframe Alarm (A1TCLMp, B1TCLMp)</li> <li>A 1 written to TC1RDIp</li> <li>(where s is the STS-1 or AU-3 identifier, 1-3 or A-C)</li> <li>When TC enable (TC1ENp) is a 1 and TC RDI enable (TC1REp) is 0 and:</li> <li>A 1 written to TC1RDIp.</li> </ul> | Note 1: In determining whether to send TC ODI or TC RDI, it is necessary to sample certain alarm conditions. Since TC ODI or TC RDI are sent only once for every 38 ms multiframe, it is conceivable that these alarms may toggle more than one time in this interval. Therefore, all the alarms needed to generate TC ODI or TC RDI are sampled during every 500 μs multiframe, setting the TC ODI or TC RDI alarm. | Address | Bit | Symbol | Description | |------------------------------------------------------|----------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 051 Port 1<br>081 Port 2<br>0B1 Port 3<br>0E1 Port 4 | 2 TCnOEp | | Tandem Connection Outgoing Defect Indication Enable for Port n: As explained in Note 1, a 1 enables internal defined tandem connection alarms to send a TC ODI (bit 7 in frame 74). For example, a TC ODI for port 1 is generated: | | (cont.) | | | <ul> <li>When TC enable (TC1ENp) and TC ODI enable (TC1OEp) are 1 and any of:</li> <li>Loss Of Pointer Alarm (A1LOPp, B1LOPp)</li> <li>TU AIS Alarm (A1AISp, B1AISp)</li> <li>Drop Bus AIS Alarm (AsUAISIp, BsUAISIp) when HEAISEp is 1</li> <li>Drop Bus H4 Alarm (AsDH4Ep, BsDH4Ep) when DV1SELp is 1</li> <li>Unequipped signal label (A1UNEQp, B1UNEQp) when UQAEp is 1</li> <li>Mismatch signal label (A1SLERp, B1SLERp)</li> <li>J2 Loss Of Lock Alarm (A1J2LOLp, B1J2LOLp) when J21AISEp is 1</li> <li>J2 Mismatch Alarm (A1J2TIMp, B1J2TIMp) when J21AISEp is 1</li> <li>TC Unequipped Alarm (A1TCUQp, B1TCUQp)</li> <li>TC AIS alarm (A1TCAISp, B1TCAISp)</li> <li>TC Loss Of Lock Alarm (A1TCLLp, B1TCLLp)</li> <li>TC Mismatch Alarm (A1TCTMp, B1TCTMp)</li> <li>TC Loss Of Multiframe Alarm (A1TCLMp, B1TCLMp)</li> <li>A 1 written to TC1ODIp.</li> <li>(where s is the STS-1 or AU-3 identifier, 1-3 or A-C)</li> </ul> | | | | | <ul><li>When TC enable (TC1ENp) is a 1 and TC ODI enable (TC1OEp) is 0 and:</li><li>A 1 written to TC1ODIp.</li></ul> | | | 1 | TCnAENp | <b>Tandem Connection Line AIS Enable for Port n:</b> A 1 enables internal receive TC alarms to generate receive E1 line AIS. | | | 0 | TnRDICp | Transmit Port n RDIC (Remote Connectivity Defect Indication): A 1 enables an RDIC to be transmitted (bit 8 in the V5 byte is set to 1, and bits 5, 6 and 7 in the K4 (Z7) byte are set to 110). | | 052 Port 1<br>082 Port 2<br>0B2 Port 3<br>0E2 Port 4 | 7 | RnSETSp | Reset Port n Selected Functions: A 1 will clear the alarms, reset the performance counters to 0, and re-initialize the FIFOs associated with port n. The control bits for port n are not reset. This bit is self-clearing, and will reset to 0 after the reset cycle is completed. | | | 6 | RnSETCp | Reset Port n Performance Counters: A 1 resets the performance counters to 0 for port n. This bit is self-clearing, and will reset to 0 after the reset cycle is completed. | | | 5-2 | Unused(np) | Unused: These bits must be written to 0. | | | 1 | TnFB2p | <b>Transmit Port n BIP-2 Error Mask (Force BIP-2 Error):</b> A 1 causes bits 1 and 2 (the BIP-2 value) in the V5 byte to be inverted from the calculated value and transmitted for one frame. This bit is self-clearing, and will reset to 0 after the single error is transmitted. | Note 1: In determining whether to send TC ODI or TC RDI, it is necessary to sample certain alarm conditions. Since TC ODI or TC RDI are sent only once for every 38 ms multiframe, it is conceivable that these alarms may toggle more than one time in this interval. Therefore, all the alarms needed to generate TC ODI or TC RDI are sampled during every 500 μs multiframe, setting the TC ODI or TC RDI alarm. | Address | Bit | Symbol | Description | | |-----------------------------------------------------------------|-----|---------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | | | _ | - | | | 052 Port 1<br>082 Port 2<br>0B2 Port 3<br>0E2 Port 4<br>(cont.) | 0 | TnFFBp | Transmit Port n FEBE Error Mask (Force FEBE Error): A 1 causes bit 3 (the FEBE value) of the V5 byte to be transmitted as a 1. This control bit is self-clearing, and will reset to 0 after the V5 byte has been transmitted. Please note that if a FEBE is being sent as a result of a receive BIP-2 error, the FEBE error set by this bit is transmitted afterwards. | | | 053 Port 1 | 7-3 | Unused(np) | <b>Unused:</b> These bits must be written to 0. | | | 083 Port 2<br>0B3 Port 3<br>0E3 Port 4 | 2-0 | AnUPSLp | A Drop Bus Port n Microprocessor-Written Mismatch Signal Label: The three bit positions correspond to the three signal label bits found in bits 5 through 7 in the V5 byte for the TU/VT selected. Bit 2 in this register corresponds to bit 7 in the V5 byte. The bits written into this register are compared against the received signal for a mismatch signal label alarm. | | | 054 Port 1 | 7-3 | Unused(np) | Unused: These bits must be written to 0. | | | 084 Port 2<br>0B4 Port 3<br>0E4 Port 4 | 2-0 | BnUPSLp | B Drop Bus Port n Microprocessor-Written Mismatch Signal Label: The three bit positions correspond to the three signal label bits found in bits 5 through 7 in the V5 byte for the TU/VT selected. Bit 2 in this register corresponds to bit 7 in the V5 byte. The bits written into this register are compared against the received signal for a mismatch signal label alarm. | | | 055 Port 1 | 7-3 | Unused(np) | Unused: These bits must be written to 0. | | | 085 Port 2<br>0B5 Port 3<br>0E5 Port 4 | 2-0 | Tn TX<br>Label(p) | <b>Transmit Port n Signal Label:</b> The three bit positions correspond to the three signal label bits found in bits 5 through 7 in the V5 byte for the TU/VT selected for transmission. Bit 2 in this register corresponds to bit 7 in the V5 byte. | | | 058 Port 1<br>088 Port 2<br>0B8 Port 3<br>0E8 Port 4 | 7-4 | Transmit<br>K4 (Z7) Byte<br>Value(np) | <b>Transmit K4 (Z7) Value Port n:</b> The value written into bits 7, 6, 5, 4 and 0 in this register is transmitted when control bit TOBWZp is 0. Bits 3, 2, and 1 are assigned for the RDI indicators and cannot be written to in this register. Bit 7 corresponds to bit 1 in the K4 (Z7) byte. | | | | 3-1 | Unused(np) | Unused: These bits must be written to 0. | | | | 0 | Transmit<br>K4 (Z7) Byte<br>Value(np) | <b>Transmit K4 (Z7) Value Port n:</b> The value written into bits 7, 6, 5, 4 and 0 in this register is transmitted when control bit TOBWZp is 0. Bits 3, 2, and 1 are assigned for the RDI indicators and cannot be written to in this register. Bit 0 corresponds to bit 8 in the K4 (Z7) byte. | | | 059 Port 1<br>089 Port 2<br>0B9 Port 3<br>0E9 Port 4 | 7-0 | Transmit<br>O-bits(np) | <b>Transmit O Bits Port n:</b> The value written into this register is transmitted when control bit TOBWZp is 0. Bits 7 through 4 correspond to bits 3 through 6 in the second justification control byte. Bits 3 through 0 correspond to bits 3 through 6 in the first justification control byte. | | | 511 Port 1<br>591 Port 2<br>611 Port 3<br>691 Port 4 | 7-0 | Transmit<br>V4<br>Byte(np) | <b>Transmit V4 Byte Port n:</b> The value written into this register will be transmitted as the V4 byte. Bits 7-0 of the register correspond to bits 1-8 of the V4 byte. | | # PORT n - A AND B DROP J2 AND N2 (Z6) MESSAGE SEGMENTS (p=1-4) | Address | Bit | Symbol | Description | | |----------------------------------------------------------------------------------------|-----|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 140 Port 1<br>240 Port 2<br>340 Port 3<br>440 Port 4<br>to<br>17F Port 1<br>27F Port 2 | 7-0 | A Side Receive J2 and N2 (Z6) Message Segments(np) | A Side Drop J2 and N2 (Z6) Message Segments: The following locations store the received 64-byte J2 message when control bit J2nSIZEp is a 1, and the received 16-byte J2 message and microprocessor-written 16-byte J2 message when J2nSIZEp is a 0, and the received 16-byte N2 (Z6) trail trace message and microprocessor-written 16-byte N2 (Z6) message used for message mismatch comparison. | | | 37F Port 3<br>47F Port 4 | | - σσσσσσσσσσσσσσσσσσσσσσσσσσσσσσσσσσσσ | Location<br>X40-X7F<br>X40-X4F<br>X50-X5F | Message Segment J2 Message size configured for 64 bytes. The 64-byte message is written into memory with no specific starting address location. The N2 (Z6) tandem connection feature is disabled. Received 16-byte J2 message segment. Microprocessor-written 16-byte J2 message segment. The starting address of the message must be written to | | | | | X60-X6F<br>X70-X7F | location X50 (multiframe value of 1). Received 16-byte N2 (Z6) message segment. Microprocessor-written 16-byte N2 (Z6) message segment. The starting address of the message must be written to location X70 (multiframe value of 1). | | 1C0 Port 1<br>2C0 Port 2<br>3C0 Port 3<br>4C0 Port 4<br>to<br>1FF Port 1<br>2FF Port 2 | 7-0 | B Side Receive J2 and N2 (Z6) Message Segments(np) | tions store the re<br>is a 1, and the re<br>16-byte J2 mess<br>(Z6) trail trace m | and N2 (Z6) Message Segments: The following loca-<br>eceived 64-byte J2 message when control bit J2nSIZEp<br>eceived 16-byte J2 message and microprocessor-written<br>sage when J2nSIZEp is a 0, and the received 16-byte N2<br>nessage and microprocessor-written 16-byte N2 (Z6)<br>or message mismatch comparison. | | 3FF Port 3<br>4FF port 4 | | oeginents(np) | Location<br>XC0-XFF | Message Segment J2 Message size configured for 64 bytes. The 64-byte message is written into memory with no specific starting address location. The N2 (Z6) tandem connection feature is disabled. | | | | | XC0-XCF<br>XD0-XDF | Received 16-byte J2 message segment. Microprocessor-written 16-byte J2 message segment. The starting address of the message must be written to location XD0 (multiframe value of 1). | | | | | XE0-XEF<br>XF0-XFF | Received 16-byte N2 (Z6) message segment. Microprocessor-written 16-byte N2 (Z6) message segment. The starting address of the message must be written to location XF0 (multiframe value of 1). | | Address | Bit | Symbol | | Description | |------------------------------------------------------------|-----|---------------------------------------------|--------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 540 Port 1<br>5C0 Port 2<br>640 Port 3<br>6C0 Port 4<br>to | 7-0 | Transmit<br>J2<br>and<br>N2 (Z6)<br>Message | store the transmitted | <b>2 (Z6) Message Segments:</b> The following locations d 64-byte J2 message when control bit J2nSIZEp is a ed 16-byte J2 and N2 (Z6) messages when | | 57F Port 1<br>5FF Port 2<br>67F Port 3<br>6FF Port 4 | | Segments(np) | Location<br>540-57F (Port 1)<br>5C0-5FF (Port 2)<br>640-67F (Port 3)<br>6C0-6FF (Port 4)<br>540-54F (Port 1) | Message Segment J2 Message size configured for 64 bytes. The 64-byte message is transmitted from no specific starting address. The tandem connection feature is disabled. J2 Message size configured for 16 bytes. | | | | | 5C0-5CF (Port 2)<br>640-64F (Port 3)<br>6C0-6CF (Port 4) | The 16-byte message is transmitted with no specific starting address. | | | | | 560-56F (Port 1)<br>5E0-5EF (Port 2)<br>660-66F (Port 3)<br>6E0-6EF (Port 4) | N2 (Z6) Message size configured for 16 bytes.<br>The 16-byte message is transmitted with no<br>specific starting address. | ## **APPLICATION EXAMPLES** The E1Mx16 can be used in a wide range of telecommunication and data communication applications: - · Terminal Multiplexers, with bus redundancy - · Add/Drop Multiplexers for TU/VT tributaries - Add/Drop Multiplexers for protection rings The following diagram illustrates a typical application using the E1Mx16. Figure 25. Typical Application using the E1Mx16 The application diagram in Figure 25 shows a fully configured bidirectional add/drop fiber multiplexer. Using the full four-bus capability of the E1Mx16, channels may be dropped from either direction with full time slot reuse in both directions. Using only the B Drop and the A Add buses provides add/drop service back to the network source only, and eliminates the block marked "East Terminal" for a terminal configuration. ## PACKAGE INFORMATION The E1Mx16 device is packaged in a 388-lead plastic ball grid array package suitable for surface mounting, as illustrated in Figure 26. #### Notes: - 1. All dimensions are in millimeters. Values shown are for reference only. - 2. Identification of the solder ball A1 corner is contained within this shaded zone. Package corner may not be a 90° angle. | Dimension (Note 1) | Min | Max | |--------------------|-------|-------| | A (Nom) | 2. | 53 | | A1 | 0.50 | 0.70 | | A2 (Nom) | 1. | 17 | | A3 (Nom) | 0. | 72 | | b (Ref.) | 0. | 76 | | D | 34.90 | 35.10 | | D1 (Nom) | 31 | .75 | | D2 | 32.40 | 32.60 | | E | 34.90 | 35.10 | | E1 (Nom) | 31 | .75 | | E2 | 32.40 | 32.60 | | e (Ref.) | 1. | 27 | Figure 26. E1Mx16 TXC-04216 388-Lead Plastic Ball Grid Array Package #### ORDERING INFORMATION #### E1Mx16 DEVICE Part Number: TXC-04216AIBG 388-Lead Plastic Ball Grid Array Package #### E1Mx16 MICROCODE (uses QE1M microcode) Part Number: TXC-04252-SCAA-FDPE ## **RELATED PRODUCTS** TXC-02302B, SYN155C VLSI Device (155-Mbit/s Synchronizer, Clock and Data Output). This device is similar to the SYN155. It has both clock and data outputs on the line side. TXC-03001B, SOT-1 VLSI Device (SONET STS-1 Overhead Terminator). This is a dual-mode device, which can be configured either to emulate the TXC-03001 device or to provide additional capabilities. TXC-03003B, SOT-3 VLSI Device (STM-1/STS-3/STS-3c Overhead Terminator). This device performs section, line and path overhead processing for STM-1/STS-3/STS-3c signals. Compliant with ANSI and ITU-T standards. TXC-03011, SOT-1E VLSI Device (SONET STS-1 Overhead Terminator). This device provides extended features relative to the 84-lead TXC-03001 and TXC-03001B SOT-1 devices, and it has a 144-lead package. TXC-04252, QE1M VLSI Device (Quad E1 to AU-4/VT2 or TU-12 Async Mapper-Desync). Interconnects four E1 signals with any four asynchronous mode VT2 or TU-12 tributaries carried in SDH AU-4/AU-3 rate payload interface. TXC-06103, PHAST-3N VLSI Device (SONET STM-1, STS-3 or STS-3c Overhead Terminator). The PHAST-3N VLSI device provides a Telecom Bus interface for downstream devices and operates from a power supply of 3.3 volts. It combines the functions of the SOT-3 and SYN155C devices. #### STANDARDS DOCUMENTATION SOURCES Telecommunication technical standards and reference documentation may be obtained from the following organizations: ANSI (U.S.A.): American National Standards Institute Tel: (212) 642-4900 11 West 42nd Street Fax: (212) 302-1286 New York, New York 10036 Web: www.ansi.org The ATM Forum (U.S.A., Europe, Asia): 2570 West El Camino Real Tel: (650) 949-6700 Suite 304 Fax: (650) 949-6705 Mountain View, CA 94040 Web: www.atmforum.com ATM Forum Europe Office Av. De Tervueren 402 Tel: 2 761 66 77 1150 Brussels Fax: 2 761 66 79 Belgium ATM Forum Asia-Pacific Office Hamamatsu-cho Suzuki Building 3F Tel: 3 3438 3694 1-2-11, Hamamatsu-cho, Minato-ku Fax: 3 3438 3698 Tokyo 105-0013, Japan **Bellcore** (See Telcordia) **CCITT** (See ITU-T) **EIA (U.S.A.):** Electronic Industries Association Tel: (800) 854-7179 (within U.S.A.) Global Engineering Documents Tel: (314) 726-0444 (outside U.S.A.) 7730 Carondelet Avenue, Suite 407 Fax: (314) 726-6418 Clayton, MO 63105-3329 Web: www.global.ihs.com ETSI (Europe): European Telecommunications Standards Institute Tel: 4 92 94 42 22 650 route des Lucioles Fax: 4 92 94 43 33 06921 Sophia Antipolis Cedex Web: www.etsi.org France ### GO-MVIP (U.S.A.): The Global Organization for Multi-Vendor Integration Protocol (GO-MVIP) Tel: (800) 669-6857 (within U.S.A.) Tel: (903) 769-3717 (outside U.S.A.) 3220 N Street NW, Suite 360 Fax: (508) 650-1375 Washington, DC 20007 Web: www.mvip.org #### ITU-T (International): Publication Services of International Telecommunication Tel: 22 730 5111 Union Telecommunication Standardization Sector Fax: 22 733 7256 Place des Nations, CH 1211 Web: www.itu.int Geneve 20, Switzerland MIL-STD (U.S.A.): DODSSP Standardization Documents Ordering Desk Tel: (215) 697-2179 Building 4 / Section D Fax: (215) 697-1462 700 Robbins Avenue Web: www.dodssp.daps.mil Philadelphia, PA 19111-5094 PCI SIG (U.S.A.): PCI Special Interest Group Tel: (800) 433-5177 (within U.S.A.) 2575 NE Kathryn Street #17 Tel: (503) 693-6232 (outside U.S.A.) Hillsboro, OR 97124 Fax: (503) 693-8344 Web: www.pcisig.com Telcordia (U.S.A.): Telcordia Technologies, Inc. Tel: (800) 521-CORE (within U.S.A.) Attention - Customer Service Tel: (908) 699-5800 (outside U.S.A.) 8 Corporate Place Fax: (908) 336-2559 Piscataway, NJ 08854 Web: www.telcordia.com TTC (Japan): TTC Standard Publishing Group of the Tel: 3 3432 1551 Telecommunications Technology Committee Fax: 3 3432 1553 2nd Floor, Hamamatsu-cho Suzuki Building, Web: www.ttc.or.jp 1 2-11, Hamamatsu-cho, Minato-ku, Tokyo Page Number of ## LIST OF DATA SHEET CHANGES This change list identifies those areas within this updated E1Mx16 Data Sheet that have significant differences relative to the previous and now superseded E1Mx16 Data Sheet: Updated E1Mx16 Data Sheet: PRELIMINARY Ed. 2, October 2000 Previous E1Mx16 Data Sheet: PRODUCT PREVIEW Ed. 1, December 1999 The page numbers indicated below of this updated Data Sheet include changes relative to the previous Data Sheet. | Updated Data Sheet | Summary of the Change | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | All | Changed edition number and date. | | All | Changed Data Sheet status markings and explanatory text on pages 1 and 141 from <i>PRODUCT PREVIEW</i> to <i>PRELIMINARY</i> . | | 2-3 | Changed Table of Contents and List of Figures. | | 25 | Added Latch Up specification to the Absolute Maximum Ratings and Environmental Limitations Table. Changed the value in the column labeled "Max" in the Thermal Characteristics Table. | | 29 | Changed Min value for Symbol t <sub>H</sub> in table of Figure 4. | | 31 | Changed names of the second and sixth signals from top in Figure 6. In the table, added "/DPAR" and /parity to "Parameter" text on third, fourth, tenth, eleventh and fourteenth rows, changed value of capacitance in the "Load" column in four places. | | 32 | Changed names of the second and sixth signals from the top in Figure 7. In the table added /DPAR and /parity to the parameter text on the third, fourth tenth, eleventh and fourteenth rows, changed value of capacitance in the "Load" column in four places. | | 33 | Changed name of fourth signal from the top in Figure 8. In the table, added "/APAR" and /parity to "Parameter" text on the seventh, eighth and eleventh rows, changed value of capacitance in the "Load" column in three places. | | 34 | Changed name of fourth signal from the top in Figure 9. In the table, added "/APAR" and /parity to "Parameter" text on the seventh, eighth and eleventh rows, changed value of capacitance in the "Load" column in three places. | | 43 | Added $\overline{\text{TRS}}$ (INPUT) signal diagram to bottom of Figure 14. Added "TRS Pulse Width" row to bottom of table. | | 51 | In the "Add and Drop Bus V1 Reference Selection for Group P" table, Changed the entry in the DV1REFp column to 0 in the first two rows labeled "Drop bus timing selected". | | 62 | Switched position of the words "Connectivity" and "Payload" in the third line of the paragraph "V5 and K4 (Z7) Byte Coding (for 3-Bit RDI)" | | 63 | Changed the last line of the note on the bottom of the page. | | Page Number of<br>Updated Data Sheet | Summary of the Change | |--------------------------------------|-------------------------------------------------------------------------------------------------------------------| | 77-81 | Added Jitter Measurements section. | | 86 | Deleted note below the Boundary Scan Operation section. | | 88 | Deleted 24 page Boundary Scan Chain table. Changed Boundary Scan Chain description paragraph and added footnotes. | | 99 | Shaded the first entry in the column "Bit 4", symbol "1BnRDIp" of the operations and control register table. | | 102 | Changed text for the description of the "Add Bus Delay" for Address 11, Bit 7, Symbol "ABDp". | | 105 | Changed text for description of address 013, Bit 5, Symbol DV1REFp in the common registers table. | | 137 - 138 | Changed Standards Documentation Sources section. | | 139-140 | Added List of Data Sheet Changes section. | ## - NOTES - TranSwitch reserves the right to make changes to the product(s) or circuit(s) described herein without notice. No liability is assumed as a result of their use or application. TranSwitch assumes no liability for TranSwitch applications assistance, customer product design, software performance, or infringement of patents or services described herein. Nor does TranSwitch warrant or represent that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right of TranSwitch covering or relating to any combination, machine, or process in which such semiconductor products or services might be or are used. PRELIMINARY information documents contain information on products in the sampling, preproduction or early production phases of the product life cycle. Characteristic data and other specifications are subject to change. Contact TranSwitch Applications Engineering for current information on this product. ## **DOCUMENTATION UPDATE REGISTRATION FORM** If you would like to receive updated documentation for selected devices as it becomes available, please provide the information requested below (print clearly or type) then tear out this page, fold and mail it to the Marketing Communications Department at TranSwitch. Marketing Communications will ensure that the relevant Product Information Sheets, Data Sheets, Application Notes, Technical Bulletins and other publications are sent to you. You may also choose to provide the same information by fax (203.926.9453), or by e-mail (info@txc.com), or by telephone (203.929.8810). Most of these documents will also be made immediately available for direct download as Adobe PDF files from the TranSwitch World Wide Web Site (www.transwitch.com). | Name: | | | | |-----------------------------------------------------------|----------------------------------------------------------------------------|--------------------------------------|--------------------| | Company: | | Title: | | | Dept./Mailstop: | | | | | Street: | | | | | City/State/Zip: | | | | | f located outside U.S.A., | please add - Country: | Postal Code: | | | Telephone: | Ext.: | Fax: | | | E-mail: | | | | | Please provide the follow location. | ing details for the managers in cha | rge of the following departments | at your company | | <u>Department</u> | <u>Title</u> | <u>Name</u> | | | Company/Division | | | | | Engineering | | | | | Marketing | | | | | | our intended application(s) and indintact you to provide further assistant | • | ave a TranSwitch | | | | | | | If you are also interested in rather than submitting sepa | receiving updated documentation for rate registration forms: | other TranSwitch device types, plea | se list them below | | Please fold. tape a | nd mail this page (see other side) or fax i | to Marketing Communications at 203.9 | 926.9453. | (Fold back on this line second, then tape closed, stamp and mail.) TRANSWITCH' 3 Enterprise Drive Shelton, CT 06484-4694 U.S.A. First Class Postage Required TranSwitch Corporation Attention: Marketing Communications Dept. 3 Enterprise Drive Shelton, CT 06484-4694 U.S.A. (Fold back on this line first.) Please complete the registration form on this back cover sheet, and mail or fax it, if you wish to receive updated documentation on selected TranSwitch products as it becomes available.