# IMI145158 CMOS LSI SERIAL INPUT PLL FREQUENCY SYNTHESIZER T.50-17 ## PRODUCT FEATURES \*\*\* - >30 MHz Typical Input Capability @ V<sub>DD</sub> = 5V - On- or Off-Chip Reference Oscillator Operation with Buffered Output - Compatible with the SPI (Serial Peripheral Interface) on CMOS MCU's - Lock Detect Signal - Dual Modulus, Serial Programming - Linearized Digital Phase Detector Enhances Transfer Function Linearity - Two Error Signal Options: Single-Ended (3-State), Double-Ended - Packaging Options Include: Plastic and Ceramic Dual-In-Line, Plastic J-Leaded, Ceramic Leadless Chip Carriers, and Small-Outline Packages. Die avallable for Hybrid Applications. - Grades Available Include: Commercial, Military Operating Range, and Military Screened ### PRODUCT DESCRIPTION\* The IMI145158 is one of a family of LSI PLL frequency synthesizers from International Microcircuits. In the 16-pin ceramic or plastic dual-in-line packages, this product is pin-for-pin compatible with the MC145158, and can be used as a direct replacement with identical or superior operating characteristics. This product can be alternatively packaged to meet your needs. MIL-STD-883 screening is available for high-reliability applications. The IMI145158 is programmed by a clocked, serial input 18-bit data stream. The device features a reference oscillator, fully programmable reference divider, digital-phase detector, 10-bit programmable ÷N counter, 7-bit programmable ÷A counter, and the necessary shift register and latch circuitry for accepting the serial input data. When combined with a loop filter and VCO, the IMI145158 can provide all the remaining functions for a PLL frequency synthesizer operating up to the device's frequency limit. For higher VCO frequency operation, a down mixer or a dual modulus prescaler can be used between the VCO and IMI145158. The IMI145155, IMI145156, IMI145157, and IMI145158 CMOS PLL frequency synthesizers have serial programmable inputs with a single or dual modulus capability, transmit/receive offsets, selection of phase detector type, and choice of reference divider integer values. If your application requires additional features, please contact our factory. Our engineers can quickly design a product to meet your requirements. ALC: STORY # BLOCK DIAGRAM | MAXIMUM RATINGS | | | | | | | | | |--------------------------------|------------------|------------------------------|------|--|--|--|--|--| | Rating | Symbol | Value | Unit | | | | | | | DC Supply Voltage | V <sub>DD</sub> | -0.5 to +10 | Vdc | | | | | | | Input Voltage,<br>All Inputs | V <sub>in</sub> | -0.5 to V <sub>DD</sub> +0.5 | Vdc | | | | | | | Operating Temperature<br>Range | TA | -55 to +125 | °C | | | | | | | Storage Temperature<br>Range | T <sub>stg</sub> | -65 to +150 | °C | | | | | | (Voltage Referenced to V<sub>SS</sub>) This device contains circuitry to protect the inputs against damage due to high static voltages or electric field; however, precautions should be taken to avoid application of any voltage higher than the maximum rated voltages to this circuit. For proper operation, V<sub>in</sub> and V<sub>out</sub> should be constrained to the range: $V_{SS} < (V_{in} \text{ or } V_{out}) < V_{DD}$ Unused inputs must always be tied to an appropriate logic voltage level (either $V_{SS}$ or $V_{DD}$ ). | and the second | | 13 | EC1 | TRIC | AL | CH! | IRA | STER | IST | CS# | | i e | * 5.42 | , see | |------------------------------------------------------------------------------------------------------------|-------------------|-----------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------------------|----------| | Characteristic S | | | −55°C | | -40°C | | 25°C | | 85°C | | 125°C | | Units | | | | Symbol | V <sub>DD</sub> | Min | Max | Min | Max | Min | Тур | Max | Min | Max | Min | Max | Units | | Power Supply<br>Voltage | V <sub>DD</sub> | ı | 3 | 8 | 3 | 8 | 3 | _ | 8 | 3 | 8 | 3 | 8 | Vdc | | Output Voltage<br>V <sub>In</sub> = V <sub>DD</sub> or 0 | V <sub>OL</sub> , | 3 5 8 | 111 | 0.05<br>0.05<br>0.05 | 1 1 1 | 0.05<br>0.05<br>0.05 | = | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | 1 1 1 | 0.05<br>0.05<br>0.05 | - | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0 \text{ or } V_{DD}$ | V <sub>OH</sub> | 3<br>5<br>8 | 2.95<br>4.95<br>7.95 | 1 1 1 | 2.95<br>4.95<br>7.95 | 1 1 1 | 2.95<br>4.95<br>7.95 | 3<br>5<br>8 | | 2.95<br>4.95<br>7.95 | 1 | 2.95<br>4.95<br>7.95 | 111 | Vuc | | Input Voltage<br>V <sub>O</sub> = 2.5 or 0.5<br>V <sub>O</sub> = 4.5 or 0.5<br>V <sub>O</sub> = 7.5 or 1.5 | V <sub>IL</sub> | 3<br>5<br>8 | 111 | 0.9<br>1.5<br>2.4 | 111 | 0.9<br>1.5<br>2.4 | | 1.35<br>2.75<br>3.65 | 0.9<br>1.5<br>2.4 | | 0.9<br>1.5<br>2.4 | | 0.9<br>1.5<br>2.4 | Vdc | | $V_O = 0.5 \text{ or } 2.5$<br>$V_O = 0.5 \text{ or } 4.5$<br>$V_O = 1.5 \text{ or } 7.5$ | V <sub>IH</sub> | 3<br>5<br>8 | 2.1<br>3.5<br>5.6 | 111 | 2.1<br>3.5<br>5.6 | - | 2.1<br>3.5<br>5.6 | 1.65<br>2.75<br>4.45 | | 2.1<br>3.5<br>5.6 | _<br> | 2.1<br>3.5<br>5.6 | <u>-</u> | Vuc | | Output Current<br>V <sub>OH</sub> = 2.7<br>V <sub>OH</sub> = 4.6<br>V <sub>OH</sub> = 7.5 | Іон | 3<br>5<br>8 | -1.6<br>-2.4<br>-4.8 | 1 1 | -1.6<br>-2.4<br>-4.8 | | -1.4<br>-2.0<br>-3.6 | -2.0<br>-2.8<br>-4.6 | _<br> | -0.8<br>-1.6<br>-2.8 | - | -0.8<br>-1.6<br>-2.8 | _<br>_<br>_ | | | $V_{OL} = 0.3$<br>$V_{OL} = 0.4$<br>$V_{OL} = 0.5$ | loL | 3<br>5<br>8 | 1.6<br>2.4<br>4.8 | 1 | 1.6<br>2.4<br>4.8 | [ ] | 1.4<br>2.0<br>3.6 | 2.0<br>2.8<br>4.6 | | 0.8<br>1.6<br>2.8 | | 0.8<br>1.6<br>2.8 | = | | | Input Current<br>f <sub>in</sub> , OSC <sub>in</sub> | lín | 8 | | ±50 | | ±50 | | ±10 | ±25 | | ±22 | | ±22 | μAdo | | Other Inputs | <u>Ін</u> | 8 | | ±0.3 | | ±0.3 | - | ±.00001 | ±0.1 | <u> </u> | ±1.0 | | ±1.0 | | | Input Capacitance Output Capacitance | C <sub>in</sub> | 3-8 | | 10<br>10 | <u> </u> | 10 | | 6 | 10<br>10 | | 10 | _ | 10 | pF<br>pF | | 3-State Leakage<br>Current PD <sub>out</sub> | lι | 8 | | ±0.1 | _ | ±0.1 | _ | ±0.0001 | ±0.1 | _ | ±10 | _ | ±10 | μAdd | | Quiescent Current<br>(Static) | I <sub>DD</sub> | 8 | _ | 150 | _ | 150 | _ | 40 | 150 | _ | 150 | | 150 | μAdd | | SWITCHING | CHARACT | ERIS | TICS | <b>Part</b> | | PAS. | |-----------------------------------------------------------------------------------|--------------------------------------|-----------------|-----------------|-------------------|-------------------|-------| | Characteristic | Symbol | V <sub>DD</sub> | Min | Тур | Max | Units | | Output Rise and Fall Time<br>All Outputs | t <sub>TLH</sub><br>t <sub>THL</sub> | 3<br>5<br>8 | | 15<br>10<br>5 | 20<br>15<br>10 | ns | | Propagation Delay Time<br>f <sub>in</sub> to Modulus Control | t <sub>PLH</sub><br>t <sub>PHL</sub> | 3<br>5<br>8 | | 55<br>40<br>25 | 125<br>80<br>50 | ns | | Setup Time<br>Data to Clock | t <sub>SU</sub> | 3<br>5<br>8 | 50<br>40<br>30 | 20<br>10<br>9 | <del>-</del> | ns | | Clock to Enable | t <sub>SU</sub> | 3<br>5<br>8 | 100<br>50<br>30 | 30<br>15<br>10 | 1 1 1 | ns | | Hold Time<br>Clock to Data | t <sub>H</sub> | 3<br>5<br>8 | 10<br>15<br>20 | 5<br>8<br>10 | 1 1 | ns | | Recovery Time<br>Enable to Clock | t <sub>REC</sub> | 3<br>5<br>8 | 10<br>15<br>20 | -2<br>-3<br>-3 | 1 - 1 | ns | | Output Pulse Width<br>PHIR, PHIV with f <sub>R</sub> in Phase with f <sub>V</sub> | t <sub>wo</sub> | 3<br>5<br>8 | 70<br>40<br>30 | 250<br>150<br>100 | 500<br>300<br>200 | nş | | Input Rise and Fall Times<br>OSC <sub>in</sub> , f <sub>in</sub> | t <sub>TLH</sub><br>t <sub>THL</sub> | 3<br>5<br>8 | 111 | 10<br>5<br>2 | 5<br>2<br>0.5 | μs | | Input Puise Width Clock, Enable | t <sub>W</sub> | 3<br>5<br>8 | 60<br>50<br>40 | 30<br>25<br>20 | 1 - 1 | ns | $(TA = -55^{\circ}C \text{ to } + 125^{\circ}C, C_{L} = 50 \text{ pF})$ | FREQUENCY CHARACTERISTICS** | | | | | | | | | | | |---------------------------------------------------------------------------------------------------------------------------------|------------------|-------------------|-----------------|-----------------------|----------------|----------------------|-------|--|--|--| | Characteristic | Symbol | Division<br>Ratio | V <sub>DD</sub> | −55°C to 125°C<br>Max | Typical | −40°C to 85°C<br>Max | Units | | | | | Operating Frequency f <sub>in</sub> OSC <sub>in</sub><br>Input=SQ Wave V <sub>DD</sub> -V <sub>SS</sub><br>or Sinewave 500mVP-P | f <sub>max</sub> | ≥10 | 3<br>5<br>8 | 10<br>15<br>20 | 28<br>30<br>30 | 11<br>17<br>21 | | | | | | | | 3 | 3<br>5<br>8 | 3.5<br>5<br>8 | 12<br>16<br>24 | 4<br>6<br>9 | MHz | | | | ### PIN DESCRIPTIONS OSC<sub>in</sub>, OSC<sub>out</sub> (Pins 1 and 2) — These pins form an on-chip reference oscillator when connected to terminals of an external parallel resonant crystal. Frequency-setting capacitors of appropriate value must be connected from OSC<sub>in</sub> to ground and OSC<sub>out</sub>. OSC<sub>in</sub> may also serve as input for an externally generated reference signal. This signal will typically be AC-coupled to OSC<sub>in</sub>, but for larger amplitude signals (standard CMOS levels), DC coupling may also be used. In the external reference mode, no connector is required to OSC<sub>out</sub>. fy (Pin 3) – Divided $f_{in}$ frequency output. The fy output is internally connected to the $\div N$ counter and PD<sub>A</sub> input, allowing monitoring of this PD<sub>A</sub> input. V<sub>DD</sub> (Pin 4) - Positive power supply. **PD**<sub>out</sub> (Pin 5) – Three-state output of phase detector for use as loop error signal. Double-ended outputs are also available for this purpose (see $\Phi V$ and $\Phi R$ ). Frequency $f_V > f_R$ or $f_V$ leading: negative pulses Frequency $f_V < f_R$ or $f_V$ lagging: positive pulses Frequency $f_V = f_R$ and phase coincidence: High-Impedance state. Vss (Pin 6) - Circuit ground. **LD (Pin 7)** – Lock detector signal. High level when loop is locked ( $f_R$ , $f_V$ of same phase and frequency). Pulses low when loop is out of lock. **f**<sub>in</sub> (Pin 8) – Input to the positive edge triggers ÷N and ÷A counters. **f**<sub>in</sub> is typically derived from a fixed-divide prescaler and is AC-coupled into Pin 8. For larger amplitude signals (standard CMOS logic levels) DC coupling may be used. CLOCK, DATA (Pins 9 and 10) – Shift register clock and data input. Each low-to-high transition clocks one bit into the on-chip shift register. The data is presented on the DATA input at the time of the positive clock transition. The DATA input provides programming information for the 7-bit ÷A, 10-bit ÷N, and 14-bit ÷R counters. The last DATA bit determines which latch is activated, and which counter will be programmed on the next positive clock edge: a logic 1 selects the ÷R counter latch, and a logic 0 selects the ÷A and ÷N counter latches. The entry formats are as follows: **ENABLE (Pin 11)** – When high (1) transfers contents of the shift register into the latches, and to the programmable counter inputs. When low (0) inhibits the above action and allows changes to be made in the shift register data without affecting the counter programming. An on-chip pull-up establishes a continuously high level for ENABLE when no external signal is applied to Pin 11. MODULUS CONTROL (Pin 12) - Signal generated by the on-chip control logic circuitry for controlling an external dual-modulus prescaler. The modulus control level will be low at the beginning of a count cycle, and will remain low until the +A counter has counted down from its programmed value. At this time MODULUS CONTROL goes high and remains high until the ÷N counter has counted the rest of the way down from its programmed value (N - A additional counts, since both ÷N and ÷A are counting down during the first portion of the cycle). Modulus control is then set back low, the counters preset to their respective programmed values, and the sequence repeated. This provides for a total programmable divide value $(N_T)=(N^*P)+A$ , where P and P+1 represent the dual modulus prescaler divide values for low and high modulus control levels; N represents the number programmed into the ÷N counter; and A represents the number programmed into the ÷A counter. $f_R$ (Pin 13) – Divided reference frequency output. The $f_R$ output is connected internally to the $\div R$ counter and PD<sub>A</sub> input, allowing monitoring of this PD<sub>A</sub> input. REF<sub>out</sub> (Pin 14) – Buffered output of on-chip reference oscillator or externally provided reference input signal. $\Phi \text{V, }\Phi \text{R}$ (Pins 15 and 16) – These phase detector outputs can be combined externally for a loop error signal. A single-ended output is also available for this purpose (see PD\_out). If frequency $f_V$ is greater than $f_{Pl}$ , or if the phase of $f_V$ is leading, then error information is provided by $\Phi V$ pulsing low. $\Phi Pl$ remains essentially high. If frequency $f_V$ is less than $f_R$ , or if the phase of $f_V$ is lagging, then error information is provided by $\Phi R$ pulsing low. $\Phi V$ remains essentially high. If frequency $f_V=f_R$ and both are in phase, then both $\Phi V$ and $\Phi R$ remain high, except for a small minimum time period when both pulse low in phase. ### CONNECTION DIAGRAMS #### **DUAL-IN-LINE PACKAGES** # CHIP CARRIER #### DIE LAYOUT NOTE: Pin numbers correspond to DIP pin-out. # ORDERING INFORMATION ### **VALID COMBINATIONS:** IMI145158016PB IMI145158020QB IMI145158016XB IMI145158016ST IMI145158020LT IMI145158020LK IMI145158000DG IMI145158000DQ For detailed ordering information see page 2. ### **DUAL MODULUS PRESCALING** The technique of dual modulus prescaling is well established as a method of achieving high-performance frequency synthesizer operation at high frequencies. The approach allows relatively low-frequency programmable counters to be used as high-frequency programmable counters with speed capability of several hundred MHz. This is possible without the sacrifice in system resolution and performance that would otherwise result if a fixed (single modulus) divider was used for the prescaler. In dual modulus prescaling, the lower-speed counters must be uniquely configured. Special control logic is necessary to select the divide value P or P+1 in the prescaler for the required amount of time (see modulus control definition). The IMI145158 contains this feature, and can be used with a variety of dual modulus prescalers to allow speed, complexity, and cost to be tallored to the system requirements. Prescalers with P, P+1 divide values in the range of ÷3/÷4 to ÷128/÷129 can be controlled by the IMI145158. ### DESIGN GUIDELINES APPLICABLE TO THE IMI145158 The system total divide value (N<sub>total</sub>) will be dictated by the application: $$N_{\text{total}} = \frac{\text{frequency into the prescaler}}{\text{frequency into the phase detector}} = N*P+A$$ N is the number programmed into the $\div N$ counter; A is the number programmed into $\div A$ counter. P and P+1 are two selectable divide ratios available in the dual modulus prescalers. To have a range of $N_{total}$ values in sequence, the $\div A$ counter is programmed from zero through P-1 for a particular value N in the $\div N$ counter. N is then incremented to N+1, and the $\div A$ is sequenced from zero through P-1 again. There are minimum and maximum values that can be achieved for $N_{total}$ . These are a function of P and the size of the $\div N$ and $\div A$ counters. The constraint N>A always applies. If $A_{max}=P-1$ , then $N_{min}>P-1$ ; then $N_{total-min}=(P-1)P+A$ or (P-1)P, since A is free to assume the value of zero. $$N_{total-max} = N_{max} + P + A_{max}$$ To maximize system frequency capability, the dual modulus prescaler's output must go from low to high after each group of P or P+1 input cycles. The prescaler should divide by P when its modulus control line is high, and by P+1 when its modulus control is low. For the maximum frequency into the prescaler (F<sub>VCO</sub> max), the value used for P must be large enough so that: - A. F<sub>VCO</sub> max divided by P may not exceed the frequency capability of Pin 8 of the IMI145158. - B. The period of $F_{VCO}$ divided by P must be greater than the sum of the times: - a. Propagation delay through the dual modulus prescaler. - Prescaler setup or release time relative to its modulus control signal. - Propagation time from f<sub>in</sub> to the modulus control output for the IMI145158. A sometimes useful simplification in the IMI145158 programming code can be achieved by choosing the values for P of 8, 16, 32, 64, or 128. For these cases, the desired value for $N_{total}$ will result when $N_{total}$ in binary is used as the program code to the $\div N$ and $\div A$ counters in the following manner: - A. Assume the ÷A counter contains "b" bits where 2<sup>b</sup>=P. - B. Always program all higher order ÷A counter bits above "b" to zero. - C. Assume the ÷N counter and ÷A counter (with all the higher order bits above "b" ignored) combined into a single binary counter of 10+b bits in length. The MSB of this hypothetical counter is to correspond to the MSB of ÷N, and the LSB is to correspond to the LSB of ÷A. The system divide value, N<sub>total</sub>, now results when the value of N<sub>total</sub> in binary is used to program the "new" 10+b bit counter.