### /VI/IXI/VI #### High-Speed, Low-Power Voltage Comparators **Features** #### **General Description** The MAX900-903 high-speed, low-power, single/dual/ quad voltage comparators feature differential analog inputs and TTL logic outputs with active internal pull-ups. Fast propagation delay (8ns typ at 5mV overdrive) makes the MAX900-903 ideal for fast A/D converters and sampling circuits, line receivers, V/F converters, and many other data-discrimination applications. All comparators can be powered from separate analog and digital power supplies or from a single combined supply voltage. The analog input common-mode range includes the negative rail, allowing ground sensing when powered from a single supply. The MAX900-903 consume 18mW per comparator when powered from +5V. The MAX900-903 are equipped with independent TTL compatible latch inputs. The comparator output states are held when the latch inputs are driven low. The MAX901 provides the same performance as the MAX900, MAX902, and MAX903 with the exception of the latches. #### **Applications** High-Speed A/D Converters High-Speed V/F Converters Line Receivers Threshold Detectors Input Trigger Circuitry High-Speed Data Sampling **PWM Circuits** - 8ns Tvp Propagation Delay - 18mW/Comparator Power Consumption (Typ at +5V) - Separate Analog and Digital Supplies - Flexible Analog Supply: +5V to +10V or ±5V - Input Range Includes Negative Supply Rail - TTL Compatible Outputs - TTL Compatible Latch Inputs (Except MAX901) #### **Ordering Information** | PART | TEMP. RANGE | PIN-PACKAGE | |------------|-----------------|----------------| | MAX900ACPP | 0°C to +70°C | 20 Plastic DIP | | MAX900BCPP | 0°C to +70°C | 20 Plastic DIP | | MAX900ACWP | 0°C to +70°C | 20 Wide SO | | MAX900BCWP | 0°C to +70°C | 20 Wide SO | | MAX900BC/D | 0°C to +70°C | Dice* | | MAX900AEPP | -40°C to +85°C | 20 Plastic DIP | | MAX900BEPP | -40°C to +85°C | 20 Plastic DIP | | MAX900AEWP | -40°C to +85°C | 20 Wide SO | | MAX900BEWP | -40°C to +85°C | 20 Wide SO | | MAX900AMJP | -55°C to +125°C | 20 CERDIP | | MAX900BMJP | -55°C to +125°C | 20 CERDIP | Ordering information continued on page 11. Contact factory for dice specifications. #### Pin Configurations 5876651 0010631 673 Maxim Integrated Products 1 #### **ABSOLUTE MAXIMUM RATINGS (Note 1)** | Analog Supply Voltage (VCC to VEE) +12V | |---------------------------------------------------------------| | Digital Supply Voltage (VDD to GND) +7V | | Differential Input Voltage [VEE-0.2V] to [VCC+0.2V] | | Common-Mode Input Voltage [VEE-0.2V ] to [VCC+0.2V] | | Latch Input Voltage (MAX900/902/903 only) -0.2V to [VDD+0.2V] | | Output Short-Circuit Duration | | to GND Indefinite | | to V <sub>DD</sub> | | Internal Power Dissipation | | Denate above ±100°C 10mW/°C | | Operating Temperature Ranges: | |---------------------------------------------| | MAX900-903_C | | MAX900-903_E40°C to +85°C | | MAX900-903_M55°C to +125°C | | Junction Temperature (Tj)65°C to +160°C | | Storage Temperature Range65°C to +150°C | | Lead Temperature (soldering, 10 sec) +300°C | | | Note 1: Absolute maximum ratings apply to both packaged parts and dice, unless otherwise noted. Stresses beyond those listed under 'Absolute Maximum Ratings' may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. #### **ELECTRICAL CHARACTERISTICS** (VCC = +5V, VEE = -5V, VDD = +5V, LE1-LE4 = Logic High, TA = +25°C, unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MA | X900A/ | 901A | MAX900 | )B/901E | 3/902/903 | UNITS | |--------------------------------|---------|-----------------------------------------------------------------------|---------|--------|-----------------------|---------|---------|-----------------------|--------| | FANAMETEN | STWIDGE | | MIN | TYP | MAX | MIN | TYP | MAX | 0.4.10 | | Input Offset Voltage | Vos | V <sub>CM</sub> = 0V,<br>V <sub>O</sub> = 1.4V | | 0.5 | 2.0 | | 1.0 | 4.0 | mV | | Input Bias Current | lΒ | lin+ or lin- | | 3 | 6 | | 4 | 10 | μА | | Input Offset Current | los | V <sub>CM</sub> = 0V,<br>V <sub>O</sub> = 1.4V | | 50 | 250 | | 100 | 500 | nA | | Input Voltage Range | Vсм | (Note 2) | VEE-0.1 | | V <sub>CC</sub> -2.25 | VEE-0.1 | | V <sub>CC</sub> -2.25 | ٧ | | Common-Mode<br>Rejection Ratio | CMRR | -5V <v<sub>CM&lt;+2.75,<br/>V<sub>O</sub> = 1.4V<br/>(Note 3)</v<sub> | | 50 | 150 | | 75 | 250 | μV/V | | Power-Supply Rejection Ratio | PSRR | (Note 3) | | 50 | 150 | | 100 | 250 | μ٧/٧ | | Output High Voltage | Vон | V <sub>IN</sub> >250mV,<br>ISRC = 1mA | 2.4 | 3.5 | | 2.4 | 3.5 | | ٧ | | Output Low Voltage | Vol | V <sub>IN</sub> >250mV,<br>I <sub>SINK</sub> = 8mA | | 0.3 | 0.4 | | 0.3 | 0.4 | ٧ | | Latch Input Voltage High | VLH | (Note 4) | | 1.4 | 2.0 | | 1.4 | 2.0 | ٧ | | Latch Input Voltage Low | VLL | (Note 4) | 0.8 | 1.4 | | 0.8 | 1.4 | | ٧ | | Latch Input Current High | ILH | V <sub>LH</sub> = 3.0V<br>(Note 4) | | 1 | 20 | | 1 | 20 | μА | | Latch Input Current Low | ILL | V <sub>LL</sub> = 0.3V<br>(Note 4) | | 1 | 20 | | 1 | 20 | μА | #### **ELECTRICAL CHARACTERISTICS (continued)** $(VCC = +5V, VEE = -5V, VDD = +5V, LE1-LE4 = Logic High, TA = +25^{\circ}C, unless otherwise noted.)$ | PARAMETER SYMBOL | | CONDITIONS | MAX900A/MAX901A<br>MAX900B/MAX901B | | | | | MAX903 | | | UNITS | | |--------------------------------|-----|------------------------------------------------------------------|------------------------------------|-----|-----|-----|-----|--------|-----|-----|-------|----| | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | Positive Analog Supply Current | lcc | (Note 8) | | 10 | 15 | | 5 | 8 | | 2.5 | 4 | mA | | Negative Analog Supply Current | lEE | (Note 8) | | 7 | 12 | | 3.5 | 6 | | 2 | 3 | mA | | Digital Supply Current | IDD | (Note 8) | | 4 | 6 | | 2 | 3 | | 1 | 1.5 | mA | | Power Dissipation | PD | V <sub>CC</sub> = V <sub>DD</sub> = +5V,<br>V <sub>EE</sub> = 0V | 1 | 70 | 105 | | 35 | 55 | | 18 | 28 | mW | #### TIMING CHARACTERISTICS (VCC = +5V, VEE = -5V, VDD = +5V, LE1-LE4 = Logic High, TA = +25°C, unless otherwise noted.) | PARAMETER | SYMBOL CONDITIONS | | MAX900A/MAX901A<br>MAX900B/MAX901B | | | MAX902 | | | MAX903 | | | UNITS | |------------------------------------------------|----------------------|--------------------------------------------------------------------------------------|------------------------------------|-----|-----|--------|-----|-----|--------|-----|-----|-------| | | | | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | Input-to-Output High<br>Response Time | t <sub>pd+</sub> | V <sub>OD</sub> = 5mV,<br>C <sub>L</sub> = 15pF,<br>I <sub>O</sub> = 2mA<br>(Note 5) | | 8 | 10 | | 8 | 10 | | 8 | 10 | ns | | Input-to-Output Low<br>Response Time | tpd- | V <sub>OD</sub> = 5mV,<br>C <sub>L</sub> = 15pF,<br>I <sub>O</sub> = 2mA<br>(Note 5) | | 8 | 10 | | 8 | 10 | | 8 | 10 | ns | | Difference in Response<br>Time Between Outputs | Δtpd | (Notes 5, 6) | | 0.5 | 2.0 | | 0.5 | 2.0 | | 0.5 | 2.0 | ns | | Latch Disable to Output<br>High Delay | t <sub>pd</sub> +(D) | (Notes 4, 7) | | 10 | | | 10 | | | 10 | | ns | | Latch Disable to Output<br>Low Delay | t <sub>pd</sub> -(D) | (Notes 4, 7) | | 12 | | | 12 | | | 12 | | ns | | Minimum Setup Time | ts | (Notes 4, 7) | | 2 | | | 2 | | | 2 | | ns | | Minimum Hold Time | th | (Notes 4, 7) | | 1 | | | 1 | | | 1 | | ns | | Minimum Latch Disable<br>Pulse Width | t <sub>pw</sub> (D) | (Notes 4, 7) | | 10 | | | 10 | | | 10 | | ns | - Note 2: The input common-mode voltage and input signal voltages should not be allowed to go negative by more than 0.2V below VEE. The upper end of the common-mode voltage range is typically Vcc-2V, but either or both inputs can go to a maximum of - V<sub>CC</sub>+0.2V without damage. Tested for +4.75V<VCC<+5.25V, and -5.25V<VEE<-4.75V with VDD = +5V, although permissible analog power-supply range is +4.75V<VCC+10.5V for single-supply operation with VEE grounded. Note 3: - Specification does not apply to MAX901. Guaranteed by design. Times are for 100mV step inputs (see propagation delay characteristics in Figures 2 and 3). Maximum difference in propagation delay between any of the four comparators in the MAX900/901/902/903. See Timing Diagram (Figure 2). Owing to the difficult and critical nature of switching measurements involving the latch, these parameters cannot be tested in a production environment. Typical specifications listed are taken from measurements using a - high-speed test-jig. Note 8: IcC tested for +4.75V<VcC<+10.5V with VEE grounded. IEE tested for -5.25V<VEE<-4.75V with VCC = +5V. Ipp tested for +4.75V<VpD<+5.25V with the worst-case condition of all four comparator outputs at logic low. NINXIN #### **ELECTRICAL CHARACTERISTICS** (VCC = +5V, VEE = -5V, VDD = +5V, LE1-LE4 = Logic High; TA = Full Operating Temperature, unless otherwise noted.) | PARAMETER | SYMBOL | CONDITIONS | MA | X900A/ | 901A | MAX900 | 3/902/903 | UNITS | | |--------------------------------|---------|------------------------------------------------------------------------|---------|--------|-----------------------|---------|-----------|-----------------------|------| | PANAMEIEN | STRIBUL | CONDITIONS | MIN | TYP | MAX | MIN | TYP | MAX | | | Input Offset Voltage | Vos | V <sub>CM</sub> = 0V,<br>V <sub>O</sub> = 1.4V | | 1 | 3 | | 2 | 6 | mV | | Input Bias Current | lв | lin+ or lin- | | 4 | 10 | | 6 | 15 | μА | | Input Offset Current | los | V <sub>CM</sub> = 0V,<br>V <sub>O</sub> = 1.4V | | 100 | 500 | | 200 | 800 | nA | | Input Voltage Range | Vсм | (Note 2) | VEE-0.1 | | V <sub>CC</sub> -2.25 | VEE-0.1 | | V <sub>CC</sub> -2.25 | ٧ | | Common-Mode<br>Rejection Ratio | CMRR | -5V <v<sub>CM&lt;+2.75V,<br/>V<sub>O</sub> = 1.4V<br/>(Note 3)</v<sub> | | 80 | 250 | | 120 | 500 | μV/V | | Power-Supply Rejection Ratio | PSRR | (Note 3) | | 100 | 250 | | 150 | 500 | μV/V | | Output High Voltage | Voн | V <sub>IN</sub> >250mV,<br>I <sub>SRC</sub> = 1mA | 2.4 | 3.5 | | 2.4 | 3.5 | | ٧ | | Output Low Voltage | VoL | V <sub>IN</sub> >250mV,<br>ISINK = 8mA | | 0.3 | 0.4 | | 0.3 | 0.4 | ٧ | | Latch Input Voltage High | VLH | (Note 8) | | 1.4 | 2.0 | | 1.4 | 2.0 | ٧ | | Latch Input Voltage Low | VLL | (Note 8) | 0.8 | 1.4 | | 0.8 | 1.4 | | ٧ | | Latch Input Current High | Іцн | V <sub>LH</sub> = 3.0V<br>(Note 8) | | 2 | 20 | | 1 | 20 | μΑ | | Latch Input Current Low | lu | V <sub>LL</sub> = 0.3V<br>(Note 8) | | 2 | 20 | | 1 | 20 | μА | | PARAMETER | PARAMETER SYMBOL | | | MAX900A/MAX901A<br>MAX900B/MAX901B | | MAX902 | | | MAX903 | | | UNITS | |-----------------------------------|------------------|------------------------------|-----|------------------------------------|-----|--------|-----|-----|--------|-----|-----|-------| | | | ı | MIN | TYP | MAX | MIN | TYP | MAX | MIN | TYP | MAX | | | Positive Analog Supply<br>Current | lcc | (Note 8) | | 10 | 25 | | 5 | 12 | | 2.5 | 6 | mA | | Negative Analog<br>Supply Current | IEE | (Note 8) | | 7 | 20 | | 3.5 | 10 | | 2 | 5 | mA | | Digital Supply Current | IDD | (Note 8) | | 4 | 10 | | 2 | 5 | | 1 | 2.5 | mA | | Power Dissipation | PD | VCC = VDD = +5V,<br>VEE = 0V | | 70 | 105 | | 35 | 55 | | 18 | 28 | mW | #### TIMING CHARACTERISTICS (VCC = +5V, VEE = -5V, VDD = +5V, LE1-LE4 = Logic High, TA = TMIN to TMAX, unless otherwise noted.) | PARAMETER | 0,410,01 | CONDITIONS | MAX900A/901A | | | MAX90 | UNITS | | | |------------------------------------------------|-------------------|------------------------------------------------------------------------------------|--------------|-----|------------|-------|-------|-----|-------| | | SYMBOL | | MIN | TYP | MAX | MIN | TYP | MAX | UNITS | | Input-to-Output High<br>Response Time | t <sub>pd+</sub> | V <sub>OD</sub> = 5mV<br>C <sub>L</sub> = 15pF<br>I <sub>O</sub> = 2mA<br>(Note 5) | | 10 | 15 | | 10 | 15 | ns | | Input-to-Output Low<br>Response Time | t <sub>pd</sub> - | Vop = 5mV<br>C <sub>L</sub> = 15pF<br>I <sub>O</sub> = 2mA<br>(Note 5) | | 10 | <b>1</b> 5 | | 10 | 15 | ns | | Difference in Response Time<br>Between Outputs | Δtpd | (Notes 5, 6) | | 1 | 3 | | 1 | 3 | ns | The input common-mode voltage or either input signal voltage should not be allowed to go negative by more than 0.2V below Note 2: VEE. The upper end of the common-mode voltage range is typically VCC-2.0V, but either or both inputs can go to a maximum of VCC+0.2V without damage. Tested for +4.75V<VCC+5.25V, and -5.25V<VEE<-4.75V with VDD = +5V, although permissible analog power-supply range is +4.75V<VCC+10.5V for single-supply operation with VEE grounded. Specification does not apply to MAX901. Converted by decign. Times are fer 100mV step inputs (see propagation delay pharacteristics in Figures 2 and 3). Note 3: Note 4: Guaranteed by design. Times are for 100mV step inputs (see propagation delay characteristics in Figures 2 and 3). Maximum difference in propagation delay between any of the four comparators in the MAX900/901/902/903. Note 5: Note 6: See Timing Diagram (Figure 2). Owing to the difficult and critical nature of switching measurements involving the latch, these parameters cannot be tested in a production environment. Typical specifications listed are taken from measurements using a Note 7: high-speed test-jig. Note 8: ICC tested for +4.75V<VCC<+10.5V with VEE grounded. IEE tested for -5.25V<VEE<-4.75V with VCC = +5V. IDD tested for +4.75V<VDD<+5.25V with the worst-case condition of all four comparator outputs at logic low. #### **Typical Operating Characteristics** #### **Typical Operating Characteristics (continued)** **Pin Descriptions** #### **MAX900** | PIN | NAME | FUNCTION | |---------------|--------------------|-----------------------------------------| | 1, 10, 11, 20 | IN- (A, B, C, D) | Negative Input<br>(Channels A, B, C, D) | | 2, 9, 12, 19 | IN+ (A, B, C, D) | Positive Input<br>(Channels A, B, C, D) | | 3 | GND | Ground Terminal | | 4, 7, 14, 17 | LATCH (A, B, C, D) | Latch Input<br>(Channels A, B, C, D) | | 5, 6, 15, 16 | OUT (A, B, C, D) | Output<br>(Channels A, B, C, D) | | 8 | VEE | Negative Analog Supply and Substrate | | 13 | V <sub>DD</sub> | Positive Digital Supply | | 18 | Vcc | Positive Analog Supply | #### **MAX901** | PIN | NAME | FUNCTION | |--------------|------------------|-----------------------------------------| | 1, 8, 9, 16 | IN- (A, B, C, D) | Negative Input<br>(Channels A, B, C, D) | | 2, 7, 10, 15 | IN+ (A, B, C, D) | Positive Input<br>(Channels A, B, C, D) | | 3 | GND | Ground Terminal | | 4, 5, 12, 13 | OUT (A, B, C, D) | Output<br>(Channels A, B, C, D) | | 6 | VEE | Negative Analog Supply and Substrate | | 11 | V <sub>DD</sub> | Positive Digital Supply | | 14 | Vcc | Positive Analog Supply | #### **MAX902** | PIN | NAME | FUNCTION | |-------|--------------|--------------------------------------| | 1, 8 | IN- (A, B) | Negative Input<br>(Channels A, B) | | 2, 9 | IN+ (A, B) | Positive Input<br>(Channels A, B) | | 3 | GND | Ground Terminal | | 4, 11 | LATCH (A, B) | Latch Input<br>(Channels A, B) | | 5, 12 | OUT (A, B) | Output<br>(Channels A, B) | | 6, 13 | N.C. | No Connect | | 7 | VEE | Negative Analog Supply and Substrate | | 10 | VDD | Positive Digital Supply | | 14 | Vcc | Positive Analog Supply | #### **MAX903** | PIN | NAME | FUNCTION | |-----|-------|--------------------------------------| | 1 | Vcc | Positive Analog Supply | | 2 | IN+ | Positive Input | | 3 | IN- | Negative Input | | 4 | VEE | Negative Analog Supply and Substrate | | 5 | LATCH | Latch Input | | 6 | GND | Ground Terminal | | 7 | OUT | Output | | 8 | VDD | Positive Digital Supply | ### Applications Information Circuit Layout Because of the large gain-bandwidth transfer function of the MAX900-903, special precautions must be taken to realize their full high-speed capability. A printed circuit board with a good, low-inductance ground plane is mandatory. All decoupling capacitors (the small 100nF caramic type is a good choice) should be mounted as close as possible to the power-supply pins. Separate decoupling capacitors for analog VCC and for digital VDD are also recommended. Close attention should be paid to the bandwidth of the decoupling and terminating components. Short lead lengths on the inputs and outputs are essential to avoid unwanted parasitic feedback around the comparators. Solder the device directly to the printed circuit board instead of using a socket. #### Input Slew-Rate Requirements As with all high-speed comparators, the high gain-bandwidth product of the MAX900-903 can create oscillation problems when the input traverses the linear region. For clean output switching without oscillation or steps in the output waveform, the input must meet minimum slew-rate requirements. Oscillation is largely a function of board layout and of coupled source impedance and stray input capacitance. Both poor layout and large source impedance will cause the part to oscillate and increase the minimum slew-rate requirement. In some applications, it may be helpful to apply some positive feedback between the output and + input. This pushes the output through the transition region cleanly, but applies a hysteresis in threshold seen at the input terminals. #### TTL Output and Latch Inputs The comparator TTL output stages are optimized for driving low-power Schottky TTL with a fan-out of four. When the latch is connected to a logic high level or left floating, the comparator is transparent and immediately responds to changes at the input terminals. When the latch is connected to a TTL low level, the comparator output latches in the same state as at the instant that the latch command is applied, and will not respond to subsequent changes at the input. No latch is provided on the MAX901. #### **Power Supplies** The MAX900-903 can be powered from separate analog and digital supplies or from a single +5V supply. The analog supply can range from +5V to +10V with VEE grounded for single-supply operation (Figures 1A and 1B) or from a split ±5V supply (Figure 1C). The VDD digital supply always requires +5V. In high-speed, mixed-signal applications where a common ground is shared, a noisy digital environment can adversely affect the analog input signal. When set up with separate supplies (Figure 1C), the MAX900-903 isolate analog and digital signals by providing a separate AGND(VEE) and DGND. #### **Typical Power-Supply Alternatives** Figure 1A. Separate Analog Supply, Common Ground Figure 1B. Single +5V Supply, Common Ground Figure 1C. Split ±5V Supply, Separate Ground #### **Definition of Terms** | Vos | Input Offset Voltage: Voltage applied be- | | |-----|---------------------------------------------|--| | | tween the two input terminals to obtain TTL | | | | logic threshold (+1.4V) at the output. | | - VIN Input Voltage Pulse Amplitude: Usually set to 100mV for comparator specifications. - Vop Input Voltage Overdrive: Usually set to 5mV and in opposite polarity to V<sub>IN</sub> for comparator specifications. - Input to Output High Delay: The propagation delay measured from the time the input signal crosses the input offset voltage to the TTL logic threshold of an output low to high transistion. - tpdInput to Output Low Delay: The propagation delay measured from the time the input signal crosses the input offset voltage to the TTL logic threshold of an output high to low transition. - tpd+ (D) Latch Disable to Output High Delay: The propagation delay measured from the latch signal crossing the TTL threshold in a low to high transition to the point of the output crossing TTL threshold in a low to high transition. - tpd- (D) Latch Disable to Output Low Delay: The propagation delay measured from the latch signal crossing the TTL threshold in a low to high transition to the point of the output crossing TTL threshold in a high to low transition - ts Minimum Setup Time: The minimum time before the negative transition of the latch signal that an input signal change must be present in order to be acquired and held at the outputs. - th Minimum Hold Time: The minimum time after the negative transition of the latch signal that an input signal must remain unchanged in order to be acquired and held at the output. - tpw (D) Minimum Latch Disable Pluse Width: The minimum time that the latch signal must remain high in order to acquire and hold an input signal change. Figure 2. MAX900/902/903 Timing Diagram Figure 3. t<sub>pd</sub>+ Response Time to 5mV Overdrive Figure 4. t<sub>pd</sub>- Response Time to 5mV Overdrive Figure 5. Response-Time Setup Figure 6. Response to 50MHz Sine Wave Figure 7. Response to 100MHz sine wave photo #### +1.25V VREF IN1 UNDER MAXIM Vour1 MX7228 LIMIT VDAC1 OVER OCTAL LIMIT IN2 8-BIT DAC IN3 UNDER LIMIT UNDER LIMIT MSB D7 MAX901 8-BIT 8X8 UNDER LIM!T DATA DATA INPUT LATCH LSB D1 iN6 UNDER LIMIT OVER LIMIT IN7 Vout8 CONTROL A1 VDAC8 OVER LOGIC A2 LIMIT INR . MAX901 Figure 8. Alarm Circuit Level-Monitors Eight Separate Inputs ### \_\_\_\_\_\_ Typical Application Programmed, Variable-Alarm Limits By combining two quad analog comparators with an octal, 8-bit D/A converter (the MX7228), several alarm and limit-defect functions can be performed simultaneously without external adjustments. The MX7228's internal latches allow the system processor to set the limit points for each comparator independently and update them at any time. Set the upper and lower thresholds for a single transducer by pairing the D/A converter and comparator sections. #### Ordering Information (continued) | PART | TEMP. RANGE | PIN-PACKAGE | |------------|-----------------|----------------| | MAX901ACPE | 0°C to +70°C | 16 Plastic DIP | | MAX901BCPE | 0°C to +70°C | 16 Plastic DIP | | MAX901ACSE | 0°C to +70°C | 16 Narrow SO | | MAX901BCSE | 0°C to +70°C | 16 Narrow SO | | MAX901BC/D | 0°C to +70°C | Dice* | | MAX901AEPE | -40°C to +85°C | 16 Plastic DIP | | MAX901BEPE | -40°C to +85°C | 16 Plastic DIP | | MAX901AESE | -40°C to +85°C | 16 Narrow SO | | MAX901BESE | -40°C to +85°C | 16 Narrow SO | | MAX901AMJE | -55°C to +125°C | 16 CERDIP | | MAX901BMJE | -55°C to +125°C | 16 CERDIP | | MAX902CPD | 0°C to +70°C | 14 Plastic DIP | | MAX902CSD | 0°C to +70°C | 14 Narrow SO | | MAX902C/D | 0°C to +70°C | Dice* | | MAX902EPD | -40°C to +85°C | 14 Plastic DIP | | MAX902ESD | -40°C to +85°C | 14 Narrow SO | | MAX902MJD | -55°C to +125°C | 14 CERDIP | | МАХ903СРА | 0°C to +70°C | 8 Plastic DIP | | MAX903CSA | 0°C to +70°C | 8 SO | | MAX903C/D | 0°C to +70°C | Dice* | | МАХ903ЕРА | -40°C to +85°C | 8 Plastic DIP | | MAX903ESA | -40°C to +85°C | 8 SO | | MAX903MJA | -55°C to +125°C | 8 CERDIP | <sup>\*</sup> Contact factory for dice specifications. #### \_Pin Configurations (continued) #### Chip Topography Note: Substrate connected to VEE. MAX900/901/902/903 47376 Maxim cannot assume responsibility for use of any circuitry other than circuitry entirely embodied in a Maxim product. No circuit patent licenses are implied. Maxim reserves the right to change the circuitry and specifications without notice at any time. Maxim Integrated Products, 120 San Gabriel Drive, Sunnyvale. CA 94086 (408) 737-7600 © 1991 Maxim Integrated Products Printed USA Is a registered trademark of Maxim Integrated Products.