| _ ***                                                                |                                                                 | -                                                |                |                          |                            |                                  |                         |         | mire        | OVIC          |                     |                     |                             |                              |                              |                                           |              |                                                  |          |      |
|----------------------------------------------------------------------|-----------------------------------------------------------------|--------------------------------------------------|----------------|--------------------------|----------------------------|----------------------------------|-------------------------|---------|-------------|---------------|---------------------|---------------------|-----------------------------|------------------------------|------------------------------|-------------------------------------------|--------------|--------------------------------------------------|----------|------|
| T COD                                                                | T                                                               |                                                  |                |                          |                            |                                  |                         |         | EVISI       | ONS           |                     |                     |                             |                              |                              |                                           | Γ            |                                                  |          |      |
| LTR                                                                  | Non                                                             | 5060                                             |                |                          | D                          | ESCR                             | ПРТІС                   | N       | <del></del> |               |                     |                     | DATE (YR-MO-DA)             |                              |                              | APPROVED                                  |              |                                                  | <u> </u> |      |
| A<br>B                                                               |                                                                 | 5962-                                            |                | pes 0                    | 5 and                      | 06                               | 266                     | C3.50   | outli       | nog V         |                     | v                   |                             |                              | 03-09                        |                                           |              | ca L. Po                                         |          |      |
|                                                                      | Edit                                                            | orial                                            | . char         | nges (                   | throu                      | ghout                            |                         | Саве    | Outil       | nes A         | and                 | · · ·               |                             | 30-0                         |                              |                                           | MON          | ca L. Po                                         | peiking  | •    |
|                                                                      |                                                                 |                                                  |                |                          |                            |                                  |                         |         |             |               |                     |                     |                             |                              |                              |                                           |              |                                                  |          |      |
|                                                                      |                                                                 |                                                  |                | THE                      | ORIGI                      | NAL F                            | IRST F                  | PAGE 0  | F THIS      | S DRAW        | ING H               | AS BEE              | N REP                       | LACED                        |                              | 1                                         |              |                                                  | 1        |      |
| REV<br>SHEET                                                         |                                                                 |                                                  |                |                          |                            |                                  |                         |         |             | 1             |                     |                     |                             |                              | I .                          | 1                                         | ľ            | 1                                                |          | l.   |
|                                                                      | В                                                               |                                                  |                |                          | 1                          |                                  |                         |         |             |               |                     |                     |                             | <u> </u>                     |                              |                                           | :            |                                                  |          |      |
| REV                                                                  |                                                                 | l a l                                            | l <sub>R</sub> | l a                      | В                          |                                  | B                       |         |             | 0             | В                   | 0                   | 0                           | ь                            |                              |                                           |              |                                                  |          |      |
| REV<br>SHEET                                                         |                                                                 | B<br>16                                          | B<br>17        | B<br>18                  | B<br>19                    | B<br>20                          | B<br>21                 | B 22    | B<br>23     | B<br>24       | B<br>25             | B 26                | B 27                        | B 28                         |                              |                                           |              |                                                  |          |      |
| SHEET                                                                | 15                                                              | B<br>16                                          | B<br>17        | 18<br>RE\                | 19                         | B<br>20                          | 21                      | 22      | 23          | B<br>24<br>B  | B<br>25             | B<br>26<br>B        | B<br>27                     | B<br>28                      | 8                            | В                                         | В            | В                                                | В        | В    |
|                                                                      | 15<br>JS                                                        |                                                  |                | 18                       | 19<br>/                    |                                  |                         |         |             | 24            | 25                  | 26                  | 27                          | 28                           | 8                            | B<br>10                                   | B 11         | B 12                                             | B 13     | B 14 |
| SHEET<br>REV STATU                                                   | 15<br>JS<br>S                                                   | 16                                               |                | 18<br>RE\                | 19<br>/                    | 20<br>BY                         | 21<br>B                 | 22<br>B | 23<br>B     | 24<br>B       | 25<br>B<br>5        | 26<br>B             | 27<br>B<br>7                | 28<br>B<br>8                 | 9                            | 10<br>S S ( ) F                           | 11<br>PPLY ( | <del>                                     </del> | 13       |      |
| SHEET  REV STATUOF SHEETS  PMIC N/A  STA  MICRO                      | JS<br>S<br>NDA                                                  | 16<br>RD<br>CUI                                  | 17             | 18<br>RE\<br>SHE<br>PREI | 19<br>/<br>EET             | 20<br>BY<br>Tim H                | 21<br>B                 | 22<br>B | 23<br>B     | 24<br>B<br>4  | 25<br>B<br>5        | 26<br>B<br>6        | 27<br>B<br>7                | B<br>8<br>ECTR               | 9<br>5(1)(5)<br>1, OHI       | 10<br>S SUF<br>O 45                       | 11<br>PPLY 0 | 12                                               | 13       |      |
| SHEET  REV STATUOF SHEETS  PMIC N/A  STA  MICRO DRAW  FOR U          | JS<br>S<br>NDA<br>OCIR<br>AWIN                                  | RD<br>CUI                                        | 17<br>T        | 18 RE\ SHE PREF          | 19<br>/<br>EET<br>PAREC    | 20<br>BY<br>Tim F<br>BY<br>Tim F | 21<br>B<br>1            | 22<br>B | 23<br>B     | B<br>4<br>MIC | 25 B 5 CROC         | 26 B 6 FENS         | 27<br>B<br>7<br>E ELI<br>DA | 28<br>8<br>8<br>STR.<br>YTON | 9<br>SNICS<br>I, OHI<br>BIT, | 10<br>S SUF<br>O 45<br>CH                 | 11<br>PPLY 0 | 12                                               | 13<br>ER | 14   |
| SHEET  REV STATUOF SHEETS  PMIC N/A  STA  MICRO DRA  THIS DRAW FOR U | NDA<br>OCIR<br>AWIN<br>ING IS A<br>USE BY<br>ARTMEN<br>ENCIES ( | RD<br>CUI<br>IG<br>VAILA<br>ALL<br>ITS<br>OF THE | T<br>BLE       | 18 RE\ SHE PREI          | 19  / EET PAREE CKED ROVEE | 20<br>BY<br>Tim F<br>BY<br>Tim F | B 1 i. Noi: i. Noh Cool | 22<br>B | 23<br>B     | B<br>4<br>MIC | 25 B 5 CROCCROCIORY | 26 B 6 IRCUONTE, MC | 27<br>B<br>7<br>E ELI<br>DA | B<br>8<br>ECTRITION          | 9<br>SNICS<br>I, OHI<br>BIT, | 10<br>S SUF<br>O 454<br>CH<br>I 8<br>SILI | MOS<br>K BY  | 12<br>CENTI                                      | 13<br>ER | 14   |

67268

OF

SHEET

DESC FORM 193
JUL 94
<u>DISTRIBUTION STATEMENT A</u>. Approved for public release; distribution is unlimited.

5962-E360-96

28

#### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Three product assurance classes consisting of space application (device class V), military high reliability (device classes M and Q), and non-traditional military (device class N) with a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". For device class N, the user is cautioned to assure that the device is appropriate for the PIN.
  - 1.2 PIN. The PIN shall be as shown in the following example:



- 1.2.1 <u>RHA designator</u>. Device class M RHA marked devices shall meet the MIL-I-38535 appendix A specified RHA levels and shall be marked with the appropriate RHA designator. Device classes N, Q, and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows:

| Device type | Generic number | Circuit function                                                                         |
|-------------|----------------|------------------------------------------------------------------------------------------|
| 01          | 87c52          | 8-bit microcontroller with 8k-bytes EPROM memory (3.5 to 12 MHz)                         |
| 02          | 87C52-16       | 8-bit microcontroller with 8k-bytes EPROM memory (3.5 to 16 MHz)                         |
| 03          | 87C52          | 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 - 12 MHz) |
| 04          | 87C52-16       | 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 - 16 MHz) |
| 05          | 87052          | 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 - 12 MHz) |
| . 06        | 87C52-16       | 8-bit microcontroller with 8k-bytes of one time programmable EPROM memory (3.5 - 16 MHz) |

1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows:

| Device class | Device requirements documentation                                                                                        |  |  |  |  |
|--------------|--------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| М            | Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883  |  |  |  |  |
| N            | Certification and qualification to MIL-I-38535 with a non-traditional performance environment $\ensuremath{\mathcal{U}}$ |  |  |  |  |
| Q or V       | Certification and qualification to MIL-I-38535                                                                           |  |  |  |  |

1/ Any device outside the traditional performance environment; i.e., an operating temperature range of -55°C to +125°C and which requires hermetic packaging.

| STANDARD MICROCIRCUIT DRAWING                        | SIZE<br><b>A</b> |                     | 5962-91576     |
|------------------------------------------------------|------------------|---------------------|----------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL<br>B | SHEET <b>2</b> |

1.2.4 <u>Case outline(s)</u>. The case outline(s) shall be as designated in MIL-STD-1835 and as follows:

| utline letter    | <u>Descriptive designator</u>                                   | <u>Terminals</u>     | Package style                                                                                                          |
|------------------|-----------------------------------------------------------------|----------------------|------------------------------------------------------------------------------------------------------------------------|
| M<br>Q<br>U<br>X | GQCC1-J44 GDIP1-T40 or CDIP2-T40 CQCC1-N44 MS-011-AC <u>3</u> / | 44<br>40<br>44<br>40 | J lead chip carrier 2/<br>Dual-in-line package 2/<br>Square leadless chip carrier 2/<br>Plastic dual-line-line package |
| T                | MS-018-AC 3/                                                    | 44                   | Plastic J-leaded chip carrier                                                                                          |

1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-STD-883 (see 3.1 herein) for class M or MIL-I-38535 for classes N, Q, and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference.

# 1.3 Absolute maximum ratings. 4/

| Storage temperature range                                  | -65°C to +150°C        |
|------------------------------------------------------------|------------------------|
| Voltage on EAV PP PIN to VSS range                         | 0 V dc to +13.0 V dc   |
| Voltage on EA/V <sub>PP</sub> pin to V <sub>SS</sub> range | -0.5 V dc to +6.5 V dc |
| input, output current on any two pins                      | ±10 mA                 |
| Power dissipation (Pn)                                     | 1.5 W                  |
| Maximum junction temperature (T4)                          | +200°C                 |
| Lead temperature (soldering, 10 seconds)                   | +300°C                 |
| Thermal resistance, junction-to-case ( $\theta_{JC}$ ):    | 200 0                  |
| Case outline X                                             | 15°C/W                 |
| Case outline V                                             |                        |
| Case outline Y • • • • • • • • • • • • • • • • • •         | 14°C/W                 |
| Case outline M, Q, and U                                   | See MIL-STD-1835       |

# 1.4 Recommended operating conditions.

| Supply voltage (V <sub>CC</sub> )                | 5.0 V dc ±10%                                                                                                              |
|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|
|                                                  | -55°C to +125°C                                                                                                            |
| Devices 05 and 06 =                              | -40°C to +85°C                                                                                                             |
| Maximum input low voltage(except EA)             | 0.2 Vac - 0.25 V                                                                                                           |
| Maximum input low voltage (EA)                   | 0.2 Vcc - 0.45 V                                                                                                           |
| Minimum input high voltage (except XTAL1, RESET) | 0.2 Vcc + 1.1 V                                                                                                            |
| Minimum input high voltage (XTAL1, RESET)        | 0.2 V <sub>CC</sub> - 0.25 V<br>0.2 V <sub>CC</sub> - 0.45 V<br>0.2 V <sub>CC</sub> + 1.1 V<br>0.7 V <sub>CC</sub> + 0.2 V |

# 1.5 Digital logic testing for device classes Q and V.

Fault coverage measurement of manufacturing logic tests (MIL-STD-883, test method 5012) - - - - - XX percent 5/

# 2. APPLICABLE DOCUMENTS

2.1 <u>Government specification, standards, bulletin, and handbook</u>. Unless otherwise specified, the following specification, standards, bulletin, and handbook of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein.

# SPECIFICATION

MILITARY

MIL-I-38535 - Integrated Circuits, Manufacturing, General Specification for.

2/ For device types 01 and 02, lid shall be transparent to permit ultraviolet light erasure.

3/ see JEDEC Publication 95.

Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability.

5/ Values will be added when they become available.

| STANDARD<br>MICROCIRCUIT DRAWING  | SIZE<br>A |                | 5962-91576 |
|-----------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER |           | REVISION LEVEL | SHEET      |
| DAYTON, OHIO 45444                |           | B              | 3          |

STANDARDS

MILITARY

MIL-STD-883 - Test Methods and Procedures for Microelectronics.

MIL-STD-973 Configuration Management.

MIL-STD-1835 - Microcircuit Case Outlines.

BULLETIN

MILITARY

MIL-BUL-103 - List of Standardized Military Drawings (SMD's).

HANDBOOK

MILITARY

MIL-HDBK-780 - Standardized Military Drawings.

2.2 Non-Government publication. The following document forms a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DoD adopted are those listed in the issue of the DODISS cited in the sloicitaion. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation.

ELECTRONICS INDUSTRIES ASSOCIATION (EIA)

JEDEC Publication 95 - Registered and Standard Outlines for Semiconductor Devices.

(Applications for copies should be addressed to the Electronic Industry Association, 2500 Wilson Boulevard, Arlington, VA 2201-3834).

2.3 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence.

(Copies of the specification, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.)

#### 3. REQUIREMENTS

- 3.1 Item requirements. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes N, Q, and V shall be in accordance with MIL-I-38535, the device manufacturer's Quality Management (QM) plan, and as specified herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes N, Q, and V and herein.
  - 3.2.1 <u>Case outline(s)</u>. The case outline(s) shall be in accordance with 1.2.4 herein.
  - 3.2.2 <u>Ierminal connections</u>. The terminal connections shall be as specified on figure 1.
  - 3.2.3 Block diagram. The block diagram shall be as specified on figure 2.
  - 3.2.4 <u>Switching waveforms</u>. The switching waveforms shall be as specified on figure 3.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I.

| -<br>STANDARD<br>MICROCIRCUIT DRAWING                | SIZE<br><b>A</b> |                     | 5962-91576 |
|------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL<br>B | SHEET<br>4 |

- 3.5 <u>Marking</u>. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes N, Q, and V shall be in accordance with MIL-I-38535.
- 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes N, Q, and V shall be a "QML" or "Q" as required in MIL-I-38535.
- 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.2 herein). For device classes N, Q, and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.1 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M, the requirements of MIL-STD-883 (see 3.1 herein), or for device classes N, Q, and V, the requirements of MIL-I-38535 and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or for device classes N, Q, and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 <u>Notification of change for device class M</u>. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973.
- 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 105 (see MIL-I-38535, appendix A).
- 3.11 <u>Processing EPROMS.</u> All testing requirements and quality assurance provisions herein shall be satisfied by the manufacturer prior to delivery.
- 3.11.1 <u>Erasure of EPROMS</u>. When specified, devices shall be erased in accordance with the procedures and characteristics specified in 4.5.
- 3.11.2 <u>Programmability of EPROMS.</u> When specified, devices shall be programmed to the specified pattern using the procedures and characteristics specified in 4.6 and table III.
- 3.11.3 <u>Verification of erasure of programmability of EPROMS</u>. When specified, devices shall be verified as either programmed to the specified pattern or erased. As a minimum, verification shall consist of performing a functional test (subgroup 7) to verify that all bits are in the proper state. Any bit that does not verify to be in the proper state shall constitute a device failure, and shall be removed from the lot.

| STANDARD MICROCIRCUIT DRAWING                        | SIZE<br><b>A</b> |                     | 5962-91576 |
|------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL<br>B | SHEET<br>5 |

| Test                                                 | Symbol           | Cond                                  | Group A                                                                     | Device           |          | Limits Unit                 |                               |          |    |
|------------------------------------------------------|------------------|---------------------------------------|-----------------------------------------------------------------------------|------------------|----------|-----------------------------|-------------------------------|----------|----|
|                                                      |                  | 4.5 V ≤ V<br>unless otherw            | ditions <u>1</u> /<br>/ <sub>CC ≤</sub> 5.5 V<br>/ise specified             | sub-<br>groups   | type     | Min                         | Max                           | Unit     |    |
| Input low <u>vo</u> ltage<br>(except EA)             | v <sub>IL</sub>  |                                       |                                                                             | 1,2,3            | ALL      | -0.5<br><u>2</u> /          | 0.2 V <sub>CC</sub>           | V        | •  |
| Input_low voltage<br>to EA                           | v <sub>IL1</sub> |                                       |                                                                             | 1,2,3            | All      | 0<br>2/                     | 0.2 V <sub>CC</sub><br>-0.45  | v        | •  |
| Input high voltage<br>(except XTAL1,<br>RESET)       | v <sub>IH</sub>  |                                       |                                                                             | 1,2,3            | ALL      | 0.2 V <sub>CC</sub><br>+1.1 | 2/<br>V <sub>CC</sub><br>+0.5 | v        | ,  |
| Input high voltage<br>(XTAL1, RESET)                 | v <sub>IH1</sub> |                                       |                                                                             | 1,2,3            | ALL      | 0.7 V <sub>CC</sub><br>+0.2 | 2/<br>V <sub>CC</sub><br>+0.5 | v        |    |
| Output low voltage<br>(Ports 1,2,3)                  | v <sub>oL</sub>  | I <sub>OL</sub> = 1.6 mA              | V <sub>IN</sub> = V <sub>IH</sub><br>min, V <sub>IL</sub> max<br>CC = 4.5 V | 1,2,3            | ALL      |                             | 0.45                          | v        |    |
| Output low voltage<br><u>port</u> 0, ALE,<br>PSEN    | V <sub>OL1</sub> | $I_{OL} = 3.2 \text{ mA}$             |                                                                             | 1,2,3            | ALL      |                             | 0.45                          | ٧        |    |
| Output high Voltage (Ports 1,2,3)                    | VOH              | $I_{OH} = -60 \mu A$                  |                                                                             | 1,2,3            | All      | 2.4                         |                               | v        |    |
| (FORES 1,2,3)                                        |                  | $I_{OH} = -25  \mu A$                 |                                                                             |                  |          | 0.75 V <sub>CC</sub>        |                               |          |    |
|                                                      |                  | I <sub>OH</sub> = -10 μA              |                                                                             |                  |          | 0.90 V <sub>CC</sub>        |                               |          |    |
| Output high voltage port 0 in                        | V <sub>OH1</sub> | I <sub>OH</sub> = -800 μA             |                                                                             | 1,2,3            | ALL      | 2.4                         |                               |          |    |
| external<br>bus m <u>ode.</u><br>ALE, PSEN           |                  | I <sub>OH</sub> = -300 μA             |                                                                             |                  |          | 0.75 V <sub>CC</sub>        |                               |          |    |
| ALE, F3ER                                            |                  | I <sub>OH</sub> = -80 μA              |                                                                             |                  |          | 0.90 V <sub>CC</sub>        |                               |          |    |
| Logic 0 input<br>current,<br>ports 1.2.3             | IIL              | V <sub>IN</sub> = 0.45 V              | <del>-</del> -                                                              | 1,2,3            | All .    |                             | -75                           | μΑ       | -  |
| Logic 1 to 0<br>transition<br>current<br>ports 1.2.3 | ITL              | v <sub>cc</sub> = 5.5 v 5             | /                                                                           |                  |          |                             | -750                          |          |    |
| Input leakage current                                | ILI              | V <sub>IN</sub> = V <sub>IH</sub> min |                                                                             |                  |          | 0                           | 10                            |          |    |
| port 0                                               |                  | V <sub>IN</sub> = V <sub>IL</sub> max |                                                                             |                  |          | 0                           | -10                           |          |    |
| See footnotes at end                                 | of table.        |                                       |                                                                             |                  |          |                             | •                             |          |    |
| MICE                                                 | STANDAI          |                                       |                                                                             | SIZE<br><b>A</b> |          |                             |                               | 5962-915 | 76 |
| DEFENSE ELI                                          |                  | SUPPLY CENTER                         | R                                                                           |                  | REVISION | ON LEVEL<br>B               | SH                            | EET<br>6 |    |

| Test                                                                  | Symbol              | Conditions 1/                                              | Group A        | Device       | Limits                    |                | Unit            |
|-----------------------------------------------------------------------|---------------------|------------------------------------------------------------|----------------|--------------|---------------------------|----------------|-----------------|
|                                                                       | -                   | 4.5 V s V <sub>CC</sub> s 5.5 V unless otherwise specified | sub-<br>groups | type         | Min                       | Max            |                 |
| Reset pull down<br>_resistor                                          | R <sub>RST</sub>    |                                                            | 1,2,3          | ALL          | 50                        | 300            | kΩ              |
| Pin capacitance                                                       | c <sup>IO</sup>     | See 4.4.1c                                                 | 4              | ALL          |                           | 10             | pF              |
| Supply current<br>running at 12 MHz,<br>idle at 12 MHz,<br>power down | I <sub>CC1</sub>    | 2/ 6/                                                      | 1,2,3          | 01, 03<br>05 |                           | 35<br>6<br>75  | mA<br>mA<br>μA  |
| Supply current<br>running at 16 MHz,<br>idle at 16 MHz,<br>power down | I <sub>CC2</sub>    | 6/                                                         | 1,2,3          | 02, 04<br>06 |                           | 39<br>7<br>75  | ma<br>ma<br>µa  |
| Functional test                                                       |                     | See 4.4.1b, V <sub>CC</sub> = 4.5 V, 5.5 V                 | 7,8            | ALL          |                           |                |                 |
| EX                                                                    | TERNAL PROC         | RAM AND DATA MEMORY CHARACTERIST                           | ics            |              |                           |                |                 |
| Oscillator frequency                                                  | 1/t <sub>clcl</sub> | See figure 4<br>7/8/9/                                     | 9,10,11        | 01,03,05     | 3.5                       | 12             | MHz             |
|                                                                       |                     |                                                            | 9,10,11        | 02,04,06     | 3.5                       | 16             |                 |
| ALE pulse width                                                       | tLHLL               |                                                            | 9,10,11        | 01,03,05     | 112                       |                | ns              |
|                                                                       |                     |                                                            | 9,10,11        | 02,04,06     |                           |                |                 |
|                                                                       |                     |                                                            | 9,10,11        | ALL          | <sup>2t</sup> cLCL<br>-55 |                |                 |
| Address valid to<br>ALE low                                           | <sup>t</sup> avll   |                                                            | 9,10,11        | 01,03,05     | 13                        |                | ns              |
|                                                                       |                     |                                                            | 9,10,11        | 02,04,06     | 5                         |                |                 |
|                                                                       | -                   | <u> </u>                                                   | 9,10,11        | ALL          | 3/<br>tclcl <sub>70</sub> |                |                 |
| Address hold after<br>ALE low                                         | t <sub>LLAX</sub>   |                                                            | 9,10,11        | 01,03,05     | 33                        |                |                 |
|                                                                       |                     |                                                            | 9,10,11        | 02,04,06     | 12                        |                |                 |
|                                                                       |                     |                                                            | 9,10,11        | ALL          | <sup>t</sup> clcl<br>-50  |                |                 |
| See footnotes at end o                                                | f table.            |                                                            |                | 1            | - )(                      | - <del> </del> |                 |
| •                                                                     | STANDAR             |                                                            | SIZE           |              |                           |                | <b>5000</b> 045 |
|                                                                       | CIRCUIT             |                                                            | <u> </u>       |              |                           |                | 5962-9157       |

| Test Symbol                              | Symbol                                                        |                        |         | Device                    | ļ                        | Limits             |    |
|------------------------------------------|---------------------------------------------------------------|------------------------|---------|---------------------------|--------------------------|--------------------|----|
|                                          | 4.5 V < V <sub>CC</sub> < 5.5 V<br>unless otherwise specified | sub-<br>groups         | type    | Min                       | Max                      |                    |    |
| ALE low to valid<br>instr. in            | tLLIV                                                         | See figure 4<br>7/8/9/ | 9,10,11 | 01,03,05                  |                          | 218                | ns |
|                                          |                                                               |                        | 9,10,11 | 02,04,06                  |                          | 132                |    |
|                                          |                                                               |                        | 9,10,11 | ALL                       |                          | 4t <sub>CLCL</sub> |    |
| ALE low to PSEN                          | <sup>t</sup> LLPL                                             |                        | 9,10,11 | 01,03,05                  | 28                       |                    | ns |
|                                          |                                                               |                        | 9,10,11 | 02,04,06                  | 7                        |                    |    |
| **                                       |                                                               | _                      | 9,10,11 | ALL                       | <sup>t</sup> CLCL<br>-55 |                    |    |
| PSEN pulse width                         | t <sub>PLPH</sub>                                             |                        | 9.10.11 | 01.03.05                  | 190                      |                    | ns |
|                                          |                                                               |                        | 9,10,11 | 02,04,06                  | 125                      |                    |    |
|                                          | _                                                             | 9,10,11                | ALL     | <sup>3t</sup> clcl<br>-60 |                          |                    |    |
| PSEN low to valid instr. in              | t <sub>PLIV</sub>                                             |                        | 9,10,11 | 01,03,05                  |                          | 130                | ns |
|                                          |                                                               |                        | 9,10,11 | 02,04,06                  | :<br>:                   | 65                 |    |
|                                          |                                                               | 1                      | 9,10,11 | ALL                       |                          | 3t <sub>CLCL</sub> |    |
| Input in <u>str.</u> hold<br>after PSEN  | t <sub>PXIX</sub>                                             |                        | 9,10,11 | All                       | 0                        |                    |    |
| Input in <u>str.</u> float<br>after PSEN | t <sub>PXIZ</sub>                                             |                        | 9,10,11 | 01,03,05                  |                          | 58                 | ns |
|                                          |                                                               |                        | 9,10,11 | 02,04,06                  |                          | 37                 |    |
| · · · · · · · · · · · · · · · · · · ·    |                                                               | 9,10,11                | ALL     |                           | t <sub>CLCL</sub>        | Ī                  |    |

| STANDARD<br>MICROCIRCUIT DRAWING                     | SIZE<br><b>A</b> |                     | 5962-91576 |
|------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL<br>B | SHEET<br>8 |

| Test Symbol                              | Symbol                                                        | Conditions 1/          | 1/ Group A | Device   |                            | Limits                     | Unit |
|------------------------------------------|---------------------------------------------------------------|------------------------|------------|----------|----------------------------|----------------------------|------|
|                                          | 4.5 V ± V <sub>CC</sub> ± 5.5 V<br>unless otherwise specified | sub-<br>groups         | type       | Min      | Max                        |                            |      |
| Address to valid<br>instr. in            | t <sub>AVIV</sub>                                             | See figure 4<br>Z/8/2/ | 9,10,11    | 01,03,05 |                            | 312                        | ns   |
| ·                                        |                                                               |                        | 9,10,11    | 02,04,06 |                            | 188                        |      |
|                                          |                                                               |                        | 9,10,11    | ALL      |                            | 5t <sub>CLCL</sub><br>-120 |      |
| PSEN low to address<br>float             | t <sub>PLAZ</sub>                                             |                        | 9,10,11    | ALL      |                            | 25                         | ns   |
| RD pulse width                           | <sup>t</sup> RLRH                                             |                        | 9,10,11    | 01,03,05 | 400                        |                            | ns   |
|                                          |                                                               | 9.10.11                | 02.04.06   | 270      |                            |                            |      |
|                                          |                                                               |                        | 9,10,11    | ALL      | <sup>6t</sup> CLCL<br>-100 |                            |      |
| WR pulse width twww.                     | twwh                                                          |                        | 9,10,11    | 01,03,05 | 400                        |                            | ns   |
|                                          |                                                               |                        | 9.10.11    | 02.04.06 |                            |                            |      |
|                                          |                                                               |                        | 9,10,11    | ALL      | <sup>6t</sup> clcl<br>-100 |                            |      |
| RD low to valid<br>data in               | <sup>t</sup> RLDV                                             |                        | 9,10,11    | 01,03,05 |                            | 232                        | ns   |
|                                          |                                                               |                        | 9,10,11    | 02,04,06 |                            | 123                        |      |
|                                          |                                                               | 9,10,11                | ALL        |          | <sup>5t</sup> CLCL<br>-185 |                            |      |
| Data hold after RD                       | t <sub>RHDX</sub>                                             | <u> </u>               | 9,10,11    | ALL      | 0                          |                            | ns   |
| Da <u>ta</u> float after<br>RD           | <sup>t</sup> RHDZ                                             |                        | 9,10,11    | 01,03,05 |                            | 82                         | ns   |
| e en |                                                               | <b>→</b>               | 9,10,11    | 02,04,06 |                            | 30                         | -    |
|                                          |                                                               |                        | 9,10,11    | ALL      | <del></del>                | <sup>2†</sup> CLCL<br>-85  |      |

| STANDARD<br>MICROCIRCUIT DRAWING                     | SIZE<br><b>A</b> |                     | 5962-91576 |
|------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL<br>B | SHEET<br>9 |

| Test Symbol                            | Symbol  | Conditions 1/                                              | Group A<br>sub-<br>groups | Device                     |                            | _imits                    | Unit |
|----------------------------------------|---------|------------------------------------------------------------|---------------------------|----------------------------|----------------------------|---------------------------|------|
|                                        |         | 4.5 V ± V <sub>CC</sub> ± 5.5 V unless otherwise specified |                           | type                       | Min                        | Max                       |      |
| ALE low to valid                       | tLLDV   | See figure 4<br>7/8/9/                                     | 9,10,11                   | 01,03,05                   |                            | 496                       | ns   |
| data in                                |         | 9,10,11                                                    | 02,04,06                  |                            | 320                        |                           |      |
|                                        | 1       | 9,10,11                                                    | ALL                       |                            | 8t <sub>CLCL</sub><br>-170 |                           |      |
| Address to valid tavev data in         |         | 9,10,11                                                    | 01,03,05                  |                            | 565                        | ns                        |      |
|                                        | 9,10,11 | 9,10,11                                                    | 02,04,06                  |                            | 370                        |                           |      |
|                                        | -       | 9,10,11                                                    | ALL                       |                            | 9t <sub>CLCL</sub><br>-185 |                           |      |
| ALE low to RD or t <sub>LLWL</sub>     |         | 9,10,11                                                    | 01,03,05                  | 185                        | 315                        | ns                        |      |
|                                        | 9,10,11 | 9,10,11                                                    | 02,04,06                  | 120                        | 250                        |                           |      |
|                                        |         |                                                            | 9,10,11                   | ALL                        | <sup>3t</sup> cLCL<br>-65  | 3t <sub>CLCL</sub><br>+65 |      |
| Ad <u>dr</u> ess <u>to</u><br>RD to WR |         | 9,10,11                                                    | 01,03,05                  | 188                        |                            | ns                        |      |
| low                                    |         |                                                            | 9,10,11                   | 02,04,06                   | 102                        |                           | Ţ    |
|                                        | 1       | 9,10,11                                                    | ALL                       | <sup>4t</sup> CLCL<br>-145 |                            |                           |      |
| Data valid to WR<br>transition         | tovex   |                                                            | 9,10,11                   | 01,03,05                   | 8                          |                           | ns   |
|                                        |         |                                                            | 9.10.11                   | 02.04.06                   | 5                          |                           |      |
|                                        |         |                                                            | 9,10,11                   | ALL                        | tCLCL                      |                           |      |

| STANDARD MICROCIRCUIT DRAWING                        | SIZE<br><b>A</b> |                     | 5962-91576         |
|------------------------------------------------------|------------------|---------------------|--------------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL<br>B | SHEET<br><b>10</b> |

| Test Symbol                                                        |                                | Group A                                                       | Device         | Device Limits        |                             | Unit |    |
|--------------------------------------------------------------------|--------------------------------|---------------------------------------------------------------|----------------|----------------------|-----------------------------|------|----|
|                                                                    |                                | 4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified | sub-<br>groups | type                 | Min                         | Max  |    |
| Data hold after WR                                                 | t <sub>WHQX</sub> See figure 4 | 9.10.11                                                       | 01.03.05       | 18                   |                             | ns   |    |
|                                                                    |                                | 7/ 8/ 9/                                                      | 9.10.11        | 02.04.06             |                             |      | 1  |
|                                                                    |                                |                                                               | 9,10,11        | All                  | <sup>t</sup> CLCL<br>-65    |      |    |
| RD low to address                                                  | <sup>t</sup> RLAZ              |                                                               | 9,10,11        | ALL                  |                             | 0    | ns |
| RD or WR high to ALE                                               | twhLH                          |                                                               | 9.10.11        | 01.03.05             | 18                          | 148  | ns |
| m gn                                                               |                                | •                                                             | 9.10.11        | 02.04.06             |                             | 127  |    |
|                                                                    |                                | 9,10,11                                                       | ALL            | t <sub>CLCL</sub> 2/ | t <sub>CLCL</sub><br>+65    |      |    |
| Serial port clock t <sub>XLXL</sub> See figure 4 cycle time 7/8/2/ | tXLXL                          |                                                               | 9,10,11        | 01,03,05             | 1000                        |      | ns |
|                                                                    |                                | 9,10,11                                                       | 02,04,06       | 740                  |                             | _    |    |
|                                                                    |                                | 9,10,11                                                       | ALL            | 12t <sub>CLCL</sub>  |                             |      |    |
| Output data setup to clock rising                                  | tqvxH                          |                                                               | 9,10,11        | 01,03,05             | 700                         |      | ns |
| edge                                                               |                                |                                                               | 9,10,11        | 02,04,06             | 484                         |      |    |
|                                                                    |                                |                                                               | 9,10,11        | ALL                  | <sup>10t</sup> CLCL<br>-133 |      |    |
| Output data hold<br>after clock rising                             | t <sub>XHQX</sub>              |                                                               | 9,10,11        | 01,03,05             | 50                          |      | ns |
| edge                                                               |                                |                                                               | 9,10,11        | 02,04,06             | 6                           |      |    |
|                                                                    |                                |                                                               | 9,10,11        | ALL                  | 2t <sub>CLCL</sub>          |      |    |
| Input data hold after clock rising                                 | t <sub>XHDX</sub>              |                                                               | 9,10,11        | ALL                  | 0                           |      | ns |

| STANDARD MICROCIRCUIT DRAWING                        | SIZE<br><b>A</b> |                     | 5962-91576  |
|------------------------------------------------------|------------------|---------------------|-------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL<br>B | SHEET<br>11 |

| Test                                  | Symbol            | Conditions 1/                                                 | Group A<br>sub-<br>groups | Device<br>type | Limits                      |     | _Unit |
|---------------------------------------|-------------------|---------------------------------------------------------------|---------------------------|----------------|-----------------------------|-----|-------|
|                                       | unless otherwi    | 4.5 V ≤ V <sub>CC</sub> ≤ 5.5 V<br>unless otherwise specified |                           |                | Min                         | Max |       |
| Clock rising edge to input data valid | txHDV             | See figure 4<br>7/8/9/                                        | 9,10,11                   | 01,03,05       | 700                         |     | ns    |
|                                       |                   |                                                               | 9,10,11                   | 02,04,06       | 484                         |     |       |
|                                       |                   | 1                                                             | 9,10,11                   | ALL            | <sup>10t</sup> CLCL<br>-133 |     |       |
| High time                             | <sup>t</sup> cHCX |                                                               | 9,10,11                   | All            | 20                          |     | ns    |
| Low time                              | tcLCX             |                                                               | 9,10,11                   | ALL            | 20                          |     | ns    |
| Rise time                             | t <sub>CLCH</sub> |                                                               | 9,10,11                   | All            |                             | 20  | ns    |
| Fall time                             | tCHCL             |                                                               | 9,10,11                   | ALL            |                             | 20  | ns    |

- 1/ Unless otherwise specified, all testing to be performed using worst case test conditions. The operating temperature shall be as specified in 1.4.
- 2/ Guaranteed, if not tested, to the limits specified.
- 2/ Capacitive loading on ports 0 and 2 may cause spurious noise to be superimposed on the V<sub>OL</sub>s of ALE and ports 1 and 3. The noise is due to external bus capacitance discharging into the port 0 and port 2 pins when these pins make 1-to-0 transitions during bus operations. In the worst cases (capacitive loading > 100 pF), the noise pulse on the ALE pin may exceed 0.8 V. In such cases, it may be desirable to qualify ALE with a Schmitt Trigger, or use an address latch with a Schmitt Trigger STROBE input. I<sub>OL</sub> can exceed these conditions provided that no single output sinks more than 5 mA and no more than two outputs exceed the test conditions.
- 4/ Capacitive loading on ports 0 and 2 may cause the  $V_{OH}$  on ALE and PSEN to momentarily fall below the 0.9  $V_{CC}$  specification when the address bits are stabilizing.
- Fins of ports 1, 2, and 3 source a transition current when they are being externally driven from 1 to 0. The transition current reaches its maximum value when V<sub>IN</sub> is approximately 2 V.
- 6/ I<sub>CC</sub> Max at other frequencies is given by: Active mode: I<sub>CC</sub> Max = 0.94 x FREQ + 23.72: Idle mode: I<sub>CC</sub> Max = 0.14 x FREQ + 4.32, where FREQ is the external oscillator frequency in MHz. I<sub>CC</sub> Max is given in mA. See figure 4.
- If All devices to be tested at 16 MHz only, but guaranteed across the specified operating frequency range. Devices not meeting the limits of the 16 MHz devices may be retested to be supplied at the slower 12 MHz speed grade.
- 8/ Parametric values are based on a 12 MHz oscillator for device types 01, 03, and 05, a 16 MHz oscillator for device types 02, 04, 06, and a variable oscillator for all devices.
- 2/ Load capacitance for port 0, ALE, and PSEN = 100 pF, load capacitance for all other outputs = 80 pF.

| STANDARD MICROCIRCUIT DRAWING                        | SIZE<br><b>A</b> |                     | 5962-91576 |
|------------------------------------------------------|------------------|---------------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL<br>B | SHEET 12   |

| 2 P P P P P P P P P P P P P P P P P P P                 | Q,X  Terminal symbol  1.0/T2 1.1/T2EX 1.2 1.3 1.4 1.5 1.6 1.7 ST                                                                                                                            | M,U, and Y  Terminal symbol  NC T2/P1.0 T2EX/P1.1 P1.2 P1.3 P1.4 P1.5                                                                                                                                                                                                           |
|---------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1 P 2 P 3 P 4 P 5 P 6 P 7 P 8 P P 9 R 10 R. 11 12 13 11 | symbol<br>1.0/T2<br>1.1/T2EX<br>1.2<br>1.3<br>1.4<br>1.5<br>1.6<br>1.7                                                                                                                      | NC<br>T2/P1.0<br>T2EX/P1.1<br>P1.2<br>P1.3<br>P1.4<br>P1.5                                                                                                                                                                                                                      |
| 2 PP                | 1.1/T2EX<br>1.2<br>1.3<br>1.4<br>1.5<br>1.6                                                                                                                                                 | T2/P1.0<br>T2EX/P1.1<br>P1.2<br>P1.3<br>P1.4<br>P1.5                                                                                                                                                                                                                            |
| 15                                                      | xD/P3.0<br>xD/P3.1<br>NTD/P3.2<br>NT1/P3.3<br>D/P3.4<br>1/P3.5<br>S/P3.6<br>D/P3.7<br>TAL2<br>TAL1<br>SS<br>2.1/A9<br>2.2/A10<br>2.3/A11<br>2.4/A12<br>2.5/A13<br>2.6/A14<br>2.7/A15<br>SEN | P1.6 P1.7 RST RXD/P3.0 NC IXD/P3.1 INTO/P3.2 INT1/P3.3 TO/P3.4 I1/P3.5 WR/P3.6 RD/P3.7 XTAL2 XTAL1 VSS NC P2.0/A8 P2.1/A9 P2.2/A10 P2.3/A11 P2.4/A12 P2.5/A13 P2.6/A14 P2.7/A15 PSEN ALE/PROG NC EA/V-D PC.7/AD7 PO.6/AD6 PO.5/AD5 PO.4/AD4 PO.3/AD3 PO.2/AD2 PO.1/AD1 PO.0/AD0 |

NC = No connection

FIGURE 1. <u>Terminal connections</u>.

| STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> |                     | 5962-91576  |
|------------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                                    |                  | REVISION LEVEL<br>B | SHEET<br>13 |





External Program Memory Read Cycle



FIGURE 3. Switching waveforms and test circuit.

| STANDARD  MICROCIRCUIT DRAWING  DEFENSE ELECTRONICS SUPPLY CENTER  DAYTON, OHIO 45444 | SIZE<br><b>A</b> |                     | 5962-91576         |
|---------------------------------------------------------------------------------------|------------------|---------------------|--------------------|
|                                                                                       |                  | REVISION LEVEL<br>B | SHEET<br><b>15</b> |



External Data Memory Write Cycle



FIGURE 3. Switching waveforms and test circuit - Continued.

Shift Register Mode Timing

| STANDARD<br>MICROCIRCUIT DRAWING                     | SIZE<br><b>A</b> |                     | 5962-91576  |
|------------------------------------------------------|------------------|---------------------|-------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                  | REVISION LEVEL<br>B | SHEET<br>16 |



NOTE: AC: Testing

input and output waveforms



NOTE: AC inputs during testing are driven at  $V_{CC}$  -0.5 V for a logic '1' and 0.45 V for a logic '0'. Timing measurements are made at  $V_{\rm IH}$  minimum for a logic '1' and  $V_{\rm IL}$  maximum for a logic '0'.

Float waveforms

NOTE: For timing purposes, a port pin ceases floating when a 100 mV change from load voltage occurs and begins floating when a 100 mV change from loaded  $V_{OH}$  or  $V_{OL}$  level occurs.  $I_{OL}$  or  $I_{OH}$   $\ge$   $\pm 20$  mA.

FIGURE 3. <u>Switching waveforms and test circuit</u> - Continued.

| STANDARD  MICROCIRCUIT DRAWING  DEFENSE ELECTRONICS SUPPLY CENTER  DAYTON, OHIO 45444 | SIZE<br><b>A</b> |                     | 5962-91576  |
|---------------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                                       |                  | REVISION LEVEL<br>B | SHEET<br>17 |



| Output               | RL     | СĹ     |
|----------------------|--------|--------|
| Port 0,<br>ALE, PSEN | 1.2 kΩ | 100 pF |
| All other            | 2.4 kΩ | 80 pf  |

### NOTES:

- All diodes are 1N914 or equivalent.
   C<sub>L</sub> includes tester and fixture capacitance.

Test circuit or equivalent

FIGURE 3. <u>Switching waveforms and test circuit</u> - Continued.

| STANDARD  MICROCIRCUIT DRAWING  DEFENSE ELECTRONICS SUPPLY CENTER  DAYTON, OHIO 45444 | SIZE<br><b>A</b> |                     | 5962-91576  |
|---------------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                                       |                  | REVISION LEVEL<br>B | SHEET<br>18 |



Valid only within frequency specifications of the device under test

FIGURE 4. ICC versus frequency.

| STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> |                     | 5962-91576  |
|------------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                                    |                  | REVISION LEVEL<br>B | SHEET<br>19 |

- 4. QUALITY ASSURANCE PROVISIONS
- 4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with MIL-STD-883 (see 3.1 herein). For device classes N, Q, and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 and the device manufacturer's QM plan.
- 4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes N, Q, and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection.
  - 4.2.1 Additional criteria for device class M.
    - a. Burn-in test, method 1015 of MIL-STD-883.
      - (1) Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
      - (2)  $T_A = +125$ °C, minimum.
    - b. Interim and final electrical test parameters shall be as specified in table II herein.
    - c. A data retention stress test shall be included as part of the screening procedure and shall consist of the following steps:

### Margin test method A.

- (1) Program greater than 95 percent of the bit locations, including the slowest programming cell (see 3.12.2). The remaining cells shall provide a worst case speed pattern.
- (2) Bake, unbiased, for 72 hours at 140°C to screen for data retention lifetime.
- (3) Perform a margin test using  $V_m = 5.9 \text{ V}$  at 25°C using loose timing (i.e.,  $T_{ACC} > 1 \mu s$ ).
- (4) Perform dynamic burn-in (see 4.2.1a).
- (5) Margin at  $V_m = 5.9 V$ .
- (6) Perform electrical tests (see 4.2).
- (7) Erase (see 3.11.1), except devices submitted for groups A, B, C, and D testing.
- (8) Verify erasure (see 3.11.3).

#### Margin test method B.

- (1) Program at +25°C, 100 percent of the bits.
- (2) Bake, unbiased, for 24 hours at +250°C.
- (3) Perform margin test at  $V_m = 5.9 \text{ V}$ .
- (4) Erase (see 3.11.1).
- (5) Perform interim electrical tests in accordance with table !1.
- (6) For device types 01, and 02 program 100 percent of the bits and verify (see 3.11.2).
- (7) Perform burn-in (see 4.2.1a).
- (8) One-hundred percent test at 25°C (group A, subgroups 1 and 7).  $V_{\rm m}$  = 5.9 V with loose timing, apply PDA for device types 03, 04, 05 and 06 the virgin state of the device must be verified.
- (9) Perform remaining final electrical subgroups and group A testing.
- (10) For device types 01, 02 erase, devices may be submitted for groups B, C, and D at this time.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> |                     | 5962-91576  |
|---------------------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                                             |                  | REVISION LEVEL<br>B | SHEET<br>20 |

- (11) For device types 01, 02 verify erasure (see 3.11.3).
- (12) Steps 1 through 4 are performed at wafer level.
- 4.2.2 Additional criteria for device classes N. Q. and V.
  - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
  - b. Interim and final electrical test parameters shall be as specified in table II herein.
  - Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535.
- 4.3 <u>Qualification inspection for device classes N. Q. and V.</u> Qualification inspection for device classes N. Q. and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). Technology conformance inspection for classes N, Q, and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing.
  - 4.4.1 Group A inspection.
    - a. Tests shall be as specified in table II herein.
    - b. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the truth table. For device classes N, Q, and V, subgroups 7 and 8 shall include verifying the functionality of the device; these tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein).
- 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table II herein.
  - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
    - a. Test condition A, B, C, or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005.
    - b.  $T_A = +125$ °C, minimum.
    - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.
- 4.4.2.2 <u>Auditional criteria for device classes N. C. and V.</u> The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB, in accordance with MIL-I-38535, and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A |                     | 5962-91576  |
|---------------------------------------------------------------------------------------------|-----------|---------------------|-------------|
|                                                                                             |           | REVISION LEVEL<br>B | SHEET<br>21 |

TABLE II. Electrical test requirements.

| Test requirements                                 | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>TM 5005, table 1) | Subgroups<br>(in accordance with MIL-I-38535,<br>table III) |                                  |                                  |  |
|---------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------------|----------------------------------|----------------------------------|--|
|                                                   | Device<br>class M                                                     | Device<br>class N                                           | Device<br>class Q                | Device<br>class V                |  |
| Interim electrical parameters (see 4.2)           |                                                                       |                                                             |                                  | 1,7                              |  |
| Final electrical parameters (see 4.2)             | 1,2,3,7,8,9,10,11 1/                                                  | 1,2,3,7,8, <u>1</u> /9,10,11                                | 1,2,3,7,8, <u>1</u> /<br>9,10,11 | 1,2,3,7,8, <u>2</u> /<br>9,10,11 |  |
| Group A test<br>requirements (see 4.4)            | 1,2,3,4,7,8,9,10,11                                                   | 1,2,3,4,7,8,<br>19,10,11                                    | 1,2,3,4,7,8,<br>9,10,11          | 1,2,3,4,7,8,<br>9,10,11          |  |
| Group C end-point electrical parameters (see 4.4) | 2,8A,10                                                               | 2,8A,10                                                     | 2,8A,10                          | 2,8A,10                          |  |
| Group D end-point electrical parameters (see 4.4) | 2,8A,10                                                               | 2,8A,10                                                     | 2,8A,10                          | 2,8A,10                          |  |
| Group E end-point electrical parameters (see 4.4) | 2,8A,10                                                               | 2,8A,10                                                     | 2,8A,10                          | 2,8A,10                          |  |

- 1/ PDA applies to subgroup 1.
- 2/ PDA applies to subgroups 1 and 7.
- 4.4.3 <u>Group D inspection</u>. The group D inspection end-point electrical parameters shall be as specified in table II herein.
- 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes N, Q, and V shall be M, D, R, and H and for device class M shall be M and D.
  - a. End-point electrical parameters shall be as specified in table II herein.
  - b. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-I-38535, appendix A, for the RHA level being tested. For device classes N, Q, and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-I-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein.
  - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied.
- 4.5 <u>Erasing procedure</u>. The recommended erasure procedure is exposure to ultraviolet light (at 2537 Angstroms) to an integrated dose of at least 15 W-s/cm<sup>2</sup>. Exposing the EPROM to an ultraviolet lamp of 12,000  $\mu$ W/cm<sup>2</sup> rating for 20 to 30 minutes, at a distance of about 1 inch, should be sufficient.
- 4.6 <u>Programming procedures.</u> The programming characteristics in table III and the following procedures shall be used for programming the device.
  - a. Connect the device in the electrical configuration (see figure 5) for programming. The waveforms on figure 6
    and programming characteristics of table III shall apply.
  - b. Initially and after each erasure, all bits are in the high "H" state. Information is introduced by selectively programming "L" into the desired bit locations. A programmed "L" can be changed to an "H" by ultraviolet light erasure (see 4.5).

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br><b>A</b> |                     | 5962-91576  |
|---------------------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                                             |                  | REVISION LEVEL<br>B | SHEET<br>22 |

TABLE III. Programming verification characteristics.

| Parameter                                | Symbol                      | Condition    | Conditions          |                     | Conditions          |     | imits | Units |
|------------------------------------------|-----------------------------|--------------|---------------------|---------------------|---------------------|-----|-------|-------|
|                                          |                             | <b>_</b>     |                     | Min                 | Max                 |     |       |       |
| Programming supply voltage               | V <sub>PP</sub>             | See figure 7 | Ŋ                   | 12.5                | 13.0                | v   |       |       |
| Programming supply current               | I <sub>PP</sub>             |              |                     |                     | 50                  | mA  |       |       |
| Oscillator<br>frequency                  | t <sub>CLCL</sub> 1/        |              |                     | 4                   | . 6                 | MHZ |       |       |
| Ad <u>dres</u> s setup to<br>PROG low    | 2/<br>tavgl                 |              |                     | <sup>48t</sup> CLCL |                     | ns  |       |       |
| Ad <u>dres</u> s hold after<br>PROG      | old after t <sub>GHAX</sub> |              | <sup>48t</sup> cLCL |                     | T                   |     |       |       |
| Data setup to PROG                       | 2/<br>t <sub>DVGL</sub>     |              | -                   | 48t <sub>CLCL</sub> |                     |     |       |       |
| Da <u>ta h</u> old after<br>PROG         | 2/<br>t <sub>GHDX</sub>     |              |                     | 48t <sub>CLCL</sub> |                     |     |       |       |
| P2.7 (ENABLE) high<br>to V <sub>PP</sub> | 2/<br>tehsh                 |              |                     | <sup>48†</sup> CLCL |                     |     |       |       |
| V <sub>PP</sub> setup to PROG            | 2/<br>tshgl                 | -            |                     | 10                  |                     | μs  |       |       |
| V <sub>PP</sub> hold after PROG          | 2/<br>tgshl                 | -            |                     | 10                  |                     |     |       |       |
| PROG width                               | 2/<br>tglgh                 |              |                     | 90                  | 110                 | 1   |       |       |
| Address to data                          | 2/<br>t <sub>AVQV</sub>     | Ţ            |                     |                     | <sup>48t</sup> cLCL | ns  |       |       |
| ENABLE low to data                       | 2/<br>t <sub>ELQV</sub>     |              |                     |                     | <sup>48t</sup> CLCL |     |       |       |
| Da <u>ta flo</u> at after<br>ENABLE      | 2/<br>t <sub>EHQZ</sub>     |              |                     | 0                   | 48t <sub>CLCL</sub> |     |       |       |
| PROG high to PROG                        | 2/<br>tgHGL                 | _            |                     | 10                  |                     | μs  |       |       |

- $\underline{y}$  For programming specifications,  $T_{C}$  = 21°C to 27°C,  $V_{CC}$  = 5 V ±10 percent,  $V_{SS}$  = 0 V.
- 2/ Due to test equipment limitations, actual tested values may differ from those specified, but specified limits are guaranteed.

| STANDARD MICROCIRCUIT DRAWING                        | SIZE<br>A |                     | 5962-91576  |
|------------------------------------------------------|-----------|---------------------|-------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL<br>B | SHEET<br>23 |



FIGURE 5. Program configuration.



FIGURE 6. Programming waveforms.

| STANDARD  MICROCIRCUIT DRAWING  DEFENSE ELECTRONICS SUPPLY CENTER  DAYTON, OHIO 45444 | SIZE<br><b>A</b> |                     | 5962-91576  |
|---------------------------------------------------------------------------------------|------------------|---------------------|-------------|
|                                                                                       |                  | REVISION LEVEL<br>B | SHEET<br>24 |





FIGURE 7. Programming verification.

| STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br><b>A</b> |                     | 5962-91576      |
|------------------------------------------------------------------------------------|------------------|---------------------|-----------------|
|                                                                                    |                  | REVISION LEVEL<br>B | SHEET <b>25</b> |

- PACKAGING
- 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes N, Q, and V.
  - NOTES
- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
- 6.1.2 <u>Substitutability</u>. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444-5270, or telephone (513) 296-5377.
  - 6.5 Symbols, definitions, and functional descriptions.

| <u>Mnemonic</u> | Type | Name and function                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| v <sub>ss</sub> |      | GROUND: 0 V reference                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| v <sub>cc</sub> |      | Power Supply: + 5 V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| P0.0-P0.7       | 1/0  | <u>Port 0</u> : Port 0 is an open-drain, bidirectional I/O port. Port 0 pins that have 1s written to them float and can be used as high-impedance inputs. Port 0 is also the multiplexed low-order address and data bus during accesses to external program and data memory. In this application, it uses strong internal pull-ups when emitting 1s. Port 0 also outputs the code bytes during program verification in the device. External pull-ups are required during program verification.                                                                                                                                                                                                                                                             |
| P1.0-P1.7       | 1/0  | <u>Port 1</u> . Port 1 is an 8-bit bidirectional I/O port with internal pull-ups. Port 1 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 1 pins that are externally pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: $I_{IL}$ ). Pins P1.0 and P1.1 also. Port 1 also receives the low-order address byte during program memory verification. Port 1 also serves alternate functions for timer 2:                                                                                                                                                                                                                                |
|                 | I    | T2 (P1.0): Timer/counter 2 external count input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|                 | I    | TZEX (P1.1): Timer/counter 2 trigger input.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| P2-0-P2.7       | 1/0  | Port 2: Port 2 is an 8-bit bidirectional I/O port with internal pull-ups. Port 2 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 2 pins that are externally being pulled low will source current because of the internal pull-ups. (See DC Electrical Characteristics: I <sub>IL</sub> ). Port 2 emits the high-order address byte during fetches from external program memory and during accesses to external data memory that use 16-bit addresses (MOVXaOPTR). In this application, it uses strong internal pull-ups when emitting 1s. During accesses to external data memory that use 8-bit addresses (MOV aRi), port 2 emits the contents of the P2 special function register. |

SIZE

Α

**REVISION LEVEL** 

В

5962-91576

26

SHEET

DESC FORM 193A JUL 94 **STANDARD** 

MICROCIRCUIT DRAWING
DEFENSE ELECTRONICS SUPPLY CENTER

DAYTON, OHIO 45444

| Mnemonic           | Туре     | Name and function - Continued,                                                                                                                                                                                                                                                                                                                                                                                                             |
|--------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| P3.0-P3.7          | 1/0      | <u>Port 3</u> : Port 3 is an 8-bit bidirectional I/O port with internal pull-ups. Port 3 pins that have 1s written to them are pulled high by the internal pull-ups and can be used as inputs. As inputs, port 3 pins that are externally being pulled low will source current because of the pull-ups. (see DC Electrical Characteristics: $I_{\rm IL}$ ). Port 3 also serves the special features of the MCS-51 family, as listed below: |
|                    | I        | RxD (P3.0): Serial input port                                                                                                                                                                                                                                                                                                                                                                                                              |
|                    | 0        | TxD_(P3.1): Serial output port                                                                                                                                                                                                                                                                                                                                                                                                             |
|                    | 1        | INTO (P3.2): External interrupt                                                                                                                                                                                                                                                                                                                                                                                                            |
|                    | I        | INT1 (P3.3): External interrupt                                                                                                                                                                                                                                                                                                                                                                                                            |
|                    | I        | TO (P3.4): Timer O external input                                                                                                                                                                                                                                                                                                                                                                                                          |
|                    | I        | <u>I1</u> (P3.5): Timer 1 external input                                                                                                                                                                                                                                                                                                                                                                                                   |
|                    | 0        | ₩R (P3.6): External data memory write strobe                                                                                                                                                                                                                                                                                                                                                                                               |
|                    | 0        | RD (P3.7): External data memory read strobe.                                                                                                                                                                                                                                                                                                                                                                                               |
| RST                | I        | Reset: A high on this pin for two machine cycles while the oscillator is running, resetsthe device. An internal diffused resistor to $V_{\rm SS}$ permits a power-on reset using only an external capacitor to $V_{\rm CC}$ .                                                                                                                                                                                                              |
| ALE/PROG           | I/0<br>- | Address Latch Enable/Program Pulse: Output pulse for latching the low byte of the address during ac access to external memory. In normal operation, ALE is emitted at a constant rate of 1/6 the oscillator frequency, and can be used for external timing or clocking. Note that one ALE pulse is skipped during each access to external data memory. This pin is also the program pulse input (PROG) during EPROM programming.           |
| PSEN               | 0        | <u>Program Store Enable</u> : The read strobe to externa <u>l program memory</u> . When the device is executing code f <u>rom</u> the external program memory, PSEN is activated twice each machine cycle, <u>exce</u> pt that two PSEN activations are skipped during each access to external data memory. PSEN is not activated during fetches from internal program memory.                                                             |
| EA/V <sub>PP</sub> |          | External Access Enable/Programming Supply Voltage: EA must be externally held low to enable the device to fetch from internal program memory locations 0000H to 1FFFH. If EA is held high, the device executes from internal program memory unless the program counter contains an address greater than 1FFFH. This pin also receives the 12.75 V programming supply voltage (Vpp) during EPROM programming.                               |
| XTAL1              | I        | <u>Crystal 1</u> : Input to the inverting oscillator amplifier and input to the internal clock generator circuits.                                                                                                                                                                                                                                                                                                                         |
| XTAL2              | o        | Crystal 2: Output from the inverting oscillator amplifier.                                                                                                                                                                                                                                                                                                                                                                                 |

6.6 One part - one part number system. The one part - one part number system described below has been developed to allow for transitions between identical generic devices covered by the three major microcircuit requirements documents (MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique PIN's. The three military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all three documents, the OEM can acquire to the highest class-level available for a given generic device to meet system needs without modifying the original contract parts-sectorion criteria.

| Military documentation format                              | Example PIN<br>under new system | Manufacturing source listing | Document<br><u>listing</u> |
|------------------------------------------------------------|---------------------------------|------------------------------|----------------------------|
| New MIL-H-38534 Standard Microcircuit<br>Drawings          | 5962-XXXXXZZ(H or K)YY          | GML-38534                    | MIL-BUL-103                |
| New MIL-1-38535 Standard Microcircuit<br>Drawings          | 5962-XXXXXZZ(N, Q, or V)YY      | QML-38535                    | MIL-BUL-103                |
| New 1.2.1 of MIL-STD-883 Standard<br>Microcircuit Drawings | 5962-XXXXXZZ(M)YY               | MIL-BUL-103                  | MIL-BUL-103                |

| STANDARD  MICROCIRCUIT DRAWING  DEFENSE ELECTRONICS SUPPLY CENTER  DAYTON, OHIO 45444 | SIZE<br><b>A</b> |                     | 5962-91576      |
|---------------------------------------------------------------------------------------|------------------|---------------------|-----------------|
|                                                                                       |                  | REVISION LEVEL<br>B | SHEET <b>27</b> |

| 6.7 Sources of supply.                                                                                                     |                                      |                                                     |                               |  |
|----------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-----------------------------------------------------|-------------------------------|--|
| 6.7.1 Sources of supply for device classes N, Q, and V.                                                                    | Sources of supp                      | ly for device classes N.                            | Q, and V are                  |  |
| listed in QML-38535. The vendors listed in QML-38535 have DESC-EC and have agreed to this drawing.                         | submitted a cert                     | ificate of compliance (se                           | e 3.6 herein) to              |  |
|                                                                                                                            |                                      | £                                                   |                               |  |
| 6.7.2 <u>Approved sources of supply for device class M</u> . Ap MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed | proved sources of<br>to this drawing | r supply for class mare<br>and a certificate of com | listed in<br>pliance (see 3.6 |  |
| herein) has been submitted to and accepted by DESC-EC.                                                                     |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      | •                                                   |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     | . 14                          |  |
|                                                                                                                            |                                      |                                                     | :                             |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            |                                      |                                                     |                               |  |
|                                                                                                                            | SIZE                                 |                                                     |                               |  |
| STANDARD<br>MICROCIRCUIT DRAWING                                                                                           | Α                                    |                                                     | 5962-91576                    |  |
| DEFENSE ELECTRONICS SUPPLY CENTER                                                                                          | ·                                    | REVISION LEVEL                                      | SHEET                         |  |

В

28

DESC FORM 193A JUL 94

DAYTON, OHIO 45444

DATE: 96-06-26

Approved sources of supply for SMD 5962-91576 are listed below for immediate acquisition only and shall be added to MIL-BUL-103 during the next revision. MIL-BUL-103 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DESC-EC. This bulletin is superseded by the next dated revision of MIL-BUL-103.

| Standard<br>microcircuit<br>drawing PIN | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN 1/ |
|-----------------------------------------|--------------------------|-----------------------------|
| 5962-9157601MMA                         | 18324                    | 87C52/BMA                   |
| 5962-9157601MQA                         | 18324                    | 87C52/BQA                   |
| 5962-9157601MUA                         | 18324                    | 87C52/BUA                   |
| 5962-9157602MMA                         | 18324                    | 87C52-16/BMA                |
| 5962-9157602MQA                         | 18324                    | 87C52-16/BQA                |
| 5962-9157602MUA                         | 18324                    | 87C52-16/BUA                |
| 5962-9157603MMA                         | 18324                    | 87C52/BMA-OT                |
| 5962-9157603MQA                         | 18324                    | 87C52/BQA-OT                |
| 5962-9157603MUA                         | 18324                    | 87C52/BUA-OT                |
| 5962-9157603NXA                         | 18324                    | 87C52/CN40A                 |
| 5962-9157603NYA                         | 18324                    | 87C52/CA44A                 |
| 5962-9157604MMA                         | 18324                    | 87C52-16/BMA-OT             |
| 5962-9157604MQA                         | 18324                    | 87C52-16/8QA-OT             |
| 5962-9157604MUA                         | 18324                    | 87C52-16/BUA-OT             |
| 5962-9157604NXA                         | 18324                    | 87C52-16/CN40A              |
| 5962-9157604NYA                         | 18324                    | 87C52-16/CA44A              |
| 5962-9157605NXA                         | 18324                    | 87C52/IN40A                 |
| 5962-9157605NYA                         | 18324                    | 87C52/IA44A                 |
| 5962-9157606NXA                         | 18324                    | 87C52-16/IN40A              |
| 5962-9157606NYA                         | 18324                    | 87C5Z-16/IA44A              |
|                                         |                          |                             |

1/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing.

Vendor CAGE \_\_number Vendor name and address

18324

Philips Semiconductors 811 East Arques Avenue Sunnyvale, CA 94088-3409

The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in this information bulletin.