# DENSE-PAC ## 2 MEGABIT FLASH EEPROM DPZ128X16IY/IIY/IJY/IHY/IA3 ### **DESCRIPTION:** The DPZ128X16IY/IIY/IJY/IHY/IA3 devices are a revolutionary new memory subsystem using Dense-Pac Microsystems' ceramic Stackable Leadless Chip Carriers (SLCC). Available in straight leaded, "J" leaded or gullwing leaded packages, or mounted on a 50-pin PGA co-fired ceramic substrate. The devices pack 2-Megabits of FLASH EEPROM in an area as small as 0.463 in<sup>2</sup>, while maintaining a total height as low as 0.082 inches. The DPZ128X16IY/IJY/IJY/IHY/IA3 devices are an individual SLCC package each containing two 128K x 8 FLASH memory devices. Each SLCC is hermetically sealed making the module suitable for commercial, industrial and military applications. By using SLCCs, the "Stack" family of modules offer a higher board density of memory than available with conventional through-hole, surface mount or hybrid techniques. #### **FEATURES:** - Organization: 128K x 16 or 256K x 8 - Fast Access Times (max.): - 120, 150, 170, 200, 250ns - Fully Static Operation No clock or refresh required - TTL Compatible Inputs and Outputs - Common Data Inputs and Outputs - 10,000 Erase/Program Cycles (min.) - · Packages Available: Y 48 - Pin SLCC Stack IY 48 - Pin Straight Leaded Stack JY 48 - Pin "J" Leaded Stack HY 48 - Pin Gullwing Leaded Stack A3 50 - Pin PGA Dense-Stack 30A071-13 REV. C 255 **■** 2759415 0001438 696 **■** | | PIN NAMES | | | | | | |-----------------|---------------------------------|--|--|--|--|--| | A0 - A16 | Address Inputs | | | | | | | I/O0 - I/O15 | Data<br>Input/Output | | | | | | | CEO, CE1 | Chip Enables * | | | | | | | WE | Write Enable | | | | | | | ŌĒ | Output Enable | | | | | | | V <sub>PP</sub> | Programming Voltage<br>(+12.0V) | | | | | | | $V_{DD}$ | Power (+5V) | | | | | | | Vss | Ground | | | | | | | N.C. | No Connect | | | | | | ## DPZ128X16IY/IIY/IJY/IHY/IA3 #### **DEVICE OPERATION:** The FLASH devices are electrically erasable and programmable memories that function similarly to an EPROM device, but can be erased without being removed from the system and exposed to ultraviolet light. Each 128K x 8 device can be erased individually eliminating the need to re-program the entire module when partial code changes are required. #### READ With V<sub>PP</sub> = 0V to V<sub>DD</sub> (V<sub>PPLO</sub>), the devices are read-only memories and can be read like a standard EPROM. By selecting the device to be read (see Truth Table and Functional Block Diagram), the data programmed into the device will appear on the appropriate I/O pins. When $V_{PP} = \pm 12.0 \text{V} \pm 0.6 \text{V}$ ( $V_{PPHI}$ ), reads can be accomplished in the same manner as described above but must be preceded by writing $00\text{H}^{-1}$ to the command register prior to reading the device. When $V_{PP}$ is raised to $V_{PPHI}$ the contents of the command register default to $00\text{H}^{-1}$ and remain that way until the command register is altered. #### STANDRY- When the appropriate $\overline{\text{CE}}$ 's are raised to a logic-high level, the standby operation disables the FLASH devices reducing the power consumption substantially. The outputs are placed in a high-impedance state, independent of the $\overline{\text{OE}}$ input. If the module is deselected during programming or erase, the device upon which the operation was being performed will continue to draw active current until the operation is completed. #### PROGRAM: The programming and erasing functions are accessed via the command register when high voltage is applied to Vpp. The contents of the command register control the functions of the memory device (see Command Definition Table). The command register is not an addressable memory location. The register stores the address, data, and command information required to execute the command. When $V_{PP} = V_{PPLO}$ the command register is reset to $00H^1$ returning the device to the read-only mode. The command register is written by enabling the device upon which that the operation is to be performed (see Functional Block Diagram). While the device is enabled bring WE to a logic-low ( $V_{\rm IL}$ ). The address is latched on the falling edge of WE and data is latched on the rising edge of WE. Programming is initiated by writing 40H $^1$ (program setup command) to the command register. On the next falling edge of WE the address to be programmed will be latched, followed by the data being latched on the rising edge of WE (see AC Operating and Characteristics Table). #### PROGRAM VERIFY: The FLASH devices are programmed one location at a time. Each location may be programmed sequentially or at random. Following each programming operation, the data written must be verified. To initiate the program-verify mode, COH<sup>1</sup> must be written to the command register of the device just programmed. The programming operation is terminated on the rising edge of WE. The program-verify command is then written to the command register. After the program-verify command is written to the command register, the memory device applies an internally generated margin voltage to the location just written. After waiting 6µs the data written can be verified by doing a read. If true data is read from the device, the location write was successful and the next location may be programmed. If the device fails to verify, the program/verify operation is repeated up to 25 times. #### ERASE: The erase function is a command-only operation and can only be executed while $V_{PP} = V_{PPHI}$ . To setup the chip-erase, $20H^1$ must be written to the command register. The chip-erase is then executed by once again writing $20H^1$ to the command register (see AC Operating and Characteristics Table). To ensure a reliable erasure, all bits in the device to be erased should be programmed to their charged state (data = 00H) prior to starting the erase operation. With the algorithm provided, this operation should typically take 2 seconds. ## HIGH PERFORMANCE PARALLEL ERASURE: Dense-Pac recommends that all users implement the following Intel High Performance Parallel Erase algorithm in order to avoid the possibility of over erasing these parts. In applications containing more than one FLASH memory, you can erase each device serially or you can reduce total erase time by implementing a parallel erase algorithm. You may save time by erasing all devices at the same time. However, since FLASH memories may erase at different rates, you must verify each device separately. This can be done in a word-wise fashion with the Command Register Reset Command and a special masking algorithm. Take for example the case of two-device (parallel) erasure. The CPU first writes the data word erase command 2020H twice in succession. This starts erasure. After 10ms, the CPU writes the data word verify command A0A0H to stop erasure and setup erase verification. If both one or both bytes are not erased at the given address, the CPU implements the erase sequence again without incrementing the address. Suppose at the given address only the low byte verifies FFH data? Could the whole chip be erased? The answer is yes. Rather than check the rest of the low byte addresses independently of the high byte, simply use the reset command to mask the low byte from erasure and erase verification on the next erase loop. In this example the erase command would be 20FFH and the verify command would be A0FFH. Once the high byte verifies at the address, the CPU modifies the command back to the default 2020H and A0A0H, increments to the next address, and then writes the verify command. See Figure 4 for a conceptual view of the parallel erase flow chart and Figure 4 for the detailed version. These flow charts are for the 16-bit systems and can be expanded for 32-bit designs. #### **ERASE VERIFY:** The erase operation erases all locations in the device selected in parallel. Upon completion of the erase operation, each location must be verified. This operation is initiated by writing AOH $^{\dagger}$ to the command register. The address to be verified must be supplied in order to be latched on the falling edge of $\overline{WE}$ . The memory device internally generates a margin voltage and applies it to the addressed location. If FFH is read from the 30A071-13 257 2759415 0001440 244 📟 device, it indicates the location is erased. The erase/verify command is issued prior to each location verification to latch the address of the location to be verified. This continues until FFH is not read from the device or the last address for the device being erased is read. If FFH is not read from the location being verified, an additional erase operation is performed. Verification then resumes from the last location verified. Once all locations in the device being erased are verified, the erase operation is complete. The verify operation should now be terminated by writing a valid command such as program set-up to the command register. ## PRODUCT I.D. OPERATION: The product I.D. operation outputs the manufacturer code (89H) and the device code (84H). This allows programming equipment to match the device with the proper erase and programming algorithms. With $\overline{\text{CE}}$ and OE at a logic low level, raising A9 to $V_{\text{ID}}$ (see DC Operating Characteristics) will initiate the operation. The manufacturer's code can then be read from address location 0000H and the device code can be read from address location 0001H The I.D. codes can also be accessed via the command register. Following a write of 90H to the command register, a read from address location 0000H outputs the manufacturer's code (89H). A read from address location 0001H outputs the device code (B4H). To terminate the operation, it is necessary to write another valid command into the register. #### POWER UP/DOWN PROTECTION: The FLASH devices are designed to protect against accidental erasure or programming during power transitions. It makes no difference as to which power supply, Vpp or VDD, powers up first. Power supply sequencing is not required. Internal circuitry ensures that the command register is reset to the read mode upon power up. #### POWER SUPPLY DECOUPLING: $V_{PP}$ traces should use trace widths and layout considerations comparable to that of the $V_{DD}$ power bus. The $V_{PP}$ supply traces should also be decoupled to help decrease voltage spikes. While the memory module has high-frequency, low-inductance decoupling capacitors mounted on the substrate connected to $V_{DD}$ and $V_{SS}$ , it is recommended that a $4.7\mu F$ to $10\mu F$ electrolytic capacitor be placed near the memory module connected across $V_{DD}$ and $V_{SS}$ for bulk storage. Decoupling capacitors should also be placed near the module, connected across $V_{PP}$ and $V_{SS}$ . | COMMAND DEFINITION TABLE | | | | | | | | | | | | |--------------------------|-----------------|-----------|----------------|--------|-----------|--------------|-------------------|--|--|--|--| | | Bus | F | irst Bus Cycle | • | Se | cond Bus Cyc | le | | | | | | Command | Cycles<br>Reg'd | Operation | Address | Data 1 | Operation | Address | Data <sup>1</sup> | | | | | | Read Memory | 1 | Write | Х | 00H | - | | | | | | | | Setup Erase / Erase | 2 | Write | х | 20H | Write | X | 20H | | | | | | Erase Verify | 2 | Write | EA | A0H | Read | Х | EVD | | | | | | Setup Program / Program | 2 | Write | Х | 40H | Write | PA | PD | | | | | | Program Verify | 2 | Write | X | C0H | Read | х | PVD | | | | | | Reset | 2 | Write | Х | FFH | Write | х | FFH | | | | | | Read Product I.D. Codes | 3 | Write | Х | 90H | Read | IA | ID | | | | | EA = Address to Verify EVD = Data Read from Location EA IA = Address: 0000H for manufacturing code, 0001H for device code ID = ID data read from IA during product ID operation (Manufacturer = 89H, Device = B4H) PA = Address to Program PD = Data to be Programmed at Location PA PVA = Data to be Read from Location PA at Program Verify | | | | TR | UTH TA | BLE | | | | | |---------|----------------|-----|----|--------|-----|-----------------|-------------------|------------------------|----------------| | Mode | Description | CEn | WE | ŌĒ | A0 | A9 | VPP | I/O Pins | Supply Current | | | Not Selected | Н | Х | Х | Х | Х | VPPLO | HIGH-Z | Standby | | | Output Disable | L | Н | Н | Х | Х | VPPLO | HIGH-Z | Active | | READ | Read | L | Н | L | A0 | A9 | VPPLO | Dout | Active | | ONLY | I.D. (Mfr.) | L | Н | L | L | V <sub>ID</sub> | V <sub>PPLO</sub> | D <sub>OUT</sub> =89H | Active | | | I.D. (Device) | L | Н | L | Н | V <sub>ID</sub> | VPPLO | D <sub>OUT</sub> = B4H | Active | | | Not Selected | Н | х | Х | Х | Х | V <sub>PPHI</sub> | HIGH-Z | Standby | | COMMAND | Output Disable | L | Н | Н | X | Х | VPPHI | HIGH-Z | Active | | PROGRAM | Read | L | Н | L | A0 | A9 | VPPHI | Dout | Active | | | Write | L | L_ | Н | A0 | A9 | V <sub>PPHI</sub> | Din | Active | L = LOW, H = HIGH, X = Don't Care 258 | Ri | ECOMMENDI | ED OF | ERAT | ING I | RANGE 2 | *************************************** | |-----------------|--------------------------|----------|------|-------|----------------------|-----------------------------------------| | Symbol | Characteri | stic | Min. | Typ. | Max. | Unit | | $V_{DD}$ | Supply Voltage | | 4.5 | 5.0 | 5.5 | ٧ | | $V_{PP}$ | Programming V | 11.4 | 12.0 | 12.6 | V | | | ViL | Input LOW Vol | $-0.5^3$ | | 0.8 | V | | | ViH | Input HIGH Vo | tage | 2.0 | | V <sub>DD</sub> +0.5 | V | | | | С | 0 | +25 | +70 | | | | Operating<br>Temperature | 1 | -40 | +25 | +85 | °C | | | - Camporature | M/B | -55 | +25 | +125 | | | $V_{\text{ID}}$ | A9 I.D. Input/O | 11.5 | | 13.0 | ٧ | | | | ABSOLUTE MAXIM | UM RATINGS 7 | | |-----------------|---------------------------------------------------------------------|----------------------------|------| | Symbol | Parameter | Value | Unit | | Tstc | Storage Temperature | -65 to +150 | °C | | TBIAS | Temperature Under Bias | -55 to +125 | °C | | V <sub>ID</sub> | Voltage on A9 <sup>2</sup> | -0.5 to +14.0 4,5 | V | | Іоит | Output Short<br>Circuit Current | 100 <sup>6</sup> | mA | | V <sub>VO</sub> | Input/Output Voltage <sup>2</sup> | -0.5 to +7.0 <sup>3</sup> | V | | V <sub>PP</sub> | V <sub>PP</sub> Supply Voltage <sup>2</sup><br>During Erase/Program | -0.5 to +14.0 <sup>4</sup> | V | | $V_{DD}$ | Supply Voltage <sup>2</sup> | -0.6 to +7.0 4 | ν | | CAI | CAPACITANCE <sup>7</sup> : $T_A = 25^{\circ}C$ , $F = 1.0MHz$ | | | | | | | | | | | |-----------------|---------------------------------------------------------------|------|------------|-----------------|--|--|--|--|--|--|--| | Symbol | Parameter | Max. | Unit | Condition | | | | | | | | | Cadr | Address Input | 15 | | | | | | | | | | | C <sub>CE</sub> | Chip Enable | 10 | } | } | | | | | | | | | CwE | Write Enable | 15 | р <b>F</b> | $V_{IN}^3 = 0V$ | | | | | | | | | COE | Output Enable | 15 | ] | | | | | | | | | | Ci/o | Data Input/Output | 15 | | | | | | | | | | | DC OUTPUT CHARACTERISTICS | | | | | | | | | | | |---------------------------|--------------|--------------------------|-----|------|------|--|--|--|--|--| | Symbol | Parameter | arameter Condition Min. | | | Unit | | | | | | | Voh | HIGH Voltage | I <sub>OH</sub> = -2.5mA | 2.4 | | ٧ | | | | | | | Vol | LOW Voltage | I <sub>OL</sub> = 5.8mA | | 0.45 | ٧ | | | | | | | Symbol | Characteristics | Test Conditions | Lin | Unit | | | |------------------|-------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|------|------|------|--| | 37111001 | Characteristics | rest Conditions | Min. | Max. | Unit | | | lin | Input Leakage Current | $V_{IN} = 0V \text{ to } V_{DD}$ | -2 | +2 | μА | | | Юит | Output Leakage Current | $V_{IO} = 0V \text{ to } V_{DD},$<br>$\overline{CE} \text{ or } \overline{OE} = V_{IH}, \text{ or } \overline{WE} = V_{IL}$ | -10 | +10 | μА | | | lcc1 | Operating Supply Current | $CE = V_{IL}, V_{IN} = V_{IL} \text{ or } V_{IH},$ $I_{OUT} = 0 \text{mA}, f = 8 \text{MHz}$ | | 60 | mA | | | lcc2 | V <sub>DD</sub> Programming Current | Programming in Progress | | 60 | mA | | | Icc3 | V <sub>DD</sub> Erase Current | Erasure in Progress | | 60 | mA | | | I <sub>SB1</sub> | Standby Current (TTL) | CE = V <sub>IH</sub> | | 2 | mA | | | I <sub>SB2</sub> | Full Standby Supply Current (CMOS) | CE = V <sub>DD</sub> -0.2V | | 0.2 | mA | | | I <sub>PPS</sub> | V <sub>PP</sub> Leakage Current | VPP - VPPLO | | 20 | μА | | | l <sub>PP1</sub> | V <sub>PP</sub> Read Current | VPP = VPPHI | ~~~ | 0.4 | mA | | | I <sub>PP2</sub> | V <sub>PP</sub> Programming Current | V <sub>PP</sub> = V <sub>PPHI</sub> , Programming in Progress | | 60 | mA | | | I <sub>PP3</sub> | V <sub>PP</sub> Erase Current | V <sub>PP</sub> = V <sub>PPHI</sub> , Erasure in Progress | | 60 | mA | | | lıο | A9 I.D. Current | $A9 = V_{ID}$ , $\overline{CE} = \overline{OE} = V_{II}$ , $\overline{WE} = V_{IH}$ | | 1.0 | mA | | | AC TEST COND | DITIONS | |-------------------------------------------------|----------------| | Input Pulse Levels | 0V to 3.0V | | Input Pulse Rise and Fall Times | 5ns | | Input and Output<br>Timing Reference Levels | 1.5V | | Output Timing Reference<br>Levels During Verify | 0.8V and +2.4V | | OUTPUT LOAD | | | | | | | | | | |-----------------------------|--------|---------------------------------------------------------------|--|--|--|--|--|--|--| | Load CL Parameters Measured | | | | | | | | | | | 1 | 100 pF | except t <sub>DF</sub> , t <sub>LZ</sub> and t <sub>OLZ</sub> | | | | | | | | | 2 | 30pF | top, to and touz | | | | | | | | | | AC OI | PERATING CONDITIONS AND CHARAC | CTERIST | TICS . | - REA | D C | CLE: | Ove | r ope | ratin | g ran | ges | | |-----|-----------------|--------------------------------------------------------------------|---------|--------|-------|-------|------|------|-------|-------|-------|-------|------| | | | ol Parameter - | | 120ns | | 150ns | | Ons | | | | 250ns | | | No. | Symbol | | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | 1 | t <sub>RC</sub> | Read Cycle Time | 120 | | 150 | | 170 | | 200 | | 250 | | ns | | 2 | t <sub>CE</sub> | Chip Enable Access Time | | 120 | | 150 | | 170 | | 200 | | 250 | ns | | 3 | tacc | Address Access Time | | 120 | | 150 | | 170 | | 200 | | 250 | ns | | 4 | toe | Output Enable Access Time | | 50 | | 55 | | 60 | | 60 | | 65 | ns | | 5 | tız | Chip Enable to Output in LOW-Z 7,8 | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | 6 | toız | Output Enable to Output in LOW-Z 7,8 | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | 7 | t <sub>DF</sub> | Output Disable to Output in HIGH-Z 7,8 | | 30 | | 35 | | 40 | | 45 | | 60 | ns | | 8 | tон | Output Hold from Address, CE or OE Change (whichever occurs first) | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | | AC OP | PERATING CONDITIONS AND CHARACT | ERIST | ICS - | WRI | TE C | YCLE | : Ove | er ope | eratin | g ran | ges | | |-----|-----------------|------------------------------------------------------------|-------|-------|------|-------|------|-------|--------|--------|-------|-------|------| | | | | | 120ns | | 150ns | | 170ns | | 200ns | | 250ns | | | No. | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | 9 | twc | Write Cycle Time | 120 | | 150 | | 170 | | 200 | | 250 | | ns | | 10 | tas | Address Setup Time | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | 11 | tан | Address Hold Time | 60 | | 60 | | 60 | | 60 | | 60 | | ns | | 12 | t <sub>Ds</sub> | Data Setup Time | 50 | | 50 | | 50 | | 50 | | 50 | L | ns | | 13 | tрн | Data Hold Time | 10 | | 10 | | 10 | | 10 | | 10 | | ns | | 14 | twr | Write Recovery Time before Read | 6 | | 6 | | 6 | | 6 | | 6 | | μs | | 15 | t <sub>RR</sub> | Read Recover Time before Write | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | 16 | tcs | Chip Enable Setup Time before Write | 20 | | 20 | | 20 | | 20 | | 20 | | ns | | 17 | tсн | Chip Enable Hold Time | 0 | | 0 | | 0 | | 0 | | 0 | | ns | | 18 | twp | Write Pulse Width <sup>9</sup> | 80 | | 80 | | 80 | | 80 | | 80 | L | ns | | 19 | twpH | Write Pulse Width HIGH 9 | 20 | | 20 | | 20 | | 20 | | 20 | | ns | | 20 | t <sub>DP</sub> | Duration of Programming Operation | 10 | | 10 | | 10 | | 10 | | 10 | | μs | | 21 | tDE | Duration of Erase Operation | 9.5 | 10.5 | 9.5 | 10.5 | 9.5 | 10.5 | 9.5 | 10.5 | 9.5 | 10.5 | ms | | 22 | typel | V <sub>PP</sub> Setup Time to Chip Enable LOW <sup>4</sup> | 1.0 | | 1.0 | - | 1.0 | | 1.0 | | 1.0 | | μs | **2759415 0001444 99T 🚃** 30A071-13 REV. C #### NOTES: - 1. Each SLCC contains two FLASH memory devices enabled by separate chip enables. Typically this module would be used as a x16 device with CEO and CE1 tied together. When writing commands to the Command Register under these conditions, the command shown in the Command Definition Table should be duplicated to each byte (I/O0 I/O7, I/O8 I/O15) of the module. If the command to be written is 40H like that for Setup Program/Program, 4040H would be written to the module followed by writing the appropriate command to the device the operation is to be performed on while 00H is written to the other devices that are enabled at the same time. - Care must be taken when doing Program Verify on a single device. Make certain that no other devices are driving the data bus of the devices that are not being verified but are enabled along with the device that is being verified. Any device that is enabled during Program Verify will be driving the data bus with the data that is programmed at that address. - All voltages are with respect to Vss. - -2.0V min. for pulse width less than 20ns (V<sub>IL</sub> min. = -0.5V at DC level). - Maximum DC voltage on V<sub>PP</sub> or A9 may over shoot to +14.0V for periods less than 20ns. - Output shorted for no more than 1 second. No more than one output shorted at a time. - 6. Stresses greater than those under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - 7. This parameter is guaranteed and not 100% tested. - Transition is measured at the point of ±500mV from steady state voltage. - Chip Enable Controlled Writes: Write operations are driven by the valid combination of Chip Enable and Write Enable. In systems where Chip Enable defines the write pulse width (within a longer Write Enable timing waveform) all Set-up, Hold, and inactive Write 262 30A071-13 REV. C 2759415 0001446 762 ■ 264 30A071-13 265 REV. C 2759415 0001448 535 ■ 266 ## **DEVICE ERASE VERIFY AND MASK SUBROUTINE** FIGURE 6: START MASK SUBROUTINE LO\_BYTE = (F\_DATA & ØØFFH) [2] **NOTES:** [1] This subroutine masks the High YES byte or Low Byte of the Erase and $E\_COM = (E\_COM \text{ or } \emptyset\emptyset FFH)^{[3]}$ $V\_COM = (V\_COM \text{ or } \emptyset\emptyset FFH)$ LO\_BYTE Verify commands from executing during the next operation. [2] Mask the High byte with 00H. NO [3] If the Low byte verifies erasure, then mask the next erase and verify commands with FFH (reset). INCREMENT PLSCNT\_LO [4] If the Low byte does not verify, increment its pulse counter. [5] Check for max. count. FLAG = 1 denotes a Low byte error. [5] YE5 PLSCNT. LO [6] Repeat sequence for High byte. FLAG = FLAG+1 >3ØØØD [7] FLAG = 2 denotes a High byte error. FLAG = 3 denotes both High byte and Low byte errors. NO HI\_BYTE = (F\_DATA & FFH) YES (E\_COM or ØØFFH) \_COM = HI\_BYTE V\_COM = (V\_COM or ØØFFH) INCREMENT PLSCNT\_HI YES PLSCNT\_HI FLAG = FLAG+1>3000D NO SUBROUTINE COMPLETED 2759415 0001450 193 268 2759415 0001451 02T **....** 30A071-13 269 REV. C 2759415 0001452 T66 ■ # Dense-Pac Microsystems, Inc. 7321 Lincoln Way ◆ Garden Grove, California 92641-1428 (714) 898-0007 ◆ (800) 642-4477 (Outside CA) ◆ FAX: (714) 897-1772 270 2759415 0001453 9T2 **....**