# HT48R31 8-bit OTP Microcontrollers ### **Features** - Operating voltage: 3.0V~5.2V - 22 bidirectional I/O lines - Interrupt input - 8-bit programmable timer/event counter with overflow interrupt - On-chip crystal and RC oscillator - · Watchdog timer - $2K \times 14$ program memory PROM - $1 \times 14$ option memory PROM - 96 × 8 data memory RAM - Halt function and wake-up feature reduce power consumption - Up to 1 $\mu$ s instruction cycle with 4MHz system clock at $V_{\rm DD}$ =5V - All instructions in one or two machine cycles - 14-bit table read instruction - · Two-level subroutine nesting - Bit manipulation instruction - 63 powerful instructions ### **General Description** The HT48R31 is an 8-bit high performance RISC-like microcontroller designed for multiple I/O product applications. The device is particularly suitable for use in products such as remote controllers, fan/light controllers, washing machine controllers, scales, toys and vari- ous subsystem controllers. A halt feature is included to reduce power consumption. The program and option PROM can be electrically programmed making the HT48R31 suitable for use in product development. ### Pin Assignment ### Note: For the dice form, the TMR pad must be bonded to VDD or VSS if the TMR pad is not used. The (TMR) $\overline{\text{INT}}$ indicates that the TMR pad must be bonded to the $\overline{\text{INT}}$ pin. For packaging of the HT48R31 microcontroller, the OSC2 pin (RC system oscillator only) should not be bonded out unless necessary. # **Block Diagram** # **Pad Coordinates** - $\ensuremath{^{*}}$ The IC substrate should be connected to VSS in the PCB layout artwork. - $\ensuremath{^{*}}$ The TMR pad must be bonded to VDD or VSS if the TMR pad is not used. | Pad No. | Pad Name | Pad No. | Pad Name | |---------|------------------------|---------|----------| | 1 | PA0 | 16 | VDD | | 2 | PB3 | 17 | OSC1 | | 3 | PB2 | 18 | OSC2 | | 4 | PB1 | 19 | PA7 | | 5 | PB0 | 20 | PA6 | | 6 | VSS | 21 | PA5 | | 7 | $\overline{ ext{INT}}$ | 22 | PA4 | | 8 | TMR | 23 | PB7 | | 9 | PC0 | 24 | PB6 | | 10 | PC1 | 25 | PB5 | | 11 | PC2 | 26 | PB4 | | 12 | PC3 | 27 | PA3 | | 13 | PC4 | 28 | PA2 | | 14 | PC5 | 29 | PA1 | | 15 | $\overline{ ext{RES}}$ | | | # **Pad Description** | Pad No. | Pad Name | I/O | ROM Code<br>Option | Function | |---------------------|------------------------|--------|--------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1<br>27~29<br>19~22 | PA0~PA7 | I/O | Wake-up | Bidirectional 8-bit input/output port. Each bit can be configured as wake-up input by ROM code option. Software instructions determine the CMOS output or schmitt trigger input. | | 2~5<br>23~26 | PB0~PB7 | I/O | _ | Bidirectional 8-bit input/output port. Software instructions determine the CMOS output or schmitt trigger input. | | 6 | VSS | | _ | Negative power supply, GND | | 7 | ĪNT | I | _ | External interrupt schmitt trigger input with pull-<br>high resistor. Edge triggered is activated on high to<br>low transition. | | 8 | TMR | I | _ | Schmitt trigger input for timer/vent counter | | 9~14 | PC0~PC5 | I/O | _ | Bidirectional 6-bit input/output port. Software instructions determine the CMOS output or schmitt trigger input. | | 15 | $\overline{ ext{RES}}$ | I | _ | Schmitt trigger reset input. Active low | | 16 | VDD | _ | _ | Positive power supply | | 17<br>18 | OSC1<br>OSC2 | I<br>O | Crystal or RC | OSC1, OSC2 are connected to an RC network or a crystal (determined by ROM code option) for the internal system clock. In the case of RC operation, OSC2 is the output terminal for 1/4 system clock. | # **Absolute Maximum Ratings\*** | Supply Voltage $-0.3V$ to $5.5V$ | Input VoltageVSS-0.3V to $V_{\rm DD}\text{+}0.3V$ | |----------------------------------|---------------------------------------------------| | Storage Temperature50°C to 125°C | Operating Temperature25°C to 70°C | \*Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability. # **D.C.** Characteristics Ta=25°C | Symbol | l Parameter | | <b>Test Conditions</b> | Min. | /III | Max. | Unit | |----------------------|------------------------------------|----------------------------|------------------------------------------------|-------|------|------|------| | Symbol | Parameter | V <sub>DD</sub> Conditions | | wiii. | Тур. | wax. | | | $ m V_{DD}$ | Operating Voltage | _ | _ | 3.0 | _ | 5.2 | v | | T | Operating Current | зV | N-11 f OMII- | _ | 0.7 | 1.5 | mA | | $ m I_{DD1}$ | (Crystal OSC) | 5V | No load, f <sub>SYS</sub> =2MHz | _ | 1.8 | 3 | mA | | Ton. | Operating Current | 3V | No load farra OMIL | _ | 0.6 | 1 | mA | | $ m I_{DD2}$ | (RC OSC) | 5V | No load, f <sub>SYS</sub> =2MHz | | 1.6 | 3 | mA | | Т | Standby Current | зV | N- 1 34 TIAL T | _ | _ | 5 | μΑ | | $I_{STB1}$ | (WDT Enabled) | 5V | No load, system HALT | _ | _ | 10 | μA | | т | Standby Current | зV | No. 1 1 | _ | _ | 1 | μΑ | | ${ m I}_{{ m STB2}}$ | (WDT Disabled) | 5V | No load, system HALT | _ | _ | 2 | μΑ | | 37 | Input Low Voltage for I/O | 3V | _ | 0 | 0.9 | 0.6 | V | | $V_{\mathrm{IL1}}$ | Ports | 5V | _ | 0 | 1.5 | 1.0 | v | | <b>V</b> | Input High Voltage for I/O | зV | _ | 2.4 | 2.1 | 3 | V | | $V_{\mathrm{IH1}}$ | Ports | 5V | _ | 4.0 | 3.5 | 5 | v | | $ m V_{IL2}$ | Input Low Voltage (TMR, INT) | 3V | _ | 0 | 0.7 | 0.6 | V | | V1L2 | input Low Voltage (TMR,INT) | 5V | | 0 | 1.3 | 1.0 | V | | $ m V_{IH2}$ | Input High Voltage (TMR, INT) | 3V | _ | 2.4 | 2.3 | 3 | V | | V1H2 | input riigii voitage (Tivit, in 1) | 5V | _ | 4.0 | 3.7 | 5 | V | | $ m V_{IL3}$ | Input Low Voltage (RES) | зV | _ | _ | 1.5 | _ | V | | VIL3 | input Low Voltage (IVES) | 5V | _ | _ | 2.5 | _ | V | | $V_{\mathrm{IH}3}$ | Input High Voltage (RES) | 3V | _ | _ | 2.4 | _ | V | | VIH3 | input fiigh voitage (KES) | 5V | _ | _ | 4.0 | _ | V | | $I_{ m OL}$ | I/O Ports Sink Current | 3V | $V_{\mathrm{DD}}$ =3V, $V_{\mathrm{OL}}$ =0.3V | 1.5 | 2.5 | _ | mA | | TOP | J/O Ports Sink Current | | $V_{\mathrm{DD}}$ =5V, $V_{\mathrm{OL}}$ =0.5V | 4 | 6 | _ | mA | | $I_{ m OH}$ | I/O Ports Source Current | зV | $V_{\mathrm{DD}}$ =3V, $V_{\mathrm{OH}}$ =2.7V | -1 | -1.5 | _ | mA | | 10H | 1/U Ports Source Current | | $V_{\mathrm{DD}}$ =5V, $V_{\mathrm{OH}}$ =4.5V | -2 | -3 | _ | mA | | $ m R_{PH}$ | Pull-High Resistance of INT | 3V | _ | 40 | 60 | 80 | kΩ | | TVPH | 1 un-riigh ivesistance of IN I | 5V | _ | 10 | 30 | 50 | kΩ | # A.C. Characteristics $Ta=25^{\circ}C$ | Complete 1 | Parameter | T | est Conditions | Min. | т | Max. | Unit | | |------------------------------|--------------------------------------------------------------|-------------------|----------------------------------|---------|------|------|--------------------|--| | Symbol | rarameter | $\mathbf{V_{DD}}$ | Conditions | 141111. | Тур. | wax. | | | | f <sub>SYS1</sub> | System Clock | 3V | _ | 400 | _ | 2000 | kHz | | | 18181 | (Crystal OSC) | 5V | _ | 400 | _ | 4000 | kHz | | | $f_{ m SYS2}$ | System Clock (RC OSC) | 3V | _ | 400 | _ | 2000 | kHz | | | <sup>1</sup> SYS2 | System Clock (NC OSC) | 5V | _ | 400 | _ | 3000 | kHz | | | foresteen | Timer I/P Frequency (TMR) | 3V | | 0 | _ | 2000 | kHz | | | fTIMER | Timer I/I Frequency (TMIL) | 5V | _ | 0 | _ | 4000 | kHz | | | t | W + 1 1 + 0 - 11 + | | _ | 45 | 90 | 180 | μs | | | twdtosc | Watchdog Oscillator | 5V | _ | 35 | 65 | 130 | μs | | | t | Watchdog Time-out Period | 3V | Without WDT | 12 | 23 | 45 | ms | | | $\mathbf{t}_{\mathrm{WDT1}}$ | (RC) | 5V | prescaler | 9 | 17 | 35 | ms | | | $ m t_{WDT2}$ | Watchdog Time-out Period (System Clock) Without WI prescaler | | Without WDT<br>prescaler | _ | 1024 | _ | $\mathbf{t_{SYS}}$ | | | tres | External Reset Low Pulse<br>Width | _ | _ | 1 | _ | _ | μs | | | tsst | System Start-up Timer<br>Period | _ | Power-up or<br>wake-up from halt | | 1024 | | tsys | | | $\mathbf{t_{INT}}$ | Interrupt Pulse Width | | _ | 1 | | | μs | | Note: tsys=1/fsys # **Application Circuit** # RC oscillator for multiple I/O applications # OSC1 PA0~PA7 FSYS/4 OSC2 PB0~PB7 HT48R31 PC0~PC5 RES INT TMR # Crystal oscillator for multiple I/O applications ### System Architecture ### **Execution flow** The system clock for the HT48R31 is derived from either a crystal or an RC oscillator. The system clock is internally divided into four non-overlapping clocks. One instruction cycle consists of four system clock cycles. Instruction fetching and execution are pipelined in such a way that a fetch takes an instruction cycle while decoding and execution take the next instruction cycle. However, the pipelining scheme causes each instruction to effectively execute in a cycle. If an instruction changes the program counter, two cycles are required to complete the instruction. ### Program counter - PC The 11-bit program counter (PC) controls the sequence in which the instructions stored in program PROM are executed and its contents specify a maximum of 2048 addresses. After accessing a program memory word to fetch an instruction code, the contents of the program counter are incremented by one. The program counter then points to the memory word containing the next instruction code. When executing a jump instruction, conditional skip execution, loading PCL register, subroutine call, initial reset, internal interrupt, external interrupt or return from subroutine, the PC manipulates the program transfer by loading the address corresponding to each instruction. The conditional skip is activated by instructions. Once the condition is met, the next instruction, fetched during the current instruction execution, is discarded and a dummy cycle replaces it to get the proper instruction. Otherwise proceed with the next instruction. The lower byte of the program counter (PCL) is a readable and writable register (06H). Moving data into the PCL performs a short jump. The destination will be within 256 locations. When a control transfer takes place, an additional dummy cycle is required. ### **Program memory – PROM** The program memory is used to store the program instructions which are to be executed. It also contains data, table, and interrupt entries, and is organized into $2048 \times 14$ bits, addressed by the program counter and table pointer. Certain locations in the program memory are reserved for special usage: ### • Location 000H This area is reserved for program initialization. After chip reset, the program always begins execution at location 000H. ### • Location 004H This area is reserved for the external interrupt service program. If the $\overline{\text{INT}}$ input pin is activated, the interrupt is enabled and the stack is not full, the program begins execution at location 004H. Execution flow 9 ### Location 008H This area is reserved for the timer/event counter interrupt service program. If a timer interrupt results from a timer/event counter overflow, and if the interrupt is enabled and the stack is not full, the program begins execution at location 008H. ### Table location Any location in the PROM space can be used as look-up tables. The instructions "TABRDC [m]" (the current page, 1 page=256 words) and "TABRDL [m]" (the last page) transfer the contents of the lower-order byte to the specified data memory, and the higher-order byte to TBLH (08H). Only the destination of the lowerorder byte in the table is well-defined, the other bits of the table word are transferred to the lower portion of TBLH, and the remaining 2 bits are read as "0". The table higher-order byte register (TBLH) is read only. The table pointer (TBLP) is a read/write register (07H), which indicates the table location. Before accessing the table, the location must be placed in TBLP. The TBLH is read only and cannot be restored. If the main routine and the ISR (Interrupt Service Routine) both employ the table read instruction, the contents of the TBLH in the main routine are likely to be changed by the table read instruction used in the ISR. Errors can occur. In Note: n ranges from 0 to 7 ### Program memory other words, using the table read instruction in the main routine and the ISR simultaneously should be avoided. However, if the table read instruction has to be applied in both the main routine and the ISR, the interrupt is supposed to be disabled prior to the table read instruction. It will not be enabled until the TBLH has been backup. All table related instructions require two cycles to complete the operation. These areas may function as normal program memory depending upon the requirements. | Mode | Program Counter | | | | | | | | | | | |------------------------------|-----------------|----|----|----|----|----|----|----|----|----|----| | Wode | *10 | *9 | *8 | *7 | *6 | *5 | *4 | *3 | *2 | *1 | *0 | | Initial reset | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | External interrupt | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | | Timer/event counter overflow | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 1 | 0 | 0 | 0 | | Skip | PC+2 | | | | | | | | | | | | Loading PCL | *10 | *9 | *8 | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 | | Jump, call branch | #10 | #9 | #8 | #7 | #6 | #5 | #4 | #3 | #2 | #1 | #0 | | Return from subroutine | S10 | S9 | S8 | S7 | S6 | S5 | S4 | S3 | S2 | S1 | So | Program counter Notes: \*10~\*0: Program counter bits #10~#0: Instruction code bits S10~S0: Stack register bits @7~@0: PCL bits ### Stack register - STACK This is a special part of the memory which is used to save the contents of the program counter (PC) only. The stack is organized into two levels and is neither part of the data nor part of the program space, and is neither readable nor writable. The activated level is indexed by the stack pointer (SP) and is neither readable nor writeable. At a subroutine call or interrupt acknowledgment, the contents of the program counter are pushed onto the stack. At the end of a subroutine or an interrupt routine, signaled by a return instruction (RET or RETI), the program counter is restored to its previous value from the stack. After a chip reset, the SP will point to the top of the stack. If the stack is full and a non-masked interrupt takes place, the interrupt request flag will be recorded but the acknowledgment will be inhibited. When the stack pointer is decremented (by RET or RETI), the interrupt will be serviced. This feature prevents stack overflow allowing the programmer to use the structure more easily. In a similar case, if the stack is full and a "CALL" is subsequently executed, stack overflow occurs and the first entry will be lost (only the most recent two return addresses are stored). ### Data memory - RAM The data memory is designed with $113 \times 8$ bits. It is divided into two functional groups: special function registers and general purpose data memory (96×8). Most are read/write, but some are read only. The special function registers include the indirect addressing register (00H), timer/event counter (TMR;0DH), timer/event counter control register (TMRC;0EH), program counter lower-order byte register (PCL;06H), memory pointer register (MP;01H), accumulator (ACC;05H), table pointer (TBLP;07H), table higher-order byte register (TBLH;08H), status register (STATUS;0AH), interrupt control register (INTC;0BH), watchdog timer option setting register (WDTS;09H), I/O registers (PA;12H, PB;14H, PC;16H) and I/O control registers (PAC;13H, PBC;15H, PCC;17H). The remaining space before the 20H is reserved for future expanded usage and reading these locations will get "00H". The general purpose data memory, addressed from 20H to 7FH, is used for data and control information under instruction commands. All of the data memory areas can handle arithmetic, logic, increment, decrement and rotate operations directly. Except for some dedicated bits, each bit in the data memory can be set and reset by "SET [m].i" and "CLR [m].i". They are also indirectly accessible through memory pointer register (MP;01H). ### Indirect addressing register Location 00H is an indirect addressing register that is not physically implemented. Any read/write operation of [00H] accesses data memory pointed to by MP (01H). Reading location 00H itself indirectly will return the result 00H. Writing indirectly results in no operation. The memory pointer register MP (01H) is a 7-bit register. The bit 7 of MP is undefined and reading will return the result "1". Any writing operation to MP will only transfer the lower 7-bit data to MP. | T ( () | Table Location | | | | | | | | | | | |----------------|----------------|----|----|----|----|----|----|----|----|----|----| | Instruction(s) | *10 | *9 | *8 | *7 | *6 | *5 | *4 | *3 | *2 | *1 | *0 | | TABRDC [m] | P10 | P9 | P8 | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 | | TABRDL [m] | 1 | 1 | 1 | @7 | @6 | @5 | @4 | @3 | @2 | @1 | @0 | Table location Notes: \*10~\*0: Table location bits @7~@0: Table pointer bits P10~P8: Current program counter bits RAM mapping ### **Accumulator** The accumulator is closely related to ALU operations. It is also mapped to location 05H of the data memory and is capable of carrying out immediate data operations. The data movement between two data memory locations must pass through the accumulator. ### Arithmetic and logic unit - ALU This circuit performs 8-bit arithmetic and logic operations. The ALU provides the following functions: - Arithmetic operations (ADD, ADC, SUB, SBC, DAA) - Logic operations (AND, OR, XOR, CPL) - Rotation (RL, RR, RLC, RRC) - Increment and Decrement (INC, DEC) - Branch decision (SZ, SNZ, SIZ, SDZ ....) The ALU not only saves the results of a data operation but also changes the status register. ### Status register – STATUS This 8-bit register (0AH) contains the zero flag (Z), carry flag (C), auxiliary carry flag (AC), overflow flag (OV), power down flag (PD), and watchdog time-out flag (TO). It also records the status information and controls the operation sequence. With the exception of the TO and PD flags, bits in the status register can be altered by instructions like most other registers. Any data written into the status register will not change the TO or PD flag. In addition operations related to the status register may give different results from those intended. The TO flag can be affected only by system power-up, a WDT timeout or executing the "CLR WDT" or "HALT" instruction. The PD flag can be affected only by executing the "HALT" or "CLR WDT" instruction or a system power-up. The Z, OV, AC and C flags generally reflect the status of the latest operations. In addition, on entering the interrupt sequence or executing the subroutine call, the status register will not be pushed onto the stack automatically. If the contents of status are important and if the subroutine can corrupt the status register, precautions must be taken to save it properly. ### Interrupt 12 The HT48R31 provides an external interrupt and internal timer/event counter interrupts. The interrupt control register (INTC;0BH) contains the interrupt control bits to set the enable/disable and the interrupt request flags. Once an interrupt subroutine is serviced, all the other interrupts will be blocked (by clearing the EMI bit). This scheme may prevent any further interrupt nesting. Other interrupt requests may happen during this interval but only the interrupt request flag is recorded. If a certain interrupt requires servicing within the service routine, the EMI bit and the corresponding bit of the INTC may be set to allow interrupt nesting. If the stack is full, the interrupt request will not be acknowledged, even if the related interrupt is enabled, until the SP is decremented. If immediate service is desired, the stack must be prevented from becoming full. All these kinds of interrupts have a wake-up capability. As an interrupt is serviced, a control transfer occurs by pushing the program counter onto the stack and then branching to subroutines at specified locations in the program memory. Only the program counter is pushed onto the stack. If the contents of the register or status register (STATUS) are altered by the interrupt service program which corrupts the desired control sequence, the contents must be saved first. External interrupts are triggered by a high to low transition of $\overline{\text{INT}}$ and the related interrupt request flag (EIF; bit 4 of INTC) will be set. When the interrupt is enabled, the stack is not full and the external interrupt is active, a subroutine call to location 04H will occur. The interrupt request flag (EIF) and EMI bits will be cleared to disable other interrupts. The internal timer/event counter interrupt is initialized by setting the timer/event counter interrupt request flag (TF; bit 5 of INTC), caused by a timer overflow. When the interrupt is enabled, the stack is not full and the TF bit is set, a subroutine call to location 08H will occur. The related interrupt request flag (TF) will be reset and the EMI bit cleared to disable further interrupts. During the execution of an interrupt subroutine, other interrupt acknowledgments are held until the "RETI" instruction is executed or the EMI bit and the related interrupt control bit are set to 1 (of course, if the stack is not full). To return from the interrupt subroutine, "RET" or "RETI" may be invoked. RETI will set the EMI bit to enable an interrupt service, but RET will not. | | | an interrupt Service, Sat 1921 will not. | |--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Labels | Bits | Function | | C | 0 | C is set if the operation results in a carry during an addition operation or if a borrow does not take place during a subtraction operation; otherwise C is cleared. C is also affected by a rotate through carry instruction. | | AC | 1 | AC is set if the operation results in a carry out of the low nibbles in addition or no borrow from the high nibble into the low nibble in subtraction; otherwise AC is cleared. | | Z | 2 | Z is set if the result of an arithmetic or logic operation is zero; otherwise Z is cleared. | | ov | 3 | OV is set if the operation results in a carry into the highest-order bit but not a carry out of the highest-order bit, or vice versa; otherwise OV is cleared. | | PD | 4 | PD is cleared by system power-up or executing the "CLR WDT" instruction. PD is set by executing the "HALT" instruction. | | то | 5 | TO is cleared by system power-up or executing the "CLR WDT" or "HALT" instruction. TO is set by a WDT time-out. | | _ | 6 | Undefined, read as "0" | | _ | 7 | Undefined, read as "0" | STATUS register 13 Interrupts, occurring in the interval between the rising edges of two consecutive T2 pulses, will be serviced on the latter of the two T2 pulses, if the corresponding interrupts are enabled. In the case of simultaneous requests the following table shows the priority that is applied. These can be masked by resetting the EMI bit. | No. | Interrupt Source | Priority | Vector | |-----|---------------------------------|----------|--------| | а | External interrupt | 1 | 04H | | b | Timer/event<br>counter overflow | 2 | 08H | The timer/event counter interrupt request flag (TF), external interrupt request flag (EIF), enable timer/event counter bit (ETI), enable external interrupt bit (EEI) and enable master interrupt bit (EMI) constitute an interrupt control register (INTC) which is located at 0BH in the data memory. EMI, EEI, ETI are used to control the enabling/disabling of interrupts. These bits prevent the requested interrupt from being serviced. Once the interrupt request flags (TF, EIF) are set, they will remain in the INTC register until the interrupts are serviced or cleared by a software instruction. It is recommended that a program does not use the "CALL subroutine" within the interrupt subroutine. Interrupts often occur in an unpredictable manner or need to be serviced immediately in some applications. If only one stack is left and enabling the interrupt is not well controlled, the original control sequence will be damaged once the "CALL" operates in the interrupt subroutine. ### Oscillator configuration There are two oscillator circuits in the HT48R31. Both of them are designed for system clocks, namely the RC oscillator and the Crystal oscillator, which are determined by the ROM code option. No matter what oscillator type is selected, the signal provides the system clock. The HALT mode stops the system oscillator and resists the external signal to conserve power. If an RC oscillator is used, an external resistor between OSC1 and VDD is required and the resistance must range from $51k\Omega$ to $1M\Omega$ . The system clock, divided by 4, is available on OSC2, which can be used to synchronize external logic. The RC oscillator provides the most cost effective solution. However, the frequency of oscillation may vary with VDD, | Register | Bit No. | Label | Function | |---------------|---------|-------|--------------------------------------------------------------------| | | 0 | ЕМІ | Controls the master (global) interrupt (1=enabled; 0=disabled) | | | 1 | EEI | Controls the external interrupt (1=enabled; 0=disabled) | | | 2 | ETI | Controls the timer/event counter interrupt (1=enabled; 0=disabled) | | INTC<br>(0BH) | 3 | _ | Unused bit, read as "0" | | (===, | 4 | EIF | External interrupt request flag (1=active; 0=inactive) | | | 5 | TF | Internal timer/event counter request flag (1=active; 0=inactive) | | | 6 | _ | Unused bit, read as "0" | | | 7 | _ | Unused bit, read as "0" | **INTC** register 14 System oscillator temperatures and the chip itself due to process variations. It is, therefore, not suitable for timing sensitive operations where an accurate oscillatorfrequency is desired. If a crystal oscillator is used, a crystal across OSC1 and OSC2 is needed to provide the feedback and phase shift required for the oscillator, and no other external components are required. Instead of a crystal, a resonator can also be connected between OSC1 and OSC2 to get a frequency reference, but two external capacitors in OSC1 and OSC2 are required. The WDT oscillator is a free running on-chip RC oscillator, and no external components are required. Even if the system enters the power down mode, the system clock is stopped, but the WDT oscillator still works with a period of approximately 78µs. The WDT oscillator can be disabled by ROM code option to conserve power. ### Watchdog timer - WDT The WDT clock source is implemented by a dedicated RC oscillator (WDT oscillator) or instruction clock (system clock divided by 4), decided by ROM code option. This timer is designed to prevent a software malfunction or sequence from jumping to an unknown location with unpredictable results. The watchdog timer can be disabled by a ROM code option. If the watchdog timer is disabled, all the executions related to the WDT result in no operation. Once an internal WDT oscillator (RC oscillator with a period of 78µs normally) is selected, it is first divided by 256 (8-stages) to get the nominal time-out period of approximately 20ms. This time-out period may vary with temperatures, VDD and process variations. By invoking the WDT prescaler, longer time-out periods can be realized. Writing data to WS2, WS1, WS0 (bit 2,1,0 of the WDTS) can give different time-out periods. If WS2, WS1, and WS0 are all equal to 1, the division ratio is up to 1:128, and the maximum time-out period is 2.6 seconds. If the WDT oscillator is disabled, the WDT clock may still come from the instruction clock and operate in the same manner except that in the HALT state the WDT may stop counting and lose its protecting purpose. In this situation the logic can only be restarted by external logic. The high nibble and bit 3 of the WDTS are reserved for user's defined flags, which may be used to indicate some specified status. Watchdog timer 15 If the device operates in a noisy environment, using the on-chip RC oscillator (WDT OSC) is strongly recommended, since the HALT will stop the system clock. | WS2 | WS1 | WSO | Division Ratio | |-----|-----|-----|----------------| | 0 | 0 | 0 | 1:1 | | 0 | 0 | 1 | 1:2 | | 0 | 1 | 0 | 1:4 | | 0 | 1 | 1 | 1:8 | | 1 | 0 | 0 | 1:16 | | 1 | 0 | 1 | 1:32 | | 1 | 1 | 0 | 1:64 | | 1 | 1 | 1 | 1:128 | WDT register The WDT overflow under normal operation will initialize "chip reset" and set the status bit "TO". But in the HALT mode, the overflow will initialize a "warm reset", and only the PC and SP are reset to zero. To clear the contents of the WDT (including the WDT prescaler), three methods are adopted; external reset (a low level to RES), software instructions and a "HALT" instruction. The software instruction(s) include "CLR WDT" and the other set - "CLR WDT1" and "CLR WDT2". Of these two types of instruction, only one can be active depending on the ROM code option - "CLR WDT times selection option". If the "CLR WDT" is selected (i.e. CLRWDT times equal one), any execution of the "CLR WDT" instruction will clear the WDT. In the case that "CLR WDT1" and "CLR WDT2" are chosen (i.e. CLRWDT times equal two), these two instructions must be executed to clear the WDT; otherwise, the WDT may reset the chip as a result of time-out. ### Power down operation - HALT The HALT mode is initialized by the "HALT" instruction and results in the following... - The system oscillator will be turned off but the WDT oscillator keeps running (If the WDT oscillator is selected). - The contents of the on-chip RAM and registers remain unchanged. - WDT and WDT prescaler will be cleared and recounted again (If the WDT clock is from the WDT oscillator). - All of the I/O ports maintain their original status. - The PD flag is set and the TO flag is cleared. The system can quit the HALT mode by means of an external reset, an interrupt, an external falling edge signal on port A or a WDT overflow. An external reset causes a device initialization and the WDT overflow performs a "warm reset". After the TO and PD flags are examined, the reason for chip reset can be determined. The PD flag is cleared by system power-up or executing the "CLR WDT" instruction and is set when executing the "HALT" instruction. The TO flag is set if the WDT time-out occurs, and causes a wake-up that only resets the PC and SP; the others maintain their original status. The port A wake-up and interrupt methods can be considered as a continuation of normal execution. Each bit in port A can be independently selected to wake up the device by the ROM code option. Awakening from an I/O port stimulus, the program will resume execution of the next instruction. If it is awakening from an interrupt, two sequences may happen. If the related interrupt is disabled or the interrupt is enabled but the stack is full, the program will resume execution at the next instruction. If the interrupt is enabled and the stack is not full, the regular interrupt response takes place. If an interrupt request flag is set to "1" before entering the HALT mode, the wake-up function of the related interrupt will be disabled. Once a wake-up event occurs, it takes 1024 tsys (system clock period) to resume normal operation. In other words, a dummy period will be inserted after wake-up. If the wake-up results from an interrupt acknowledgment, the actual interrupt subroutine execution will be delayed by one or more cycles. If the wake-up results in the next instruction execution, this will be executed immediately after the dummy period is finished. To minimize power consumption, all the I/O pins should be carefully managed before entering the HALT status. ### Reset There are three ways in which a reset can occur: - RES reset during normal operation - RES reset during HALT - WDT time-out reset during normal operation The WDT time-out during HALT is different from other chip reset conditions, since it can perform a "warm reset" that resets only the PC and SP, leaving the other circuits in their original state. Some registers remain unchanged during other reset conditions. Most registers are reset to the "initial condition" when the reset conditions are met. By examining the PD and TO flags, the program can distinguish between different "chip resets". | то | PD | RESET Conditions | |----|----|--------------------------------------| | 0 | 0 | RES reset during power-up | | u | u | RES reset during normal operation | | 0 | 1 | RES wake-up HALT | | 1 | u | WDT time-out during normal operation | | 1 | 1 | WDT wake-up HALT | Note: "u" means "unchanged" To guarantee that the system oscillator is started and stabilized, the SST (System Start-up Timer) provides an extra delay of 1024 system clock pulses when the system powers up or awakes from the HALT state. When a system power-up occurs, the SST delay is added during the reset period. But when the reset comes from the $\overline{RES}$ pin, the SST delay is disabled. Any wake-up from HALT will enable the SST delay. The functional unit chip reset status of the are shown below. | PC | 000H | |---------------------|------------------------------------------------------| | Interrupt | Disable | | Prescaler | Clear | | WDT | Clear. After master<br>reset, WDT begins<br>counting | | Timer/event counter | Off | | Input/output Ports | Input mode | | SP | Points to the top of the stack | Reset timing chart Reset circuit Reset configuration | FT73 | C 17 | | | | | |------------|--------|-----------|----|--------------------------|--| | The states | of the | registers | 18 | summarized in the table. | | | Register | Reset<br>(power on) | WDT time-out<br>(normal<br>operation) | RES Reset<br>(normal<br>operation) | RES Reset (HALT) | WDT Time-<br>out (HALT) | |----------|---------------------|---------------------------------------|------------------------------------|------------------|-------------------------| | TMR | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TMRC | 00-0 1 | 00-0 1 | 00-0 1 | 00-0 1 | uu-u u | | PC | 000H | 000H | 000H | 000H | 000H* | | MP | -xxx xxxx | -uuu uuuu | -uuu uuuu | -uuu uuuu | -uuu uuuu | | ACC | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TBLP | xxxx xxxx | uuuu uuuu | uuuu uuuu | uuuu uuuu | uuuu uuuu | | TBLH | xx xxxx | uu uuuu | uu uuuu | uu uuuu | uu uuuu | | STATUS | 00 xxxx | 1u uuuu | uu uuuu | 01 uuuu | 11 uuuu | | INTC | 00 -000 | 00 -000 | 00 -000 | 00 -000 | uu -uuu | | WDTS | 0000 0111 | 0000 0111 | 0000 0111 | 0000 0111 | uuuu uuuu | | PA | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PAC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PB | 1111 1111 | 1111 1111 | .111 1111 1111 1 | | uuuu uuuu | | PBC | 1111 1111 | 1111 1111 | 1111 1111 | 1111 1111 | uuuu uuuu | | PC | 11 1111 | 11 1111 | 11 1111 | 11 1111 | uu uuuu | | PCC | 11 1111 | 11 1111 | 11 1111 | 11 1111 | uu uuuu | ### Note: "\*" means "warm reset" "u" means "unchanged" "x" means "unknown" # Timer/event counter A timer/event counter (TMR) is implemented in the HT48R31. The timer/event counter contains an 8-bit programmable count-up counter and the clock may come from an external source or the system clock divided by 4. Using the internal instruction clock, there is only one reference time-base. The external clock input allows the user to count external events, measure time intervals or pulse widths, or to generate an accurate time base. There are two registers related to the timer/event counter; TMR ([0DH]), TMRC ([0EH]). Two physical registers are mapped to TMR location; writing TMR makes the starting value be placed in the timer/event counter preload register and reading TMR gets the contents of the timer/event counter. The TMRC is a timer/event counter control register, which defines some options. The TM0, TM1 bits define the operating mode. The event count mode is used to count external events, which means the clock source comes from an external (TMR) pin. The timer mode functions as a normal timer with the clock source coming from the instruction clock. The pulse width measurement mode can be used to count the high or low level duration of the external signal (TMR). The counting is based on the instruction clock. | Label (TMRC) | Bits | Function | |----------------|------|------------------------------------------------------------------------------------------------------------------------------------------------| | _ | 0~2 | Unused bits, read as "0" | | TE | 3 | To define the TMR active edge of timer/event counter (0= active on low to high; 1= active on high to low) | | TON | 4 | To enable/disable timer counting (0= disabled; 1= enabled) | | _ | 5 | Unused bits, read as "0" | | TM0 6<br>TM1 7 | | To define the operating mode 01= Event count mode (external clock) 10= Timer mode (internal clock) 11= Pulse width measurement mode 00= Unused | # TMRC register Timer/event counter In the event count or timer mode, once the timer/event counter starts counting, it will count from the current contents in the timer/event counter to FFH. Once overflow occurs, the counter is reloaded from the timer/event counter preload register and generates the interrupt request flag (TF; bit 5 of INTC) at the same time. In the pulse width measurement mode with the TON and TE bits equal to one, once the TMR has received a transient from low to high (or high to low if the TE bits is "0") it will start counting until the TMR returns to the original level and resets the TON. The measured result will remain in the timer/event counter even if the activated transient occurs again. In other words, only one cycle measurement can be done. Until setting the TON, the cycle measurement will function again as long as it receives further transient pulse. Note that, in this operating mode, the timer/event counter starts counting not according to the logic level but according to the transient edges. In the case of counter overflows, the counter is reloaded from the timer/event counter preload register and issues the interrupt request just like the other two modes. To enable the counting operation, the timer ON bit (TON; bit 4 of TMRC) should be set to 1. In the pulse width measurement mode, the TON will be cleared automatically after the measurement cycle is completed. But in the other two modes the TON can only be reset by instructions. The overflow of the timer/event counter is one of the wake-up sources. No matter what the operation mode is, writing a 0 to ETI can disable the interrupt service. In the case of timer/event counter OFF condition, writing data to the timer/event counter preload register will also reload that data to timer/event counter. But if the timer/event counter is turned on, data written to the timer/event counter will only be kept in the timer/event counter preload register. The timer/event counter will still operate until overflow occurs. When the timer/event counter (reading TMR) is read, the clock will be blocked to avoid errors. As clock blocking may results in a counting error, blocking of the clock must be taken into consideration by the programmer. ### Input/output ports There are 22 bidirectional input/output lines in the HT48R31, labeled from PA to PC, which are mapped to the data memory of [12H], [14H] and [16H] respectively. All of these I/O ports can be used for input and output operations. For input operation, these ports are non-latching, that is, the inputs must be ready at the T2 rising edge of instruction "MOV A,[m]" (m=12H, 14H or 16H). For output operation, all the data is latched and remains unchanged until the output latch is rewritten. Each I/O line has its own control register (PAC, PBC, PCC) to control the input/output configuration. With this control register, CMOS output or schmitt trigger input structures can be reconfigured dynamically (i.e., on-the-fly) under software control. To function as an input, the corresponding latch of the control register must write "1". The input source also depends on the control register. If the control register bit is "1", the input will read the pad state. If the control register bit is "0", the contents of the latches will move to the internal bus. The latter is possible in the "read-modify-write" instruction. For output function, CMOS is the only configuration. These control registers are mapped to locations 13H, 15H and 17H. After a chip reset, these input/output lines stay at high levels. Each bit of these input/output latches can be set or cleared by "SET [m].i" and "CLR [m].i" (m=12H, 14H or 16H) instructions. Some instructions first input data and then follow the output operations. For example, "SET [m].i", "CLR [m].i", "CPL [m]", "CPLA [m]" read the entire port states into the CPU, execute the defined operations (bit-operation), and then write the results back to the latches or the accumulator. Each line of port A has the capability of wakingup the device. The highest two bits of port C are not physically implemented; on reading them a "0" is returned whereas writing then results in a no-operation. ### **Application note** Each line of port A, port B and port C doesn't have any internal pull-high resistor. Therefore, the pull-high options are not available for all I/O lines. It is recommended that unused or not bounded out I/O lines should be set as output pins by software instruction to avoid consuming power under input floating state. Input/output ports ### **ROM** code option The following table shows seven kinds of ROM code option in the HT48R31. All of the ROM code options must be defined to ensure proper system functioning. | Items | Option | Description | |-------|---------|----------------------------------------------------------------------------------------| | 1 | OP[7:0] | $OP0 \sim OP7 \rightarrow PA0 \sim PA7$<br>Bit=0 Without wake up<br>Bit=1 With wake up | | 2 | OP8 | Bit=0 RC mode<br>Bit=1 Crystal mode | | 3 | OP9 | Bit=0 Two cycle CLRWDT<br>Bit=1 One cycle CLRWDT | | 4 | OP10 | Unused bit<br>This bit must be set as "0" by<br>default. | | 5 | OP11 | Unused bit<br>This bit must be set as "0" by<br>default. | | 6 | OP12 | Bit=0 RC clock for WDT<br>source<br>Bit=1 System clock for WDT<br>source | | 7 | OP13 | Bit=0 Enable WDT<br>Bit=1 Disable WDT | ### PROM programming and verification The program memory used in the HT48R31 is arranged into a $2K\times14$ bits program PROM and a $1\times14$ bits option PROM. The program code and option code are stored in the program PROM and option PROM. The programming of PROM can be summarized in nine steps as described below: - Power on - Set VPP (RES) to 12.5V - Set $\overline{\text{CS}}$ (PA5) to low Let PA3~PA0 (AD3~AD0) be the address and data bus and the PA4 (CLK) be the clock input. The data on the AD3~AD0 pins will be clocked into or out of the HT48R31 on the falling edge of PA4 (CLK) for PROM programming and verification. The address data contains the code address (11 bits) and two option bits. A complete write cycle will contain four CLK cycles. The first cycle, bits 0~3 of the address are latched into the HT48R31. The second and third cycles, bits 4~7 and bits 8~10 are latched respectively. The fourth cycle, bit 2 is the TSEL option bit and bit 3 is the OSEL option bit. Bit 3 in the third cycle and bits 0~1 in the fourth cycle are undefined. If the TSEL is "1" and the OSEL is "0", the TEST memory will be read. If the TSEL is "0" and the OSEL is "1", the option PROM will be accessed. If both the TSEL and OSEL are "0", the program PROM will be managed. The code data is 14 bits wide. A complete read/write cycle contains four CLK cycles. In the first cycle, bits $0{\sim}3$ of the code data are accessed. In the second and third, bits $4{\sim}7$ and bits $8{\sim}11$ are accessed respectively. In the fourth cycle, bits $12{\sim}13$ are accessed. Bits $14{\sim}15$ are undefined. During code verification, reading will return the result "00". Select the TSEL and OSEL to program and verify the program PROM and option PROM. Use the $R/\overline{W}$ (PA6) to select the programming or verification The address is incremented by one automatically after a code verification cycle. If the discontinued address programming or verification is accomplished, the automatic addressing increment is disabled. For the discontinued address programming and verification, the $\overline{\text{CS}}$ pin must return to high level for a programming or verification cycle, that is, if a discontinued address is managed, the programming or verification cycle must be interrupted and restarted as well. The related pins of PROM programming and verification are listed in the following table. | Pin<br>Name | Function | Description | |-------------|-----------------------|-----------------------------------------| | PA0 | AD0 | Bit 0 of address/data bus | | PA1 | AD1 | Bit 1 of address/data bus | | PA2 | AD2 | Bit 2 of address/data bus | | PA3 | AD3 | Bit 3 of address/data bus | | PA4 | CLK | Serial clock input for address and data | | PA5 | $\overline{ ext{cs}}$ | Chip select, active low | | PA6 | R/W | Read/write control input | | RES | VPP | Programming power supply | The timing charts of programming and verification are as shown. There is a LOCK signal for code protection. If the LOCK is "1", reading the code will return the result "1". However, if the LOCK is "0", the code protection is disabled and the code always can be read until the LOCK is programmed as "1" Successive verification 22 Non-successive verification Code programming and verification Non-successive programming and verification Code programming and verification Successive programming and verification 25 # **Instruction Set Summary** | Mnemonic | Description | Instruction<br>Cycle | Flag<br>Affected | |--------------------------|-----------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | Arithmetic | | | | | ADD A,[m] | Add data memory to ACC | $1^{(1)}$ | Z,C,AC,OV | | ADDM A,[m] | Add ACC to data memory | $ 1^{(1)}$ | Z,C,AC,OV | | ADD A,x | Add immediate data to ACC | 1 | Z,C,AC,OV | | ADC A,[m] | Add data memory to ACC with carry | 1, | Z,C,AC,OV | | ADCM A,[m] | Add ACC to register with carry | 1 <sup>(1)</sup> | Z,C,AC,OV | | SUB A,x | Subtract immediate data from ACC | 1 | Z,C,AC,OV | | SUB A,[m] | Subtract data memory from ACC | $1^{(1)}$ | Z,C,AC,OV | | SUBM A,[m] | Subtract data memory from ACC with result in data memory | 1(1) | Z,C,AC,OV | | SBC A,[m] | Subtract data memory from ACC with carry | 1 | Z,C,AC,OV | | SBCM A,[m] | Subtract data memory from ACC with carry and | 1(1) | Z,C,AC,OV | | DAA [m] | result in data memory Decimal adjust ACC for addition with result in data memory | 1 <sup>(1)</sup> | C | | Logic Operation | | | | | AND A,[m] | AND data memory to ACC | 1 | ${f z}$ | | OR A,[m] | OR data memory to ACC | 1 | ${f z}$ | | XOR A,[m] | Exclusive-OR data memory to ACC | $1^{(1)}$ | ${f z}$ | | ANDM A,[m] | AND ACC to data memory | $1_{\dots}^{(1)}$ | $\mathbf{Z}$ | | ORM A,[m] | OR ACC to data memory | 1(1) | $\mathbf{Z}$ | | XORM A,[m] | Exclusive-OR ACC to data memory | <b>1</b> <sup>(1)</sup> | $\mathbf{Z}$ | | AND A,x | AND immediate data to ACC | 1 | ${f z}$ | | OR A,x | OR immediate data to ACC | 1 | ${f z}$ | | XOR A,x | Exclusive-OR immediate data to ACC | 1 | ${f z}$ | | CPL [m] | Complement data memory | 1(1) | ${f z}$ | | CPLA [m] | Complement data memory with result in ACC | 1 | Z | | Increment &<br>Decrement | | | | | INCA [m] | Increment data memory with result in ACC | 1 | Z | | INC [m] | Increment data memory | $egin{array}{c} egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}{c} \egin{array}$ | ${f z}$ | | DECA [m] | Decrement data memory with result in ACC | 1<br>1 <sup>(1)</sup> | Z | | DEC [m] | Decrement data memory | $ 1^{(1)}$ | $\mathbf{Z}$ | | Mnemonic | Description | Instruction<br>Cycle | Flag<br>Affected | |---------------|-----------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------| | Rotate | | | | | RRA [m] | Rotate data memory right with result in ACC | 1 | None | | RR [m] | Rotate data memory right | $1^{(1)}$ | $\mathbf{None}$ | | RRCA [m] | Rotate data memory right through carry with result in ACC | 1 | C | | RRC [m] | Rotate data memory right through carry | $1^{(1)}$ | $\mathbf{C}$ | | RLA[m] | Rotate data memory left with result in ACC | 1 | $\mathbf{None}$ | | RL[m] | Rotate data memory left | $egin{array}{c} egin{array}{c} \egin{array}{c} egin{array}{c} \egin{array}{c} \egin{array}$ | $\mathbf{None}$ | | RLCA [m] | Rotate data memory left through carry with result in ACC | 1 | C | | RLC [m] | Rotate data memory left through carry | 1 <sup>(1)</sup> | $\mathbf{C}$ | | Data Move | | | | | MOV A,[m] | Move data memory to ACC | 1 | None | | MOV [m],A | Move ACC to data memory | 1 <sup>(1)</sup> | None | | MOV A,x | Move immediate data to ACC | 1 | None | | Bit Operation | | | | | CLR [m].i | Clear bit of data memory | 1 <sup>(1)</sup> | None | | SET [m].i | Set bit of data memory | 1 <sup>(1)</sup> | None | | Branch | | | | | JMP addr | Jump unconditionally | $egin{array}{c} 2 \ 1^{(2)} \end{array}$ | None | | SZ[m] | Skip if data memory is zero | $1^{(2)}$ | $\mathbf{None}$ | | SZA [m] | Skip if data memory is zero with data movement to | 1 <sup>(2)</sup> | None | | SZ [m].i | Skip if bit i of data memory is zero | $1^{(2)}$ | None | | SNZ [m].i | Skip if bit i of data memory is not zero | $1^{(2)}$ | None | | SIZ [m] | Skip if increment data memory is zero | 1(3) | None | | SDZ [m] | Skip if decrement data memory is zero | $1^{(3)}$ | None | | SIZA [m] | Skip if increment data memory is zero with result in ACC | $1^{(2)}$ | None | | SDZA [m] | Skip if decrement data memory is zero with result in ACC | $1^{(2)}$ | None | | CALL addr | Subroutine call | 2 | None | | RET | Return from subroutine | $\overline{2}$ | None | | RET A,x | Return from subroutine and load immediate data to ACC | $\frac{1}{2}$ | None | | RETI | Return from interrupt | 2 | None | | Mnemonic | Description | Instruction<br>Cycle | Flag<br>Affected | |---------------|------------------------------------------------------|----------------------|---------------------| | Table Read | | | | | TABRDC [m] | Read ROM code (current page) to data memory and TBLH | 2 <sup>(1)</sup> | None | | TABRDL [m] | Read ROM code (last page) to data memory and TBLH | $2^{(1)}$ | None | | Miscellaneous | | | | | NOP | No operation | 1 | None | | CLR [m] | Clear data memory | 1 <sup>(1)</sup> | $\mathbf{None}$ | | SET [m] | Set data memory | ${f 1}^{(1)}$ | $\mathbf{None}$ | | CLR WDT | Clear watchdog timer | 1 | TO,PD | | CLR WDT1 | Pre-clear watchdog timer | 1 | $TO^{(4)},PD^{(4)}$ | | CLR WDT2 | Pre-clear watchdog timer | 1 | $TO^{(4)},PD^{(4)}$ | | SWAP [m] | Swap nibbles of data memory | 1(1) | None | | SWAPA [m] | Swap nibbles of data memory with result in ACC | 1 | None | | HALT | Enter power down mode | 1 | TO,PD | ### Notes: x: 8 bits immediate data m: 7 bits data memory address A: accumulator i: 0~7 number of bits addr: 11 bits program memory address - √: Flag is affected - -: Flag is not affected - <sup>(1)</sup>: If a loading to the PCL register occurs, the execution cycle of instructions will be delayed one more cycle (four system clocks). - (2): If a skipping next instruction occurs, the execution cycle of instructions will be delayed one more cycle (four system clocks). Otherwise the original instruction cycle is unchanged. - (3): (1) and (2) - <sup>(4)</sup>: The flags may be affected by the execution status. If the watchdog timer is cleared by executing the CLR WDT1 or CLR WDT2 instruction, the TO is set and the PD is cleared. Otherwise the TO and PD flags remain unchanged. ### **Instruction Definition** ADC A,[m] Add data memory and carry to the accumulator Description The contents of the specified data memory, accumulator and the carry flag are added simultaneously, leaving the result in the accumulator. Operation $ACC \leftarrow ACC+[m]+C$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | $\mathbf{AC}$ | C | |-----|-----|----|----|----------|--------------|---------------|---| | _ | _ | _ | _ | <b>V</b> | √ | <b>V</b> | √ | ADCM A,[m] Add the accumulator and carry to data memory Description The contents of the specified data memory, accumulator and the carry flag are added simultaneously, leaving the result in the specified data memory. Operation $[m] \leftarrow ACC+[m]+C$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | Z | AC | C | |-----|-----|----|----|----|---|----------|---| | _ | _ | _ | _ | √ | √ | <b>V</b> | √ | ADD A,[m] Add data memory to the accumulator Description The contents of the specified data memory and the accumulator are added. The result is stored in the accumulator. Operation $ACC \leftarrow ACC+[m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | 1 | _ | _ | 1 | √ | √ | √ | √ | ADD A,x Add immediate data to the accumulator Description The contents of the accumulator and the specified data are added, leaving the result in the accumulator. Operation $ACC \leftarrow ACC + x$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f z}$ | $\mathbf{AC}$ | C | |-----|-----|----|----|----|---------|---------------|---| | _ | _ | _ | _ | √ | √ | √ | √ | 29 ADDM A,[m] Add the accumulator to the data memory Description The contents of the specified data memory and the accumulator are added. The result is stored in the data memory. $Operation \qquad \qquad [m] \leftarrow ACC + [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | $\mathbf{AC}$ | C | |-----|-----|----|----|----|--------------|---------------|---| | _ | _ | _ | ı | √ | √ | √ | √ | AND A,[m] Logical AND accumulator with data memory Description Data in the accumulator and the specified data memory perform a bitwise logical\_AND operation. The result is stored in the accumulator. Operation $ACC \leftarrow ACC \text{ "AND" [m]}$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f z}$ | $\mathbf{AC}$ | C | |-----|-----|----|----|----|---------|---------------|---| | _ | _ | - | _ | _ | √ | _ | _ | AND A,x Logical AND immediate data to the accumulator Description Data in the accumulator and the specified data perform a bitwise logi- cal\_AND operation. The result is stored in the accumulator. Operation $ACC \leftarrow ACC$ "AND" x Affected flag(s) | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|---------------|--------------| | _ | _ | _ | _ | _ | √ | _ | _ | ANDM A,[m] Logical AND data memory with the accumulator Description Data in the specified data memory and the accumulator perform a bitwise logical\_AND operation. The result is stored in the data memory. Operation $[m] \leftarrow ACC \text{ "AND" } [m]$ | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|----------|---------------|--------------| | - | _ | _ | - | - | <b>V</b> | _ | _ | CALL addr Subroutine call Description The instruction unconditionally calls a subroutine located at the indicated address. The program counter increments once to obtain the address of the next instruction, and pushes this onto the stack. The indicated address is then loaded. Program execution continues with the instruction at this ad- dress. $Operation \qquad Stack \leftarrow PC+1$ $PC \leftarrow addr$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | CLR [m] Clear data memory Description The contents of the specified data memory are cleared to zero. Operation $[m] \leftarrow 00H$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | CLR [m].i Clear bit of data memory Description The bit i of the specified data memory is cleared to zero. Operation [m].i $\leftarrow$ 0 Affected flag(s) | TC2 | TC1 | ТО | PD | ov | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | **CLR WDT** Clear watchdog timer Description The WDT and the WDT Prescaler are cleared (re-counting from zero). The power down bit (PD) and time-out bit (TO) are cleared. Operation WDT and WDT Prescaler $\leftarrow 00H$ PD and $TO \leftarrow 0$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | AC | C | |-----|-----|----|----|----|--------------|----|---| | _ | _ | 0 | 0 | _ | _ | _ | _ | 31 CLR WDT1 Preclear watchdog timer Description The TD, PD flags, WDT and the WDT Prescaler has cleared (re-counting from zero), if the other preclear WDT instruction has been executed. Only execution of this instruction without the other preclear instruction sets the indicated flag which implies this instruction has been executed and the TO and PD flags remain unchanged. Operation WDT and WDT Prescaler $\leftarrow 00H^*$ PD and $TO \leftarrow 0*$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | AC | C | |-----|-----|----|----|----|--------------|----|---| | _ | _ | 0* | 0* | _ | _ | _ | _ | CLR WDT2 Preclear watchdog timer Description The TO, PD flags, WDT and the WDT Prescaler are cleared (re-counting from zero), if the other preclear WDT instruction has been executed. Only execution of this instruction without the other preclear instruction sets the indicated flag which implies this instruction has been executed and the TO and PD flags remain unchanged. Operation WDT and WDT Prescaler $\leftarrow 00H^*$ PD and $TO \leftarrow 0*$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | 0* | 0* | _ | _ | _ | _ | CPL [m] Complement data memory Description Each bit of the specified data memory is logically complemented (1's comple- ment). Bits which previously contained a one are changed to zero and vice-versa. Operation $[m] \leftarrow [\overline{m}]$ | TC2 | TC1 | TO | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|-----------|---------------|--------------| | _ | _ | _ | _ | _ | $\sqrt{}$ | _ | _ | **CPLA** [m] Complement data memory and place result in the accumulator Description Each bit of the specified data memory is logically complemented (1's comple- ment). Bits which previously contained a one are changed to zero and vice-versa. The complemented result is stored in the accumulator and the contents of the data memory remain unchanged. Operation $ACC \leftarrow [\overline{m}]$ Affected flag(s) | ТС | 22 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |----|----|-----|----|----|----|--------------|---------------|--------------| | _ | - | I | _ | I | ı | <b>√</b> | ı | ı | **DAA [m]** Decimal-Adjust accumulator for addition Description The accumulator value is adjusted to the BCD (Binary Code Decimal) code. The accumulator is divided into two nibbles. Each nibble is adjusted to the BCD code and an internal carry (AC1) will be done if the low nibble of the accumulator is greater than 9. The BCD adjustment is done by adding 6 to the original value if the original value is greater than 9 or a carry (AC or C) is set; otherwise the original value remains unchanged. The result is stored in the data memory and only the carry flag (C) may be affected. Operation If ACC.3 $\sim$ ACC.0>9 or AC=1 then [m].3~[m].0 $\leftarrow$ (ACC.3~ACC.0)+6, AC1= $\overline{AC}$ else [m].3~[m].0) $\leftarrow$ (ACC.3~ACC.0), AC1=0 and If $ACC.7 \sim ACC.4 + AC1 > 9$ or C=1 then [m].7~[m].4 $\leftarrow$ ACC.7~ACC.4+6+AC1,C=1 else [m].7~[m].4 $\leftarrow$ ACC.7~ACC.4+AC1,C=C Affected flag(s) | TC2 | TC1 | TO | PD | ov | $\mathbf{Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|---------------|--------------| | _ | _ | _ | _ | _ | _ | _ | √ | **DEC** [m] Decrement data memory Description Data in the specified data memory is decremented by one. Operation $[m] \leftarrow [m]-1$ | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|---------------|--------------| | _ | _ | _ | _ | _ | √ | _ | _ | **DECA [m]** Decrement data memory and place result in the accumulator Description Data in the specified data memory is decremented by one, leaving the result in the accumulator. The contents of the data memory remain unchanged. $Operation \qquad \qquad ACC \leftarrow [m]\!\!-\!\!1$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | $\mathbf{AC}$ | C | |-----|-----|----|----|----|--------------|---------------|---| | _ | _ | _ | _ | _ | √ | _ | _ | **HALT** Enter power down mode Description This instruction stops program execution and turns off the system clock. The contents of the RAM and registers are retained. The WDT and prescaler are cleared. The power down bit (PD) is set and the WDT time-out bit (TO) is cleared. Operation $PC \leftarrow PC+1$ $\begin{aligned} PD \leftarrow 1 \\ TO \leftarrow 0 \end{aligned}$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | C | |-----|-----|----|----|----|---------|---------------|---| | _ | _ | 0 | 1 | _ | _ | _ | _ | INC [m] Increment data memory Description Data in the specified data memory is incremented by one. Operation $[m] \leftarrow [m]+1$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f z}$ | AC | C | |-----|-----|----|----|----|---------|----|---| | _ | _ | _ | _ | _ | √ | _ | _ | **INCA** [m] Increment data memory and place result in the accumulator Description Data in the specified data memory is incremented by one, leaving the result in the accumulator. The contents of the data memory remain unchanged. $Operation \qquad \qquad ACC \leftarrow [m] \text{+} 1$ | TC2 | TC1 | ТО | PD | ov | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | √ | - | _ | JMP addr Directly jump Description Bits 0~10 of the program counter are replaced with the directly-specified address unconditionally, and control is passed to this destination. $Operation \qquad \qquad PC \leftarrow addr$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | $\mathbf{AC}$ | C | |-----|-----|----|----|----|--------------|---------------|---| | _ | _ | _ | _ | _ | _ | _ | _ | MOV A,[m] Move data memory to the accumulator Description The contents of the specified data memory are copied to the accumulator. Operation $ACC \leftarrow [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | MOV A,x Move immediate data to the accumulator Description The 8-bit data specified by the code is loaded into the accumulator. Operation $ACC \leftarrow x$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f z}$ | AC | C | |-----|-----|----|----|----|---------|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | MOV [m],A Move the accumulator to data memory Description The contents of the accumulator are copied to the specified data memory (one of the data memories). $Operation \qquad \qquad [m] \leftarrow ACC$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | C | |-----|-----|----|----|----|---------|---------------|---| | - | _ | _ | 1 | _ | _ | - | _ | NOP No operation Description No operation is performed. Execution continues with the next instruction. Operation $PC \leftarrow PC+1$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f z}$ | $\mathbf{AC}$ | C | |-----|-----|----|----|----|---------|---------------|---| | _ | _ | _ | _ | _ | _ | _ | _ | 35 OR A,[m] Logical OR accumulator with data memory Description Data in the accumulator and the specified data memory (one of the data memories) perform a bitwise logical\_OR operation. The result is stored in the accumulator. Operation $ACC \leftarrow ACC \text{ "OR" [m]}$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | AC | C | |-----|-----|----|----|----|--------------|----|---| | _ | _ | _ | _ | _ | √ | _ | _ | OR A,x Logical OR immediate data to the accumulator Description Data in the accumulator and the specified data perform a bitwise logical\_OR operation. The result is stored in the accumulator. Operation $ACC \leftarrow ACC \text{ "OR" x}$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | _ | _ | √ | ı | - | ORM A,[m] Logical OR data memory with the accumulator Description Data in the data memory (one of the data memories) and the accumulator perform a bitwise logical\_OR operation. The result is stored in the data memory. Operation $[m] \leftarrow ACC \text{ "OR" } [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | AC | C | |-----|-----|----|----|----|--------------|----|---| | _ | _ | _ | _ | _ | √ | _ | _ | **RET** Return from subroutine Description The program counter is restored from the stack. This is a two-cycle instruc- tion. Operation $PC \leftarrow Stack$ | TC2 | TC1 | ТО | PD | ov | ${f z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | RET A,x Return and place immediate data in the accumulator Description The program counter is restored from the stack and the accumulator loaded with the specified 8-bit immediate data. $Operation \qquad \qquad PC \leftarrow Stack$ $ACC \leftarrow x$ Affected flag(s) | TC2 | TC1 | TO | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | **RETI** Return from interrupt Description The program counter is restored from the stack, and interrupts are enabled by setting the EMI bit. EMI is the enable master (global) interrupt bit (bit 0; register INTC). $Operation \qquad \qquad PC \leftarrow Stack$ $EMI \leftarrow \mathbf{1}$ Affected flag(s) | TC2 | TC1 | то | PD | ov | ${f z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | RL [m] Rotate data memory left Description The contents of the specified data memory are rotated one bit left with bit 7 rotated into bit 0. Operation $[m].(i+1) \leftarrow [m].i; [m].i:bit i of the data memory (i=0-6)$ $[m].0 \leftarrow [m].7$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | | |-----|-----|----|----|----|---------|---------------|--------------|--| | _ | _ | _ | _ | _ | _ | _ | _ | | RLA [m] Rotate data memory left and place result in the accumulator Description Data in the specified data memory is rotated one bit left with bit 7 rotated into bit 0, leaving the rotated result in the accumulator. The contents of the data memory remain unchanged. Operation ACC.(i+1) $\leftarrow$ [m].i; [m].i:bit i of the data memory (i=0-6) $ACC.0 \leftarrow [m].7$ | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | - | - | 1 | ı | - | - | - | - | RLC [m] Rotate data memory left through carry Description The contents of the specified data memory and the carry flag are rotated one bit left. Bit 7 replaces the carry bit; the original carry flag is rotated into the bit 0 position. Operation $[m].(i+1) \leftarrow [m].i; [m].i:bit i of the data memory (i=0-6)$ $[m].0 \leftarrow C$ $C \leftarrow [m].7$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | _ | _ | _ | _ | √ | RLCA [m] Rotate left through carry and place result in the accumulator Description Data in the specified data memory and the carry flag are rotated one bit left. Bit 7 replaces the carry bit and the original carry flag is rotated into bit 0 position. The rotated result is stored in the accumulator but the contents of the data memory remain unchanged. $\label{eq:acc} Operation \qquad \qquad ACC.(i+1) \leftarrow [m].i; [m].i: bit\ i\ of\ the\ data\ memory\ (i=0-6)$ $\begin{array}{c} ACC.0 \leftarrow C \\ C \leftarrow [m].7 \end{array}$ Affected flag(s) | TC2 | TC1 | TO | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | - | _ | _ | _ | _ | _ | _ | √ | RR [m] Rotate data memory right Description The contents of the specified data memory are rotated one bit right with bit 0 rotated to bit 7. Operation $[m].i \leftarrow [m].(i+1); [m].i:bit i of the data memory (i=0-6)$ $\text{[m]}.7 \leftarrow \text{[m]}.0$ | TC2 | TC1 | TO | PD | ov | $\mathbf{Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|---------------|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | RRA [m] Rotate right and place result in the accumulator Description Data in the specified data memory is rotated one bit right with bit 0 rotated into bit 7, leaving the rotated result in the accumulator. The contents of the data memory remain unchanged. Operation $ACC.(i) \leftarrow [m].(i+1); [m].i:bit i of the data memory (i=0-6)$ $ACC.7 \leftarrow [m].0$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | RRC [m] Rotate data memory right through carry Description The contents of the specified data memory and the carry flag are together rotated one bit right. Bit 0 replaces the carry bit; the original carry flag is rotated into the bit 7 position. Operation $[m].i \leftarrow [m].(i+1); [m].i:bit i of the data memory (i=0-6)$ $[m].7 \leftarrow C$ $C \leftarrow [m].0$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f z}$ | $\mathbf{AC}$ | C | |-----|-----|----|----|----|---------|---------------|---| | _ | _ | _ | _ | _ | _ | _ | √ | RRCA [m] Rotate right through carry and place result in the accumulator Description Data of the specified data memory and the carry flag are rotated one bit right. Bit 0 replaces the carry bit and the original carry flag is rotated into the bit 7 position. The rotated result is stored in the accumulator. The contents of the data memory remain unchanged. Operation ACC.i $\leftarrow$ [m].(i+1); [m].i:bit i of the data memory (i=0-6) $\begin{array}{c} ACC.7 \leftarrow C \\ C \leftarrow [m].0 \end{array}$ | TC2 | TC1 | ТО | PD | ov | ${f z}$ | $\mathbf{AC}$ | C | |-----|-----|----|----|----|---------|---------------|---| | - | _ | _ | _ | _ | _ | _ | √ | SBC A,[m] Subtract data memory and carry from the accumulator Description The contents of the specified data memory and the complement of the carry flag are subtracted from the accumulator, leaving the result in the accumu- lator. Operation $ACC \leftarrow ACC + [\overline{m}] + C$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | 1 | √ | √ | √ | √ | SBCM A,[m] Subtract data memory and carry from the accumulator Description The contents of the specified data memory and the complement of the carry flag are subtracted from the accumulator, leaving the result in the data memory. Operation $[m] \leftarrow ACC + [\overline{m}] + C$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | _ | √ | √ | √ | √ | SDZ [m] Skip if decrement data memory is zero Description The contents of the specified data memory are decremented by one. If the result is zero, the next instruction is skipped. If the result is zero, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (two cycles). Otherwise proceed with the next instruction (one cycle). Operation Skip if ([m]-1)=0, [m] $\leftarrow$ ([m]-1) Affected flag(s) | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | AC | C | |-----|-----|----|----|----|--------------|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | SDZA [m] Decrement data memory-place result in ACC, skip if zero Description The contents of the specified data memory are decremented by one. If the result is zero, the next instruction is skipped. The result is stored in the accumulator but the data memory remains unchanged. If the result is zero, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (two cycles). Otherwise proceed with the next instruction (one cycle). Skip if ([m]-1)=0, ACC $\leftarrow$ ([m]-1) Operation Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f z}$ | AC | C | |-----|-----|----|----|----|---------|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | SET [m] Set data memory Description Each bit of the specified data memory is set to one. Operation $[m] \leftarrow FFH$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | SET [m].i Set bit of data memory Description Bit "i" of the specified data memory is set to one. $Operation \qquad \qquad [m].i \leftarrow 1$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|---------------|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | SIZ [m] Skip if increment data memory is zero Description The contents of the specified data memory are incremented by one. If the result is zero, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (two cycles). Otherwise proceed with the next instruction (one cycle). Operation Skip if ([m]+1)=0, $[m] \leftarrow ([m]+1)$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | - | _ | _ | _ | _ | SIZA [m] Increment data memory and place result in ACC, skip if zero Description The contents of the specified data memory are incremented by one. If the result is zero, the next instruction is skipped and the result is stored in the accumulator. The data memory remains unchanged. If the result is zero, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (two cycles). Otherwise proceed with the next instruction (one cycle). Operation Skip if ([m]+1)=0, ACC $\leftarrow ([m]+1)$ | | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |---|-----|-----|----|----|----|--------------|---------------|--------------| | Ī | _ | _ | _ | _ | _ | _ | _ | _ | SNZ [m].i Skip if bit "i" of the data memory is not zero Description If bit "i" of the specified data memory is not zero, the next instruction is skipped. If bit "i" of the data memory is not zero, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (two cycles). Otherwise proceed with the next instruction (one cycle). Operation Skip if [m].i≠0 Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | I | _ | _ | _ | ı | SUB A,[m] Subtract data memory from the accumulator Description The specified data memory is subtracted from the contents of the accumula- tor, leaving the result in the accumulator. Operation $ACC \leftarrow ACC + \overline{[m]} + 1$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f z}$ | $\mathbf{AC}$ | C | |-----|-----|----|----|----|---------|---------------|---| | _ | _ | _ | _ | √ | √ | √ | √ | SUBM A,[m] Subtract data memory from the accumulator Description The specified data memory is subtracted from the contents of the accumula- tor, leaving the result in the data memory. Operation $[m] \leftarrow ACC + [\overline{m}] + 1$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | $\mathbf{AC}$ | C | |-----|-----|----|----|----|--------------|---------------|---| | _ | _ | _ | _ | √ | √ | <b>V</b> | √ | SUB A,x Subtract immediate data from the accumulator Description The immediate data specified by the code is subtracted from the contents of the accumulator, leaving the result in the accumulator. Operation $ACC \leftarrow ACC + x + 1$ | TC2 | TC1 | ТО | PD | ov | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | √ | √ | √ | √ | SWAP [m] Swap nibbles within the data memory Description The low-order and high-order nibbles of the specified data memory (one of the data memories) are interchanged. Operation [m]. $3\sim$ [m]. $0\leftrightarrow$ [m]. $7\sim$ [m].4 Affected flag(s) | TC2 | TC1 | ТО | PD | ov | $\mathbf{Z}$ | $\mathbf{AC}$ | C | |-----|-----|----|----|----|--------------|---------------|---| | _ | _ | _ | _ | _ | _ | _ | _ | SWAPA [m] Swap data memory and place result in the accumulator Description The low-order and high-order nibbles of the specified data memory are interchanged, writing the result to the accumulator. The contents of the data memory remain unchanged. Operation $ACC.3 \sim ACC.0 \leftarrow [m].7 \sim [m].4$ $ACC.7 \sim ACC.4 \leftarrow [m].3 \sim [m].0$ Affected flag(s) | TC2 | TC1 | TO | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | - | l | _ | _ | I | _ | _ | SZ [m] Skip if data memory is zero Description If the contents of the specified data memory are zero, the following instruc- tion, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (two cycles). Otherwise proceed with the next instruction (one cycle). Operation Skip if [m]=0 Affected flag(s) | TC2 | TC1 | TO | PD | ov | ${f z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | 1 | _ | _ | _ | _ | _ | _ | SZA [m] Move data memory to ACC, skip if zero Description The contents of the specified data memory are copied to the accumulator. If the contents is zero, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (two cycles). Otherwise proceed with the next instruction (one cycle). Operation Skip if [m]=0 | TC2 | TC1 | ТО | PD | ov | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | _ | _ | _ | _ | _ | SZ [m].i Skip if bit "i" of the data memory is zero Description If bit "i" of the specified data memory is zero, the following instruction, fetched during the current instruction execution, is discarded and a dummy cycle is replaced to get the proper instruction (two cycles). Otherwise proceed with the next instruction (one cycle). Operation Skip if [m].i=0 Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | TABRDC [m] Move the ROM code (current page) to TBLH and data memory Description The low byte of ROM code (current page) addressed by the table pointer (TBLP) is moved to the specified data memory and the high byte transferred to TBLH directly. $Operation \qquad \qquad [m] \leftarrow ROM \ code \ (low \ byte)$ $TBLH \leftarrow ROM \text{ code (high byte)}$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | _ | _ | _ | _ | _ | TABRDL [m] Move the ROM code (last page) to TBLH & data memory Description The low byte of ROM code (last page) addressed by the table pointer (TBLP) is moved to the data memory and the high byte transferred to TBLH directly. $Operation \qquad \qquad [m] \leftarrow ROM \ code \ (low \ byte)$ TBLH ← POM code (high byte) Affected flag(s) | TC2 | TC1 | TO | PD | ov | ${f z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | - | _ | _ | _ | _ | XOR A,[m] Logical XOR accumulator with data memory Description Data in the accumulator and the indicated data memory perform a bitwise logical Exclusive\_OR operation and the result is stored in the accumulator. Operation $ACC \leftarrow ACC \text{ "XOR" [m]}$ | TC2 | TC1 | то | PD | ov | Z | AC | C | |-----|-----|----|----|----|---|----|---| | _ | _ | _ | | _ | | _ | _ | XORM A,[m] Logical XOR data memory with the accumulator Description Data in the indicated data memory and the accumulator perform a bitwise logical Exclusive\_OR operation. The result is stored in the data memory. The zero flag is affected. Operation $[m] \leftarrow ACC \text{"XOR" } [m]$ Affected flag(s) | TC2 | TC1 | ТО | PD | ov | ${f z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|---------|---------------|--------------| | _ | _ | _ | _ | _ | √ | _ | _ | XOR A,x Logical XOR immediate data to the accumulator Description Data in the the accumulator and the specified data perform a bitwise logical Exclusive\_OR operation. The result is stored in the accumulator. The zero flag is affected. Operation $ACC \leftarrow ACC \text{ "XOR" x}$ | TC2 | TC1 | TO | PD | ov | $\mathbf{Z}$ | $\mathbf{AC}$ | $\mathbf{C}$ | |-----|-----|----|----|----|--------------|---------------|--------------| | _ | _ | _ | _ | _ | √ | _ | _ |