#### **Features** - · Fast Read Access Time 90 ns - · Dual Voltage Range Operation - Low Voltage Power Supply Range, 3.0V to 3.6V - or Standard 5V ± 10% Supply Range - Compatible with JEDEC Standard AT27C020 - Low Power CMOS Operation - 20 $\mu$ A max. (less than 1 $\mu$ A typical) Standby for $V_{CC}$ = 3.6V - 29 mW max. Active at 5 MHz for V<sub>CC</sub> = 3.6V - JEDEC Standard Packages - 42-ball CBGA (8 x 8 m) - 32-Lead PLCC - 32-Lead TSOP (8 x 20 mm) - 32-Lead VSOP (8 x 14 mm) - 42-Ball CBGA (8 x 8 mm) - High Reliability CMOS Technology - 2,000V ESD Protection - 200 mA Latchup Immunity - Rapid™ Programming Algorithm 100 µs/byte (typical) - Two-Line Contro - CMOS and TTL Compatible Inputs and Outputs - JEDEC Standard for LVTTL - Integrated Product Identification Code - Commercial and Industrial Temperature Ranges ### **Description** The AT27LV020A is a high performance, low power, low voltage 2,097,152 bit one-time programmable read only memory (OTP EPROM) organized as 256K by 8 bits. It requires only one supply in the range of 3.0 to 3.6V in normal read mode operation, Pin Configurations | Pin Name | Function | |----------|----------------| | A0 - A17 | Addresses | | O0 - O7 | Outputs | | CE | Chip Enable | | ŌĒ | Output Enable | | PGM | Program Strobe | | NC | No Connect | TSOP/VSOP Top View (continued) PLCC, Top View 2-Megabit (256K x 8) Low Voltage OTP EPROM AT27LV020A making it ideal for fast, portable systems using battery power. Atmel's innovative design techniques provide fast speeds that rival 5V parts while keeping the low power consumption of a 3V supply. At $V_{\rm CC}=3.0V$ , any byte can be accessed in less than 90 ns. With a typical power dissipation of only 18 mW at 5 MHz and $V_{\rm CC}=3.3V$ , the AT27LV020A consumes less than one fifth the power of a standard 5V EPROM. Standby mode supply current is typically less than 1 $\mu$ A at 3.3V. The AT27LV020A is available in industry standard JEDEC approved one-time programmable (OTP) plastic PLCC, TSOP, VSOP and CBGA packages. All devices feature two-line control ( $\overline{\text{CE}}$ , $\overline{\text{OE}}$ ) to give designers the flexibility to prevent bus contention. The AT27LV020A operating with $V_{CC}$ at 3.0V produces TTL level outputs that are compatible with standard TTL logic devices operating at $V_{CC} = 5.0V$ . The device is also capable of standard 5-volt operation making it ideally suited for dual supply range systems or card products that are pluggable in both 3-volt and 5-volt hosts. Atmel's AT27LV020A has additional features to ensure high quality and efficient production use. The Rapid<sup>™</sup>Programming Algorithm reduces the time required to program the part and guarantees reliable programming. Program- ming time is typically only 100 µs/byte. The Integrated Product Identification Code electronically identifies the device and manufacturer. This feature is used by industry standard programming equipment to select the proper programming algorithms and voltages. The AT27LV020A programs exactly the same way as a standard 5V AT27C020 and uses the same programming equipment. ### **System Considerations** Switching between active and standby conditions via the Chip Enable pin may produce transient voltage excursions. Unless accommodated by the system design, these transients may exceed data sheet limits, resulting in device non-conformance. At a minimum, a 0.1 $\mu\text{F}$ high frequency, low inherent inductance, ceramic capacitor should be utilized for each device. This capacitor should be connected between the $V_{CC}$ and Ground terminals of the device, as close to the device as possible. Additionally, to stabilize the supply voltage level on printed circuit boards with large EPROM arrays, a 4.7 $\mu\text{F}$ bulk electrolytic capacitor should be utilized, again connected between the $V_{CC}$ and Ground terminals. This capacitor should be positioned as close as possible to the point where the power supply is connected to the array. ### **Block Diagram** ### **Absolute Maximum Ratings\*** | Temperature Under Bias | 40°C to +85°C | |----------------------------------------------------------|-------------------------------| | Storage Temperature | 65°C to +125°C | | Voltage on any Pin with with Respect to Ground | 2.0V to +7.0V <sup>(1)</sup> | | Voltage on A9 with Respect to Ground | 2.0V to +14.0V <sup>(1)</sup> | | V <sub>PP</sub> Supply Voltage with<br>Respect to Ground | 2.0V to +14.0V <sup>(1)</sup> | \*NOTICE: Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Note: Minimum voltage is -0.6V DC which may undershoot to -2.0V for pulses of less than 20 ns. Maximum output pin voltage is VCC + 0.75V DC which may be exceeded if certain precautions are observed (consult application notes) and which may overshoot to +7.0V for pulses of less than 20 ns. ### **Operating Modes** | Mode/Pin | CE | ŌĒ | PGM | Ai | V <sub>PP</sub> | V <sub>cc</sub> | Outputs | |------------------------------------------|-----------------|-----------------|------------------|-------------------------------------------------------------------------------|-----------------|--------------------------------|---------------------| | Read <sup>(2)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | X <sup>(1)</sup> | Ai | Х | V <sub>CC</sub> <sup>(2)</sup> | D <sub>OUT</sub> | | Output Disable <sup>(2)</sup> | х | V <sub>IH</sub> | Х | X | Х | V <sub>CC</sub> <sup>(2)</sup> | High Z | | Standby <sup>(2)</sup> | V <sub>IH</sub> | Х | Х | Х | Х | V <sub>CC</sub> <sup>(2)</sup> | High Z | | Rapid Program <sup>(3)</sup> | V <sub>IL</sub> | V <sub>IH</sub> | V <sub>IL</sub> | Ai | V <sub>PP</sub> | V <sub>CC</sub> <sup>(3)</sup> | D <sub>IN</sub> | | PGM Verify <sup>(3)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IH</sub> | Ai | V <sub>PP</sub> | V <sub>CC</sub> <sup>(3)</sup> | D <sub>OUT</sub> | | PGM Inhibit <sup>(3)</sup> | V <sub>IH</sub> | Х | Х | X | V <sub>PP</sub> | V <sub>CC</sub> <sup>(3)</sup> | High Z | | Product Identification <sup>(3)(5)</sup> | V <sub>IL</sub> | V <sub>IL</sub> | × | $A9 = V_{H}^{(4)}$<br>$A0 = V_{IH} \text{ or } V_{IL}$<br>$A1 - A17 = V_{IL}$ | x | V <sub>CC</sub> <sup>(3)</sup> | Identification Code | Notes: 1. X can be $V_{IL}$ or $V_{IH}$ . - 2. Read, output disable, and standby modes require, $3.0V \le V_{CC} \le 3.6V$ , or $4.5V \le V_{CC} \le 5.5V$ . - 3. Refer to Programming Characteristics. Programming modes require $V_{CC} = 6.5V$ . - 4. $V_H = 12.0 \pm 0.5 V$ . - 5. Two identifier bytes may be selected. All Ai inputs are held low (V<sub>IL</sub>), except A9 which is set to V<sub>H</sub> and A0 which is toggled low (V<sub>IL</sub>) to select the Manufacturer's Identification byte and high (V<sub>IH</sub>) to select the Device Code byte. ## DC and AC Operating Conditions for Read Operation | | | AT27LV020A-90 | AT27LV020A-12 | AT27LV020A-15 | |------------------------------|------|---------------|---------------|---------------| | Operating Temperature | Com. | 0°C - 70°C | 0°C - 70°C | 0°C - 70°C | | (Case) | Ind. | -40°C - 85°C | -40°C - 85°C | -40°C - 85°C | | V 5 0 1 | | 3.0V to 3.6V | 3.0V to 3.6V | 3.0V to 3.6V | | V <sub>CC</sub> Power Supply | | 5V ± 10% | 5V ± 10% | 5V ± 10% | ## **DC and Operating Characteristics for Read Operation** | Symbol | Parameter | Condition | Min | Max | Units | |---------------------------------|------------------------------------------------|---------------------------------------------------------------------|------|-----------------------|-------| | V <sub>CC</sub> = 3.0V | / to 3.6V | | • | | | | I <sub>LI</sub> | Input Load Current | V <sub>IN</sub> = 0V to V <sub>CC</sub> | | ±1 | μА | | I <sub>LO</sub> | Output Leakage Current | V <sub>OUT</sub> = 0V to V <sub>CC</sub> | | ±5 | μА | | I <sub>PP1</sub> <sup>(2)</sup> | Read/Standby Current <sup>(1)</sup> | $V_{PP} = V_{CC}$ | | 10 | μА | | | V Charadha Comant(1) | $I_{SB1}$ (CMOS), $\overline{CE} = V_{CC} \pm 0.3V$ | | 20 | μА | | I <sub>SB</sub> | V <sub>CC</sub> Standby Current <sup>(1)</sup> | $I_{SB2}$ (TTL), $\overline{CE}$ = 2.0 to $V_{CC}$ + 0.5V | | 100 | μА | | I <sub>cc</sub> | V <sub>CC</sub> Active Current | $f = 5 \text{ MHz}, I_{OUT} = 0 \text{ mA}, \overline{CE} = V_{IL}$ | | 8 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.6 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> + 0.5 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.0 mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -2.0 mA | 2.4 | | V | | V <sub>CC</sub> = 4.5V | / to 5.5V | | | | | | I <sub>LI</sub> | Input Load Current | $V_{IN} = 0V \text{ to } V_{CC}$ | | ±1 | μΑ | | I <sub>LO</sub> | Output Leakage Current | $V_{OUT} = 0V \text{ to } V_{CC}$ | | ±5 | μΑ | | I <sub>PP1</sub> <sup>(2)</sup> | Read/Standby Current <sup>(1)</sup> | $V_{PP} = V_{CC}$ | | 10 | μА | | | V Charalles Commant(1) | $I_{SB1}$ (CMOS), $\overline{CE} = V_{CC} \pm 0.3V$ | | 100 | μА | | I <sub>SB</sub> | V <sub>CC</sub> Standby Current <sup>(1)</sup> | $I_{SB2}$ (TTL), $\overline{CE}$ = 2.0 to $V_{CC}$ + 0.5V | | 1 | mA | | I <sub>cc</sub> | V <sub>CC</sub> Active Current | $f = 5 \text{ MHz}, I_{OUT} = 0 \text{ mA}, \overline{CE} = V_{IL}$ | | 25 | mA | | V <sub>IL</sub> | Input Low Voltage | | -0.6 | 0.8 | V | | V <sub>IH</sub> | Input High Voltage | | 2.0 | V <sub>CC</sub> + 0.5 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | 0.4 | V | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -400 μA | 2.4 | | V | Notes: 1. $V_{CC}$ must be applied simultaneously with or before $V_{PP}$ and removed simultaneously with or after $V_{PP}$ <sup>2.</sup> $V_{PP}$ may be connected directly to $V_{CC}$ , except during programming. The supply current would then be the sun of $I_{CC}$ and $I_{PP}$ ### **AC Characteristics for Read Operation** $V_{CC} = 3.0V$ to 3.6V and 4.5V to 5.5V | | | | AT27LV020A | | | | | | | |-----------------------------------|-------------------------------------------------------------------------------------------------------|---------------------------|------------|----------------|-----|-----|-----|-----|-------| | | | | -6 | <del>)</del> 0 | -12 | | -15 | | | | Symbol | Parameter | Condition | Min | Max | Min | Max | Min | Max | Units | | t <sub>ACC</sub> (3) | Address to Output Delay | CE = OE = V <sub>IL</sub> | | 90 | | 120 | | 150 | ns | | t <sub>CE</sub> <sup>(2)</sup> | CE to Output Delay | OE = V <sub>IL</sub> | | 90 | | 120 | | 150 | ns | | t <sub>OE</sub> <sup>(2)(3)</sup> | OE to Output Delay | CE = V <sub>IL</sub> | | 50 | | 50 | | 60 | ns | | t <sub>DF</sub> <sup>(4)(5)</sup> | OE or CE High to Output Float, whichever occurred first | | | 40 | | 40 | | 50 | ns | | t <sub>OH</sub> | Output Hold from Address, $\overline{\text{CE}}$ or $\overline{\text{OE}}$ , whichever occurred first | | 0 | | 0 | | 0 | | ns | ## **AC** Waveforms for Read Operation<sup>(1)</sup> Notes: 1. Timing measurement references are 0.8V and 2.0V. Input AC drive levels are 0.45V and 2.4V, unless otherwise specified. - 2. $\overline{\text{OE}}$ may be delayed up to $t_{\text{CE}}$ $t_{\text{OE}}$ after the falling edge of CE without impact on $t_{\text{CE}}$ . - 3. $\overline{\text{OE}}$ may be delayed up to $t_{\text{ACC}}$ $t_{\text{OE}}$ after the address is valid without impact on $t_{\text{ACC}}$ . - 4. This parameter is only sampled and is not 100% tested. - 5. Output float is defined as the point when data is no longer driven. # Input Test Waveform and Measurement Level $t_R$ , $t_F$ < 20 ns (1% to 90%) ### **Output Test Load** Note: CL = 1 pF including jig capacitance. ### Pin Capacitance $f = 1 \text{ MHz}, T = 25^{\circ}C^{(1)}$ | Symbol | Тур | Max | Units | Conditions | |------------------|-----|-----|-------|-----------------------| | C <sub>IN</sub> | 4 | 8 | pF | $V_{IN} = 0V$ | | C <sub>OUT</sub> | 8 | 12 | pF | V <sub>OUT</sub> = 0V | Note: 1. Typical values for nominal supply voltage. This parameter is only sampled and is not 100% tested. ## **Programming Waveforms**<sup>(1)</sup> Notes: 1. The Input Timing Reference is 0.8V for $V_{\rm IL}$ and 2.0V for $V_{\rm IH}$ . - 2. $t_{OE}$ and $t_{DFP}$ are characteristics of the device but must be accommodated by the programmer. - 3. When programming the AT27LV020A a 0.1 $\mu$ F capacitor is required across $V_{PP}$ and ground to suppress spurious voltage transients. ### **DC Programming Characteristics** $T_A$ = 25 $\pm$ 5°C, $V_{CC}$ = 6.5 $\pm$ 0.25V, $V_{PP}$ = 13.0 $\pm$ 0.25V | | | | Lir | Limits | | |------------------|-----------------------------------------------------|----------------------------|------|-----------------------|-------| | Symbol | Parameter | Test Conditions | Min | Max | Units | | I <sub>LI</sub> | Input Load Current | $V_{IN} = V_{IL}, V_{IH}$ | | ±10 | μΑ | | V <sub>IL</sub> | Input Low Level | | -0.6 | 0.8 | V | | V <sub>IH</sub> | Input High Level | | 2.0 | V <sub>CC</sub> + 0.5 | V | | V <sub>OL</sub> | Output Low Voltage | I <sub>OL</sub> = 2.1 mA | | 0.4 | ٧ | | V <sub>OH</sub> | Output High Voltage | I <sub>OH</sub> = -400 μA | 2.4 | | ٧ | | I <sub>CC2</sub> | V <sub>CC</sub> Supply Current (Program and Verify) | | | 40 | mA | | I <sub>PP2</sub> | V <sub>PP</sub> Supply Current | CE = PGM = V <sub>IL</sub> | | 20 | mA | | V <sub>ID</sub> | A9 Product Identification Voltage | | 11.5 | 12.5 | V | ### **AC Programming Characteristics** $\underline{T_{\text{A}}} = 25 \pm 5^{\circ}C, \ V_{\text{CC}} = 6.5 \pm 0.25 V, \ V_{\text{PP}} = 13.0 \pm 0.25 V$ | | | | Lir | | | | |------------------|-------------------------------------------------------|-------------------------------------------|-----|-----|-------|--| | Symbol | Parameter | Test Conditions <sup>(1)</sup> | Min | Max | Units | | | t <sub>AS</sub> | Address Setup Time | | 2 | | μs | | | t <sub>CES</sub> | CE Setup Time | | 2 | | μs | | | t <sub>oes</sub> | OE Setup Time | Input Rise and Fall Times | 2 | | μs | | | t <sub>DS</sub> | Data Setup Time | (10% to 90%) 20 ns | 2 | | μs | | | t <sub>AH</sub> | Address Hold Time | Input Pulse Levels | 0 | | μs | | | t <sub>DH</sub> | Data Hold Time | 0.45V to 2.4V | 2 | | μs | | | t <sub>DFP</sub> | OE High to Output Float Delay <sup>(3)</sup> | T <u>-</u> | 0 | 130 | ns | | | t <sub>vps</sub> | V <sub>PP</sub> Setup Time | Input Timing Reference Level 0.8V to 2.0V | 2 | | μs | | | t <sub>vcs</sub> | V <sub>CC</sub> Setup Time | 0.57 to 2.57 | 2 | | μs | | | t <sub>PW</sub> | PGM Program Pulse Width <sup>(2)</sup> | Output Timing Reference Level | 95 | 105 | μs | | | t <sub>oe</sub> | Data Valid from OE | 0.8V to 2.0V | | 150 | ns | | | t <sub>PRT</sub> | V <sub>PP</sub> Pulse Rise Time During<br>Programming | | 50 | | ns | | Notes: 1. $V_{CC}$ must be applied simultaneously or before $V_{PP}$ and removed simultaneously or after $V_{PP}$ 3. Program Pulse width tolerance is 100 $\mu$ sec $\pm$ 5%. ## Atmel's 27LV020A Integrated Product Identification Code<sup>(1)</sup> | | | Pins | | | | Hex | | | | | |--------------|----|------|------------|------------|------------|-----|------------|------------|------------|------| | Codes | A0 | 07 | <b>O</b> 6 | <b>O</b> 5 | <b>O</b> 4 | О3 | <b>O</b> 2 | <b>O</b> 1 | <b>O</b> 0 | Data | | Manufacturer | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 0 | 1E | | Device Type | 1 | 1 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | 86 | Note: 1. The AT27LV020A has the same Product Identification Code as the AT27C020. Both are programming compatible. <sup>2.</sup> This parameter is only sampled and is not 100% tested. Output Float is defined as the point where data is no longer driven—see timing diagram. ### **Rapid Programming Algorithm** A 100 $\mu$ s $\overline{PGM}$ pulse width is used to program. The address is set to the first location. $V_{CC}$ is raised to 6.5V and $V_{PP}$ is raised to 13.0V. Each address is first programmed with one 100 $\mu$ s $\overline{PGM}$ pulse without verification. Then a verification/reprogramming loop is executed for each address. In the event a byte fails to pass verification, up to 10 successive 100 $\mu$ s pulses are applied with a verification after each pulse. If the byte fails to verify after 10 pulses have been applied, the part is considered failed. After the byte verifies properly, the next address is selected until all have been checked. $V_{PP}$ is then lowered to 5.0V and $V_{CC}$ to 5.0V. All bytes are read again and compared with the original data to determine if the device passes or fails. ## **Ordering Information** | t <sub>ACC</sub> | I <sub>CC</sub> (mA)<br>V <sub>CC</sub> = 3.6V | | | | | |------------------|------------------------------------------------|---------|-----------------|---------|-----------------| | (ns) | Active | Standby | Ordering Code | Package | Operation Range | | 90 | 8 | 0.02 | AT27LV020A-90JC | 32J | Commercial | | | | | AT27LV020A-90TC | 32T | (0°C to 70°C) | | | | | AT27LV020A-90VC | 32V | | | | | | AT27LV020A-90CC | 42C1 | | | | 8 | 0.02 | AT27LV020A-90JI | 32J | Industrial | | | | | AT27LV020A-90TI | 32T | (-40°C to 85°C) | | | | | AT27LV020A-90VI | 32V | | | | | | AT27LV020A-90CI | 42C1 | | | 120 | 8 | 0.02 | AT27LV020A-12JC | 32J | Commercial | | | | | AT27LV020A-12TC | 32T | (0°C to 70°C) | | | | | AT27LV020A-12VC | 32V | | | | | | AT27LV020A-12CC | 42C1 | | | | 8 | 0.02 | AT27LV020A-12JI | 32J | Industrial | | | | | AT27LV020A-12TI | 32T | (-40°C to 85°C) | | | | | AT27LV020A-12VI | 32V | | | | | | AT27LV020A-12CI | 42C1 | | | 150 | 8 | 0.02 | AT27LV020A-15JC | 32J | Commercial | | | | | AT27LV020A-15TC | 32T | (0°C to 70°C) | | | | | AT27LV020A-15VC | 32V | | | | | | AT27LV020A-15CC | 42C1 | | | | 8 | 0.02 | AT27LV020A-15JI | 32J | Industrial | | | | | AT27LV020A-15TI | 32T | (-40°C to 85°C) | | | | | AT27LV020A-15VI | 32V | | | | | | AT27LV020A-15CI | 42C1 | | | | Package Type | | | | |------|--------------------------------------------------------------|--|--|--| | 32J | 32J 32-Lead, Plastic J-Leaded Chip Carrier (PLCC) | | | | | 32T | 32-Lead, Plastic Thin Small Outline Package (TSOP) 8 x 20 mm | | | | | 32V | 32-Lead, Plastic Thin Small Outline Package (VSOP) 8 x 14 mm | | | | | 42C1 | 42-Ball, Plastic Chip-Scale Ball Grid Array (CBGA) 8 x 8 mm | | | | ### **Packaging Information** **32J,** 32-Lead, Plastic J-Leaded Chip Carrier (PLCC) Dimensions in Inches and (Millimeters) JEDEC STANDARD MS-016 AE **32T,** 32-Lead, Plastic Thin Small Outline Package (TSOP) Dimensions in Millimeters and (Inches)\* JEDEC OUTLINE MO-142 BD \*Controlling dimensions: millimeters **32V,** 32-Lead, Plastic Thin Small Outline Package (VSOP) Dimensions in Inches and (Millimeters) JEDEC OUTLINE MO-142 BA **42C1**, 42-Ball, Plastic Chip-Scale Ball Grid Array Package (CBGA) Dimensions in Millimeters and (Inches)