# intel. # 87C196CA/87C196CB 20 MHz ADVANCED 16-BIT CHMOS MICROCONTROLLER WITH INTEGRATED CAN 2.0 Automotive - High Performance CHMOS 16-Bit CPU (up to 20 MHz Operation) - Register-Register Architecture - Up to 56 Kbytes of On-Chip EPROM - Up to 1.5 Kbyte of On-Chip Register RAM - Up to 512 Bytes of Additional RAM (Code RAM) - Up to 16 Mbyte Linear Address Space - Supports CAN (Controller Area Network) Specification 2.0 - 15 Message Objects of 8 Bytes Data Length - 10-Bit A/D with Sample/Hold - **■** 38 Prioritized Interrupts - Up to Seven 8-Bit (60) I/O Ports - Full Duplex Serial Port (SIO) with Dedicated Baudrate Generator - Full Duplex Synchronous Serial I/O Port (SSIO) - Interprocessor Communication Slave Port - Selectable Bus Timing Modes for Flexible Interfacing - **■** Oscillator Fail Detection Circuitry - High Speed Peripheral Transaction Server (PTS) - Two Dedicated 16-Bit High-Speed Compare Registers - High Speed Capture/Compare (EPA) - Two Flexible 16-Bit Timer Counters - Flexible 8-/16-Bit External Bus (Programmable) - Programmable Bus (HLD/HLDA) - 1.4 µs 16 x 16 Multiply - 2.4 µs 32/16 Divide #### -40°C to +125°C Ambient | Device | Pins/Package | EPROM | Reg RAM | Code RAM | 1/0 | EPA | SIO | SSIO | CAN | A/D | Address<br>Space | |----------|--------------|-------|---------|----------|-----|-----|-----|------|-----|-----|------------------| | 87C196CB | 84-Pin PLCC | 56K | 1.5K | 512b | 56 | 10 | Υ | Y | Υ | 8 | 1 Mbyte | | 87C196CB | 100-Pin QFP | 56K | 1.5K | 512b | 60 | 10 | Υ | Y | Υ | 8 | 16 Mbyte | | 87C196CA | 68-Pin PLCC | 32K | 1.0K | 256b | 38 | 6 | Υ | Y | Υ | 6 | 64 Kbyte | The 87C196CA/CB are new members of the MCS® 96 microcontroller family. These devices are based upon the MCS 96 Kx/Jx microcontroller product families with enhancements ideal for automotive and industrial applications. The CA/CB are the first devices in the Kx family to support networking through the integration of the CAN 2.0 (Controller Area Network) peripheral on-chip. The 87C196CB offers the highests memory density of the MCS 96 microcontroller family, with 56K of on-chip EPROM, 1.5K of on-chip register RAM, and 512 bytes of additional RAM (Code RAM). In addition, the 87C196CB provides up to 16 Mbyte of Linear Address Space. The 87C196CA is a sub-set of the CB, offering 32K of on-chip EPROM, up to 1.0K of on-chip register RAM, and 256 bytes of additional RAM (Code RAM). \*Other brands and names are the property of their respective owners. Information in this document is provided in connection with Intel products. Intel assumes no liability whatsoever, including infringement of any patent or copyright, for sale and use of Intel products except as provided in Intel's Terms and Conditions of Sale for such products. Intel retains the right to make changes to these specifications at any time, without notice. Microcomputer Products may have minor variations to this specification known as errata. COPYRIGHT © INTEL CORPORATION, 1996 April 1996 Order Number: 272405-004 **■ 4826175 0173826 682 ■** The MCS 96 microcontroller family members are all high-performance microcontrollers with a 16-bit CPU. The 87C196CB is composed of the high-speed (20 MHz) macrocore with up to 16 Mbyte linear address space, 56 Kbytes of program EPROM, up to 1.5 Kbytes of register RAM, and up to 512 bytes of code RAM (16-bit addressing modes) with the ability to execute from this RAM space. It supports the high-speed, serial communications protocol CAN 2.0, with 15 message objects of 8 bytes data length, an 8-channel, 10-bit / 3 LSB analog to digital converter with programmable S/H times, and conversion times < 20 $\mu$ s at 20 MHz. It has an asynchronous/synchronous serial I/O port (SIO) with a dedicated 16-bit baud rate generator, an additional synchronous serial I/O port (SSIO) with full duplex master/slave transceivers, a flexible timer/counter structure with prescaler, cascading, and quadrature capabilities. There are ten modularized, multiplexed, high-speed I/O for capture and compare (called Event Processor Array) with 200 ns resolution and double buffered inputs, and a sophisticated prioritized interrupt structure with programmable Peripheral Transaction Server (PTS) implementing several channel modes, including single/burst block transfers from any memory location to any memory location, a PWM and PWM toggle mode to be used in conjunction with the EPA, and an A/D scan mode. #### NOTICE: This is an advance information data sheet. The A.C. and D.C. parameters contained within this data sheet may change after full automotive temperature characterization of the device has been performed. Contact your local sales office before finalizing the timing and D.C. characteristics of a design to verify you have the latest information. Figure 1. 8XC196CB Block Diagram 2 #### PROCESS INFORMATION These devices are manufactured on P629.5, a CHMOS III-E process. Additional process and reliability information is available in Intel's *Components Quality and Reliability Handbook*, Order Number 210997. All thermal impedance data is approximate for static air conditions at 1.0W of power dissipation. Values will change depending on operation conditions and application. See the Intel *Packaging Handbook* (order number 240800) for a description of Intel's thermal impedance test methodology. Figure 2. The 87C196CA/CB Familiy Nomenclature ### **Thermal Characteristics** | Device and Package | $\theta_{JA}$ | θ <sub>JC</sub> | |--------------------------------------|---------------|-----------------| | AN87C196CB<br>(84-Lead PLCC Package) | 35.0°C/W | 11.0°C/W | | AN87C196CA<br>(68-Lead PLCC Package) | 36.5°C/W | 10.0°C/W | #### NOTES: - θ<sub>JA</sub> = Thermal resistance between junction and the surrounding environment (ambient) measurements are taken 1 ft. away from case in air flow environment. A to = Thermal resistance between junction and package (acce). - θ<sub>JC</sub> = Thermal resistance between junction and package face (case). All values of θ<sub>JA</sub> and θ<sub>JC</sub> may fluctuate depending on the environment (with or without airflow, and how much airflow) and device power dissipation at temperature of operation. Typical variations are ±2°C/W. - 3. Values listed are at a maximum power dissipation of 1.0W. ADVANCE INFORMATION Figure 3. 84-Pin PLCC AN87C196CB Diagram advance information **4826175 0173829 391** Figure 4. 100-Pin QFP AS87C196CB Diagram advance information Figure 5. 68-Pin PLCC 87C196CA Diagram advance information ■ 4826175 O173831 T4T ■ # intel. | Symbol | Name and Function | | |-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Vcc | Main Supply Voltage (+5V). | | | V <sub>SS</sub> ,V <sub>SS1</sub> | Digital circuit ground (0V). There are 7 $\rm V_{SS}$ pins CB (4 on CA), all of which MUST be connected to a single ground plane. | | | V <sub>REF</sub> | Reference for the A/D converter (+5V). V <sub>REF</sub> is also the supply voltage to the analog portion of the A/D converter and the logic used to read Port 0. Must be connected for A/D and Port 0 to function. | | | ANGND | Reference ground for the A/D converter. Must be held at nominally the same potential as Vss. | | | Vpp | Programming voltage for EPROM parts. It should be $\pm 12.5 \text{V}$ for programming. It is also the timing pin for the return from powerdown circuit. Connect this pin with a 1 $\mu$ F capacitor to V <sub>SS</sub> and a 1Mohm resistor to V <sub>CC</sub> . If this function is not used, V <sub>PP</sub> may be tied to V <sub>CC</sub> . | | | XTAL1 | Input of the oscillator inverter and the internal clock generator. | | | XTAL2 | Output of the Oscillator Inverter. | | | RESET# | Reset input to the chip. Input low for at least 16 state times will reset the chip. The subsequent low to high transition resynchronizes CLKOUT and commences a 10-state time sequence in which the PSW is cleared, bytes are read from 2018H, 201Ah and 201CH (if enabled) loading the CCB's, and a jump to location 2080H is executed. Input high for normal operation. RESET# has an internal pullup. | | | NMI | A positive transition causes a non-maskable interrupt vector through memory location 203EH. If not used, this pin should be tied to V <sub>SS</sub> . May be used by Intel Evaluation boards. | | | EA# | Input for memory select (External Access). EA# equal to a high causes memory accesses to locations 0FF2000H through 0FFFFFFH to be directed to on-chip EPROM/ROM. EA# equal to a low causes accesses to these locations to be directed to off-chip memory. EA# = +12.5V causes execution to begin in the Programming Mode. EA# is latched at reset. | | | PLLEN<br>(196CB only) | Selects between PLL mode or PLL bypass mode. This pin must be either tied high or low. PLLEN pin $=$ 0, bypass PLL mode. PLLEN pin $=$ 1, places a 4x PLL at the input of the crystal oscillator. Allows for a low frequency crystal to drive the device (i.e., 5 MHz $=$ 20 MHz operation). | | | P6.4-6.7/SSIO | Dual function I/O ports have a system function as Synchronous Serial I/O. Two pins are clocks and two pins are data providing for full duplex capability. Also LSIO when not used as SSIO. | | | P6.3/T1DIR<br>(CB only) | Dual function I/O pin. Primary function is that of a bidirectional I/O pin, however, it may also be used as a TIMER1 Direction input. The TIMER1 will increment when this pin is high and decrements when this pin is low. | | | P6.2/T1CLK<br>(CB only) | Dual function I/O pin. Primary function is that of a bidirectional I/O pin, however may also be used as a TIMER1 Clock input. The TIMER1 will increment or decrement on both positive and negative edges of this pin. | | | P6.0-6.1/EPA8-9 | Dual function I/O port pins. Primary function is that of bidirectional I/O. System function is that of High Speed capture and compare. | | advance information | Symbol | Name and Function | |----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P5.7/BUSWIDTH<br>(CB only) | Input for bus width selection. If CCR bit 1 is a one and CCR1 bit 2 is a one, this pin dynamically controls the Buswidth of the bus cycle in progress. If BUSWIDTH is low, an 8-bit cycle occurs, if BUSWIDTH is high, a 16-bit cycle occurs. If CCR bit 1 is "0" and CCR1 bit 2 is "1", all bus cycles are 8-bit, if CCR bit 1 is "1" and CCR1 bit 2 is "0", all bus cycles are 16-bit. CCR bit 1 = "0" and CCR1 bit 2 = "0" is illegal. Also an LSIO pin when not used as BUSWIDTH. | | P5.6/READY | Ready input to lengthen external memory cycles, for interfacing with slow or dynamic memory, or for bus sharing. If the pin is high, CPU operation continues in a normal manner. If the pin is low prior to the falling edge of CLKOUT, the memory controller goes into a wait state mode until the next opositive transition in CLKOUT occurs with READY high. When external memory is not used, READY has no effect. The max number of wait states inserted into the bus cycle is controlled by the CCR/CCR1. Also an LSIO if READY is not selected. | | P5.5/BHE#/WRH# | Byte High Enable or Write High output, as selected by the CCR. BHE $\#=0$ selects the bank of memory that is connected to the high byte of the data bus. A0 = 0 selects the bank of memory that is connected to the low byte. Thus accesses to a 16-bit wide memory can be to the low byte only (A0 = 0, BHE $\#=1$ ), to the high byte only (A0 = 1, BHE $\#=0$ ) or both bytes (A0 = 0, BHE $\#=0$ ). If the WRH $\#=0$ function is selected, the pin will go low if the bus cycle is writing to an odd memory location. BHE $\#=0$ WRH $\#=0$ is only valid during 16-bit external. Also an LSIO pin when not BHE/WRH $\#=0$ . | | P5.4/SLPINT | Dual function I/O pin. As a bidirectional port pin or as a system function. The system function is a Slave Port Interrupt Output Pin (on CA, bidirectional port pin only). | | P5.3/RD# | Read signal output to external memory. RD# is active only during external memory reads or LSIO when not used as RD#. | | P5.2/WR#/WRL# | Write and Write Low output to external memory, as selected by the CCR, WR # will go low for every external write, while WRL# will go low only for external writes where an even byte is being written. WR # / WRL# is active during external memory writes. Also an LSIO pin when not used as WR # / WRL#. | | P5.1/INST<br>(CB only) | Output high during an external memory read indicates the read is an instruction fetch. INST is valid throughout the bus cycle. INST is active only during external memory fetches, during internal EPROM fetches INST is held low. Also LSIO when not INST. | | P5.0/ALE/ADV# | Address Latch Enable or Address Valid Output, as selected by CCR. Both pin options provide a latch to demultiplex the address from the address/data bus. When the pin is ADV#, it goes inactive (high) at the end of the bus cycle. ADV# can be used as a chip select for external memory. ALE/ADV# is active only during external memory accesses. Also LSIO when not used as ALE. | 8 # intel. | Symbol | Name and Function | |-------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | PORT 3 and 4 | 8-bit bidirectional I/O ports with open drain outputs. These pins are shared with the multiplexed address/data bus which has strong internal pullups. | | P2.7/CLKOUT | Output of the internal clock generator. The frequency is the oscillator frequency. CLKOUT has a 50% duty cycle. Also LSIO pin when not used as CLKOUT. | | P2.6/HLDA# | Bus Hold Acknowledge. Active-low output indicates that the bus controller has relinquished control of the bus. Occurs in response to an external device asserting the HLD# signal. Also LSIO when not used as HLDA#. | | P2.5/HLD#<br>(CB only) | Bus Hold. Active-low signal indictes that an external device is requesting control of the bus. Also LSIO when not used as HLD#. | | P2.4/INTOUT# | Interrupt Output. This active-low output indicates that a pending interrupt requires use of the external bus. Also LSIO when not used as INTOUT# | | P2.3/BREQ#<br>(CB only) | Bus Request. This active-low output signal is asserted during a HOLD cycle when the bus controller has a pending external memory cycle. Also LSIO when not used as BREQ# | | P2.2/EXTINT | A positive transition on this pin causes a maskable interrupt vector through memory location 203CH. Also LSIO when not used as EXTINT. | | P2.1/RXD | Receive data input pin for the Serial I/O port. Also LSIO if not used as RXD. | | P2.0/TXD | Transmit data output pin for the Serial I/O port. Also LSIO if not used as TXD. | | PORT 1/EPA0-7 | Dual function I/O port pins. Primary function is that of bidirectional I/O. System function is that of High Speed capture and compare. EPA0 and EPA2 have another function of T2CLK and T2DIR of the TIMER2 timer/counter. | | PORT 0/ACH0-7 | 8-bit high impedance input-only port. These pins can be used as digital inputs and/or as analog inputs to the on-chip A/D converter. These pins are also used as inputs to EPROM parts to select the Programming Mode. | | EPORT<br>(CB only) | 8-bit bidirectional standard and I/O Port. These bits are shared with the extended address bus, A16-A19 for CB PLCC, A16-A23 for CB QFP. Pin function is selected on a per pin basis. | | TXCAN | Push-pull output to the CAN bus line. | | RXCAN | High impedance input-only from the CAN bus line. | # 87C196CB Memory Map | Address | Description | |--------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------| | FFFFFFH<br>FF2080H | Program Memory - Internal EPROM or External Memory (Determined by EA # Pin) | | FF207FH<br>FF2000H | Special Purpose Memory (Internal EPROM or External Memory) (Determined by EA # Pin) | | FF1FFFH<br>FF0600H | External Memory | | FF05FFH<br>FF0400H | Internal RAM (Identically Mapped into 00400H-005FFH) | | FF03FFH<br>FF0100H | External Memory | | FF00FFH<br>FF0000H | Reserved for ICE | | FEFFFFH<br>0F0000H | Overlayed Memory (External)—Accesses into Memory Ranges 0F0000H to FEFFFFH will Overlay Page 15 (0FH) for CB QFP package—External Memory. <sup>(5)</sup> | | 0EFFFFH<br>010000H | 900 Kbytes External Memory | | 00FFFFH<br>002080H | External Memory or Remapped OTPROM (Program Memory)(1) | | 00207FH<br>002000H | External Memory or Remapped OTPROM (Special Purpose Memory)(1, 3) | | 001FFFH<br>001FE0H | Memory Mapped Special Function Registers (SFR's) | | 001FDFH<br>001F00H | Internal Peripheral Special Function Registers (SFR's)(5) | | 001EFFH<br>001E00H | Internal CAN Peripheral Memory <sup>(5)</sup> | | 001DFFH<br>001C00H | Internal Register RAM | | 001BFFH<br>000600H | External Memory | | 0005FFH<br>000400H | Internal RAM (Code RAM) (Address with Indirect or Indexed Modes) | | 0003FFH<br>000100H | Register RAM - Upper Register File (Address with Indirect or Indexed Modes or through Windows.)(2) | advance information #### 87C196CB Memory Map (Continued) | Address | Description | |--------------------|-------------------------------------------------------------------------------------------| | 0000FFH<br>000018H | Register RAM - Lower Register File. (Address with Direct, Indirect, or Indexed Modes.)(2) | | 000017H<br>000000H | CPU SFR's(4) | #### NOTES: - These areas are mapped internal EPROM if the REMAP bit (CCB2.2) is set and EA ≠ = 5V. Otherwise they are external - 2. Code executed in locations 0000H to 003FFH will be forced external. 3. Reserved memory locations must contain 0FFH unless noted. 4. Reserved SFR bit locations must be written with 0. 5. Refer to 8XC196CB User's Guide for SFR, CAN and Paging Descriptions. #### 87C196CA Memory Map | Address | Description | |--------------------|------------------------------------------------------------------------------------------------------------------------| | 00FFFFH<br>00A000H | External Memory | | 009FFFH<br>002080H | Internal EPROM (32 Kbytes) | | 00207FH<br>002000H | Reserved Memory (Internal EPROM or External Memory) (Determined by EA # Pin) | | 001FFFH<br>001FE0H | Memory Mapped Special Function Registers (SFR's) | | 001FDFH<br>001F00H | Internal Special Function Registers (SFR's)(1) | | 001EFFH<br>001E00H | Internal CAN Peripheral Memory | | 001DFFH<br>000500H | External Memory | | 0004FFH<br>000400H | Internal RAM (Code RAM)<br>(Address with Indirect or Indexed Modes) | | 0003FFH<br>000100H | Internal Register RAM – Upper Register File (Address with Indirect or Indexed Modes or through Windows) <sup>(2)</sup> | | 0000FFH<br>000018H | Internal Register RAM – Lower Register File (Address with Direct, Indirect, or Indexed Modes <sup>(2)</sup> . | | 000017H<br>000000H | CPU Special Function Registers (SFR's)(2, 4) | #### NOTES: - Refer to 8XC196KX Family User's Guide for SFR Description. Code executed in locations 0000H to 03FFH will be forced external. Reserved SFR bit locations must be written with 0. ADVANCE INFORMATION CCB (2018h: Byte) = "1" Enables Powerdown PD BW0 See Table "1" = WR#/BHE--"0" = WRL#/WRH# 3 ALE "1" = ALE--"0" = ADV# IRC0 = See Table IRC1 = See Table LOC0 - See Table LOC1 = See Table **CCB1** (201Ah : Byte) CCR2 = "1" fetch CCB2 ("0" for CA) = See Table IRC2 2 BW1 See Table 3 "0" = Always Enabled WDE Reserved Must Be "1" Reserved Must Be "0" MEMSELO = See Table ("1" for CA) 7 MEMSEL1 = See Table ("1" for CA) CCB2 (201Ch: Byte) (CB Only) Reserved Must be "0" MODE16 Select 16-Bit or 24-Bit Mode "0"—Select EPROM/CODERAM in Segment 0FFH only "1"—Select Both Segment 0FFH and Segment 00H REMAP 2 Reserved Must be "1" 1 Reserved Must be "1" 5 1 Reserved Must be "1" 6 1 Reserved Must be "1" Reserved Must be "1" | LOC1 | LOC0 | Function | |------|------|--------------------------| | 0 | 0 | Read and Write Protected | | 0 | 1 | Write Protected Only | | 1 | 0 | Read Protected Only | | 1 | _ 1 | No Protection | | MSEL1 | MSELO | "CB" Bus Timing Mode | |-------|-------|---------------------------| | 0 | 0 | Mode 0 (1-Wait KR) | | 0 | 1 | Reserved Must Not Be Used | | 1 | 0 | Reserved Must Not Be Used | | 1 | 1 | Mode 3 (KR) | Mode 0 Designed to be similar to the 87C timing with 1 automatic wait state. Designed to be similar to the 87C196KR bus See AC Timings section for actual timings data. Mode 3 (KR): Designed to be similar to the 87C196KR bus timing. See AC Timings section for actual timings data. | IRC2 | IRC1 | IRC0 | Max Wait States | |------|------|------|------------------| | 0 | 0 | 0 | Zero Wait States | | 1 | 0 | 0 | 1 Wait State | | 1 | 0 | 1 | 2 Wait States | | 1 | 1 | 0 | 3 Wait States | | 1 | 1 | 1 | INFINITE | | BW1 | BW0 | Bus Width | |-----|-----|-------------------| | 0 | 0 | ILLEGAL | | 0 | 1 | 16-Bit Only | | 1 | 0 | 8-Bit Only | | 1 | 1 | BW Pin Controlled | #### **ABSOLUTE MAXIMUM RATINGS\*** Storage Temperature ...... $-60^{\circ}\text{C}$ to $+150^{\circ}\text{C}$ Voltage from V<sub>PP</sub> or $\overline{\text{EA}}$ to V<sub>SS</sub> or ANGND ...... -0.5V to +13.0V Voltage from Any Other Pin to V<sub>SS</sub> or ANGND ..... -0.5 to +7.0V This includes V<sub>PP</sub> on ROM and CPU devices. Power Dissipation ..... 1.0W NOTICE: This data sheet contains information on products in the sampling and initial production phases of development. The specifications are subject to change without notice. Verify with your local Intel Sales office that you have the latest data sheet before finalizing a design. \*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability. # **OPERATING CONDITIONS** | Symbol | Parameter | Min | Max | Units | |------------------|--------------------------------|------|-------|--------------------| | TA | Ambient Temperature Under Bias | -40 | + 125 | °C | | V <sub>CC</sub> | Digital Supply Voltage | 4.50 | 5.50 | ٧ | | V <sub>REF</sub> | Analog Supply Voltage | 4.50 | 5.50 | V | | Fosc | Oscillator Frequency | 4 | 20 | MHz <sup>(4)</sup> | #### NOTE: ANGND and VSS should be nominally at the same potential. # DC CHARACTERISTICS (Under Listed Operating Conditions) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |-----------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------|-----|-----------------------|----------| | lcc | V <sub>CC</sub> Supply Current<br>(-40°C to +125°C Ambient) | XTAL1 = 20 MHz,<br>$V_{CC} = V_{PP} = V_{REF} = 5.5V$ | | | | | | | CA<br>CB | (While device in Reset) | | | 90<br>100 | mA<br>mA | | IREF | A/D Reference Supply Current | | | | 5 | mA | | IDLE | Idle Mode Current CA CB | XTAL1 = 20 MHz,<br>V <sub>CC</sub> = V <sub>PP</sub> = V <sub>REF</sub> = 5.5V | | | 40<br>35 | mA<br>mA | | I <sub>PD</sub> | Powerdown Mode Current | $V_{CC} = V_{PP} = V_{REF} = 5.5V(6, 9)$ | | 50 | TBD | μΑ | | VIL | Input Low Voltage (all pins) | For PORT0(8) | -0.5V | | 0.3 V <sub>CC</sub> | ٧ | | VIH | Input High Voltage | For PORTO(8) | 0.7 V <sub>CC</sub> | | V <sub>CC</sub> + 0.5 | ٧ | | V <sub>OL</sub> | Output Low Voltage<br>(Outputs Configured as<br>Complementary) | $I_{OL} = 200 \mu A(3.5)$<br>$I_{OL} = 3.2 \text{ mA}$<br>$I_{OL} = 7.0 \text{ mA}$ | | | 0.3<br>0.45<br>1.5 | < < < | | Voн | Output High Voltage<br>(Outputs Configured as<br>Complementary) | $I_{OH} = -200\mu A(3.5)$<br>$I_{OH} = -3.2 \text{ mA}$<br>$I_{OH} = -7.0 \text{ mA}$ | V <sub>CC</sub> - 0.3<br>V <sub>CC</sub> - 0.7<br>V <sub>CC</sub> - 1.5 | | | >>> | advance information 14 # DC CHARACTERISTICS (Under Listed Operating Conditions) (Continued) | Symbol | Parameter | Test Conditions | Min | Тур | Max | Units | |------------------|---------------------------------------------------------------|------------------------------------------------------|---------------------|------|--------------------|-------| | լը | input Leakage Current (Std. Inputs) | V <sub>SS</sub> < V <sub>IN</sub> < V <sub>CC</sub> | | | ±10 | μΑ | | lu1 | Input Leakage Current (Port 0) | V <sub>SS</sub> < V <sub>IN</sub> < V <sub>REF</sub> | | | CA ±1.5<br>CB ±1.0 | μА | | V <sub>OH1</sub> | SLPINT (P5.4) and HLDA (P2.6)<br>Output High Voltage in RESET | $I_{OH} = 0.8 \text{ mA}^{(7)}$ | 2.0 | | | ٧ | | V <sub>OH2</sub> | Output High Voltage in RESET | $I_{OH} = -15 \mu A^{(1)}$ | V <sub>CC</sub> -1V | | | ٧ | | Cs | Pin Capacitance (Any pin to V <sub>SS</sub> ) | f <sub>test</sub> = 1.0 MHz(6) | | | 10 | pF | | R <sub>WPU</sub> | Weak Pullup Resistance | (Note 6) | | 150K | | Ω | | R <sub>RST</sub> | Reset Pullup Resistor | For CB | 65K | | 180K | Ω | | R <sub>RST</sub> | Reset Pullup Resistor CA | For CA | 6K | | 65K | Ω | #### NOTES: All BD (bidirectional) pins except INST and CLKOUT. INST and CLKOUT are excluded due to their not being weakly pulled high in reset. BD pins include Port1, Port2, Port3, Port4, Port5 and Port6 except SPLINT (P5.4) and HLDA (P2.6). 2. Standard input pins include XTAL1, EA, RESET, and Port 1/2/5/6 when setup as inputs. 3. All bidirectional I/O pins when configured as Outputs (Push/Pull). 4. Device is static and should operate below 1 Hz, but only tested down to 4 MHz. 5. Maximum $I_{\mbox{OL}}/I_{\mbox{OH}}$ currents per pin will be characterized and published at a later date. 6. Typicals are based on limited number of samples and are not guaranteed. The values listed are at room temperature and $V_{\rm REF} = V_{\rm CC} = 5.0V$ . 7. Violating these specifications in reset may cause the device to enter test modes (P5.4 and P2.6). 8. When P0 is used as analog inputs, refer to A/D specifications for this characteristic. 9. For temperatures <100°C typical is 10 μA. ### **8XC196CB ADDITIONAL BUS TIMING MODES** The 8XC196CB device has 2 bus timing modes for external memory interfacing. # MODE 0: # MODE 3: Mode 3 is the standard timing mode. Use this mode for systems that emulate the 8XC196KR bus timings. Mode 0 is the standard timing mode, but 1 (minimum) wait state is always inserted in external bus cycles. advance information # AC CHARACTERISTICS (Over Specified Operating Conditions) Test Conditions: Capacitance Load on All Pins = 100 pF, Rise and Fall Times = 10 ns. The 87C196CA/CB will meet these specifications | Symbol | Parameter | Min | Max | Units | |-------------------|--------------------------------------|------------------------------------------------|-----------------------|-------------------| | FXTAL | Frequency on XTAL1 | 4.0 | 20 | MHz(1) | | Tosc | XTAL1 Period (1/F <sub>XTAL</sub> ) | 50.0 | 250 | ns | | T <sub>XHCH</sub> | XTAL1 High to CLKOUT High or Low | +20 | 110 | ns | | T <sub>OFD</sub> | Clock Failure to Reset Pulled Low(6) | 4 | 40 | μs | | T <sub>CLCL</sub> | CLKOUT Period | 2 T. | osc | ns | | TCHCL | CLKOUT High Period | T <sub>OSC</sub> - 10 | T <sub>OSC</sub> + 15 | ns | | TCLLH | CLKOUT Low to ALE/ADV High | 15 | +10 | ns | | TLLCH | ALE/ADV Low to CLKOUT High | -20 | +15 | ns | | T <sub>LHLH</sub> | ALE/ADV Cycle Time | 4 T | osc | ns(5) | | TLHLL | ALE/ADV High Time | T <sub>OSC</sub> - 10 | T <sub>OSC</sub> + 10 | ns | | TAVLL | Address Valid to ALE Low | T <sub>OSC</sub> - 15 | | ns | | T <sub>LLAX</sub> | Address Hold After ALE/ADV Low | T <sub>OSC</sub> - 40 | | ns | | T <sub>LLRL</sub> | ALE/ADV Low to RD Low | T <sub>OSC</sub> - 30 | | ns | | TRLCL | RD Low to CLKOUT Low CA CB | +4<br>-8 | +30<br>+20 | ns<br>ns | | TRLRH | RD Low Period | T <sub>OSC</sub> - 10 | | ns(5) | | TRHLH | RD High to ALE/ADV High | Tosc | T <sub>OSC</sub> + 25 | ns(3) | | TRLAZ | RD Low to Address Float | | 5 | ns | | TLLWL | ALE/ADV Low to WR Low | T <sub>OSC</sub> - 10 | | ns | | TCLWL | CLKOUT Low to WR Low | -5 | +25 | ns | | TQVWH | Data Valid before WR High | T <sub>OSC</sub> - 23 | | ns | | TCHWH | CLKOUT High to WR High | -10 | + 15 | ns | | T <sub>WLWH</sub> | WR Low Period<br>CB<br>CA | T <sub>OSC</sub> - 30<br>T <sub>OSC</sub> - 20 | | ns(5) | | TWHQX | Data Hold after WR High | T <sub>OSC</sub> - 25 | | ns | | TWHLH | WR High to ALE/ADV High | T <sub>OSC</sub> - 10 | T <sub>OSC</sub> + 15 | ns(3) | | T <sub>WHBX</sub> | BHE, INST Hold after WR High | T <sub>OSC</sub> - 10 | | ns | | T <sub>WHAX</sub> | AD8-15 Hold after WR High | T <sub>OSC</sub> 30 | | ns <sup>(4)</sup> | | T <sub>RHBX</sub> | BHE, INST Hold after RD High | T <sub>OSC</sub> - 10 | | ns | | TRHAX | AD8-15 Hold after RD High | T <sub>OSC</sub> - 30 | | ns(4) | #### NOTES: - 1. Testing performed at 4.0 MHz, however, the device is static by design and will typically operate below 1 Hz. - 2. Typical specifications, not guaranteed. - 3. Assuming back-to-back bus cycles. - 4. 8-bit bus only. 5. If wait states are used, add 2 Tosc × n, where n = number of wait states. If mode 0 (1 automatic wait state added) - operation is selected, add 2 ToSc x h, where h = number of wait states. If mode 0 (1 automatic wait state added) operation is selected, add 2 ToSc to specification. 6. ToFD is the time for the oscillator fail detect circuit (OFD) to react to a clock failure. The OFD circuitry is enabled by programming the UPROM location 0778H with the value 0004H. Programming the CDE bit enables oscillator fail detection. 16 # AC CHARACTERISTICS (Over Specified Operating Conditions) Test Conditions: Capacitance Load on All Pins = 100 pF, Rise anf Fall Times = 10 ns. The system must meet these specifications to work with the 87C196CA/CB. | Symbol | Parameter | Min | Max | Units | |-------------------|-------------------------------------|-----|------------------------------------------------|----------------| | T <sub>AVYV</sub> | Address Valid to Ready Setup | | 2 T <sub>OSC</sub> - 75 | ns(3) | | T <sub>LLYV</sub> | ALE Low to READY Setup | | T <sub>OSC</sub> - 70 | ns(3) | | T <sub>YLYH</sub> | Non READY Time | No | Upper Limit | ns | | T <sub>CLYX</sub> | READY Hold after CLKOUT Low | 0 | T <sub>OSC</sub> - 30 | ns(1) | | T <sub>AVGV</sub> | Address Valid to BUSWIDTH Setup | | 2 T <sub>OSC</sub> - 75 | ns(2, 3) | | TLLGV | ALE Low to BUSWIDTH Setup | | T <sub>OSC</sub> - 60 | ns(2, 3) | | T <sub>CLGX</sub> | BUSWIDTH Hold after CLKOUT Low | 0 | | ns | | T <sub>AVDV</sub> | Address Valid to Input Data Valid | | 3 T <sub>OSC</sub> — 55 | ns(2) | | T <sub>RLDV</sub> | RD active to input Data Valid CA CB | | T <sub>OSC</sub> - 22<br>T <sub>OSC</sub> - 30 | ns(2)<br>ns(2) | | T <sub>CLDV</sub> | CLKOUT Low to Input Data Valid | | T <sub>OSC</sub> - 50 | ns | | T <sub>RHDZ</sub> | End of RD to Input Data Float | | Tosc | ns | | T <sub>RHDX</sub> | Data Hold after RD High | 0 | | ns | ADVANCE INFORMATION <sup>1.</sup> If Max is exceeded, additional wait states will occur. 2. If wait states are used, add 2 Tosc × n, where n = number of wait states. 3. If mode 0 is selected, one wait state minimum is always added. If additional wait states are required, add 2 Tosc to the specification. # 87C196CA/CB SYSTEM BUS TIMING 18 ADVANCE INFORMATION # 87C196CB BUSWIDTH TIMINGS ADVANCE INFORMATION # **8XC196CB HOLD/HOLDA TIMINGS** (Over Specified Operation Conditions) Test Conditions: Capacitance Load on All Pins = 100 pF, Rise and Fall Times = 10 ns. | Symbol | Parameter | Min | Max | Units | |--------------------|---------------------------------------------|-----|------|-------| | THVCH | HOLD Setup Time | +65 | | ns(1) | | T <sub>CLHAL</sub> | CLKOUT Low to HLDA Low | -15 | +15 | ns | | T <sub>CLBRL</sub> | CLKOUT Low to BREQ Low | -15 | + 15 | ns | | TAZHAL | HLDA Low to Address Float | | +20 | ns | | T <sub>BZHAL</sub> | HLDA Low to BHE, INST, RD, WR Weakly Driven | | + 25 | ns | | TCLHAH | CLKOUT Low to HLDA High | -15 | +15 | ns | | T <sub>CLBRH</sub> | CLKOUT Low to BREQ High | -25 | +25 | ns | | T <sub>HAHAX</sub> | HLDA High to Address No Longer Float | -15 | | ns | | T <sub>HAHBV</sub> | HLDA High to BHE, INST, RD, WR Valid | -10 | +15 | ns | # NOTE: # 8XC196CB HOLD/HOLDA TIMINGS 20 ADVANCE INFORMATION <sup>1.</sup> To guarantee recognition at next clock. # 8XC196CB AC CHARACTERISTICS—SLAVE PORT # SLAVE PORT WAVEFORM—(SLPL = 0) # SLAVE PORT TIMING—(SLPL = 0, 1, 2, 3) | Symbol | Parameter | Min | Max | Units | | |--------------------|-----------------------------|------|-----|-------|--| | T <sub>SAVWL</sub> | Address Valid to WR Low | 50 | | ns | | | TSRHAV | RD High to Address Valid | 60 | | ns | | | TSRLRH | RD Low Period | Tosc | | กร | | | T <sub>SWLWH</sub> | WR Low Period | Tosc | | ns | | | T <sub>SRLDV</sub> | RD Low to Output Data Valid | | 60 | ns | | | T <sub>SDVWH</sub> | Input Data Setup to WR High | 20 | | ns | | | T <sub>SWHQX</sub> | WR High to Data Invalid | 30 | | ns | | | T <sub>SRHDZ</sub> | RD High to Data Float | 15 | | ns | | #### NOTES: - 1. Test Conditions: F<sub>OSC</sub> = 20 MHz, T<sub>OSC</sub> = 60 ns. Rise/Fall Time = 10 ns. Capacitive Pin Load = 100 pF. 2. These values are not tested in production, and are based upon theoretical estimates and/or laboratory tests. 3. Specifications above are advanced information and are subject to change. ADVANCE INFORMATION # AC CHARACTERISTICS—SLAVE PORT (Continued) # SLAVE PORT WAVEFORM-(SLPL = 1) # SLAVE PORT TIMING—(SLPL = 1, 2, 3) | Symbol | Parameter | Min | Max | Units | |--------------------|-----------------------------|------|-----|-------| | T <sub>SELLL</sub> | CS Low to ALE Low | 20 | | ns | | TSRHEH | RD or WR High to CS High | 60 | | ns | | T <sub>SLLRL</sub> | ALE Low to RD Low | Tosc | | ns | | TSRLRH | RD Low Period | Tosc | | ns | | TswLwH | WR Low Period | Tosc | | ns | | TSAVLL | Address Valid to ALE Low | 20 | | ns | | TSLLAX | ALE Low to Address Invalid | 20 | | ns | | TSRLDV | RD Low to Output Data Valid | | 60 | ns | | T <sub>SDVWH</sub> | Input Data Setup to WRHigh | 20 | | ns | | TSWHQX | WR High to Data Invalid | 30 | | ns | | TSRHDZ | RD High to Data Float | 15 | | ns | - 1. Test Conditions: $F_{OSC} = 20$ MHz, $T_{OSC} = 60$ ns. Rise/Fall Time = 10 ns. Capacitive Pin Load = 100 pF. 2. These values are not tested in production, and are based upon theoretical estimates and/or laboratory tests. 3. Specifications above are advanced information and are subject to change. 22 advance information **■ 4826175 0173847 307 ■** t = 1 state time (125 ns @ 16 MHz) # **NORMAL MASTER/SLAVE OPERATION** | Symbol | Parameter | Min | Max | Units | |--------------------|------------------------------------------|---------|-----------|-------| | T <sub>CHCH</sub> | Clock Period | 4t | | ns | | T <sub>CLCH</sub> | Clock Low Time/Clock High Time | 2t - 10 | | ns(1) | | T <sub>CLDV</sub> | Clock Falling to Data Out Valid (Master) | 0.5t | 1.5t + 20 | ns | | T <sub>CLDV1</sub> | Clock Falling to Data Out Valid (Slave) | 0.5t | 1.5t + 50 | ns | | TDVCH | Data In Setup to Clock Rising Edge | 10 | | ns | | T <sub>CHDX</sub> | Clock Rising Edge to Data in Invalid | t + 15 | | ns | <sup>\*</sup>Timings are guaranteed by design. #### **HANDSHAKE OPERATION** | Symbol | Parameter | Min | Max | Units | |--------------------|------------------------------------------|--------|-----------|-------| | T <sub>CHCH</sub> | Clock Period | 4t | | ns | | T <sub>CLCH</sub> | Clock Low Time/Clock High Time | 2t 10 | | ns(1) | | T <sub>CLDV</sub> | Clock Falling to Data Out Valid (Master) | 0.5t | 1.5t + 20 | ns | | T <sub>CLDV1</sub> | Clock Falling to Data Out Valid (Slave) | 0.5t | 1.5t + 50 | ns | | TDVCH | Data In Setup to Clock Rising Edge | 10 | | ns | | T <sub>CLDX</sub> | Clock Rising Edge to Data in Invalid | t + 15 | | ns | <sup>\*</sup>Timings are guaranteed by design. #### NOTE: This specification refers to input clocks during slave operation. During master operation, the device will output a nominal 50% duty cycle clock. The top SCx signal assumes that the SSIO is configured to sample on the leading edge with an active-high clock signal. The SCx signal will be different for other configurations, however, setup and hold timings will still be the same in relation to the latching edge of SCx. Figure 6. Synchronous Serial Port advance information #### **EXTERNAL CLOCK DRIVE** | Symbol | Parameter | Min | Max | Units | |---------------------|---------------------------------------|-------------------------|-----------------------|-------| | 1/T <sub>XLXL</sub> | Oscillator Frequency | 4 | 20 | MHz | | T <sub>XLXL</sub> | Oscillator Period (T <sub>OSC</sub> ) | 50.0 | 250 | ns | | T <sub>XHXX</sub> | High Time | 0.35 × T <sub>OSC</sub> | 0.65 T <sub>OSC</sub> | ns | | T <sub>XLXX</sub> | Low Time | 0.35 × T <sub>OSC</sub> | 0.65 T <sub>OSC</sub> | ns | | T <sub>XLXH</sub> | Rise Time | | 10 | ns | | T <sub>XHXL</sub> | Fall Time | | 10 | ns | ### **EXTERNAL CLOCK DRIVE WAVEFORMS** # AC TESTING INPUT, OUTPUT WAVEFORMS #### **EXPLANATION OF AC SYMBOLS** Each symbol is two pairs of letters prefixed by "T" for time. The characters in a pair indicate a signal and its condition, respectively. Symbols represent the time between the two signal/condition points. #### **FLOAT WAVEFORMS** For timing purposes a Port Pin is no longer floating when a 150 mV change from load voltage occurs and begins to float when a 150 mV change from the loading $V_{OH}/V_{OL}$ level occurs $I_{OL}/I_{OH} \leq$ 15 mA. | Conditions: | Signals: | | |-------------|------------|---------------------| | HHigh | A-Address | HA— <del>HLDA</del> | | L-Low | B-BHE | L-ALE/ADV | | VValid | BR—BREQ | Q-Data Out | | X-No Longer | C-CLKOUT | RD— <del>RD</del> | | Valid | DDATA | W-WR/WRH/WRI | | Z—Floating | G-Buswidth | X—XTAL1 | | • | H-HOLD | Y—READY | # **EPROM SPECIFICATIONS** #### **AC EPROM PROGRAMMING CHARACTERISTICS** Operating Conditions: Load Capacitance = 150 pF; $T_C = 25^{\circ}C$ , $V_{CC}$ , $V_{REF} = 5.0V \pm 0.5V$ , $V_{SS}$ , ANGND = 0V. $V_{PP} = 12.5V \pm 0.25V$ ; $\overline{EA} = 12.5V \pm 0.25V$ ; Fosc = 5.0 MHz. | Symbol | Parameter | Min | Max | Units | |-------------------|---------------------------------------------|-----------|-----------|--------------| | T <sub>AVLL</sub> | Address Setup Time | 0 | ., | Tosc | | T <sub>LLAX</sub> | Address Hold Time | 100 | | Tosc | | T <sub>DVPL</sub> | Data Setup Time | 0 | | Tosc | | T <sub>PLDX</sub> | Data Hold Time | 400 | | Tosc | | TLLLH | PALE Pulse Width | 50 | | Tosc | | Т <sub>РЦРН</sub> | PROG Pulse Width <sup>(2)</sup><br>CA<br>CB | 50<br>100 | | Tosc<br>Tosc | | TLHPL | PALE High to PROG Low | 220 | | Tosc | | T <sub>PHLL</sub> | PROG High to next PALE Low | 220 | | Tosc | | T <sub>PHDX</sub> | Word Dump Hold Time | | 50 | Tosc | | T <sub>PHPL</sub> | PROG High to next PROG Low | 220 | | Tosc | | T <sub>LHPL</sub> | PALE High to PROG Low | 220 | | Tosc | | T <sub>PLDV</sub> | PROG Low to Word Dump Valid<br>CA<br>CB | | 50<br>100 | Tosc<br>Tosc | | T <sub>SHLL</sub> | RESET High to First PALE Low | 1100 | | Tosc | | T <sub>PHIL</sub> | PROG High to AINC Low | 0 | | Tosc | | T <sub>ILIH</sub> | AINC Pulse Width | 240 | | Tosc | | T <sub>ILVH</sub> | PVER Hold after AINC Low | 50 | | Tosc | | TILPL | AINC Low to PROG Low | 170 | | Tosc | | T <sub>PHVL</sub> | PROG High to PVER Valid | | 220 | Tosc | #### NOTES: 2. Programming specifications are not tested, but guaranteed by design. #### DC EPROM PROGRAMMING CHARACTERISTICS | Symbol | Parameter | Min | Max | Units | |--------|--------------------------------------------|-----|-----|-------| | IPP | V <sub>PP</sub> Programming Supply Current | | 200 | mA | #### NOTE: $m V_{PP}$ must be within 1V of $m V_{CC}$ while $m V_{CC} <$ 4.5V. $m V_{PP}$ must not have a low impedance path to ground or $m V_{SS}$ while $m V_{CC} >$ advance information <sup>1.</sup> Run-time programming is done with Fosc = 6.0 MHz to 10.0 MHz, V<sub>CC</sub>, V<sub>PD</sub>, V<sub>REF</sub> = 5V ±0.5V, T<sub>C</sub> = 25°C ±5°C and V<sub>PP</sub> = 12.5V ±0.25V. For run-time programming over a full operating range, contact factory. <sup>3.</sup> This specification is for the word dump mode. For programming pulses use 300 Tosc + 100 µs. # **EPROM PROGRAMMING WAVEFORMS** # SLAVE PROGRAMMING MODE DATA PROGRAM MODE WITH SINGLE PROGRAM PULSE # SLAVE PROGRAMMING MODE IN WORD DUMP OR DATA VERIFY MODE WITH AUTO INCREMENT 26 # intها، # SLAVE PROGRAMMING MODE TIMING IN DATA PROGRAM MODE WITH REPEATED PROG PULSE AND AUTO INCREMENT # AC CHARACTERISTICS—SERIAL PORT-SHIFT REGISTER MODE #### SERIAL PORT TIMING-SHIFT REGISTER MODE 0 Test Conditions: $T_A = -40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ ; $V_{CC} = 5.0\text{V} \pm 10\%$ ; $V_{SS} = 0.0\text{V}$ ; Load Capacitance = pF | Symbol | Parameter | Min | Max | Units | |-----------------------|------------------------------------------------|--------------------------|-------------------------|-------| | T <sub>XLXL</sub> | Serial Port Clock Period | 8 T <sub>OSC</sub> | | ns | | T <sub>XLXH</sub> | Serial Port Clock Falling Edge to Rising Edge | 4 T <sub>OSC</sub> - 50 | 4 T <sub>OSC</sub> + 50 | ns | | TQVXH | Output Data Setup to Clock Rising Edge | 3 T <sub>OSC</sub> | | ns | | T <sub>XHQX</sub> | Output Data Hold after Clock Rising Edge | 2 T <sub>OSC</sub> - 50 | | ns | | T <sub>XHQV</sub> | Next Output Data Valid after Clock Rising Edge | | 2 T <sub>OSC</sub> + 50 | ns | | T <sub>DVXH</sub> | Input Data Setup to Clock Rising Edge | 2 T <sub>OSC</sub> + 200 | | ns | | T <sub>XHDX</sub> (8) | Input Data Hold after Clock Rising Edge | 0 | | ns | | T <sub>XHQZ</sub> (8) | Last Clock Rising to Output Float | | 5 T <sub>OSC</sub> | ns | #### NOTE: 8. Parameters not tested. ADVANCE INFORMATION ### WAVEFORM—SERIAL PORT—SHIFT REGISTER MODE #### SERIAL PORT WAVEFORM—SHIFT REGISTER MODE #### A TO D CHARACTERISTICS The sample and conversion time of the A/D converter in the 8-bit or 10-bit modes is programmed by loading a byte into the AD\_TIME Special Function Register. This allows optimizing the A/D operation for specific applications. The AD\_TIME register is functional for all possible values, but the accuracy of the A/D converter is only guaranteed for the times specified in the operating conditions table. The value loaded into AD\_TIME bits 5, 6, 7 determines the sample time, SAMP. The value loaded into AD\_TIME bits 0, 1, 2, 3 and 4 determines the bit conversion time, CONV. These bits, as well as the equation for calculating the total conversion time, T, are shown in the following table: The converter is ratiometric, so absolute accuracy is dependent on the accuracy and stability of $V_{REF}$ . $V_{REF}$ must be close to $V_{CC}$ since it supplies both the resistor ladder and the analog portion of the converter and input port pins. There is also an AD\_TEST SFR that allows for conversion on ANGND and $V_{REF}$ as well as adjusting the zero offset. The absolute error listed is without doing any adjustments, #### A/D CONVERTER SPECIFICATION The specifications given assume adherence to the operating conditions section of this data sheet. Testing is performed with V<sub>REF</sub> = 5.12V and 20 MHz operating frequency. After a conversion is started, the device is placed in IDLE mode until the conversion is complete. 28 #### 10-BIT MODE A/D OPERATING CONDITIONS | Symbol | Description | Min | Max | Units | |------------------|------------------------|------|-------|-------------------| | TA | Ambient Temperature | -40 | + 125 | •c | | Vcc | Digital Supply Voltage | 4.50 | 5.50 | ٧ | | V <sub>REF</sub> | Analog Supply Voltage | 4.50 | 5.50 | V(1) | | TSAM | Sample Time | 2.0 | | μs <sup>(2)</sup> | | TCONV | Conversion Time | 15 | 18 | μs <sup>(2)</sup> | | Fosc | Oscillator Frequency | 4.0 | 20.0 | MHz | #### NOTES: # 10-BIT MODE A/D CHARACTERISTICS (Using Above Operating Conditions)(6) | Parameter | Typ*(1) | Min | Max | Units* | |------------------------------------------------------------------------|-------------------------|-------------|------------------------|----------------------------------| | Resolution | | 1024<br>10 | 1024<br>10 | Level<br>Bits | | Absolute Error | | 0 | ±3.0 | LSBs | | Full Scale Error | 0.25 ±0.5 | | | LSBs | | Zero Offset Error | 0.25 ±0.5 | l' | | LSBs | | Non-Linearity | 1.0 ± 2.0 | , | ±3.0 | LSBs | | Differential Non-Linearity | | -0.75 | +0.75 | LSBs | | Channel-to-Channel Matching | ±0.1 | 0 | ±1.0 | LSBs | | Repeatability | ±0.25 | 0 | | LSBs(1) | | Temperature Coefficients: Offset Full Scale Differential Non-Linearity | 0.009<br>0.009<br>0.009 | | | LSB/C(1)<br>LSB/C(1)<br>LSB/C(1) | | Off Isolation | | -60 | | dB(1,2,3) | | Feedthrough | -60 | | | dB(1,2) | | V <sub>CC</sub> Power Supply Rejection | -60 | | | dB(1,2) | | Input Resistance | | 750 | 1.2K | Ω(4) | | DC Input Leakage | ± 1.0 | 0 | ±3.0 | μΑ | | Voltage on Analog Input Pin | | ANGND - 0.5 | V <sub>REF</sub> + 0.5 | V(5) | | Sampling Capacitor | 3.0 | | | pF | <sup>\*</sup>An "LSB" as used here has a value of approximately 5 mV. #### NOTES: - 1. These values are expected for most parts at 25°C, but are not tested or guaranteed. - 2. DC to 100 KHz. - Multiplexer break-before-make is guaranteed. Resistance from device pin, through internal MUX, to sample capacitor. Applying voltages beyond these specifications will degrade the accuracy of other channels being converted. All conversions performed with processor in IDLE mode. ADVANCE INFORMATION V<sub>REF</sub> must be within 0.5V of V<sub>CC</sub>. The value of AD\_TIME is selected to meet these specifications. # 8-BIT MODE A/D OPERATING CONDITIONS | Symbol | Description | Min | Max | Units | |------------------|------------------------|------|-------|--------------------| | TA | Ambient Temperature | -40 | + 125 | •c | | Vcc | Digital Supply Voltage | 4.50 | 5.50 | V | | V <sub>REF</sub> | Analog Supply Voltage | 4.50 | 5.50 | V(1) | | T <sub>SAM</sub> | Sample Time | 2.0 | | μ <sub>S</sub> (2) | | TCONV | Conversion Time | 12 | 15 | μs <sup>(2)</sup> | | Fosc | Oscillator Frequency | 4.0 | 20.0 | MHz | #### NOTES: # 8-BIT MODE A/D CHARACTERISTICS (Using Above Operating Conditions)(6) | Parameter | Typ*(1) | Min | Max | Units* | |---------------------------------------------------------------------------------|-------------------------|-------------|------------------------|----------------------------------| | Resolution | | 256<br>8 | 256<br>8 | Level<br>Bits | | Absolute Error | | 0 | ±1.0 | LSBs | | Full Scale Error | ±0.5 | | | LSBs | | Zero Offset Error | ±0.5 | | | LSBs | | Non-Linearity | | 0 | ±1.0 | LSBs | | Differential Non-Linearity | | -0.5 | + 0.5 | LSBs | | Channel-to-Channel Matching | | 0 | ±1.0 | LSBs | | Repeatability | ±0.25 | 0 | | LSBs(1) | | Temperature Coefficients:<br>Offset<br>Full Scale<br>Differential Non-Linearity | 0.003<br>0.003<br>0.003 | | | LSB/C(1)<br>LSB/C(1)<br>LSB/C(1) | | Off Isolation | | -60 | | dB(1,2,3) | | Feedthrough | -60 | | | dB(1,2) | | V <sub>CC</sub> Power Supply Rejection | -60 | | | dB(1,2) | | Input Resistance | | 750 | 1.2K | Ω(4) | | DC Input Leakage | ±1.0 | 0 | ±1.5 | μА | | Voltage on Analog Input Pin | | ANGND - 0.5 | V <sub>REF</sub> + 0.5 | V(5) | | Sampling Capacitor | 3.0 | | | ρF | <sup>\*</sup>An "LSB" as used here has a value of approximately 20 mV. #### NOTES: 30 - 1. These values are expected for most parts at 25°C, but are not tested or guaranteed. - 2. DC to 100 KHz. - 3. Multiplexer break-before-make is guaranteed. - Resistance from device pin, through internal MUX, to sample capacitor. Applying voltage beyond these specifications will degrade the accuracy of other channels being converted. - 6. All conversions performed with processor in IDLE mode. V<sub>REF</sub> must be within 0.5V of V<sub>CC</sub>. The value of AD\_TIME is selected to meet these specifications. #### 87C196CA DESIGN CONSIDERATIONS The 87C196CA device is a memory scalar of the 87C196KR device with integrated CAN 2.0. The CA is designed for strict functional and electrical compatibility to the Kx family as well as integration of onchip networking capability. The 87C196CA has fewer peripheral functions than the 196KR, due in part to the integration of the CAN peripheral. Following are the functionality differences between the 196KR and 196CA devices. - 196KR Features Unsupported on the 196CA: Analog Channels 0 and 1 INST Pin Functionality SLPINT and SLPCS Pin Support HLD/HLDA Functionality External Clocking/Direction of Timer 1 Quadrature Clocking Timer 1 Dynamic Buswidth EPA Capture Channels 4–7 - (1) External Memory. Removal of the Buswidth pin means the bus cannot dynamically switch from 8- to 16-bit bus mode or vice versa. The programmer must define the bus mode by setting the associated bits in the CCB. - (2) Auto-Programming Mode. The 87C196CA device will ONLY support the 16-bit zero wait state bus during auto-programming. - (3) EPA4 through EPA7. Since the CA device is based on the KR design, these functions are in the device, however there are no associated pins. A programmer can use these as compareonly channels or for other functions like software timer, start an A/D conversion, or reset timers. - (4) Slave Port Support. The Slave port can not be used on the 196CA due to a function change for P5.4/SLPINT and P5.1/SLPCS not being bonded-out. - (5) Port Functions. Some port pins have been removed. P5.1, P6.2, P6.3, P1.4 through P1.7, P2.3, P2.5, P0.0 and P0.1. The PxREG, PxSSEL, and PxlO registers can still be updated and read. The programmer should not use the corresponding bits associated with the removed port pins to conditionally branch in software. Treat these bits as RESERVED. Additionally, these port pins should be setup internally by software as follows: - 1. Written to PxREG as "1" or "0". - 2. Configured as Push/Pull, PxIO as "0". - 3. Configured as LSIO. This configuration will effectively strap the pin either high or low. DO NOT Configure as Open Drain output "1", or as an Input pin. This device is CMOS. - (6) EPA Timer RESET/Write Conflict. If the user writes to the EPA timer at the same time that the timer is reset, it is indeterminate which will take precedence. Users should not write to a timer if using EPA signals to reset it. - (7) Valid Time Matches. The timer must increment/decrement to the compare value for a match to occur. A match does not occur if the timer is loaded with a value equal to an EPA compare value. Matches also do not occur if a timer is reset and 0 is the EPA compare value. - (8) Write Cycle during Reset. If RESET occurs during a write cycle, the contents of the external memory device may be corrupted. - (9) Indirect Shift Instruction. The upper 3 bits of the byte register holding the shift count are not masked completely. If the shift count register has the value 32 × n, where n = 1, 3, 5, or 7, the operand will be shifted 32 times. This should have resulted in no shift taking place. - (10) P2.7 (CLKOUT). P2.7 (CLKOUT) does not operate in open drain mode. #### 87C196CA ERRATA This data sheet was published prior to first available silicon. Consequently, there is no known errata at this time. #### 87C196CA DESIGN CONSIDERATIONS #### 1. PORTO On the 87C196CA the analog inputs for P0.0 and P0.1 have been multiplexed and tied to $V_{REF}$ . Therefore, initiating an analog conversion on ACH0 or ACH1 will result in a value equal to full scale (3FFh). On the CA, the digital inputs for these two channels are tied to ground, therefore, reading P0.0 or P0.1 will result in a digital "0". #### 2. PORT1 On the 87C196CA, P1.4, P1.5, P1.6 and P1.7 have been removed from the device and is unavailable to the programmer. Corresponding bits in the port registers have been "hard-wired" to provide the following results when read: | Register Bits | | When Read | |---------------|---------------|-----------| | P1PIN.x | (x = 4,5,6,7) | 1 | | P1REG.x | (x = 4,5,6,7) | 1 | | P1DIR.x | (x = 4,5,6,7) | 1 | | P1MODE.x | (x = 4,5,6,7) | 0 | Writing to these bits will have no effect. #### 3. PORT2 On the 87C196CA, P2.3 and P2.5 have been removed from the device and are not available to the programmer. Corresponding bits in the port registers have been "hard-wired" to provide the following results when read. | Register Bits | | When Read | |---------------|-----------|-----------| | P2_PIN.x | (x = 3,5) | 1 | | P2_REG.x | (x = 3,5) | 1 | | P2_DIR.x | (x = 3,5) | 1 | | P2_MODE.x | (x = 3,5) | 0 | Writing to these bits will have no effect. #### 4. PORT5 On the 87C196CA, P5.1 and P5.7 have been removed from the device and are not available to the programmer. Corresponding bits in the port registers have been "hard-wired" to provide the following results when read: | Register Bits | | When Read | |---------------|-----------|-----------| | P5PIN.x | (x = 1,7) | 1 | | P5REG.x | (x = 1,7) | 1 | | P5_DIR.x | (x = 1,7) | 1 | | P5_MODE.x | (x = 1) | 0 | | P5_MODE.x | (x = 7) | 1 | Writing to these bits will have no effect. #### 5. PORT6 On the 87C196CA, P6.2 and P6.3 have been removed from the device and are not available to the programmer. Corresponding bits in the port registers have been "hard-wired" to provide the following results when read: | Register Bits | | When Read | |---------------|-----------|-----------| | P6PIN.x | (x = 2,3) | 1 | | P6REG.x | (x = 2,3) | 1 | | P6_DIR.x | (x = 2,3) | 1 | | P6_MODE.x | (x = 2,3) | 0 | Writing to these bits will have no effect. #### **DATA SHEET REVISION HISTORY** This is the -003 revision of the 87C196CA/CB data sheet. The following differences exist between the -002 version and the -003 revision. - The data sheet has been revised to ADVANCE from PRELIMINARY, indicating the specifications have been verified through electrical tests. - 2. The 87C196CB 100-ld QFP package and device pinout has been added to the data sheet. - 3. The 87C196CB 100-ld QFP device supports up the 16 Mbyte of linear address space. - 4. The package thermal characteristics for the PLCC packages was added to the data sheet, for the CB $\theta_{JA}=35.0^{\circ}\text{C/W},\ \theta_{JC}=11.0^{\circ}\text{C/W}.$ For the CA, $\theta_{JA}=36.5^{\circ}\text{C/W}$ and $\theta_{JA}=10.0^{\circ}\text{C/W}.$ - The AN87C196CB pin package diagram was corrected to show EA# as opposed to EA. - 6. The REMAP bit funciton for CCB2 was corrected. Setting this bit to 0 selects EPROM/ CODERAM in segment 0FFH only. Setting this bit to 1 selects both segment 0FFH and segment 00H. - 7. t<sub>RLAZ</sub> has been changed to 5 ns from 20 ns. - 8. $t_{WLWH}$ for the CA has been changed to $t_{OSC}$ 20 from $t_{OSC}$ 30. - t<sub>CLGX</sub> has been changed to 0 ns min, from t<sub>OSC</sub> 46 max. - Timing specifications for the SSIO are now added. These timings are currently guaranteed by design. - 11. Added frequency designation to family nomenclature Figure 2. This is the -002 revision of the 87C196CA data sheet. The following difference exist between the -001 version and the -002 revision. - This data sheet now includes the specifications for the 87C196CB as well as the 87C196CA. - 2. ABSOLUTE MAXIMUM RATINGS have been added. - Maximum Frequency has been increased to 20 MHz. - Maximum ICC has been increased from 75 mA to 100 mA for the CB, 90 mA for the CA. - Idle Mode current has been increased to 35 mA from 30 mA for the CB, 40 mA for the CA. - Input leakage current for Port 0 (ILI1) was decreased to 1.5 μA from 2.0 μA for the CA. - The electrical characteristics for the CAN module were removed. The electrical characteristics for TXCAN and RXCAN are identical to standard port pins. - t<sub>OSC</sub> (1/freq) was modified to reflect 20 Mhz timings. - t<sub>OFD</sub> (Oscillator Fail Detect Specification) for clock failure to RESET pin pulled low, was added to the data sheet (4 μs min, 40 μs max) - 10. $t_{WHQX}$ has been increased to $t_{OSC}-25$ ns min from $t_{OSC}-30$ ns min. - t<sub>RXDX</sub> has been replaced by t<sub>RHDX</sub>. t<sub>RLAZ</sub> has been increased to 20 ns max from 5 ns max. - Ipp programming supply current has been increased to 200 mA from 100 mA. - t<sub>CONV</sub> Conversion time for 10 bit A/D conversions has been decreased to reflect 20 Mhz operation. - 14. $R_{RST}$ was added for the 87C196CA (min = 6 $k\Omega/max$ = 65 $k\Omega$ . - t<sub>CLLH</sub>—min/max parameters switched to accurately reflect this timing parameter. - 16. t<sub>RLCL</sub>—Separate timings for the 87C196CA vs 87C196CB. t<sub>RLCL</sub> for the CB is min -8 ns, max +20 ns. For the CA, t<sub>RLCL</sub> min +4 ns/max +30 ns. - 17. t<sub>RLRH</sub> changed to T<sub>OSC</sub> 10 ns from T<sub>OSC</sub> 5 ns. - 18. tAVGV added for the 87C196CB. - 19. t<sub>LLGV</sub> added for the 87C196CB. - 20. t<sub>CLGX</sub> added for the 87C196CB. - 21. $t_{RLDV}$ —Separate timings for 87C196CB. $t_{RLDV}$ max = $T_{OSC}$ 30 ns. For the 87C196CA, $t_{RLDV}$ max = $T_{OSC}$ 22 ns. - 22. HOLD/HOLDA timings added for the 87C196CB. - Slave Port Timings added for the 87C196CB. - 24. Separate specifications for $t_{PLPH}$ for the 87C196CB, $t_{PLPH}$ , min = 100 $T_{OSC}$ . For the 87C196CA, $t_{PLPH}$ min = 50 $T_{OSC}$ . - 25. Separate specificatons for $t_{PLDV}$ for the 87C196CB, $t_{PLDV}$ min = 100 $T_{OSC}$ for the 87C196CA, $t_{PLDV}$ min = 50 $T_{OSC}$ . - 26. 8-Bit mode A/D characteristics added. advance information