# **Integrated Buffer and Motherboard Frequency Generator** ## **General Description** The ICS9158-01 is a low cost frequency generator designed specifically for desktop and notebook PC applications. Eight high drive, skew-controlled copies of the CPU clock are avail-able, eliminating the need for an external buffer. Each high drive (50mA) output is capable of driving a 30pf load and has a typical duty cycle of 50/50. The CPU clock outputs are skew-controlled to within ±250ps. The CPU clocks provide all necessary frequencies for 286, 386, 486 and Pentium systems, including support for the latest speeds of processors. The CPU clock offers the unique feature of smooth, glitch-free transitions from one frequency to the next, making this the ideal device to use whenever slowing the CPU speeds. The ICS9158-01 makes a gradual transition between frequencies so that it meets the Intel cycle-to-cycle timing specification for 486 systems. ### **Features** - Eight skew-free, high drive CPU clock outputs - Up to 100 MHz output at 5V - ±250ps skew between CPU and 2XCPU outputs - Outputs can drive up to 30pf load - 50mA output drivers - Typical 50/50 duty cycle - Compatible with 486 and Pentium CPUs - Glitch-free start and stop clock option - Optional power-down mode supports Energy Star ("green") PCs - On-chip loop filter components - Low power, high speed 0.8µCMOS technology - 24-pin PDIP or SOIC package ## **Functionality** | Clock | ICS9158-01 (MHz) | |----------|-------------------------------| | BUSCLK | 16 | | FDCLK | 24 | | 14.318 | 14.318 | | CPUCLK | 4,8,30,20,25,33.3,40, or 50 | | 2XCPUCLK | 8,16,60,40,50,66.6,80, or 100 | ICS9158-01RevB021897P ICS reserves the right to make changes in the device data identified in this publication without further notice. ICS advises its customers to obtain the latest version of all device data to verify that any information being relied upon by the customer is current and accurate # ICS9158-01 # **Pin Configuration** 24-Pin PDIP or SOIC ## Pin Descriptions for ICS9158-01 | PIN NUMBER | PIN NAME | TYPE | DESCRIPTION | |------------|------------|--------|-------------------------------------------------| | 1 | CPU2 | Output | CPU clock output | | 2 | X14OUT | - | Crystal connection | | 3 | X14IN | = | Crystal connection | | 4 | VDD | - | Digital POWER SUPPLY (+5V) | | 5 | GND | - | Digital GROUND | | 6 | 16 MHz | Output | 16 MHz clock output | | 7 | 24 MHz | Output | 24 MHz floppy disk/combination I/O clock output | | 8 | CPU3 | Output | CPU clock output | | 9 | AGND | = | ANALOG GROUND | | 10 | OE | Input | OUTPUT ENABLE. Tristates all outputs when low. | | 11 | CPU5 | Output | CPU clock output | | 12 | GND | - | Digital GROUND | | 13 | CPU7 | Output | CPU clock output | | 14 | CPU6 | Output | CPU clock output | | 15 | S2 | Input | CPU clock frequency select 2 | | 16 | AVDD | - | ANALOG power supply (+5V) | | 17 | CPU4 | Output | CPU clock output | | 18 | 14.318 MHz | Output | 14.318 MHz clock output | | 19 | GND | = | Digital GROUND | | 20 | VDD | - | Digital POWER SUPPLY (+5V) | | 21 | 2XCPU | Output | 2X CPU clock output | | 22 | CPU1 | Output | CPU clock output | | 23 | FS1 | Input | CPU clock frequency select #1 | | 24 | FS0 | Input | CPU clock frequency select #0 | ### **Absolute Maximum Ratings** Operating temperature under bias. $0^{\circ}$ C to $+70^{\circ}$ C Storage temperature . . . . . $-40^{\circ}$ C to $+150^{\circ}$ C Voltage on I/O pins referenced to GND............. GND -0.5V to VDD +0.5V Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect product reliability. ### **Electrical Characteristics at 5V** $V_{DD} = +5V \pm 10\%$ , $T_A = 0^{\circ}C$ to $70^{\circ}C$ unless otherwise stated | | | DC Characteristics | S | | | | |------------------------------------------------------------------|-----------------|-----------------------------------|-----|-------|------|------------| | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | Input Low Voltage | VIL | | | | 0.8 | V | | Input High Voltage | $ m V_{IH}$ | | 2.0 | | | V | | Input Low Current | IıL | V <sub>IN</sub> =0V | -5 | | 5 | μ <b>A</b> | | Input High Current | Іш | V <sub>IN</sub> =V <sub>DD</sub> | -5 | | 5 | μ <b>A</b> | | Output Low Voltage | Vol | IoL=20.0mA | | 0.25 | 0.4 | V | | Output High Voltage <sup>1</sup> | Voh | I <sub>OH</sub> =-30mA | 2.4 | 3.5 | | V | | Output Low Current <sup>1</sup> | Iol | Vol=0.8V | 45 | 65 | | mA | | Output High Current <sup>1</sup> | Іон | VoH=2.0V | | -55 | -35 | mA | | Supply Current | Idd | No load, 80 MHz | | 43 | 65 | mA | | Output Frequency Change over Supply and Temperature <sup>1</sup> | FD | With respect to typical frequency | | 0.002 | 0.01 | % | | Short circuit current <sup>1</sup> | $I_{SC}$ | Each output clock | 25 | 56 | | mA | | Pull-up resistor value <sup>1</sup> | R <sub>PU</sub> | Input pin | | 680 | | kΩ | | Input Capacitance <sup>1</sup> | Ci | Except X1, X2 | | | 8 | pf | | Load Capacitance <sup>1</sup> | CL | Pins X1, X2 | | 20 | | pf | Note 1: Parameter is guaranteed by design and characterization. Not 100% tested in production. # ICS9158-01 # **Electrical Characteristics (***continued***)** $V_{DD}$ = +5V±10%, $T_A$ =0°C to 70°C unless otherwise stated | AC Characteristics | | | | | | | |----------------------------------------------------|------------------|------------------------|-------|--------|-------|-------| | PARAMETER | SYMBOL | TEST CONDITIONS | MIN | TYP | MAX | UNITS | | Output Rise time, 0.8 to 2.0V (Note 1) | tr | 30pf load | - | 1 | 2 | ns | | Rise time, 20% to 80% V <sub>DD</sub> <sup>1</sup> | tr | 30pf load | - | 2.5 | 3 | ns | | Output Fall time, 2.0 to 0.8V <sup>1</sup> | tf | 30pf load | - | 0.5 | 1 | ns | | Fall time, $80\%$ to $20\%$ $V_{DD}^1$ | tf | 30pf load | - | 1.5 | 2 | ns | | Duty cycle <sup>1</sup> | dt | 30pf load | 40/60 | 48/52 | 60/40 | % | | Jitter, one sigma <sup>1</sup> | t <sub>j1s</sub> | As compared with clock | | 0.5 | 2.0 | % | | Jitter, absolute | tjab | period | | 2 | 5 | % | | Jitter, absolute | tjab | 16-100 MHz clocks | | | 500 | ps | | Input Frequency | $\mathbf{f_i}$ | | | 14.318 | | MHz | | Clock skew between CPU and 2XCPU outputs | $T_{ m sk}$ | | | 100 | 250 | ps | | Frequency Transition time <sup>1</sup> | t <sub>ft</sub> | From 4 to 50 MHz | | 13 | 20 | ms | Note 1: Parameter is guaranteed by design and characterization. Not 100% tested in production. ## **CPU Clock Decoding Table** (using 14.318 MHz input. All frequencies in MHz) #### CLOCK#2 CPU and 2XCPU | FS2<br>(Pin 15) | FS1<br>(Pin 23) | FS0<br>(Pin 24) | 2XCPU<br>(Pin 21) | CPU | |-----------------|-----------------|-----------------|-------------------|---------| | 0 | 0 | 0 | 7.580 | 3.790 | | 0 | 0 | 1 | 15.511 | 7.756 | | 0 | 1 | 0 | 59.875 | 29.938 | | 0 | 1 | 1 | 40.090 | 20.045 | | 1 | 0 | 0 | 50.113 | 25.057 | | 1 | 0 | 1 | 66.476 | 33.238 | | 1 | 1 | 0 | 79.772* | 39.886* | | 1 | 1 | 1 | 100.226* | 50.113* | <sup>\*5</sup>V only ## **Frequency Transitions** A key feature of the **ICS9158-01** is its ability to provide smooth, glitch-free frequency transitions on the CPU and 2XCPU clocks when the frequency select pins are changed. The frequency transition rate does not violate the Intel 486 or Pentium specification of less than 0.1% frequency change per clock period. ## Using an Input Clock as a Reference The ICS9158-01 is designed to accept a 14.318 MHz crystal as the input reference. With some external changes, it is possible to use a crystal oscillator or other clock sources. Please see application note AAN04 for details on driving the ICS9158-01 with a clock. #### **Peripheral Clocks** | BUSCLK | FDCLK | |---------|---------| | (Pin 6) | (Pin 7) | | 16.002 | 24.003 | #### **Reference Clock** | REFCLK1 | | |----------|---| | (Pin 18) | | | 14.318 | _ | ### Stop Clock Feature (Optional MaskVersion) The ICS9158-01 incorporates a unique stop clock feature compatible with static logic processors. When the stop clock pin goes low, the CPUCLK will go low after the next occurring falling edge. When STOPCLK again goes high, CPUCLK resumes on the next rising edge of the internal clock. This feature enables fast, glitch-free starts and stops of the CPUCLK and is useful in Energy Start motherboard applications. 24-DIP Package ## **Ordering Information** ### ICS9158-01CN24 Example: ## **Ordering Information** #### ICS9158-01CM24 Example: ICS reserves the right to make changes in the device data identified in this publication without further notice. ICS advises its customers to obtain the latest version of all device data to verify that any information being relied upon by the customer is current and accurate.