# L8574C Resistive Subscriber Line Interface Circuit (SLIC), Ring Relay, and Protector (SRP) for Long Loop and TR-57 Applications #### **Features** - Low-power scan mode for low on-hook power dissipation (55 mW max) - Low active power dissipation; talk or on-hook transmission (240 mW max) - Distortion-free on-hook transmission - Eight operating states via latched paralleled data inputs with channel select feature - Precision fixed 28 mA current limiter - Integrated protection - No external protection device required - Integrated ringing access relay - Ring trip detector - Loop closure detector with hysteresis - Relay driver - Battery noise cancellation - Thermal protection - 44-pin, surface-mount, plastic package (PLCC) ### **Description** The L8574 is a resistive subscriber line interface circuit (SLIC) that is optimized for long loop applications, such as Bellcore TR-NWT-000057 requirements for digital loop carrier (DLC) applications. It interfaces the low-voltage circuits on an analog line card to the Tip/Ring subscriber loop. The L8574 does not supply dc current to the subscriber loop; external resistors are used for this purpose. Included in the L8574 are a solid-state ringing access switch and a line break switch. Also included is a relay driver for an external (test) access mechanical relay. State control is via 4 latched parallel data inputs. A chip select feature allows the user to enable, disable, or reset the data latches to a known logic state. The L8574 offers a low-power scan state to minimize power to less than 55 mW in the on-hook state. The L8574 also supports on-hook transmission. The active power in both the talk or on-hook transmission mode is also very low (<240 mW). Current is limited to a fixed value of 25 mA by an internal precision current-limit circuit. Because of the internal architecture of the L8574 SLIC and because of the power rating of the associated external feed resistors, the L8574 will meet most surge requirements without use of an external secondary protection device. Internal circuitry steers both positive and negative faults to fault ground. Negative faults are not dumped into battery. The L8574 is a two-chip line interface solution packaged in a single, 44-pin PLCC package. The Tip and Ring drive amplifiers, the XMT amplifier, the receive interface, and battery noise cancellation circuits are fabricated in a 90 V complementary bipolar (CBIC) process. The ring access switch, line break switch, battery switch, current-limit, protection functions, supervision, and control functions are fabricated in a 320 V dielectrically isolated bipolar-CMOS-DMOS (BCDMOS) process. The device is available in a 44-pin PLCC package. ### **Table of Contents** | Contents | Page | |--------------------------------------|------| | Features | | | Description | | | Architectural Diagram | 4 | | Pin Information | | | Absolute Maximum Ratings | | | Electrical Characteristics | | | Ring Trip Detector | | | Battery Feed | | | Fault Protection | | | Transmission Characteristics | | | Data Interface and Logic | | | Switch Characteristics | | | Operating States | | | Scan State | | | Disconnect State | | | Alternate Talk State | | | Talk State | | | Scan Current-Limit State | | | Ringing State | | | On-Hook Transmission State | | | Intermediate Talk State | | | Applications | | | General | | | Resistor Module | | | Protection | | | Tip/Ring Drivers | | | Receive Interface | | | Transmit Interface | | | Battery Noise Cancellation | | | On-Hook Transmission | | | Parallel Data Interface | | | Supervision | | | Off-Hook Detection | | | Ring Trip | | | Thermal Shutdown | | | Relay Driver | | | Solid-State Ringing Access | | | Battery Supplies | | | dc Characteristics | | | V-I Characteristics | | | Loop Length | | | ac Design | | | Codec Features and Selection Summary | | | Design Equations | | | Application Diagram | | | Outline Diagram | | | 44-Pin PLCC | | | Ordering Information | | 2 Lucent Technologies Inc. ■ 0050026 0025115 64T **■** ### Table of Contents (continued) | Tables | Page | |----------------------------------------------------------------|-----------------------| | Table 1. Pin Descriptions | 5 | | Table 2. Operating Conditions and Powering | 7 | | Table 3. Ring Trip Detector | 8 | | Table 4. Battery Feed | 8 | | Table 5. Electrical Characteristics of Pins PT, PR, and VBF | 9 | | Table 6. Loss of Power Supplies | | | Table 7. Analog Signal Pins | | | Table 8. ac Transmission Characteristics | | | Table 9. Logic Inputs (CE, CS, and B0—B3) and Output NSTAT | | | Table 10. Timing Requirements (B0—B3 and CS) | | | Table 11. Relay Driver (RDO) | | | Table 12. Battery Switch (SW1) and Ring Break Switch (SW2) | | | Table 13. Ringing Access Switch (SW3) | | | Table 14. Input State Coding | | | Table 15. External Components Required | 20 | | Table 16 AAAAC* AC1AGE74AA and AAAAC A11AGE74AA Madula | 00 | | Table 16. MMC* A31A8574AA and MMC A11A8574AA Module | 23 | | Figures | Page | | Figures | Page | | | <b>Page</b><br>4 | | Figures Figure 1. Architectural Diagram | <b>Page</b><br>4 | | Figures Figure 1. Architectural Diagram Figure 2. Pin Layout | <b>Page</b><br>4<br>4 | | Figures Figure 1. Architectural Diagram | Page4 | | Figure 1. Architectural Diagram | Page41616 | | Figure 1. Architectural Diagram | Page4161619 | | Figure 1. Architectural Diagram | Page4161923 | | Figure 1. Architectural Diagram | Page41619232425 | | Figure 1. Architectural Diagram | Page | | Figure 1. Architectural Diagram | Page | | Figure 1. Architectural Diagram | Page | | Figure 1. Architectural Diagram | Page | | Figure 1. Architectural Diagram | Page | <sup>\*</sup> MMC is a registered trademark of Microelectronic Modules Corporation. ### **Architectural Diagram** 12-3330.a (C)r2 Figure 1. Architectural Diagram #### **Pin Information** 12-3383.a (F) Figure 2. Pin Layout **■** 0050026 0025117 412 **■** ### Pin Information (continued) **Table 1. Pin Descriptions** | Pin | Symbol | Type | Name/Function | |-----|--------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | IRCV | ı | Receive Signal Input (+). The differential current flowing from PT to PR is 200 times the current flowing into IRCV. | | 2 | VCCA | | +5 V Analog dc Supply. +5 V supply for analog circuitry. | | 3 | CBN | İ | Battery Noise Capacitor. The current flowing out of PR is -100 times the voltage applied to CBN divided by the impedance connected between RGBN and AGND. Connect a capacitor from CBN to VBF to eliminate battery noise from the Tip/Ring. | | 4 | RGBN | 1 | <b>Battery Noise Gain Resistor.</b> The current flowing out of PR is 100 times the current flowing into RGBN. Connect a resistor from RGBN to AGND to set the gain of the battery noise cancellation circuit. | | 5 | AGND | | Analog Ground. Ground return for analog circuitry. | | 7 | PRA | | Protected Ring A. Connect to PRB via an external coupling network. | | 8 | PRB | _ | Protected Ring B. Connect to PRA via an external coupling network. | | 9 | NSTAT | 0 | <b>Not Status.</b> When low, this logic output indicates either a ring trip or an off-hook condition, depending on the input state of the SLIC. | | 11 | CS | I | <b>Channel Select.</b> A low-to-high transition on this logic input stores the data on pins B0—B3 into the input latches on the SLIC. | | 12 | B3 | I | Bit 3. B0—B3 determine the state of the SLIC. See the Operating States section. | | 13 | B2 | ı | Bit 2. B0—B3 determine the state of the SLIC. See the Operating States section. | | 14 | B1 | ı | Bit 1. B0—B3 determine the state of the SLIC. See the Operating States section. | | 15 | В0 | ı | Bit 0. B0—B3 determine the state of the SLIC. See the Operating States section. | | 16 | CE | I | Channel Enable. A low on this logic input resets latches B0—B3 to the 1111 state and disables the channel select input CS. A high on this logic input enables the channel select input CS. | | 17 | VDD | <del></del> | +5 V Digital dc Supply. +5 V supply for logic and switch circuitry. | | 18 | DGND | | Digital Ground. Ground return for VDD and the relay driver. | | 19 | RDO | 0 | Relay Driver. This output drives an external relay. | | 20 | RTS | ı | Ring Trip Sense. Sense input for the ring trip detector. | | 21 | RSW | 0 | <b>Ringing Access Switch.</b> Ringing relay connects this pin to pin VRNG (ringing supply). Connect this pin to pin VBF through a 600 $\Omega$ current-limiting resistor. | | 22 | VRNG | _ | Ringing Supply Voltage. Connect this pin to the ringing supply. | | 23 | VBAT1 | | Office Battery Supply. Negative high-voltage power supply. | | 25 | VBF | | Feed Resistor Battery Supply. Negative battery and ringing supply for the loop. Connect this pin to the Ring of the loop through a 200 $\Omega$ battery feed resistor. | | 27 | FGND | | Fault Ground. | | 30 | PR | 1/0 | <b>Protected Ring.</b> The input to the Ring fault protection and output of Ring current drive amplifier (via the Ring access switch). Connect this pin to the Ring of the loop through a 1 k $\Omega$ overvoltage protection resistor. | | 31 | PT | 1/0 | <b>Protected Tip.</b> The input to the Tip fault protection and output of Tip current drive amplifier. Connect this pin to the Tip of the loop through a 1 $k\Omega$ overvoltage protection resistor. Connect to PTA via an external coupling network. | Lucent Technologies Inc. **■** 0050026 0025118 359 **■** ### Pin Information (continued) Table 1. Pin Descriptions (continued) | Pin | Symbol | Туре | Name/Function | |-----|--------|------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 33 | CLIM | 1 | Current Limiter Capacitor. Connect a 0.1 µF capacitor from this pin to pin VBF. | | 34 | VBAT2 | | Office Battery Supply. Negative high-voltage power supply. | | 35 | AGND | | Analog Ground. Ground return for analog circuitry. | | 36 | VCCA | | +5 V Analog dc Supply. +5 V supply for analog circuitry. | | 38 | PTA | | Protected Tip A. Connect to PT via an external coupling network. | | 40 | VBAT1 | | Office Battery Supply. Negative high-voltage power supply. | | 41 | XMT | 0 | Transmit Signal Output. Transmit amplifier output to codec. | | 42 | TS | 1 | <b>Tip Sense.</b> Negative (–) input of transmit op amp. Connect one high-value resistor between TS and the Tip of the loop and another high-value resistor between TS and XMT. | | 43 | RS | I | Ring Sense. Positive (+) input of the transmit op amp. Connect one high-value resistor between RS and the Ring of the loop and another high-value resistor between RS and AGND (see the Application Diagram, Figure 5). | | 44 | RCVN | ı | Receive Signal Input (–). The differential current flowing from PT to PR is –200 times the voltage applied to RCVN divided by the impedance connected between IRCV and AGND. | On the printed-wiring board (PWB), make the leads to FGND and VBF as wide as possible for thermal and electrical reasons. Also, maximize the amount of PWB copper on all leads connected to this device for the lowest operating temperature. ### Absolute Maximum Ratings (@ TA = 25 °C) Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those indicated in the operational sections of this data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability. | Parameter | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------|--------|-----------------|-----|--------------|------| | +5 V dc Supplies (Vcca & Vdd) | _ | -0.5 | | 7.0 | V | | Office Battery Supply | VBAT1 | -63 | _ | 0.5 | V | | | VBAT2 | <del>-</del> 63 | | 0.5 | V | | Logic Input Voltage | _ | -0.5 | | VDD + 0.5 | V | | Logic Input Clamp Diode Current, per Pin | _ | | ±20 | <del>-</del> | mA | | Logic Output Voltage | _ | -0.5 | | VDD + 0.5 | ٧ | | Logic Output Current, per Pin (excluding relay driver) | | | ±35 | _ | mA | | Operating Temperature Range | _ | -40 | _ | 125 | °C | | Storage Temperature Range | Tstg | -40 | _ | 125 | °C | | Relative Humidity Range | T - | 5 | _ | 95 | % | | Ground Potential Difference (DGND to AGND) | | | ±3 | | ٧ | #### Notes: Analog voltages (VCCA, VBAT1, and VBAT2) are referenced to AGND and digital (logic) voltages (VDD) are referenced to DGND. The IC can be damaged unless all ground connections are applied before, and removed after, all other connections. Furthermore, when powering the device, the user must guarantee that no external potential creates a voltage on any pin of the device that exceeds the device ratings. For example, inductance in a supply lead could resonate with the supply filter capacitor to cause a destructive overvoltage. 6 Lucent Technologies Inc. ■ 0050026 0025119 295 **■** #### **Electrical Characteristics** In general, minimum and maximum values are testing requirements. However, some parameters may not be tested in production because they are guaranteed by design and device characterization. Typical values reflect the design center or nominal value of the parameter; they are for information only and are not a requirement. Minimum and maximum values apply across the entire temperature range (–40 °C to +85 °C) and entire battery range (–35 V to –60 V). Unless otherwise specified, typical is defined as 25 °C, VCCA and VDD = +5.0 V, VBAT1 and VBAT2 = –48 V. Positive currents flow into the device. **Table 2. Operating Conditions and Powering** | Parameter | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------|-------|----------|-----------------|------| | Temperature Range | -40 | | 85 | °C | | Humidity Range | 5 | _ | 95 <sup>1</sup> | %RH | | Supply Voltages: | | | | | | VCCA | 4.6 | 5.0 | 5.5 | V | | VDD | 4.6 | 5.0 | 5.5 | V | | VBAT1 | -42.5 | -48 | 60 | V | | VBAT2 | -20 | -48 | VBAT1 | V | | VCCA - VDD | | _ | ±0.5 | V | | Supply Currents (scan state; no loop current) <sup>2</sup> : | | | | | | IVCCA + IVDD (+5 V) | - | | 3.0 | mA | | IVBAT1 (-48 V) + IVBAT2 (-48 V) | - | <b>—</b> | -825 | μΑ | | Supply Currents (talk or on-hook transmission state; no loop current) <sup>2</sup> : | | | | | | IVCCA + IVDD (+5 V) | | | 6.0 | mA | | IVBAT1 (-48 V) + IVBAT2 (-48 V) | | | -4.5 | mA | | Total Power Dissipation (no loop current) <sup>2</sup> : | | | | | | (VCCA and VDD = $+5$ V; VBAT1 and VBAT2 = $-48$ V) | 1 | | | | | Talk or On-hook Transmission State | | | 240 | mW | | Scan State | _ | <b>—</b> | 55 | mW | | Power Supply Rejection (Tip/Ring) <sup>3</sup> : | | | | | | Vcca (500 Hz—3 kHz; 50 mVrms ripple) | 40 | 50 | | dB | | VDD (500 Hz—3 kHz; 50 mVrms ripple) | 50 | <u> </u> | | dB | | VBAT2 and VBAT1 (500 Hz-2 kHz; 50 mVrms ripple)4 | 40 | — | <del>-</del> | dB | | VBAT2 and VBAT1 (2 kHz—3 kHz; 50 mVrms ripple) <sup>4</sup> | 35 | 40 | — | dB | | Thermal <sup>3</sup> : | | | | | | Thermal Resistance (still air) | _ | - | 60 | °C/W | | Operating T <sub>ic</sub> | - | | 135 | °C | | Thermal Shutdown Temperature | - | 145 | _ | °C | <sup>1.</sup> Not to exceed 26 grams of water per kilogram of dry air. <sup>2.</sup> Includes current in all external resistors per Figure 15. <sup>3.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. <sup>4.</sup> VBAT1 and VBAT2 power supply rejection depends on the battery noise cancellation circuit. The performance stated here applies to VBAT2 only during the talk state and VBAT1 only during the on-hook transmission state and assumes proper battery noise cancellation (see Figure 5). #### **Ring Trip Detector** **Table 3. Ring Trip Detector** | Parameter | N | lin | Тур | Max | Unit | |-------------------------------------|----|-----|----------|-------------|------| | Ringing Source <sup>1</sup> : | | | | | | | Frequency (f) | 1 | 17 | 20 | 28 | Hz | | dc Voltage | - | 36 | <u> </u> | <i>–</i> 57 | V | | ac Voltage | | 60 | | 105 | Vrms | | Ring Trip <sup>2</sup> (NSTAT = 0): | | | | | | | Loop Resistance | 18 | 340 | <u> </u> | <u> </u> | Ω | | Trip Time (f = 20 Hz) | - | _ | | 200 | ms | | NSTAT Valid | - | _ | <u> </u> | 80 | ms | - 1. The ringing source consists of the ac and dc voltages added together (battery-backed ringing); the ringing return is battery ground. - 2. Pretrip: ringing must not be tripped by a 10 k $\Omega$ resistor in parallel with an 8 $\mu$ F capacitor applied across Tip and Ring. ### **Battery Feed** **Table 4. Battery Feed** | Parameter | Min | Тур | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------|--------------|----------------|------|-------------| | Loop Resistance Range <sup>1</sup> (3.17 dBm overload into 600 Ω):<br>ILOOP = 18 mA at VBAT2 = -42 V | 1840 | _ | | Ω | | Longitudinal Current Capability per Wire <sup>2</sup> | 8.5 | _ | | mArms | | dc Loop Current Limit (RLOOP = $200 \Omega$ ) | 26.5 | 28 | 29.5 | mA | | Current-limiter ac Output Impedance <sup>3</sup> :<br>200 Hz to 4 kHz | _ | | 25 | Ω | | Current-limiter Transient Current (in response to a step voltage change on VBF) | 8 | **** | 150 | mA | | Switchhook Detector Loop Resistance <sup>4</sup> : Off Hook (NSTAT = 0) On Hook (NSTAT = 1) | <br><br>5000 | 4000<br>—<br>— | 3000 | Ω<br>Ω<br>Ω | | Longitudinal to Metallic Balance— <i>IEEE</i> <sup>5</sup> Std. 455 <sup>6</sup> :<br>200 Hz to 1 kHz<br>1 kHz to 3 kHz | 58<br>53 | | _ | dB<br>dB | | Metallic to Longitudinal (Harm) Balance <sup>7</sup> : 200 Hz to 4 kHz | 30 | <del>-</del> | _ | dB | - 1. Assumes 2 x 200 $\Omega$ external dc feed resistors. - 2. When the current-limit circuit is active and the battery switch is off, the longitudinal current must be less than the dc loop current to ensure proper ac transmission. - 3. Assumes CLIM = 33 nF; CLIM determines the ac output impedance of the current-limit circuit when it is active. - 4. Detector values are independent of office battery and are valid over the entire range of VBAT1 and VBAT2. However, NSTAT must indicate an on-hook (NSTAT = 1) if either VBAT1 or VBAT2 is disconnected (open circuit) from its dc source and an off-hook (NSTAT = 0) if the L8574 is in thermal shutdown. The status of the thermal shutdown circuit is output on B3 when CS is high (thermal shutdown is a logic 0). VBAT1 and VBAT2 are defined as disconnected depending on the voltage at the power supply pins as follows (the pins of supplies that have more than one pin are shorted together): - If VBAT1 ≤ -20 V (i.e., more negative than -20 V) and VBAT2 ≤ -20 V, then NSTAT must operate normally. - If VBAT1 $\geq$ −10 V (i.e., more positive than −10 V) or VBAT2 $\geq$ −10 V, then NSTAT must be on-hook (NSTAT = 1). - 5. IEEE is a registered trademark of The Institute of Electrical and Electronics Engineers, Inc. - Assumes the external dc feed resistors are matched to 0.2% and proper battery noise cancellation; i.e., a 0.22 μF capacitor from Ver to CBN (see Figure 5). - 7. Assumes proper battery noise cancellation; i.e., a 0.22 µF capacitor from VeF to CBN (see Figure 5). Lucent Technologies Inc. 8 **■** 0050026 0025121 943 **■** #### **Fault Protection** #### Pins PT, PR, and VBF Pins PT, PR, and VBF are protected by SCRs which clamp surge currents (both positive and negative) to FGND. If the SCR on PR or VBF triggers due to a negative surge, the L8574 automatically switches to the disconnect state while the SCR is conducting current above its hold current. After the SCR releases, the L8574 automatically switches back to the operating state prior to the SCR trigger. Table 5. Electrical Characteristics of Pins PT, PR, and VBF | Parameter | Min | Тур | Max | Unit | |------------------------------------------------------------------|----------|--------------|---------------|-------| | PT and PR: | | | | | | Surge Current <sup>1</sup> : | | | | | | Lightning—10 μs x 1000 μs | <b> </b> | <del>-</del> | ±1 | Α | | Lightning—2 μs x 10 μs | <u> </u> | | ±2.5 | Α | | Power Cross—60 Hz, 50 ms | - | | 600 | mArms | | Power Cross—60 Hz, 1 s | _ | | 200 | mArms | | Power Cross—60 Hz, 15 min. | - | _ | 50 | mArms | | SCR Trigger Voltage Pin PT: | | | | | | Positive | Vcca – 2 | | Vcca + 4 | V | | Negative | -25 | | -35 | V | | dc Transient Response | -25 | _ | <b>–</b> 55 | V | | SCR Trigger Voltage Pin PR: | | | | | | Positive | 150 | | 280 | V | | Negative | -220 | | 320 | V | | SCR Hold Current (positive and negative) | 10 | | · <del></del> | mA | | V <sub>BF</sub> : | | | | | | Surge Current <sup>1</sup> : | | | | | | Lightning—10 μs x 1000 μs | _ | _ | ±5.5 | Α | | Lightning—2 μs x 10 μs | | _ | ±13 | Α | | Power Cross—60 Hz, 50 ms | - | _ | 3 | Arms | | Power Cross—60 Hz, 1 s | <u> </u> | | 800 | mArms | | Power Cross—60 Hz, 15 min. | _ | | 150 | mArms | | SCR Trigger Voltage: | | | | | | Positive | 150 | | 280 | V | | Negative | -220 | _ | -320 | V | | SCR Hold Current (positive and negative) | 10 | | | mA | | Trigger Current (if from a power supply—PT, PR, and VBF) | _ | | ±250 | μА | | dV/dt Sensitivity <sup>1, 2</sup> (PT, PR, and V <sub>BF</sub> ) | _ | 500 | _ | V/µs | <sup>1.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. Lucent Technologies Inc. ■ 0050026 0025122 88T ■ <sup>2.</sup> Applied voltage is 50 Vpp square wave at 100 Hz to measure dV/dt sensitivity. #### Fault Protection (continued) #### **Loss of Power Supplies** The L8574 must protect itself from lightning and power cross voltages on Tip and Ring if any (or any combination) of the power supplies (Vcca, Vdd, Vbd, Vbat1, and Vbat2) are disconnected (open circuit) from their dc source. Additionally, if any power supply is disconnected, no overvoltage on Tip or Ring can cause a supply voltage to exceed its maximum rating. Under these conditions, Vcca and Vdd are considered as one supply (Vcca shorted to Vdd), the pins of supplies which have more than one pin are shorted together, and bypass capacitors are connected. To satisfy these requirements (and also to disconnect ringing from the loop when ring trip cannot be detected), the L8574 is placed into the disconnect state depending on the voltage at the power supply pins as shown in Table 6. Table 6. Loss of Power Supplies | Parameter | Min | Тур | Max | Unit | |------------------------------------------------------|----------|-----|-----------------|------| | VCCA and VDD: | | | | | | Normal Operating State (as defined by control logic) | 1 | | _ | V | | Disconnect State | _ | _ | 4.5 | V | | VBAT1: | | | | | | Normal Operating State (as defined by control logic) | -10 | _ | <del>-7</del> 5 | ٧ | | Disconnect State | <u> </u> | _ | -20 | V | | Disconnect State | 65 | | _ | V | Fault Protection (continued) Loss of Power Supplies (continued) **Table 7. Analog Signal Pins** | Parameter | Min | Тур | Max | Unit | |-----------------------------------------------------|-------------|--------------|-------|------| | PT and PR: | | | | | | Surge Current (See the Protection section.) | | | | İ | | Output Drive (PT): | | | | | | Drive Current | ±15 | <u> </u> | | mA | | Negative Voltage Swing (lout + 10 mA) | VBAT1 + 4.5 | _ | VBAT1 | V | | Positive Voltage Swing (lout - 10 mA) | Vcca - 3.5 | _ | VCCA | v | | dc Bias Current | 600 | _ | 900 | μА | | Output Drive (PR): | | | | | | Positive (sink) Drive Current | ±15 | _ | _ | mA | | Negative Voltage Swing (lout + 10 mA) | VBAT1 + 4.5 | | VBAT1 | l v | | Positive Voltage Swing (lout - 10 mA) | Vcca - 3.5 | | VCCA | v | | dc Bias Current (VBAT2 = VBAT1 - 48 V)1 | -0.8 | <del>-</del> | -1.4 | mA | | Output Short-circuit Transient Current <sup>2</sup> | _ | _ | ±125 | mA | | Output Impedance (60 Hz-3.4 kHz)3 | 250 | | | kΩ | | Output Load Resistance (dc or ac)3 | 100 | | | Ω | | Output Load Capacitance <sup>3</sup> | <u> </u> | <u> </u> | 1 | nF | | XMT: | | | | | | Output Drive Current | ±1 | _ | | mA | | Output Voltage Swing (1 mA load): | | | | | | Maximum | VBAT1 | | VCCA | V | | Minimum | VBAT1 + 5 | _ | +2.5 | v | | Output Short-circuit dc Current | _ | _ | ±20 | mA | | Output Impedance (60 Hz—3.4 kHz) <sup>3</sup> | _ | | 10 | Ω | | Output Load dc Resistance <sup>3</sup> | 50 | <del></del> | _ | kΩ | | Output Load ac Resistance | 2 | _ | | kΩ | | Output Load Capacitance <sup>3</sup> | | | 50 | pF | <sup>1.</sup> Connected per Figure 5. <sup>2.</sup> A battery or ground short on PT, PR, or XMT shall not cause a device failure. <sup>3.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. Fault Protection (continued) Loss of Power Supplies (continued) Table 7. Analog Signal Pins (continued) | Parameter | Min | Тур | Max | Unit | |------------------------------------------------------------|--------------|----------|------------|------| | RCVN: | | | | | | Input Voltage Range | -1.75 | _ | Vcca - 1.0 | V | | Input Bias Current | _ | | ±1 | μΑ | | Input Impedance <sup>3</sup> | 20 | _ | _ | МΩ | | IRCV: | | | | | | Input Offset Voltage (to RCVN) | <del></del> | | ±10 | mV | | Input Impedance <sup>3</sup> | | _ | 5 | Ω | | CBN: | | | | | | Surge Current (lightning 10 μs x 1000 μs) | _ | _ | ±100 | mA | | Input Voltage Range | -1.75 | _ | 1.25 | v | | Input Bias Current | _ | <u> </u> | ±250 | nA | | Input Impedance <sup>3</sup> | 50 | _ | | MΩ | | Input Positive Clamp Voltage (Icвν = +100 μA) | 1.50 | <u> </u> | 1.90 | V | | Input Negative Clamp Voltage (Icвn = -100 μA) | -2.00 | <u> </u> | -3.20 | V | | RGBN: | | | | | | Input Offset Voltage (to CBN) | <del>-</del> | _ | ±10 | mV | | Input Impedance <sup>3</sup> | <u> </u> | | 5 | Ω | | TS and RS: | | | - | | | Surge Current from External Source | _ | | ±25 | mAdc | | Input Voltage Range <sup>3</sup> | VBAT1 + 3 | | AGND | V | | Input Bias Current | <del></del> | | ±1 | μΑ | | Differential Input Impedance <sup>3</sup> | 50 | | _ | kΩ | | Common-mode Input Impedance <sup>3</sup> | 50 | _ | <u> </u> | MΩ | | External Capacitance (67 kΩ source impedance) <sup>3</sup> | | _ | 10 | pF | <sup>1.</sup> Connected per Figure 5. <sup>2.</sup> A battery or ground short on PT, PR, or XMT shall not cause a device failure. <sup>3.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. #### **Transmission Characteristics** Transmit direction is Tip/Ring to XMT. Receive direction is IRCV/RCVN to Tip/Ring. **Table 8. ac Transmission Characteristics** | Parameter <sup>1</sup> | Min | Тур | Max | Unit | |---------------------------------------------------------------------------|---------------|----------|------------|--------| | ac Termination Impedance <sup>2</sup> | _ | 600 | | Ω | | Return Loss <sup>3</sup> : | | | | | | 200 Hz—500 Hz | 21 | | — | dB | | 500 Hz—2500 Hz | 26 | _ | | dB | | 2500 Hz3400 Hz | 21 | <u> </u> | | dB | | Tip/Ring Signal Level (600 Ω reference) | _ | _ | 3.14 | dBm | | Total Harmonic Distortion (200 Hz—4 kHz) <sup>3</sup> | _ | _ | 0.3 | % | | Transmit Gain (f = 1 kHz): | | | | | | (Tip/Ring) to XMT | -0.486 | -0.500 | -0.514 | | | Receive Gain (f = 1 kHz): | | | | | | IRCV to Differential Current Flowing from IPT to IPR | 195 | 200 | 205 | | | RCVN to IRCV | 0.995 | 1 | 1.005 | | | Gain vs. Frequency (transmit and receive; 1 kHz reference) <sup>3</sup> : | | | | | | 200 Hz-300 Hz | -1.00 | 0 | 0.05 | dB | | 300 Hz—3.4 kHz | -0.30 | 0 | 0.05 | dB | | 3.4 kHz—20 kHz | -3.0 | 0 | 1.0 | dB | | 20 kHz—266 kHz | l <del></del> | _ | 1.0 | dB | | Gain vs. Level (transmit and receive; 0 dBV reference)3: | | | | | | -50 dB to +3 dB | -0.05 | 0 | 0.05 | dB | | Transhybrid Loss <sup>3</sup> : | | | | | | 200 Hz500 Hz | 21 | | | dB | | 500 Hz—2500 Hz | 26 | | _ | dB | | 2500 Hz-3400 Hz | 21 | | <u> </u> | dB | | Idle-channel Noise (Tip/Ring): | | | | | | Psophometric <sup>3</sup> | <del>-</del> | | <b>–77</b> | dBmp | | C-message | _ | | 12 | dBrnC | | 3 kHz flat <sup>3</sup> | | | 20 | dBrn | | Idle-channel Noise (XMT): | | | | | | Psophometric <sup>3</sup> | - | | <b>–77</b> | dBmp0 | | C-message | - | _ | 12 | dBrnC0 | | 3 kHz flat <sup>3</sup> | | | 20 | dBrn0 | <sup>1.</sup> Requires external components connected as shown in Figure 5. Transmission characteristics are specified assuming a 900 $\Omega$ resistive termination and $\pm 1\%$ external resistors. Lucent Technologies Inc. **■** 0050026 0025126 425 **■** <sup>2.</sup> Transmission characteristics are specified assuming a 900 $\Omega$ resistive termination; however, feedback using external components allows the user to adjust the termination impedance from 900 $\Omega$ to most ITU-T recommended complex termination impedances. <sup>3.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. ### **Data Interface and Logic** Table 9. Logic Inputs (CE, CS, and B0—B3) and Output NSTAT | Parameter <sup>1</sup> | Symbol | Min | Max | Unit | |--------------------------------------------|--------|-----------|-----|------| | High-level Input Voltage | ViH | 2 | VDD | V | | Low-level Input Voltage | ViL | 0 | 0.8 | V | | Input Bias Current (high and low) | lin | | ±10 | μΑ | | High-level Output Voltage (Ιουτ = -100 μA) | Vон | VDD - 1.5 | VσD | V | | Low-level Output Voltage (Ιουτ = 180 μA) | Vol | 0 | 0.4 | V | | Output Short-circuit Current (Vout = VDD) | loss | 1 | 35 | mA | | Output Load Capacitance <sup>2</sup> | CoL | 0 | 50 | pF | <sup>1.</sup> Unless otherwise specified, all logic voltages are referenced to DGND. #### Table 10. Timing Requirements (B0—B3 and CS) A low-to-high transition on pin CS latches the data on pins B0—B3 into the device. When CS is either high or low, the device is unaffected by data on pins B0—B3. The status of the thermal shutdown circuit is output on B3 when CS is high (thermal shutdown is a logic 0). A low on channel enable lead CE asynchronously resets the data latch to 1111 (scan state with the relay driver off) and disables CS so that CS cannot latch any data into the device. A high on CE enables CS. | Parameter <sup>1, 2</sup> | Symbol | Min | Max | Unit | |----------------------------------------------|--------|-----|-----|------| | CS Rise and Fall Time (10% to 90%) | tn, tr | 0 | 50 | ns | | Maximum Input Capacitance | Cin | _ | 5 | pF | | Minimum Setup Time from B0—B3 Valid to CS | tsps | 150 | | ns | | Minimum Hold Time from CS to B0—B3 Not Valid | tHDS | 50 | _ | ns | | Minimum Pulse Width of CS | twcs | 225 | _ | ns | <sup>1.</sup> Unless otherwise specified, all times are measured from the 50% point of logic transitions. #### Table 11. Relay Driver (RDO) The relay driver output RDO is low (relay operated) when a low input on B3 is latched into the device. | Parameter <sup>1</sup> | Symbol | Min | Max | Unit | |----------------------------------------|----------------|-------------|-----------|------| | Off-state Output Current (VRDO = VDD) | loff | | ±10 | μА | | On-state Output Voltage (IRDO = 70 mA) | Von | 0 | 1.0 | V | | On-state Output Voltage (IRDO = 20 mA) | Von | 0 | 0.40 | V | | Clamp Diode Reverse Current (VRDO = 0) | l <sub>R</sub> | | ±10 | μΑ | | Clamp Diode On Voltage (IRDO = 150 mA) | Voc | VDD | Vpp + 2.0 | V | | Turn-on Time <sup>2</sup> | ton | <del></del> | 10 | μs | | Turn-off Time <sup>2</sup> | toff | _ | 10 | μs | <sup>1.</sup> Unless otherwise specified, all logic voltages are referenced to DGND. <sup>2.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. <sup>2.</sup> These parameters are not tested in production. They are guaranteed by design and device characterization. <sup>2.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. #### **Switch Characteristics** Table 12. Battery Switch (SW1) and Ring Break Switch (SW2) | Parameter | Min | Тур | Max | Unit | |--------------------------------------|-----|-----|-------------------|------| | Off-state <sup>1</sup> : | | | | | | Maximum Differential Voltage | | | ±320 <sup>2</sup> | V | | dc Leakage Current (Vsw ± 320 V) | | | ±50 | μA | | Feedthrough Capacitance <sup>3</sup> | | _ | 50 | pF | | On-state (See Figures 3 and 4.): | | | | | | Resistance (Ron) | – | 50 | 100 | Ω | | Maximum Differential Voltage (Vmax) | — | - | 320 <sup>2</sup> | V | | Current Limit (Іыміт) | 20 | 35 | 60 | mA | | dV/dt Sensitivity <sup>3, 4</sup> | | 200 | _ | V/µs | <sup>1.</sup> SW2 must be off if the voltage on pin PR is more positive than Vcca. Table 13. Ringing Access Switch (SW3) | Parameter | Min | Тур | Max | Unit | |----------------------------------------------------|--------------|-----|------|------| | Off-state: | | | | | | Maximum Differential Voltage | _ | _ | ±500 | V | | dc Leakage Current (Vsw = ±500 V) | _ | _ | ±20 | μA | | dc Leakage Current (Vsw = ± 250 V) | | _ | ±1 | μΑ | | Feedthrough Capacitance <sup>1</sup> | | | 10 | pF | | On-state (See Figures 3 and 4.): | | | | | | Crossover Offset Voltage (Vos; Isw = ± 1 mA) | _ | | 3 | V | | Resistance (Ron) | _ | | 10 | Ω | | Surge Current (10 μs x 1000 μs pulse) <sup>1</sup> | _ | _ | 2.0 | A | | Release Current <sup>1</sup> | 0.1 | _ | 3 | mA | | dV/dt Sensitivity <sup>1, 2</sup> | <del>-</del> | 500 | | V/μs | <sup>1.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. <sup>2.</sup> At 25 °C. Maximum voltage rating has a temperature coefficient of +0.167 V/°C. <sup>3.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization. <sup>4.</sup> Applied voltage is 100 Vpp square wave at 100 Hz to measure dV/dt sensitivity. <sup>2.</sup> Applied voltage is 100 Vpp square wave at 100 Hz to measure dV/dt sensitivity. #### Switch Characteristics (continued) Figure 3. Switch On-State V-I Characteristics SW1 and SW2 Figure 4. Switch On-State V-I Characteristics SW3 ### **Operating States** The L8574 has eight operating states. These states are selected using three logic input bits, B0-B2, according to the truth table shown in Table 14. Logic input B3 operates a relay driver independent of the state of bits B0-B2. Data on the parallel data bus, B0-B3, is loaded into a 4-bit latch on the L8574 on the low-tohigh transition of the channel select lead CS. Changes in the data at inputs B0-B3 do not affect the L8574 while CS is either low or high. A low on channel enable lead CE asynchronously resets the 4-bit latch to 1111 (scan state with the relay driver off) and disables the channel select lead CS (i.e., CS is prevented from loading any data into the 4-bit latch). A high on CE enables CS. State transitions and delays between transitions are left to the discretion of the user since, except for fault conditions described later, the state of the L8574 depends only on the external control provided through the logic interface. **Table 14. Input State Coding** | CE | В3 | B2 | В1 | В0 | State | |----|----|----|----|----|----------------------------------| | 0 | Х | Х | Х | Х | Scan state with relay driver off | | 1 | Х | 1 | 1 | 1 | Scan | | 1 | Х | 1 | 1 | 0 | Disconnect | | 1 | Х | 1 | 0 | 1 | Alternative talk—SW1 closed | | 1 | X | 1 | 0 | 0 | Talk-SW1 open | | 1 | Х | 0 | 1 | 1 | Scan current limit | | 1 | Х | 0 | 1 | 0 | Ringing | | 1 | X | 0 | 0 | 1 | On-hook transmission | | 1 | Χ | 0 | 0 | 0 | Intermediate talk | | 1 | 0 | Х | Х | Х | Relay driver output (RDO) is | | | | | | | low (relay active) | | 1 | 1 | Х | Х | Х | Relay driver output (RDO) is | | | | | L | | high (relay not active) | #### **Scan State** - Normal on-hook supervision state. - The receive transmission path is powered down; the transmit path is powered up. - The battery feed is connected to the high battery supply (VBAT1). - The current limiter is powered down and disabled. - SW1 is closed; SW2 and SW3 are open. - NSTAT reflects the status of the switchhook detector. ### **Operating States** (continued) #### **Disconnect State** - Forward disconnect state. - The receive transmission path is powered down; the transmit path is powered up. - The current limiter is powered down and disabled. - SW1, SW2, and SW3 are open. - Pins PT, PR, and V<sub>BF</sub> are high impedance (>100 kΩ). - NSTAT is forced high (on-hook). #### Alternate Talk State - Alternate talk state. - The battery feed is connected to the high battery supply (VBAT1). - The receive and transmit transmission paths are both powered up. - The current limiter is powered up and active. - SW1 and SW2 are closed; SW3 is open. - NSTAT reflects the status of the switchhook detector. #### **Talk State** - Normal talk state. - The battery feed is connected to the high battery supply (VBAT2). - The receive and transmit transmission paths are both powered up. - The current limiter is powered up and active. - SW2 is closed; SW1 and SW3 are open. - NSTAT reflects the status of the switchhook detector. #### Scan Current-Limit State - Alternate on-hook supervision state. - Same as scan state but with the current limiter powered up and active. - The receive transmission path is powered down; the transmit path is powered up. - SW1 is closed; SW2 and SW3 are open. - NSTAT reflects the status of the switchhook detector. Lucent Technologies Inc. #### Ringing State - Normal ringing state. - The receive and transmit transmission paths are both powered down. - SW3 is closed; SW1 and SW2 are open. - The current limiter is powered down and disabled. - NSTAT reflects the status of the ring trip detector. #### **On-Hook Transmission State** - Normal on-hook transmission state. - The battery feed is connected to the high battery supply (VBAT1). - The receive and transmit transmission paths are both powered up. - The current limiter is powered down and disabled. - A 10 mA dc bias current flows out of the Ring current driver into PR and a 5 mA dc bias current flows into the Tip current driver from PT (the switchhook detector is adjusted to compensate for this dc bias current). - SW1 and SW2 are closed; SW3 is open. - NSTAT reflects the status of the switchhook detector. #### Intermediate Talk State - Talk state with an increased and current-limited output impedance. - Same as talk state. - The current limiter is powered up and active, but the output capacitance at VBF is reduced to approximately 350 times ILIM. This allows rapid settling of the VBF voltage during transitions from on-hook transmission to the talk state. - A 10 mA dc bias current flows out of the Ring current driver into PR and a 5 mA dc bias current flows into the Tip current driver from PT (the switchhook detector and current limiter are adjusted to compensate for this dc bias current). - SW2 is closed; SW1 and SW3 are open. - NSTAT reflects the status of the switchhook detector. 17 ### **Applications** #### General The L8574 supplies a precise differential current to the Tip/Ring pair (via PT and PR) as a function of analog signals on IRCV and RCVN. However, the current drivers connected to PT and PR are not designed to supply dc feed current to the loop. The dc loop current is fed by two external 200 $\Omega$ resistors. When a loop is idle (onhook), the battery switch (SW1) is turned on to connect the Ring lead to VBAT1 which is typically -48 V; thus providing sufficient Tip/Ring open circuit voltage to operate various types of customer premises equipment (CPE). Transmission may or may not be enabled in the idle dc feed condition. If transmission is enabled (on-hook transmission), the current drivers are biased so that they can both source and sink sufficient signal current when no dc loop current is flowing (even in the presence of longitudinal currents on Tip and Ring). When the loop is off-hook, the battery switch (SW1) is turned off and the current limiter becomes active. This connects the Ring lead to VBAT2 (typically -48 V) through an accurate current limiter circuit which saves off-hook power dissipation. To ensure proper ac performance, the ac output impedance of the current limiter must be small. The effective output capacitance at VBF is approximately 7500 times CLIM when the current limiter is active. The external 200 $\Omega$ dc feed resistors will, for the most part, determine the longitudinal balance of the SLIC; thus, they must be matched appropriately to meet the longitudinal balance requirements (0.2% for 58 dB balance, 0.35% for 52 dB balance). The impedance of the battery switch and current limiter in series with the ringside dc feed resistor is reduced by the battery noise cancellation circuit so that it has minimal effect on the longitudinal balance. The dc feed resistors also have a significant impact on the termination impedance of the SLIC. Feedback, using external components, allows the user to adjust the termination impedance from the 400 $\Omega$ dc feed resistance to satisfy most resistive and complex termination impedances. Because the L8574 does not supply do feed current to the loop outputs. PT and PR can be coupled to the Tip and Ring through a sufficiently high resistance to allow for simple lightning protection of the drivers. However, the resistance must be low enough to achieve the coupling of sufficient ac signal to the Tip and Ring from the available power supply. Since the Tip and Ring drivers are current sources, the value of this resistance does not affect the performance of the SLIC and is somewhat arbitrary. The value chosen is typically 1000 $\Omega$ . The L8574 also senses the differential Tip/Ring voltage via sense inputs TS and RS. The differential dc voltage is used internally for switchhook detection. The detector threshold is preset internally. The differential Tip/Ring ac signal appears on analog output XMT. Also included on the L8574 are SCR protectors, a relay driver, one logic output (indicates switchhook and ring trip status), a 4-bit parallel logic interface, a ringing access switch, a ring trip detector, and a circuit which eliminates the battery noise that is coupled to the Tip and Ring through the dc feed resistors. The following diagram and table show the basic components required with the L8574 SLIC. Specific component values are given in cases where the value is fixed. In cases where the value may change (i.e., components that determine the ac interface), the value is not listed but equations to determine these values are given later in this document. #### General (continued) Figure 5. External Components Required Lucent Technologies Inc. ■ 0050026 0025132 729 General (continued) **Table 15. External Components Required** | Comp. | Function | Implementation | Value | Attribute <sup>1</sup> | |-------------------|----------------------------|-----------------|---------|----------------------------------| | F1 | Fuse Protector | Resistor Module | | _ | | F2 | Fuse Protector | Resistor Module | | <del>-</del> | | R <sub>1</sub> | dc Feed Protection | Resistor Module | 200 Ω | 1.0%, 2 W <sup>2</sup> | | R <sub>2</sub> | dc Feed Protection | Resistor Module | 200 Ω | 1.0%, 2 W <sup>2</sup> | | Rз | Transmit Gain | Resistor Module | 100 kΩ | 1.0%, 25 mW <sup>3</sup> | | R4 | Transmit Gain | Resistor Module | 100 kΩ | 1.0%, 25 mW <sup>3</sup> | | R <sub>5</sub> | Transmit Gain | Resistor Module | 200 kΩ | 1.0%, 25 mW <sup>3</sup> | | R <sub>6</sub> | Transmit Gain | Resistor Module | 200 kΩ | 1.0%, 25 mW <sup>3</sup> | | R <sub>7</sub> | Protection | Resistor Module | 1 kΩ | 2.0%, 0.1 W | | R <sub>8</sub> | Protection | Resistor Module | 1 kΩ | 2.0%, 0.1 W | | R <sub>9</sub> | Battery Noise Cancellation | Resistor Module | 20 kΩ | 10 mW <sup>4</sup> | | R10 | Ringing | Resistor Module | 600 Ω | 1.0%, 1.6 W<br>(14 W for 250 ms) | | Cvcc | Vcc Filter | External | 0.1 μF | 20%, 10 V | | CVDD | V <sub>DD</sub> Filter | External | 0.1 μF | 20%, 10 V | | Сват | Vват Filter | External | 0.1 μF | 20%, 100 V | | Сым | Current Limit | External | 33 nF | 20% 100 V | | Rcвn1 | Battery Noise Cancellation | External | 5.11 kΩ | 1%, 1/16 W | | RCBN2 | Battery Noise Cancellation | External | 301 kΩ | 1%,1/16 W | | Rcв <sub>N3</sub> | Battery Noise Cancellation | External | 9.53 kΩ | 1%,1/16 W | | <b>Р</b> СВN4 | Battery Noise Cancellation | External | 1 ΜΩ | 1%,1/16 W | | CCBN1 | Battery Noise Cancellation | External | 0.22 μF | 20%, 100 V | <sup>1.</sup> Power is continuous rms power. <sup>2.</sup> R<sub>1</sub>/R<sub>2</sub> = 1, with a tolerance of 0.35% for 50 dB longitudinal balance, 0.2% for 58 dB longitudinal balance. Fuses F1 and F2 provide fail-safe operation if excessive overvoltage conditions exist on Tip and Ring. They will not operate if the total power dissipation of the entire resistor network is ≤5 W at 85 °C. <sup>3.</sup> $(R_3 + R_6)/(R_4 + R_5) = 1$ with a tolerance of 0.35% for 50 dB longitudinal balance, 0.2% for 58 dB longitudinal balance. <sup>4.</sup> $R9/R_1 = 100$ with a tolerance of 0.5%. General (continued) Table 15. External Components Required (continued) | Comp. | Function | Implementation | Value | Attribute <sup>1</sup> | |-------------------------------|------------------------------------------|----------------|-------------------------|------------------------| | CCBN2 | Battery Noise Cancellation | External | 0.01 μF | 20%, 100 V | | C <sub>GBN</sub> <sup>5</sup> | Battery Noise Cancellation | External | 47 pF | 20%, 100 V | | R <sub>GBN</sub> <sup>5</sup> | Battery Noise Cancellation | External | 50 kΩ | 20%, 100 V | | CRT | Ring Trip | External | 0.1 μF | 20%, 100 V | | Ret | Ring Trip | External | 1 ΜΩ | 1%, 1/16 W | | RBIAS1 | dc Bias for On-hook Trans. | External | 19.6 kΩ | 1%, 1/16 W | | RBIAS2 | dc Bias for On-hook Trans. | External | 19.6 kΩ | 1%, 1/16 W | | CBIAS1 | ac Transmission | External | 10 μF | 20%, 100 V | | CBIAS2 | ac Transmission | External | 0.47 μF | 20%, 100 V | | DSPEED | Reduce Settling Time Off Hook to On Hook | External | 20 V | Zener | | C <sub>B1</sub> | dc Blocking | External | 0.1 μF | 20%, 10 V | | C <sub>B2</sub> | dc Blocking | External | 0.1 μF | 20%, 10 V | | R <sub>T1</sub> | ac Interface | External | See ac Design Equations | 1%, 1/32 W | | RT2 | ac Interface | External | See ac Design Equations | 1%, 1/32 W | | Rgx | ac Interface | External | See ac Design Equations | 1%, 1/32 W | | R <sub>G</sub> X1 | ac Interface | External | See ac Design Equations | 1%, 1/32 W | | R <sub>RV1</sub> | ac Interface | External | See ac Design Equations | 1%, 1/32 W | | RRV2 | ac Interface | External | See ac Design Equations | 1%, 1/32 W | | C <sub>2</sub> | ac Interface | External | See ac Design Equations | 1%, 1/32 W | | Rнв1 | ac Interface | External | See ac Design Equations | 1%, 1/32 W | <sup>1.</sup> Power is continuous RMS power. R<sub>1</sub>/R<sub>2</sub> = 1, with a tolerance of 0.35% for 50 dB longitudinal balance, 0.2% for 58 dB longitudinal balance. Fuses F1 and F2 provide fail-safe operation if excessive overvoltage conditions exist on Tip and Ring. They will not operate if the total power dissipation of the entire resistor network is ≤5 W at 85 °C. <sup>3.</sup> $(R_3 + R_6)/(R_4 + R_5) = 1$ with a tolerance of 0.35% for 50 dB longitudinal balance, 0.2% for 58 dB longitudinal balance. <sup>4.</sup> $R_9/R_1 = 100$ with a tolerance of 0.5%. <sup>5.</sup> Optional components to improve PSRR by 6 dB. #### **Resistor Module** The L8574 requires certain external resistors at the Tip and Ring interface. Because of matching and protection requirements, one of the most economical options recommended to implement these resistors is in a thick-film resistor module. A schematic and a brief description of the function of each of these resistors is given in Figure 6. Note that Microelectronic Modules Corporation\* *MMC* A31A8574AA and *MMC* A11A8574AA thick-film resistor modules are application-specific resistor modules designed for use with the L8574 SLIC. The values, tolerance, matching, and power rating of the *MMC* A31A8574AA and *MMC* A11A8574AA modules are given in Table 16. Resistors $R_1$ and $R_2$ are the dc feed resistors. $R_1$ is connected from battery to Ring and $R_2$ is connected from Tip to Ground. The dc loop current is fed to the subscriber loop via these resistors. The resistors set the dc feed resistance, which is $R_1 + R_2$ . (400 = 200 + 200). Resistors R<sub>1</sub> and R<sub>2</sub> also provide a common-mode impedance of (200 $^{\circ}$ ll 200) 100 $\Omega$ . These resistors will primarily determine the longitudinal balance of the line circuit; thus they must be matched appropriately to meet longitudinal balance requirements (0.35% for 50 dB and 0.2% for 58 dB). Also, they have a significant impact on the termination impedance of the SLIC. Feedback using external components (external components when a first- or second-generation codec is used) allows the user to set the termination impedance at 600 $\Omega$ , or most ITU-T recommended termination impedances. Under normal operating conditions, the current through resistors R<sub>1</sub> and R<sub>2</sub> is limited by the current-limit circuitry to 25 mA. Thus, the 2 W rating of resistors R<sub>1</sub> and R<sub>2</sub> in *MMC* A31A8574AA and *MMC* A11A8574AA is adequate for normal operation. The power rating of these resistors is discussed more in the Protection section of this data sheet. For additional information, contact Microelectronic Modules Corporation (MMC), 2601 S. Moorland Rd., New Berlin, WI 53151 U.S.A.: Tel. 414-785-6506, FAX 414-785-6516, e-mail sales@mmccorp.com. #### Resistor Module (continued) 5-5279 (F) #### Notes: - 1. Pin numbers and resistor labels are per MMC A31A8574AA and MMC A11A8574AA descriptions. - 2. Node labels are per L8574 package. - 3. For 600 V power cross, resistor networks should "open" in less than 40 ms. Figure 6. Resistor Network Table 16. MMC A31A8574AA and MMC A11A8574AA Module | Resistor | Value | Tolerance | Power <sup>1</sup> | Surge Rating | |-----------------------------------------------------------------------|--------|--------------------|--------------------|------------------------| | R <sub>1</sub> | 200 Ω | 1.0% | 2.0 W | Lightning: Power Cross | | R <sub>2</sub> | 200 Ω | 1.0% | 2.0 W | Lightning: Power Cross | | R <sub>3</sub> | 100 kΩ | 1.0% | 25 mW | None | | R <sub>4</sub> | 100 kΩ | 1.0% | 25 mW | None | | R <sub>5</sub> | 200 kΩ | 1.0% | 25 mW | Lightning: Power Cross | | R <sub>6</sub> | 200 kΩ | 1.0% | 25 mW | Lightning: Power Cross | | R <sub>7</sub> | 1 kΩ | 2.0% | 0.1 W | Lightning: Power Cross | | Rs | 1 kΩ | 2.0% | 0.1 W | Lightning: Power Cross | | R <sub>9</sub> | 20 kΩ | _ | 10 mW | None | | R10 | 600 Ω | 1.0% | 1.6 W | 14 W for 250 ms | | R9/R1 | 100 | 0.5% | <del>-</del> | _ | | R <sub>1</sub> /R <sub>2</sub> | 1 | 0.35%2 | | _ | | (R <sub>3</sub> + R <sub>6</sub> )/(R <sub>4</sub> + R <sub>5</sub> ) | 1 | 0.35% <sup>2</sup> | | _ | <sup>1.</sup> Continuous (RMS) power. Note: Fuses F1 and F2 provide fail-safe operation if excessive overvoltage conditions exist on Tip and Ring. They will not operate if the total power dissipation of the entire resistor network is ≤5.0 W @ 85 °C. Lucent Technologies Inc. **--** 0050026 0025136 374 **--** <sup>2.</sup> For 50 dB longitudinal balance; 0.2% for 58 dB balance. #### Resistor Module (continued) Resistors $R_3$ — $R_6$ set the gain of the SLIC in the transmit (2-wire to 4-wire) direction. This is shown in Figure 7. Figure 7. L8574 SLIC Matching Requirements The matching of resistors R<sub>3</sub>—R<sub>6</sub> will determine the gain accuracy of the SLIC; therefore, these resistors must be matched accordingly. Their matching requirements are given in Table 16. Because of the high resistance values, the normal operating power of resistors R<sub>3</sub>—R<sub>6</sub> will be relatively low. Given design margin and thick-film technology capabilities, a power rating of 250 mW for these resistors is not unreasonable. Resistors R7 and R8 are used to couple the PT and PR current drive amplifiers to Tip and Ring. Since PT and PR drive amplifiers are current sources, the value of the series resistance does not affect the loop length or other performance of the SLIC, and may be arbitrarily high for protection purposes. A value of 1 k $\Omega$ is adequate for protection purposes. Under normal operating conditions, these resistors will see the battery voltage less the Tip/Ring voltage. Assuming a Tip/Ring voltage of 6 V (representative of a short into a handset), the normal continuous operating power of R7 and R8 is given by: (48 V - 6 V) E2/2.0 $k\Omega$ = 0.882 W per R7 and R8 resistor pair 882 mW/2 = 441 mW per resistor ( $R_7$ and $R_8$ ) Hence, the operating power rating of 500 mW for $R_7$ and $R_8$ . This is the normal rating for $R_7$ and $R_8$ under normal operating conditions. The ability of these resistors to withstand fault conditions depends on the power rating. Resistor R<sub>9</sub> is also included on the thick-film resistor module. This resistor is used to set the gain of the battery noise cancellation circuit. See the Battery Noise Cancellation section of this data sheet for design equations to set the value of R<sub>9</sub>. Power ringing is applied to the line circuit through resistor R<sub>10</sub>. One side of R<sub>10</sub> is connected to L8574 node RSW. RSW is the output of the integrated solid-state ringing access switch, SW3. The other side of R<sub>10</sub> is connected to the 200 $\Omega$ Ring feed resistor, R<sub>1</sub>. Resistor R<sub>10</sub> also serves as a current-limiting resistor. Fault current through the solid-state ringing access switch, SW3, is limited by R<sub>10</sub>. SW3 is rated for 2 A maximum for a 10 $\mu$ s x 1000 $\mu$ s (lightning) pulse. Continuous current through this switch should be less than 150 mA. R<sub>10</sub> in resistor modules *MMC* A31A8574AA and *MMC* A11A8574AA is chosen to be 600 $\Omega$ . #### **Protection** Because of the resistive feed architecture, a simple inexpensive protection scheme that does not require an external protection device may be used. The *MMC* A31A8574 resistor module has specifications which are qualified to ITU-T K20, *UL\** 1459, *UL* 497A, FCC Part 68.302 (d) & (e), and REA Form 397G specification. The *MMC* A11A8574AA resistor module, in addition to meeting all the specifications of the *MMC* A31A8574, also meets Bellcore 1089 requirements. Lightning and power-cross protection are provided by the two external dc feed (and current-limiting) resistors, R<sub>1</sub> and R<sub>2</sub>, in the external resistor module. Under fault conditions, these resistors serve as fault currentlimiting resistors. These resistors are designed to survive lightning surges. They are also designed to continuously dissipate 4 W each and to survive 1 Arms @ 60 Hz power crosses of ≤1 second in duration. Sustained power dissipation above these levels will cause degradation and eventual failure; however, the resistors are designed to fail gracefully under these conditions. Pins PT and PR are isolated from the loop by external 1000 $\Omega$ resistors, and pin V<sub>BF</sub> is isolated from the loop by the Ring-side, 200 $\Omega$ dc feed resistor. These pins must have adequate fault protection which operates outside of their normal operating voltages. All three pins are protected by SCRs which clamp the surge currents (both positive and negative) to FGND. The <sup>\*</sup> UL is a registered trademark of Underwriters Laboratories, Inc. #### Protection (continued) sense inputs, TS and RS, are protected with diodes to battery (VBAT1) and VCCA and the series high-value external resistors which connect them to Tip and Ring. Because the battery noise cancellation input CBN is connected to pin VBF through a 0.1 $\mu\text{F}$ capacitor, it must also be protected. Internally, it is protected with an 8 V zener diode connected to VCCA. An external resistor of at least 3 kW (5 kW is recommended) is required to limit the surge current. No external protection device is required. #### **Tip/Ring Drivers** The L8574 has two Tip/Ring drivers with outputs called PT and PR. Each driver operates as a current source capable of sinking or sourcing adequate ac signal current plus the dc bias current that is required during onhook transmission. #### Receive Interface The receive interface circuitry couples the differential signal on receive inputs IRCV and RCVN to the Tip/Ring drivers. Input IRCV is a low-impedance (<5 $\Omega$ ) current input while RCVN is a high-impedance voltage input. Internal feedback forces the voltage at IRCV to be equal to RCVN so that a voltage applied to RCVN causes a current flow out of IRCV which equals that voltage divided by the impedance connected from IRCV to AGND (assuming the input voltage is referenced to AGND). The receive interface and Tip/Ring drivers provide a current gain of 200; i.e., a differential output current flows from PT to PR which is 200 times the current flowing into IRCV. The receive interface also provides a level shift since the inputs, IRCV and RCVN, are referenced to analog ground, while the outputs, PT and PR, swing between VCCA and VBAT1. The receive interface ensures that the input current is not converted to a common-mode current at PT and PR. #### **Transmit Interface** The transmit interface circuitry interfaces the differential voltage on Tip and Ring to transmit output XMT. The Tip/Ring differential voltage (both ac and dc) appears on output XMT with a gain of 0.5. The transmit interface uses an operational amplifier with four external resistucent Technologies Inc. tors to perform a differential to single-ended conversion. The operational amplifier inputs are TS and RS. Output XMT is referenced to ground (AGND). The longitudinal balance and gain accuracy at XMT depends on the matching of the external resistors (0.35%). Because a large dc potential exists at XMT, a capacitor must be used to couple the ac signal to the low-voltage codec circuitry. ### **Battery Noise Cancellation** The battery noise cancellation circuit senses the ac noise on the battery via the capacitor connected from input CBN to VBF. It couples this noise, 180° out of phase, to the Ring current drive amplifier. This cancels the battery noise that is coupled to the Ring through the feed resistor connected to VBF. Additionally, it ensures longitudinal balance, which depends only on the matching of the battery feed resistors by creating an ac ground at VBF with respect to signals on the Ring lead. For the cancellation to operate properly, both the phase and gain must be accurate. The battery noise cancellation gain is a transconductance which is equal to 100 divided by the resistor connected from RGBN to ground (AGND). This value must be equal to the reciprocal of the dc feed resistor (1/200). That is: $$100/R_9 = 1/200$$ $R_9 = 20 \text{ k}\Omega$ It is advantageous if resistors $R_9$ and $R_1$ are matched and tracked thermally, i.e., located on the same film integrated circuit (FIC). PSRR can be improved by adding a 47 pF capacitor in series with a 50 k $\Omega$ resistor from RgBN to ground. Also, to implement the battery noise cancellation function, connect the following circuit from CBN to VBF and analog ground. Figure 8. Implementing the Noise Cancellation Function 25 📟 0050026 0025138 147 🖿 #### **On-Hook Transmission** During the on-hook transmission and talk/on-hook transmission states, the L8574 provides 750 $\mu\text{A}$ dc bias current out of theTip/Ring current driver amplifiers. This creates a dc voltage drop across the external 19.6 k $\Omega$ resistors, RBIAS1 and RBIAS2, which provides sufficient dc bias to support on-hook transmission. The switch-hook detector is adjusted to compensate for this dc bias current. The L8574 is able to support on-hook transmission to drive a 3.17 dBm signal into a 600 $\Omega$ or 900 $\Omega$ ac loop. The capacitors, CBIAS1 and CBIAS2, provide an ac path so transmission is not distorted by RBIAS1 and RBIAS2. Zener diode, DSPEED, reduces the settling time transition from on to off hook. #### **Parallel Data Interface** A 6-wire parallel interface (CE, CS, B0, B1, B2, and B3) is used to pass control information from the control logic on the line card to the L8574. The L8574 has eight operating states. These states are selected using three logic input bits, B0-B2, according to the truth table shown in Table 14. Logic input B3 operates a relay driver independent of the state of bits B0-B2. Data on the parallel data bus, B0-B3, is loaded into a 4-bit latch on the L8574 on the low-to-high transition of the channel select lead CS. Changes in the data at inputs B0—B3 do not affect the L8574 while CS is either low or high. A low on channel enable lead CE asynchronously resets the 4-bit latch to 1111 (scan state with the relay driver off) and disables the channel select lead CS (i.e., CS is prevented from loading any data into the 4-bit latch). A high on CE enables CS. State transitions and delays between transitions are left to the discretion of the user since, except for fault conditions, the state of the L8574 depends only on the external control provided through the logic interface. ### Supervision The L8574 offers the ring trip, loop closure, and thermal shutdown functions. The status of these functions are provided as device outputs. The outputs of the ring trip and off-hook supervision functions are multiplexed into a single output, NSTAT. Whether the loop closure or ring trip detector output supervision function's output is seen at NSTAT is a function of the device state. The device state table, Table 14, details which supervision output (loop closure or ring trip) is seen at NSTAT during a given device state. Detector values are independent of office battery and are valid over the entire range of VBAT1 and VBAT2. However, NSTAT must indicate an on-hook (NSTAT = 1) if either VBAT1 or VBAT2 is disconnected (open circuit) from its dc source and an off-hook (NSTAT = 0) if the L8574 is in thermal shutdown. VBAT1 and VBAT2 are defined as disconnected depending on the voltage at the power supply pins as follows (the pins of supplies which have more than one pin are shorted together): If VBAT1 $\leq$ -20 V (i.e., more negative than -20 V) and VBAT2 $\leq$ -20 V, then NSTAT must operate normally. If VBAT1 $\geq$ -10 V (i.e., more positive than -10 V) or VBAT2 $\geq$ -10 V, then NSTAT must be on-hook (NSTAT = 1). The status of the thermal shutdown circuit is output on B3 when CS is high (thermal shutdown = 0 V). #### **Off-Hook Detection** The off-hook or loop closure threshold on the L8574 SLIC is internally fixed and has a hysteresis. Off hook is indicated (NSTAT = 0) if the loop resistance is a maximum 3000 $\Omega$ . On hook is indicated (NSTAT = 1) if the loop resistance is a minimum 5000 $\Omega$ . ### **Ring Trip** The ring trip threshold is set by resistor R<sub>10</sub> in the resistor module. With R<sub>10</sub> set to $600~\Omega$ , the circuit is guaranteed to ring trip up to $1840~\Omega$ . With a 20 Hz ringing source, the trip time is guaranteed less than 200 ms. The ring trip circuit assumes uses of battery-backed ringing. Pretrip immunity is such that a load across Tip and Ring of $10~k\Omega$ in parallel with an $6~\mu\text{F}$ capacitor will not cause ring trip. Three external components are required for ring trip. A $1~M\Omega$ resistor from R<sub>TS</sub> to V<sub>BF</sub>, resistor R<sub>10</sub>, which is a $600~\Omega$ resistor from Rsw to V<sub>BF</sub> and a $0.1~\mu\text{F}$ capacitor from Rsw to R<sub>TS</sub>. The components required for ring trip circuit are shown in Figure 9. Note that R<sub>10</sub> is implemented in the resistor module. All other components are discrete. Figure 9. Ring Trip Threshold Lucent Technologies Inc. 26 **■** 0050026 0025139 083 **■** #### Thermal Shutdown If the silicon temperature rises above a nominal 145 °C, the L8574 will enter a thermal shutdown mode where all switches are off and the SLIC is in a state that is functionally equivalent to the disconnect state. #### **Relay Driver** The L8574 offers a single integrated relay driver. The relay driver output RDO is low (relay operated) when a low input on B3 is latched into the device. The driver has sufficient driver capability to provide 70 mA with a 1.0 V drop and 20 mA with a 0.4 V drop. Turn-off and turn-on times are a maximum of 10 $\mu$ s. ### **Solid-State Ringing Access** The L8574 offers a solid-state ringing access switch for power ringing access and for the associated line break function. During the Ringing state, unbalanced battery backed power ringing is applied to the Ring lead through resistors R<sub>10</sub> and R<sub>1</sub> via ringing access switch SW3. The Ring drive amplifier of the L8574 SLIC is isolated from the subscriber loop via the integrated line break switch SW2 during the power ringing state. Since the Tip lead of the L8574 SLIC is tied to ground via resistor R<sub>2</sub>, no line break function is associated with the Tip lead. The return ground path for the power ringing signal is via R<sub>2</sub>. The line break switch, SW2, is implemented using a high-voltage MOS transistor. This gives a linear V-I characteristic, as seen in Figure 3. The ON resistance of this switch is a nominal 50 $\Omega$ with a maximum 100 $\Omega$ . This switch is current limited to a nominal 35 mA and has a maximum off-state voltage rating of 320 V. The ringing access switch, SW3, is implemented using a pnpn type structure. This gives a linear V-I characteristic with an offset through the origin, as shown in Figure 4. This offset is less than 3 V. The off-state voltage rating is 500 V. Surge current (10 $\mu$ s x 1000 $\mu$ s) through this switch must be limited to less than 2 A. Steady state current through this switch must be limited to less than 150 mA. ### **Battery Supplies** There are two battery pins on the L8574, VBAT1 and VBAT2. These two nodes may be connected to a common negative battery voltage. The magnitude of the battery should be sufficient to supply the required dc current into the specified (long) loop requirement. Integrated into the L8574 is solid-state switch, SW1. SW1 has similar characteristics to the line break switch, SW2, including the 35 mA current limit. When SW1 is closed, the battery is applied through SW1 from the VBAT1 node. dc current from the battery will be limited by the current-limiting action of SW1. When SW1 is open, the battery at VBAT1 is isolated from the loop. The internal current-limit circuit is associated with the VBAT2 node; thus when the current-limit circuit is active, the battery is applied to the subscriber loop through VBAT2 node and through the internal current-limiting circuitry, limiting dc current to the subscriber loop to 28 mA. When the current-limit circuit is not active, the voltage battery at VBAT2 is isolated from the loop. The state of SW1 and the current-limiting circuit is controlled via logic inputs B0—B2. The L8574 state table (Table 14) details, for a given operational state, the condition of SW1 and the current-limit circuit. #### dc Characteristics #### V-I Characteristics Resistors R<sub>1</sub> and R<sub>2</sub> are the dc feed resistors. R<sub>1</sub> is connected from battery to Ring and R2 is connected from Tip to Ground. The dc loop current is fed to the subscriber loop via these resistors. When the L8574 is operating in the linear region of the V-I characteristic, the dc feed resistance or slope of this region of operation is determined by the sum of resistors R<sub>1</sub> plus R<sub>2</sub>. The slope of the V-I characteristic will be $-1/400 \Omega$ . When the L8574 is operating in the current-limited region of the V-I characteristic, the current will be constant, regardless of loop length, and will be set and fixed by the internal current-limit circuit. The current limit is internally fixed to a nominal 28 mA. Connect a 33 nF capacitor from Сым to Vвг. Note that there is a slope of $1/10 \text{ k}\Omega$ to the V-I characteristic in the currentlimited region of operation. Lucent Technologies Inc. ■ 0050026 0025140 8T5 ### dc Characteristics (continued) ### V-I Characteristics (continued) In longer loops, the L8574 will operate in the linear region of operation, and in short loops, to conserve power, the L8574 will operate in the (fixed) current-limit region of operation. A typical V-I characteristic for the L8574 is shown in Figure 10 below. Note: VBAT1 = -48 V, VBAT2 = -48 V; ILIM = 28 mA; RDC = 400 $\Omega$ . Figure 10. Loop Current vs. Loop Voltage ### **Loop Length** The loop range is calculated as follows: $RL = (\{|VBAT| - VOHLIM\}/|LIMIT) - R_1 - R_2$ Where: RL is the dc resistance of the subscriber loop. VOHLIM is the overhead or drop associated with the current-limit circuit, typically 2.2 V. ILIMIT is the minimum specified current that is required at the maximum loop length, typically 18 mA. VBAT is the minimum magnitude of the battery—assume 43.2 V. $R_1 = R_2 = dc$ feed resistors = 200 $\Omega$ . R<sub>L</sub> = ( $\{43.2 \text{ V} - 2.2 \text{ V}\}/0.018 \text{ A}$ ) $-200 \Omega - 200 \Omega = 1877 \Omega$ . ### ac Design ### **Codec Features and Selection Summary** There are four key ac design parameters: - Termination impedance is the impedance looking into the 2-wire port of the line card. It is set to match the impedance of the telephone loop in order to minimize echo return to the telephone set. - Transmit gain is measured from the 2-wire port to the PCM highway. - Receive gain is done from the PCM highway to the transmit port. - Hybrid balance network cancels the unwanted amount of the receive signal that appears at the transmit port. At this point in the design, the codec needs to be selected. The discrete network between the SLIC and the codec can then be designed. Below is a brief codec feature and selection summary. #### **First-Generation Codecs** These perform the basic filtering, A/D (transmit), D/A (receive), and $\mu$ -law/A-law companding. They all have an op amp in front of the A/D converter for transmit gain setting and hybrid balance (cancellation at the summing node). Depending on the type, some have differential analog input stages, differential analog output stages, and $\mu$ -law/A-law selectability. This generation of codec has the lowest cost. It is most suitable for applications with fixed gains, termination impedance, and hybrid balance. #### **Second-Generation Codecs** This class of devices includes a microprocessor interface for software control of the gains and hybrid balance. The hybrid balance is included in the device. ac programmability adds application flexibility and saves several passive components. It also adds several I/O latches that are needed in the application. It does not have the transmit op amp, since the transmit gain and hybrid balance are set internally. 28 ## Codec Features and Selection Summary (continued) #### **Third-Generation Codecs** This class of devices includes the gains, termination impedance, and hybrid balance—all under microprocessor control. Depending on the device, it may or may not include latches. In the codec selection, increasing software control and flexibility are traded for device cost. To help decide, it may be useful to consider the following: - Will the application require only one value for each gain and impedance? - Will the board be used in different countries with different requirements? - Will several versions of the board be built? If so, will one version of the board be most of the production volume? - Does the application need only real termination impedance? - Does the hybrid balance need to be adjusted in the field? ### **Design Equations** The following section gives the relevant design equations to choose component values for any desired gain, termination, and balance network, assuming a complex termination is desired. Complex termination will be specified in one of the two forms shown below: 12-3425(F Figure 11. Equivalent Complex Terminations Both forms are equivalent to each other, and it does not matter which form is specified. The component values in the interface circuit of Figure 11 are calculated assuming the parallel form is specified. If the termination impedance to be synthesized is specified in the series form, convert it to the parallel form using the equations below: $$R1' = R1 + R2$$ $$R2' = \frac{R1^2 + R2R1}{R2}$$ $$C' = \frac{C}{1 + 2\frac{R1}{R2} + (\frac{R1}{R2})^2}$$ Note that if the termination impedance is specified as pure resistive: $$R_2 = R_2' = 0$$ and $C = C' = \infty$ Define the gain constant, K, as follows: KRCV = K<sub>0</sub>10<sup>Rx/20</sup> for receive gain KTX = $$\frac{1}{K_0}$$ 10<sup>Tx/20</sup> for transmit gain Where, Rx = desired receive (or PCM to Tip/Ring) gain in dB Tx = desired transmit (or Tip/Ring to PCM) gain in dB $$K_0 = \sqrt{\frac{|Z_T| 1 \text{ kHz}}{600}} = \text{ power transfer ratio}$$ Where IZTl 1 kHz is the magnitude of the complex termination impedance ZT being synthesized, calculated at 1000 Hz. This equation assumes that the TLP of the codec is 0 dBm referenced to 600 $\Omega$ The following equation applies when referring to Figure 11: $$ZT = \frac{\omega^2 C^2 R_1 R_2^2 + R_1 + R_2 - j\omega R_2^2 C}{1 + \omega^2 R_2^2 C^2}$$ Where, $$\omega = 2 \pi f$$ $$f = 1000 \text{ Hz}$$ CR<sub>1</sub>R<sub>2</sub> is defined per Figure 11 (series form), and $$|ZT| = \sqrt{\left(\frac{\omega^2 C^2 R_1 R_2^2 + R_1 + R_2}{1 + \omega^2 R_2^2 C^2}\right)^2 + \left(\frac{\omega R_2^2 C}{1 + \omega^2 R_2^2 C^2}\right)^2}$$ Lucent Technologies Inc. **■** 0050026 0025142 678 **■** ### **Design Equations** (continued) Figure 12. Initial ac Interface for Complex Termination Between L8574 SLIC and T7504 Codec Note: dc Blocking Capacitor (CB) Not Shown, C⊤ and CR Separate The Tip/Ring differential current is given by: $$I_{T/R} = 200 \left(I_{RP} - \frac{V_{RN}}{Z_{IRP}}\right)$$ The voltage at pin XMT is given by: $$VxMT = \frac{-VT/R}{2}$$ The component values in the ac interface of Figure 12 are calculated (for the transmit and receive gains defined by the respective gain constants KRX and KRCV, and for the termination impedance seen in Figure 11) using the following equations: $$RRV1 = \frac{100R1'}{KRCV}$$ $$RRV2 = \frac{100R2'}{KRCV}$$ $$CR = \frac{KRCVC'}{100}$$ $$\frac{R_{GX1}}{R_{GX1} + R_{T1}} = \frac{R_{RV1}}{100} \left( \frac{1}{600} - \frac{1}{R_{1}'} \right)$$ $$400 \Omega = 2 \times 200 \Omega \text{ feed resistors}$$ $$R_{GX} = 2 * K_{TX} (R_{GX1} + R_{T1})$$ $$C_{T} = \frac{C'}{100} \left[ 1 + \frac{R_{GX1}}{R_{T1}} \left( 1 + \frac{100R_{1}'}{R_{RV1}} \right) \right]$$ $$R_{T2} = \frac{R_{2}'C'}{C_{T}}$$ Note that the 200 $\Omega$ feed resistors contribute 400 $\Omega$ to the termination impedance. The termination impedance associated with the circuit in Figure 12 consists of this inherent 400 $\Omega$ feeding impedance in parallel with: A negative impedance, where, $$\frac{2}{100} \times \frac{RGX1}{RGX1 + RT1}$$ A positive impedance, where, $$\left(R\mathsf{T2} + \frac{1}{j\omega C\mathsf{T}}\right) \bullet \left(\frac{R\mathsf{G}\mathsf{X1} + R\mathsf{T1}}{R\mathsf{T1}}\right)$$ The negative and positive impedance terms are used to adjust the termination impedance from the inherent 400 $\Omega$ to any complex termination. **■** 0050026 0025143 504 **■** ### **Design Equations** (continued) Using the circuit of Figure 12, the ratio of capacitors CT and CR will affect the (transmit and receive) gain flatness, and to a lesser degree the return loss of the line circuit. Thus, depending on the requirements, CT and CR may need to be tight tolerance capacitors. If this is the case, capacitors CT and CR may be combined into a single capacitor with a looser tolerance. This is illustrated in Figure 13. Figure 13. Revised ac Interface CT and CR Combined into a Single Capacitor Cs To scale Cs (higher), increase $C_T$ (and decrease $R_{T2}$ ) by increasing the $R_{GX1}/(R_{GX1}+R_{T1})$ ratio by rearranging the circuit in Figure 13 and by adding resistor Rsc from XMT to IRP as shown below: Figure 14. Addition of Resistor Rsc from XMT to IRP Then, $$\frac{R_{GX1}}{R_{GX1} + R_{T1}} = \frac{(R_{RV1} \parallel R_{SC})}{100} \left(\frac{1}{400} - \frac{1}{R_{1}'}\right) + \frac{R_{RV1}}{R_{RV1} + R_{SC}}$$ Once the gains and complex termination are set, if the hybrid balance network is identical to the termination impedance, then the hybrid balance is set by a single resistor (shown in Figure 12) and is computed as follows: $$R_{HB} = \frac{R_{GX}}{K_{TX} \times K_{RCV}}$$ Lucent Technologies Inc. After the blocking capacitor Cs is added, the above component values may have to be adjusted slightly to optimize performance. The effects of the blocking capacitor are best evaluated. The L8574 SLIC is ground referenced. However, a +5 V only codec, such as T7504, is referenced to +2.5 V. The L8574 SLIC has sufficient dynamic range to accommo- date an ac signal from the codec that is referenced to +2.5 V without clipping distortion. Furthermore, a dc current will flow between the L8574 SLIC and +5 V only codec. With the L8574 SLIC, this current will not affect ac performance, but it does waste power. To avoid wasted power consumption, blocking capacitors can be added. Capacitors should be placed to block any path from any low impedance +2.5 V biased node on the tion drawing in Figure 14. T7504 codec (or other +5 V only codec) to the SLIC. A blocking capacitor (CB) has been added in the applica- The effects of the blocking capacitor are best evaluated and optimized by circuit simulation. Contact your Lucent Technologies Microelectronics Group Account Representative for information on availability of a *PSPICE*\* model. \*PSPICE is a registered trademark of MicroSim Corporation. **--** 0050026 0025144 440 **--** 12-3426.a(F).r3 ### **Design Equations** (continued) As a practical design example, design the interface for the following set of requirements: $$RX = 0 dB$$ $$TX = 0 dB$$ $$ZT = 900 \Omega$$ $$Hy = 900 \Omega$$ First, calculate the gain constants: $$K_0 = \sqrt{\frac{|Z\tau|}{600}} = \sqrt{\frac{900}{600}} = 1.2247$$ $$KRCV = Ko10^{RX/20} = 1.2247 \times 10^{0/20} = 1.2247$$ $$KTX = \frac{1}{Ko} 10^{TX/20} = 0.8165$$ Second, calculate individual components: RRV1 = 73,487 $$\Omega$$ Choose a standard value component: $$R_{RV1} = 73.2 \text{ k}\Omega$$ $$RRv_2 = \frac{100 Rx'}{RRcv} = 0$$ $$C_R = \frac{K_{RCV}C'}{100} = \infty$$ $$\frac{R_{GX1}}{R_{GX1} + R_{T1}} = \frac{R_{RV1}}{100} \left( \frac{1}{400} - \frac{1}{R_{1}'} \right)$$ Choose Rgx<sub>1</sub> = $100 \text{ k}\Omega$ : $$\frac{100 \text{ k}\Omega}{100 \text{ k}\Omega + \text{Rt}_1} = \frac{73.2 \text{ k}\Omega}{100} \left( \frac{1}{400} - \frac{1}{900} \right)$$ $$\frac{100 \text{ k}\Omega}{100 \text{ k}\Omega + \text{RT1}} = 1.01$$ $$BT1 = 0$$ $$C_T = \frac{C'}{100} \left[ 1 + \frac{RGX1}{RT1} \left( 1 + \frac{100 R1'}{RRV1} \right) \right]$$ $$R_{T2} = \frac{R_2'C'}{C_T} = 0$$ $$RGX = 2 \times KTX (RGX1 + RT1)$$ $$R_{GX} = 2 \times 0.8165 (100 \text{ k}\Omega + 0)$$ $$R_{GX} = 163.3 \text{ k}\Omega$$ Choose a standard value resistor: $$R_{GX} = 165 \text{ k}\Omega$$ $$RHB = \frac{RGX}{KTX \times KRCV}$$ RHB = $$\frac{165 \text{ k}\Omega}{0.8165 \times 1.2247}$$ = 165 kΩ Therefore, for this design example, use the following values in the circuit shown in Figure 12. $$R_{T1} = 0 k\Omega$$ $$R_{T2} = 0$$ $$R_{GX} = 165 k\Omega$$ $$R_{GX1} = 100 k\Omega$$ $$R_{RV1} = 73.2 \text{ k}\Omega$$ $$RRv2 = 0$$ RHB1 = $$165 \text{ k}\Omega$$ Figure 15 is the application circuit with the above values. ### **Application Diagram** 12-3384.a (F) Figure 15. TR-57 Application Diagram Lucent Technologies Inc. 33 ### **Outline Diagram** ### 44-Pin PLCC Dimensions are in millimeters. 5-2506 (C) r07 ### **Ordering Information** | Device Part No. | Description | Package | Comcode | |----------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------|--------------------------------------------|-----------| | LUCL8574CP-D | Resistive SLIC, Ring Relay, and Protector for Long Loop and TR-57 Applications | 44-Pin PLCC<br>(Dry-bagged) | 107874794 | | LUCL8574CP-DT Resistive SLIC, Ring Relay, and Protector for Long Loop and TR-57 Applications | | 44-Pin PLCC<br>(Tape and Reel, Dry-bagged) | 107840688 |