| | | | | | _ | | | RE | VISI | ONS | | · | | | | | <del></del> | | | | |------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------|---------------|--------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------|----------------------------|---------------------------|----------------|--------------|-----------------------|-------|-----------------|------------|--------------|----------------|-----------------|------------|--------------------|------| | LTR | | | | | | | PTIO | | | | | | DATE (YR-MO-DA) | | | O-DA) APPROVED | | | | | | А | Page 5, table I: change test condition test. Pages 13, through 19, table III: functions and descriptions for pins 25, 39, 56, 60, 62, and 74. Editorial charthroughout. | | | | | | on f<br>I:<br>5, 3<br>ange | or I<br>chan<br>2, 3<br>s | IL<br>ge<br>8, | 88-04-07 | | | | W. Heckman | | | | | | | | В | Add device 02. Add vendor CAGE 88379. case outline Y (flat package). Editorichanges throughout. Change to reflect 38534 processing. | | | | | | orial | dd<br>L-H- | | 9( | 0-04- | -13 | | W. Heckman | | | | | | | | С | Mad<br>out<br>thr | e teo<br>line<br>ougho | chnic<br>Z (f | al c<br>lat | hang<br>pack | es t<br>age) | o ta | ble dito | [. A | dd c<br>chan | ase<br>ges | | 92 | -02- | 18 | | SH | 10/2 | do_ | | | DEV | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | | | | | | | | | | | | | <b></b> - | | _ | | SHEET<br>REV | +_ | | | С | С | С | С | С | С | С | | | | | | | | | | l | | SHEET | 15 | 16 | 17 | 18 | | 20 | 21 | 22 | 23 | 24 | | | | | | | | | | | | REV STAT | | 1 10 | l '' | RE | | | c | c | С | С | С | С | С | С | С | С | С | I | | | | | OF SHEETS | | | | | | | | | | | | | I | 1 | I . | | С | С | c | | PMIC N/A PREPARED BY Donald R. Osborne | | | | | EET | | <b>i</b> 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | c<br>13 | | | PMIC N/A | 7 | | | PREP | | | <u> </u> | <u> </u> | 3 | | | SE EI | ECTE | RONIC | s su | | 11<br>CEN | 12 | | | | STANI<br>MII | | RY | ) | PREP<br>C | ARED E | d R. | 0sb | <u> </u> | 3 | Dì | EFEN: | SE EI | ECTF<br>DAYTO | RONICON, C | S SU<br>OHIO | IPPLY<br>454 | 11<br>CEN<br>44 | 12<br>TER | 13 | 14 | | STANI<br>MII | DARD<br>LITA<br>AWIN<br>NG IS<br>ALL DE | R <b>Y</b><br>I <b>G</b><br>AVAILA<br>PARTME | BLE<br>ENTS | PREP<br>CHEC | ARED E | d R.<br>DiCe | 0sb<br>nzo | <u> </u> | 3 | D | EFEN: | SE EI | ECTF<br>DAYTO | RONICON, C | S SU<br>OHIO | IPPLY<br>454 | CEN<br>44 | 12 TER RED | 13 | C 14 | | STANI<br>MII<br>DR<br>THIS DRAWI<br>FOR USE BY | DARD<br>LITAL<br>AWIN<br>NG IS<br>ALL DE<br>NCIES | RY<br>IG<br>AVAILA<br>PARTME<br>OF THE | BLE<br>ENTS | PREP<br>C<br>CHEC<br>C<br>APPR | ARED ENDONA TO A COVED FOR C | d R.<br>DiCe<br>BY<br>Hauc | Osb<br>nzo<br>k | orne | 3 | D | EFEN:<br>CROC<br>MOTE | SE EI | ECTF<br>DAYTO | RONICON, C | S SU<br>OHIO | IPPLY 454 R, D | CEN<br>44 | 12 TER RED | 13<br>UNDA<br>BRII | 1/ | SHEET DESC FORM 193 JUL 91 DISTRIBUTION STATEMENT A. Approved for public release; distribution is unlimited. C 5962-E433 ## 1. SCOPE - 1.1 <u>Scope</u>. This drawing describes device requirements for class H hybrid microcircuits to be processed in accordance with MIL-H-38534. - 1.2 Part or Identifying Number (PIN). The complete PIN shall be as shown in the following example: 1.2.1 <u>Device type(s)</u>. The device type(s) shall identify the circuit function as follows: | Device type | Generic number | <u>Circuit function</u> | | | | | | | |-------------|----------------|-------------------------------------------|--|--|--|--|--|--| | 01 | BUS-65112 | Dual redundant remote terminal unit (RTU) | | | | | | | | 02 | 2452 | Dual redundant remote terminal unit (RTU) | | | | | | | 1.2.2 <u>Case outline(s)</u>. The case outline(s) shall be as designated in appendix C of MIL-M-38510, and as follows: | Outline letter | <u>Case outline</u> | |----------------|-----------------------------------------------------------------| | X | See figure 1 (78-lead, 1.870" x 2.100" x .250"), hybrid package | | Y | See figure 1 (82-lead, 2.19" x 1.60" x .171"), flat package | | Z | See figure 1 (82-lead, 2.19" x 1.60" x .200"), flat package | 1.3 Absolute maximum ratings. | Logic supply voltage (V <sub>L</sub> ) | 5.5 V dc<br>18.0 V dc<br>-18.0 V dc<br>-65°C to +150°C | |---------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------| | Thermal rise, case to junction $(\Delta T_j)$ Lead soldering temperature (10 seconds) Power dissipation $(T_c = +125^{\circ}C)$ | 13.9°C<br>+300°C<br>Duty cycle dependent (see table I<br>power supplies) | 1.4 Recommended operating conditions. | Logic supply voltage (V, ) | +4.5 V dc to +5.5 V dc | |----------------------------------------------------|----------------------------| | Positive supply voltage $(V_{ij})$ = | +14.25 V dc to +15.75 V dc | | Negative supply voltage (V <sub>EE</sub> ) | -14.25 V dc to -15.75 V dc | | Negative supply voltage (VEE) | -55°C to +125°C | | Case operating temperature range (T <sub>C</sub> ) | | | Maximum differential input voltage | 40 Vp-p | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-87535 | |------------------------------------------------------|-----------|---------------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>C | SHEET 2 | ## 2. APPLICABLE DOCUMENTS 2.1 <u>Government specifications and standards</u>. Unless otherwise specified, the following specifications and standards of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. SPECIFICATIONS **MILITARY** Microcircuits, General Specification for. Hybrid Microcircuits, General Specification for. MIL-M-38510 MIL-H-38534 STANDARDS MILITARY - Test Methods and Procedures for Microelectronics. MIL-STD-883 - Aircraft Internal Time Division Command/Response Multiplex Data Bus. MIL-STD-1553 (Copies of the specifications and standards required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 2.2 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. ## REQUIREMENTS - 3.1 <u>Item requirements</u>. The individual item requirements shall be in accordance with MIL-H-38534 and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-H-38534 and herein. - 3.2.1 <u>Case outlines</u>. The case outlines shall be in accordance with 1.2.2 herein and figure 1. - 3.2.2 Pin functions. The pin functions shall be as specified in tables III and IV. - 3.2.3 Block diagrams. The block diagram shall be as specified on figure 2. - 3.3 <u>Electrical performance characteristics</u>. Unless otherwise specified herein, the electrical performance characteristics are as specified in table I and shall apply over the full specified operating temperature range. - Electrical test requirements. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are described in table I. - Marking shall be in accordance with MIL-H-38534. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in QML-38534 (see 6.6 herein). - 3.6 Manufacturer eligibility. In addition to the general requirements of MIL-H-38534, the manufacturer of the part described herein shall submit for DESC-ECT review and approval electrical test data (variables format) on 22 devices from the initial quality conformance inspection group A lot sample, produced on the certified line, for each device type listed herein. The data should also include a summary of all parameters manually tested, and for those which, if any, are guaranteed. | STANDARDIZED | SIZE<br>A | | 5962-87535 | |-----------------------------------------------------------------------------|-----------|---------------------|------------| | MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL<br>C | SHEET<br>3 | DESC FORM 193A JUL 91 | Test | Symbol | | <br> Group A<br> subgroups | Device<br>type | Limits | | Unit | |---------------------------------|---------------------------------|---------------------------------------------------------------|----------------------------|----------------|--------|-----|-------------| | | | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>unless otherwise specified | Subgroups | .,,,,, | Min | Max | | | Receiver | | | | | | | | | Differential input<br>impedance | Z <sub>IN</sub> diff | DC to 1 MHz | 2/ | All | 4 | | kΩ | | Differential input<br>voltage | V <sub>IN</sub> diff | | <u>2</u> / | All | | 40 | Vp-p | | Input threshold | v <sub>TH</sub> | Direct coupled<br>(across 35Ω load) | 4,5,6 | All | | 1.2 | Vp-p | | Common mode<br>rejection ratio | CMRR | DC to 2 MHz | 2/ 3/ | ALL | 40 | | diB | | Common mode voltage | CMV | DC to 2 MHz | 2/ 3/ | All | -10 | +10 | V | | Transmitter | | | | | | | | | Differential output voltage | VouT | Direct coupled<br>(across 35Ω load) | 4,5,6 | All | 6.0 | 9.0 | Vp-p | | Output rise and fall time | t <sub>r</sub> , t <sub>f</sub> | | 9,10,11 | 01 | 100 | 180 | ns | | race eriac | | | 9,10,11 | 02 | 100 | 300 | ns | | Output noise | N <sub>OUT</sub> | | 2/ 3/ | All | | 14 | mVp- | | Logic | | | | | | | | | High level input voltage | v <sub>IH</sub> | v <sub>L</sub> = 5.5 V | 1,2,3 | All | 2.4 | | <br> V<br> | 5962-87535 SIZE STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 A $\mathop{\mathtt{REVISION}}_{\mathbf{C}} \mathop{\mathtt{LEVEL}}_{\mathbf{C}}$ SHEET 4 | Test | Symbol | Conditions $\frac{1}{2}$ | <br> Group A | Device | Limits | | Unit | |-----------------------------------------|-----------------|---------------------------------------------------------------|---------------|--------|--------|-------|---------------| | | | -55°C ≤ T <sub>C</sub> ≤ +125°C<br>unless otherwise specified | subgroups<br> | type | Min | Max | | | Low level<br>input voltage | V <sub>IL</sub> | v <sub>L</sub> = 5.5 V | 1,2,3 | All | | 0.7 | v | | High level<br>input current <u>4</u> / | IIH | v <sub>L</sub> = 5.5 V<br>v <sub>IH</sub> = 2.7 V | 1,2,3 | All | -0.7 | -0.03 | mA | | High level | I <sub>IH</sub> | v <sub>L</sub> = 5.5 V<br> v <sub>IH</sub> = 2.7 V | 1,2,3 | 01 | -20 | +20 | μΑ | | input current <u>5</u> / | | IH - Z.I | | 02 | -300 | +20 | | | Low level | IIL | V <sub>L</sub> = 5.5 V<br>V <sub>II</sub> = 0.4 V | 1,2,3 | 01 | -1.6 | 09 | mA | | input current <u>4</u> / | | VIL 20.4 V | | 02 | -1.6 | +.02 | <br> <br> | | Low level | IIL | V <sub>IL</sub> = 0.4 V | 1,2,3 | 01 | -20 | +20 | μА | | input current 5/ | | | | 02 | -300 | +20 | ]<br>[ | | High level<br>output voltage <u>6</u> / | v <sub>он</sub> | V <sub>L</sub> = 4.5 V<br>I <sub>OH</sub> = 0.3 mA | 1,2,3 | ALL | 2.7 | | V | | High level<br>output voltage <u>7</u> / | v <sub>он</sub> | V <sub>L</sub> = 4.5 V<br>I <sub>OH</sub> = 3 mA | 1,2,3 | All | 2.7 | | v | | Low level<br>output voltage <u>8</u> / | v <sub>OL</sub> | V <sub>L</sub> = 4.5 V<br>I <sub>OH</sub> = -1.6 mA | 1,2,3 | ALL | | 0.4 | v | | Low level output voltage 9/ | v <sub>OL</sub> | V <sub>L</sub> = 4.5 V<br>I <sub>OH</sub> = -4 mA | 1,2,3 | ALL | | 0.4 | V | | Low level<br>output voltage 7/ | v <sub>oL</sub> | V <sub>L</sub> = 4.5 V<br>1 <sub>OH</sub> = -6 mA | 1,2,3 | ALL | | 0.4 | V | | Functional test <u>10</u> / | | | 7,8 | All | | | pass.<br>fail | | Input capacitance | c <sub>I</sub> | f = 1 MHz | See<br>4.3.1c | ALL | | 50 | pF | See footnotes at end of table. | STANDARDIZED | SIZE<br>A | | 5962-87535 | |-----------------------------------------------------------------------|-----------|---------------------|------------| | MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>C | SHEET<br>5 | | | TABLE | I. Electrical performance ch | naracteristi | cs - Cont | inued. | | | |-----------------------------------------------------------------------------|-----------------|----------------------------------------------------------------------------------------------------------|-------------------------------------------|-----------------------|--------|----------------------------|----------------| | Test | Symbol | | Group A | <br> Device<br> type | Limits | | <br> Unit | | | | unless otherwise specified | J | , | Min | Max | | | Input/output capacitance 7/ | c10 | f = 1 MHz | See<br>4.3.1c | ALL | | 50 | pF | | Power supplies | | | | | | | | | +5 V dc current<br>drain | IL | V <sub>L</sub> = 5.5 V dc<br>Inputs = 0 V dc, except<br>12 MHz<br>Clock input active<br>All outputs open | 1,2,3 | All | | 160 | mA | | -15 V dc current drain | IEE | v <sub>EE</sub> = -15.75 v dc | 1,2,3 | All | | 60 | mA | | +15 V dc current drain - idle - 25% transmit - 50% transmit - 100% transmit | <sup>I</sup> cc | v <sub>CC</sub> = +15.75 V dc | 1,2,3<br>1,2,3<br>1,2,3<br>1,2,3<br>1,2,3 | All<br>All<br>All | | 80<br> 130<br> 180<br> 280 | mA<br>mA<br>mA | - $\underline{1}/$ $v_{cc}$ = +15 v, $v_{EE}$ = -15 v, $v_L$ = +5 v unless otherwise specified. - $\underline{2}/$ This parameter is not tested, but is guaranteed by design. - $\underline{\mathbf{3}}/$ Receiver and transmitter parameters are specified with transformer. - $^{4/}$ I $_{\rm IH}$ and I $_{\rm IL}$ for input pins BRO ENA, ADDRE, ADDRE, ADDRA, ADDRD, ADDRB, and ADDRP. (These inputs have internal pull up resistors connected.) - $\underline{\bf 5}/~{\rm I}_{\rm IH}$ and ${\rm I}_{\rm IL}$ for all input pins other than in note 4. - $\underline{6}/$ V<sub>OH</sub> for all output pins other than in note 7. - $\underline{7}/~\rm{V_{OL}},~\rm{V_{OH}},~\rm{and}~\rm{C_{IO}}$ for pins DBO through DB15. - 8/ VOL for output pins A10, A8, A6, HSFAIL, A5, RTFAIL, A11, BITEN, NBGT, A9, A7, GBR, ME, STATEN. - $\underline{9}/$ V<sub>OL</sub> for output pins RTADERR</sub>, A3, A1, INCMD, $\overline{\text{DTSTR}}$ , $\overline{\text{DTREQ}}$ , A2, A0, $\overline{\text{DTACK}}$ , A4, R/ $\overline{\text{W}}$ . - $\underline{10}$ / Functional tests performed to verify functionally to MIL-STD-1553 RTU protocol. | STANDARDIZED | SIZE<br>A | | 5962-87535 | |-----------------------------------------------------------------------------|-----------|----------------|------------| | MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>6 | Powered by ICminer.com Electronic-Library Service CopyRight 2003 - 3.7 <u>Certificate of compliance</u>. A certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in <u>QML-38534</u> (see 6.6 herein). The certificate of compliance submitted to <u>DESC-ECT</u> prior to listing as an approved source of supply shall affirm that the manufacturer's product meets the requirements of <u>MIL-H-38534</u> and the requirements herein. - 3.8 <u>Certificate of conformance</u>. A certificate of conformance as required in MIL-H-38534 shall be provided with each lot of microcircuits delivered to this drawing. - 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. Sampling and inspection procedures shall be in accordance with MIL-H-38534. - 4.2 <u>Screening</u>. Screening shall be in accordance with MIL-H-38534. The following additional criteria shall apply: - a. Burn-in test, method 1015 of MIL-STD-883. - (1) Test condition A, B, C, or D using the circuit submitted with the certificate of compliance (see 3.7 herein). - (2) $T_A$ as specified in accordance with table I of method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table II herein, except interim electrical parameter tests prior to burn-in are optional at the discretion of the manufacturer. - 4.3 Quality conformance inspection. Quality conformance inspection shall be in accordance with MIL-H-38534 and as specified herein. - 4.3.1 Group A inspection. Group A inspection shall be in accordance with MIL-H-38534 and as follows: - a. Tests shall be as specified in table II herein. - b. Subgroups 7 and 8 shall be omitted. - c. Subgroup 4 ( $c_{1}$ and $c_{10}$ measurement) shall be measured only for the initial test and after process or design changes which may affect input and output capacitance. - 4.3.2 Group B inspection. Group B inspection shall be in accordance with MIL-H-38534. - 4.3.3 Group C inspection. Group C inspection shall be in accordance with MIL-H-38534 and as follows: - a. End-point electrical parameters shall be as specified in table II herein. - Steady-state life test conditions, method 1005 of MIL-STD-883. - (1) Test condition A, B, C, or D using the circuit submitted with the certificate of compliance (see 3.7 herein). - (2) $T_A$ as specified in accordance with table I of method 1005 of MIL-STD-883. - (3) Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.3.4 Group D inspection. Group D inspection shall be in accordance with MIL-H-38534. | STANDARDIZED | SIZE<br>A | | 5962-87535 | |-----------------------------------------------------------------------------|-----------|---------------------|------------| | MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL<br>C | SHEET | # TABLE II. Electrical test requirements. | MIL-STD-883 test requirements | Subgroups<br>(per method<br>5008, group A<br>test table) | |-----------------------------------------|----------------------------------------------------------| | Interim electrical parameters | 1, 4, 7, 9 | | Final electrical test parameters | 1*,2,3,4,5,6,9,10,11 | | Group A test requirements | 1,2,3,4,5,6,9,10,11 | | Group C end-point electrical parameters | 1, 2, 3 | <sup>\*</sup> PDA applies to subgroup 1. ## 5. PACKAGING 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-H-38534. ## 6. NOTES - 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for original equipment design applications and logistic support of existing equipment. - 6.2 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.3 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-481 using DD Form 1693, Engineering Change Proposal (Short Form). - 6.4 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and the applicable SMD. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DESC-ECT, telephone (513) 296-6047. - 6.5 <u>Comments</u>. Comments on this drawing should be directed to DESC-ECT, Dayton, Ohio 45444, or telephone (513) 296-5374. - 6.6 <u>Approved sources of supply</u>. Approved sources of supply are listed in QML-38534. Additional sources will be added to QML-38534 as they become available. The vendors listed in QML-38534 have agreed to this drawing and a certificate of compliance (see 3.7 herein) has been submitted to and accepted by DESC-ECT. | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-87535 | |------------------------------------------------------|-----------|---------------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>C | SHEET 12 | TABLE III. Pin function, case X (dual-in-line). | Pin | Function | Description | |-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | A10 | Latched output of the most significant bit (MSB) in the subaddress field of the command word. | | 2 | A8 | Latched output of the third most significant bit in the subaddress field of the command word. | | 3 | A6 | latched output of the least significant bit (LSB) in the subaddress field of the command word. | | 4 | DB1 | Bidirectional parallel data bus bit 1. | | 5 | DB3 | Bidirectional parallel data bus bit 3. | | 6 | DB5 | Bidirectional parallel data bus bit 5. | | 7 | DB7 | Bidirectional parallel data bus bit 7. | | 8 | DB9 | Bidirectional parallel data bus bit 9. | | 9 | DB11 | Bidirectional parallel data bus bit 11. | | 10 | DB13 | Bidirectional parallel data bus bit 13. | | 11 | DB15 | Bidirectional parallel data bus bit 15 (MSB). | | 12 | BRO ENA | Broadcast enable - When HIGH, this input allows recognition of an RT address of all ones in the command word as a broadcast message. When LOW, it prevents response to RT address 31 unless it was the assigned terminal address. | | 13 | ADDRE | Input of the MSB of the assigned terminal address. | | 14 | ADDRC | Input of the 3rd MSB of the assigned terminal address. | | 15 | ADDRA | Input of the LSB of the assigned terminal address | | 16 | RTADERR | Output signal used to inform subsystem of an address parity error. If LOW, indicates parity error and the RT will not respond to any command address to a single terminal. It will respond to broadcast commands if BRO ENA is HIGH. | | 17 | TXDATAOUT B | LOW output to the primary side of the coupling transformer that connects to the B channel of the 1553 bus. | | 18 | v <sub>CC</sub> B | +15 volt input power supply connection for the B channel transceiver. | | 19 | GND B | Power supply return connection for the B channel transceiver. | | 20 | RXDATA | Input from the HIGH side of the primary side of the coupling transformer that connects to the B channel of the 1553 bus. | | STANDARDIZED | SIZE<br>A | | 5962-87535 | |-----------------------------------------------------------------------------|-----------|----------------|-------------| | MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>13 | TABLE III. Pin function, case X (dual-in-line) - Continued. | Pin | Function | Description | |-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 21 | A3 | Multiplexed address line output. When INCMD is LOW, or A6 through A10 are all zeroes or all ones (mode command), it represents the latched output of the 2nd MSB in the word count field of the command word. When INCMD is HIGH and A6 through A10 are not all zeroes or all ones, it represents the 2nd MSB of the current word counter. | | 22 | A1 | Multiplexed address line output. When INCMD is LOW, or A6 through A10 are all zeroes or all ones (mode command), it represents the latched output of the 2nd LSB in the word count field of the command word. When INCMD is HIGH and A6 through A10 are not all zeroes or all ones, it represents the 2nd LSB of the current word counter. | | 23 | DTGRT | Data transfer grant - Active LOW input signal from the subsystem that informs the RT, when DTREQ is asserted, to sta <u>rt the</u> transfer. Once the transfer is started, DTGRT can be removed. | | 24 | INCMD | In command - HIGH level output signal used to inform the subsystem that the RT is presently servicing a command. When low, AO-A4 represent the word count of the present command. When high, AO-A4 represent the current word counter of non-mode commands. | | 25 | HSFAIL | Handshake fail - Output signal that goes LOW and stays LOW whenever the subsystem fails to supply DTGRT in time to do a successful transfer. Cleared by the next NBGT. | | 26 | DTSTR | DATA strobe - A LOW level output pulse (166 ns) present in the middle of every data word transfer over the parallel data bus. Used to latch or strobe the data into memory, FIFOs, registers, etc. Recommend using the rising edge to clock data in. | | 27 | A5 | Address line output that is LOW whenever the command word is being transferred to the subsystem over the parallel data bus, and is HIGH whenever data words are being transferred. | | 28 | RTFAIL | Remote terminal failure - latched active LOW output signal to the subsystem to flag detection of a remote terminal continuous self-test failure. Cleared by the start of the next message transmission (status word) and set if problem is again detected. | | 29 | DTREQ | Data transfer request - Active LOW output signal to the subsystem indicating that the RT has data for or needs data from the subsystem and requests a data transfer over the parallel data bus. Will stay LOW until transfer is completed or transfer timeout has occurred. | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-87535 | |-----------------------------------------------------------------------|-----------|---------------------|------------| | MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>C | SHEET | TABLE III. Pin function, case X (dual-in-line) - Continued. | Pin | Function | Description | | |-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 30 | ADBC | Accept dynamic bus control - Active LOW input signal from subsystem used to set the dynamic bus control acceptance bit in the status register if the command word was a valid, legal mode command for dynamic bus control. | | | 31 | TEST 2 | Factory test point - DO NOT USE. | | | 32 | A11 | Latched output of the T/R bit in the command word. | | | 33 | ILLCMD | Illegal command - Active LOW input signal from<br>the subsystem, strobes in on the rising edge of<br>INCMD. Used to define the command word as<br>illegal and to set the message error bit in the<br>status register. | | | 34 | SRQ | Subsystem service request - Input from the subsystem used to control the service request bit in the status register. If LOW when the status word is updated, the service request bit will be set; if HIGH, it will be cleared. | | | 35 | BITEN | Built-in-test word enable – LOW level output pulse (.5 $\mu$ s), present when the built-in-test word is enabled on the parallel data bus. | | | 36 | RXDATAIN A | Input from the LOW side of the primary side of the coupling transformer that connects to the A channel of the 1553 bus. | | | 37 | V <sub>L</sub> A | +5 Volt input power supply connection for the A channel transceiver. | | | 38 | V <sub>EE</sub> A | -15 volt input power supply connection for the A channel transceiver. | | | 39 | TXDATAOUT A | HIGH output to the primary side of the coupling transformer that connects to the A channel of the 1553 bus. | | | 40 | NBGT | New bus grant - LOW level output pulse (166 ns) used to indicate the start of a new protocol sequence in response to the command word just received. | | | 41 | A9 | Latched output of the 2nd MSB in the subaddress field of the command word. | | | 42 | A7 | Latched output of the 2nd LSB in the subaddress field of the command word. | | | 43 | DBO | Bidirectional parallel data bus bit 0 (LSB). | | | 44 | DB2 | Bidirectional parallel data bus bit 2. | | | 45 | DB4 | Bidirectional parallel data bus bit 4. | | | 46 | DB6 | Bidirectional parallel data bus bit 6. | | | STANDARDIZED | SIZE<br>A | | 5962-87535 | |-----------------------------------------------------------------------------|-----------|----------------|-------------| | MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL | SHEET<br>15 | TABLE III. Pin function, case X (dual-in-line) - Continued. | Pin | Function | Description | |-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 47 | DB8 | Bidirectional parallel data bus bit 8. | | 48 | DB10 | Bidirectional parallel data bus bit 10. | | 49 | DB12 | Bidirectional parallel data bus bit 12. | | 50 | DB14 | Bidirectional parallel data bus bit 14. | | 51 | v <sub>L</sub> | +5 volt input power supply connection for RTU digital logic section. | | 52 | GND | Power supply return for RTU digital logic section. | | 53 | ADDRD | Input of the 2nd MSB of the assigned terminal address. | | 54 | ADDRB | Input of the 2nd LSB of the assigned terminal address. | | 55 | ADDRP | Input of address parity bit. The combination of assigned terminal address and ADDRP must be odd parity for the RT to work. | | 56 | TXDATAOUT B | HIGH, output to the primary side of the coupling transformer that connects to the B channel of the 1553 bus. | | 57 | V <sub>EE</sub> B | -15 volt input power supply connection for the B channel transceiver. | | 58 | <b>∨</b> _ B | +5 volt input power supply connection for the B channel transceiver. | | 59 | RXDATAIN B | Input from the LOW side of primary side of the coupling transformer that connects to the B channel of the 1553 bus. | | 60 | A2 | Multiplexed address line output. When INCMD is LOW, or A6 through A10 are all zeroes or all ones (mode command), it represents the latched output of the 3rd MSB in the word count field of the command word. When INCMD is HIGH and A6 through A10 are not all zeroes or all ones, it represents the 3rd MSB of the current word counter. | | 61 | AO | Multiplexed address line output. When INCMD is LOW, or A6 through A10 are all zeroes or all ones (mode command), it represents the latched output of the MSB in the word count field of the command. When INCMD is HIGH and A6 through A10 are not all zeroes or all ones, it represents the LSB of the current word counter. | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-87535 | |------------------------------------------------------|-----------|---------------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>C | SHEET<br>16 | TABLE III. Pin function, case X (dual-in-line) - Continued. | Pin | Function | Description | |-----|-----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 62 | DTACK | Data transfer acknowledge - Active LOW output signal during data transfers to or from the subsystem indicating the RTU has received the DTGRT in response to DTREQ and is presently doing the transfer. Can be connected directly to pin 67 (BUF ENA) for control of tri-state data buffers; and to tri-state address buffer control lines, if they are used. | | 63 | A4 | Multiplexed address line output. When INCMD is LOW or A6 through A10 are all zeroes or all ones (mode command), it represents the latched output of the MSB in the word count field of the command word. When INCMD is HIGH and A6 through A10 are not all zeroes or all ones, it represents the MSB of the current word counter. | | 64 | R/W | Read/Write - Output signal that controls the direction of the internal data bus buffers. Normally, the signal is LOW and the buffers drive the data bus. When data is needed from the subsystem, it goes HIGH to turn the buffers around and the RT now appears as an input. The signal is HIGH only when DTREQ is active (LOW). | | 65 | GBR | Good block received - LOW level output pulse (.5 µs) used to flag the subsystem that a valid, legal, non-mode receive command with the correct number of data words has been received without a message error and successfully transferred to the subsystem. | | 66 | 12 MHz IN | 12 MHz clock input - Input for the master clock used to run RTU circuits. | | 67 | BUF ENA | Buffer enable – Input used to enable or 3-state the internal data bus buffers when they are driving the bus. When LOW, the data bus buffers are enabled. Could be connected to DTACK (pin 62) if RT is sharing the same data bus as the subsystem. | | 68 | RESET | Input resets entire RT when LOW. | | 69 | RTFLAG | Remote terminal flag - Input signal used to control the terminal flag bit in the status register. If LOW when the status word is updated, the terminal flag bit would be set; if HIGH, it would be cleared. Normally connected to RTFAIL (pin 28). | | 70 | TEST 1 | Factory test point - DO NOT USE. | | STANDARDIZED | SIZE<br>A | | 5962-87535 | |-----------------------------------------------------------------------------|-----------|---------------------|-------------| | MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | | REVISION LEVEL<br>C | SHEET<br>17 | TABLE III. Pin function, case X (dual-in-line) - Continued. | Pin | Function | Description | |---------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 71<br>(device<br>D1 only) | BUSY | Subsystem busy - Input from the subsystem used to control the busy bit in the status register. If LOW when the status word is updated, the busy bit will be set; if HIGH, it will be cleared. If the busy bit is set in the status register, no data will be requested from the subsystem in response to a transmit command. On receive commands, data will still be transferred to subsystem. | | 71<br>(device<br>02 only) | BUSY | Subsystem busy - Input from the subsystem used to control the busy bit in the status register. If LOW when the status word is updated, the busy bit will be set; if HIGH, it will be cleared. If the busy bit is set in the status register, no data will be requested from the subsystem in response to a transmit command. | | 72 | SSFLAG | Subsystem flag - Input from the subsystem used to control the subsystem flag bit in the status register. If LOW when the status word is updated, the subsystem flag will be set; if HIGH, it will be cleared. | | 73 | ME | Message error - Output signal that goes LOW and stays low whenever there is a format or word error with the received message_over the 1553 data bus. Cleared by the next NBGT. | | 74 | RXDATAIN A | Input from the HIGH side of the primary side of<br>the coupling transformer that contacts to the<br>A channel of the 1553 bus. | | 75 | GNDA | Power supply return connection for the A channel transceiver. | | 76 | V <sub>CC</sub> A | +15 volt input power supply connection for the A channel transceiver. | | 77 | TXDATAOUT A | LOW output to the primary side of the coupling transformer that connects to the A channel of the 1553 bus. | | 78 | STATEN | Status word enable - LOW level active output<br>signal present when the status word is enabled<br>on the parallel data bus. | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-87535 | |------------------------------------------------------|-----------|---------------------|-------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>C | SHEET<br>18 | TABLE IV. Pin function, cases Y and Z (flat package). | Pin | Function | Description | |-----|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 1 | NC | No connection | | 2 | A10 | Latched output of the most significant bit (MSB) in the subaddress field of the command word. | | 3 | A9 - | Latched output of the 2nd MSB in the subaddress field of the command word. | | 4 | A8 | Latched output of the third most significant bit in the subaddress field of the command word. | | 5 | A7 | Latched output of the 2nd LSB in the subaddress field of the command word. | | 6 | A6 | Latched output of the least significant bit (LSB) in the subaddress field of the command word. | | 7 | DBO | Bidirectional parallel data bus bit 0 (LSB). | | 8 | DB1 | Bidirectional parallel data bus bit 1. | | 9 | DB2 | Bidirectional parallel data bus bit 2. | | 10 | DB3 | Bidirectional parallel data bus bit 3. | | 11 | DB4 | Bidirectional parallel data bus bit 4. | | 12 | DB5 | Bidirectional parallel data bus bit 5. | | 13 | DB6 | Bidirectional parallel data bus bit 6. | | 14 | DB7 | Bidirectional parallel data bus bit 7. | | 15 | DB8 | Bidirectional parallel data bus bit 8. | | 16 | DB9 | Bidirectional parallel data bus bit 9. | | 17 | DB10 | Bidirectional parallel data bus bit 10. | | 18 | DB11 | Bidirectional parallel data bus bit 11. | | 19 | DB12 | Bidirectional parallel data bus bit 12. | | 20 | DB13 | Bidirectional parallel data bus bit 13. | | 21 | DB14 | Bidirectional parallel data bus bit 14. | | 22 | DB15 | Bidirectional parallel data bus bit 15 (MSB). | | 23 | ٧٢ | +5 volt input power supply connection for RTU digital logic section. | | 24 | BRO ENA | Broadcast enable - When HIGH, this input allows recognition of an RT address of all ones in the command word as a broadcast message. When LOW, it prevents response to RT address 31 unless it was the assigned terminal address. | | STANDARDIZED | SIZE<br>A | | 5962-87535 | |-----------------------------------------------------------------------|-----------|---------------------|-------------| | MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>C | SHEET<br>19 | TABLE IV. Pin function, cases Y and Z (flat package) - Continued. | Pin | Function | Description | | |------------|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | 25 | GND | Power supply return for RTU digital logic section. | | | 26 | ADDRE | Input of the MSB of the assigned terminal address. | | | 27 | ADDRD | Input of the 2nd MSB of the assigned terminal address. | | | 28 | ADDRC | Input of the 3rd MSB of the assigned terminal address. | | | 29 | ADDRB | Input of the 2nd LSB of the assigned terminal address. | | | 30 | ADDRA | Input of the LSB of the assigned terminal address. | | | 31 | ADDRP | Input of address parity bit. The combination of assigned terminal address and ADDRP must be odd parity for the RT to work. | | | 32 | RTADERR | Output signal used to inform subsystem of an address parity error. If LOW, indicates parity error and the RT will not respond to any command address to a single terminal. It will respond to broadcast commands if BRO ENA is HIGH. | | | 33 | TXDATAOUT B | HIGH output to the primary side of the coupling transformer that connects to the B channel of the 1553 bus. | | | 34 | TXDATAOUT B | LOW output to the primary side of the coupling transformer that connects to the B channel of the 1553 bus. | | | <b>3</b> 5 | V <sub>EE</sub> B | -15 volt input power supply connection for the B channel transceiver. | | | 36 | V <sub>CC</sub> B | +15 volt input power supply connection for the B channel transceiver. | | | 37 | V <sub>L</sub> B | +5 volt input power supply connection for the B channel transceiver. | | | 38 | GND B | Power supply return connection for the B channel transceiver. | | | 39 | RXDATAIN B | Input from the LOW side of primary side of the coupling transformer that connects to the B channel of the 1553 bus. | | | 40 | RXDATAIN B | Input from the HIGH side of the primary side of the coupling transformer that connects to the B channel of the 1553 bus. | | | 41 | NC | No connection | | | 42 | NC | No connection | | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-87535 | |------------------------------------------------------|-----------|---------------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>C | SHEET 20 | TABLE IV. Pin function, cases Y and Z (flat package) - Continued. | Pin | Function | Description | |-----|-------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 43 | NBGT | New bus grant - LOW level output pulse (166 ns) used to indicate the start of a new protocol sequence in response to the command word just received. | | 44 | STATEN | Status word enable - LOW level active output signal present when the status word is enabled on the parallel data bus. | | 45 | TXDATAOUT A | HIGH output to the primary side of the coupling transformer that connects to the A channel of the 1553 bus. | | 46 | TXDATAOUT A | LOW output to the primary side of the coupling transformer that connects to the A channel of the 1553 bus. | | 47 | V <sub>EE</sub> A | -15 volt input power supply connection for the A channel transceiver. | | 48 | V <sub>CC</sub> A | +15 volt input power supply connection for the A channel transceiver. | | 49 | V <sub>L</sub> A | +5 volt input power supply connection for the A channel transceiver. | | 50 | GNDA | Power supply return connection for the A channel transceiver. | | 51 | RXDATAIN A | Input from the LOW side of the primary side of the coupling transformer that connects to the A channel of the 1553 bus. | | 52 | RXDATA A | Input from the HIGH side of the primary side of the coupling transformer that connects to the A channel of the 1553 bus. | | 53 | BITEN | Built-in-test word enable - LOW level output pulse (.5 $\mu$ s), present when the built-in-test word is enabled on the parallel data bus. | | 54 | ME . | Message error - Output signal that goes LOW and stays low whenever there is a format or word error with the received message over the 1553 data bus. Cleared by the next NBGT. | | 55 | SRQ | Subsystem service request - Input from the subsystem used to control the service request bit in the status register. If LOW when the status word is updated, the service request bit will be set; if HIGH, it will be cleared. | | 56 | SSFLAG | Subsystem flag - Input from the subsystem used to control the subsystem flag bit in the status register. If LOW when the status word is updated, the subsystem flag will be set; if HIGH, it will be cleared. | | STANDARDIZED | SIZE<br>A | | 5962-87535 | |-----------------------------------------------------------------------|-----------|---------------------|------------| | MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>C | SHEET 21 | TABLE IV. Pin function, cases Y and Z (flat package) - Continued. | Pin | Function | Description | |---------------------------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 57 | ILLCMD | Illegal command - Active LOW input signal from the subsystem, strobes in on the rising edge of INCMD. Used to define the command word as illegal and to set the message error bit in the status register. | | 58<br>(device<br>01 only) | BUSY | Subsystem busy - Input from the subsystem used to control the busy bit in the status register. If LOW when the status word is updated, the busy bit will be set; if HIGH, it will be cleared. If the busy bit is set in the status register, no data will be requested from the subsystem in response to a transmit command. On receive commands, data will still be transferred to subsystem. | | 58<br>(device<br>02 only) | BUSY | Subsystem busy - Input from the subsystem used to control the busy bit in the status register. If LOW when the status word is updated, the busy bit will be set; if HIGH, it will be cleared. If the busy bit is set in the status register, no data will be requested from the subsystem in response to a transmit command. | | 59 | A11 | Latched output of the $T/\overline{R}$ bit in the command word. | | 60 | TEST 1 | Factory test point - DO NOT USE. | | 61 | TEST 2 | Factory test point - DO NOT USE. | | 62 | RTFLAG | Remote terminal flag - Input signal used to control the terminal flag bit in the status register. If LOW when the status word is updated, the terminal flag bit would be set; if HIGH, it would be cleared. Normally connected to RTFAIL (pin 28). | | 63 | ADBC | Accept dynamic bus control - Active LOW input signal from subsystem used to set the dynamic bus control acceptance bit in the status register if the command word was a valid, legal mode command for dynamic bus control. | | 64 | RESET | Input resets entire RT when LOW. | | 65 | DTREQ | Data transfer request - Active LOW output signal to the subsystem indicating that the RT has data for or needs data from the subsystem and requests a data transfer over the parallel data bus. Will stay LOW until transfer is completed or transfer timeout has occurred. | | 66 | BUF ENA | Buffer enable - Input used to enable or 3-state the internal data bus buffers when they are driving the bus. When LOW, the data bus buffers are enabled. Could be connected to DTACK (pin 62) if RT is sharing the same data bus as the subsystem. | | STANDARDIZED<br>MILITARY DRAWING | SIZE<br>A | | 5962-87535 | |------------------------------------------------------|-----------|---------------------|------------| | DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | | REVISION LEVEL<br>C | SHEET 22 | TABLE IV. Pin function, cases Y and Z (flat package) - Continued. | Pin | Function | Description | |-----|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 67 | RTFAIL | Remote terminal failure - Latched active LOW output signal to the subsystem to flag detection of a remote terminal continuous self-test failure. Cleared by the start of the next message transmission (status word) and set if problem is again detected. | | 68 | 12 MHz IN | 12 MHz clock input - Input for the master clock used to run RTU circuits. | | 69 | A5 | Address line output that is LOW whenever the command word is being transferred to the subsystem over the parallel data bus, and is HIGH whenever data words are being transferred. | | 70 | GBR | Good block received - LOW level output pulse (.5 $\mu$ s) used to flag the subsystem that a valid, legal, non-mode receive command with the correct number of data words has been received without a message error and successfully transferred to the subsystem. | | 71 | DTSTR | DATA strobe - A LOW level output pulse (166 ns) present in the middle of every data word transfer over the parallel data bus. Used to latch or strobe the data into memory, FIFOs, registers, etc. Recommend using the rising edge to clock data in. | | 72 | R/W | Read/Write - Output signal that controls the direction of the internal data bus buffers. Normally, the signal is LOW and the buffers drive the data bus. When data is needed from the subsystem, it goes HIGH to turn the buffers around and the RT now appears as an input. The signal is HIGH only when DTREQ is active (LOW). | | 73 | HSFAIL | Handshake fail - Output signal that goes LOW and stays LOW whenever the subsystem fails to supply DTGRT in time to do a successful transfer. Cleared by the next NBGT. | | 74 | A4 | Multiplexed address line output. When INCMD is LOW or A6 through A10 are all zeroes or all ones (mode command), it represents the latched output of the MSB in the word count field of the command word. When INCMD is HIGH and A6 through A10 are not all zeroes or all ones, it represents the MSB of the current word counter. | | 75 | INCMD | In command - HIGH level output signal used to inform the subsystem that the RT is presently servicing a command. When low, AO-A4 represent the word count of the present command. When high AO-A4 represent the current word counter of non-mode commands. | | STANDARDIZED MILITARY DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A | | 5962-87535 | |------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>C | SHEET<br>23 | TABLE IV. Pin function, cases Y and Z (flat package) - Continued. | Pin | Function | Description Data transfer acknowledge - Active LOW output signal during data transfers to or from the subsystem indicating the RTU has received the DTGRT in response to DTREQ and is presently doing the transfer. Can be connected directly to pin 67 (BUF ENA) for control of 3-state data buffers; and to tri-state address buffer control lines, if they are used. | | | |-----|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | 76 | DTACK | | | | | 77 | DTGRT | Data transfer grant - Active LOW input signal from the subsystem that informs the RT, when DTREQ is asserted, to sta <u>rt th</u> e transfer. Once the transfer is started, DTGRT can be removed. | | | | 78 | AO | Multiplexed address line output. When INCMD is LOW or A6 through A10 are all zeroes or all ones (mode command), it represents the latched output of the LSB in the word count field of the command word. When INCMD is HIGH and A6 through A10 are not all zeroes or all ones, it represents the LSB of the current word counter. | | | | 79 | A1 | Multiplexed address line output. When INCMD is LOW or A6 through A10 are all zeroes or all ones (mode command), it represents the latched output of the 2nd LSB in the word count field of the command word. When INCMD is HIGH and A6 through A10 are not all zeroes or all ones, it represents the 2nd LSB of the current word counter. | | | | 80 | A2 | Multiplexed address line output. When INCMD is LOW or A6 through A10 are all zeroes or all ones (mode command), it represents the latched output of the 3rd MSB in the word count field of the command word. When INCMD is HIGH and A6 through A10 are not all zeroes or all ones, it represents the 3rd MSB of the current word counter. | | | | 81 | A3 | Multiplexed address line output. When INCMD is LOW or A6 through A10 are all zeroes or all ones (mode command), it represents the latched output of the 2nd MSB in the word count field of the command word. When INCMD is HIGH and A6 through A10 are not all zeroes or all ones, it represents the 2nd MSB of the current word counter. | | | | 82 | NC | No connection | | | | STANDARDIZED<br>MILITARY DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A | | 5962-87535 | |---------------------------------------------------------------------------------------------|-----------|---------------------|-------------| | | | REVISION LEVEL<br>C | SHEET<br>24 | 030125