

# **EM773**

# Energy metering IC; up to 32 kB flash and 8 kB SRAM

Rev. 1 — 1 September 2010

Objective data sheet

## 1. General description

The EM773 is an ARM Cortex-M0 based, low-cost 32-bit energy metering IC, designed for 8/16-bit smart metering applications. The EM773 offers programmability and on-chip metrology functionality combined with a low power, simple instruction set and memory addressing with reduced code size compared to existing 8/16-bit architectures.

The EM773 operates at CPU frequencies of up to 48 MHz.

The peripheral complement of the EM773 includes up to 32 kB of flash memory, up to 8 kB of data memory, one Fast-mode Plus I<sup>2</sup>C-bus interface, one RS-485/EIA-485 UART, one SPI interface with SSP features, three general purpose counter/timers, up to 25 general purpose I/O pins, and a metrology engine for energy measurement.

### 2. Features and benefits

- System:
  - ◆ ARM Cortex-M0 processor, running at frequencies of up to 48 MHz.
  - ◆ ARM Cortex-M0 built-in Nested Vectored Interrupt Controller (NVIC).
  - Serial Wire Debug.
  - System tick timer.
- Memory:
  - ◆ 32 kB on-chip flash programming memory.
  - 8 kB SRAM.
  - ◆ In-System Programming (ISP) and In-Application Programming (IAP) via on-chip bootloader software.
- Digital peripherals:
  - Up to 25 General Purpose I/O (GPIO) pins with configurable pull-up/pull-down resistors.
  - GPIO pins can be used as edge and level sensitive interrupt sources.
  - High-current output driver (20 mA) on one pin.
  - ◆ High-current sink drivers (20 mA) on two I<sup>2</sup>C-bus pins in Fast-mode Plus.
  - Three general purpose counter/timers with a total of two capture inputs and 10 match outputs.
  - Programmable WatchDog Timer (WDT).
- Analog peripherals:
  - Metrology Engine for Smart Metering with two current inputs and a voltage input.



#### Serial interfaces:

- ◆ UART with fractional baud rate generation, internal FIFO, and RS-485 support.
- One SPI controller with SSP features and with FIFO and multi-protocol capabilities.
- ◆ I<sup>2</sup>C-bus interface supporting full I<sup>2</sup>C-bus specification and Fast-mode Plus with a data rate of 1 Mbit/s with multiple address recognition and monitor mode.

#### Clock generation:

- 12 MHz internal RC oscillator trimmed to 1 % accuracy that can optionally be used as a system clock.
- Crystal oscillator with an operating range of 1 MHz to 25 MHz.
- Programmable watchdog oscillator with a frequency range of 7.8 kHz to 1.8 MHz.
- PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the system oscillator or the internal RC oscillator.
- Clock output function with divider that can reflect the system oscillator clock, IRC clock, CPU clock, and the Watchdog clock.

#### Power control:

- Integrated PMU (Power Management Unit) to minimize power consumption during Sleep, Deep-sleep, and Deep power-down modes.
- ◆ Three reduced power modes: Sleep, Deep-sleep, and Deep power-down.
- Processor wake-up from Deep-sleep mode via a dedicated start logic using up to 13 of the functional pins.
- Power-On Reset (POR).
- ◆ Brownout detect with four separate thresholds for interrupt and forced reset.
- Unique device serial number for identification.
- Single 3.3 V power supply (1.8 V to 3.6 V).
- Available as 33-pin HVQFN package.

# 3. Applications

Smart Metering

# 4. Ordering information

Table 1. Ordering information

| Type number    | Package |                                                                                                                         |         |
|----------------|---------|-------------------------------------------------------------------------------------------------------------------------|---------|
|                | Name    | Description                                                                                                             | Version |
| EM773FHN33/301 | HVQFN33 | HVQFN: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 $\times$ 7 $\times$ 0.85 mm | n/a     |

# 5. Block diagram



# 6. Pinning information

# 6.1 Pinning



# 6.2 Pin description

Table 2. EM773 pin description table (HVQFN33 package)

| Symbol                        | Pin                 | Start<br>logic<br>input | Туре | Reset state | Description                                                                                                                                                                                                                                |
|-------------------------------|---------------------|-------------------------|------|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PIO0_0 to PIO0_10             |                     |                         | I/O  |             | <b>Port 0</b> — Port 0 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 0 pins depends on the function selected through the IOCONFIG register block. Pin PIOO_11 is not available. |
| RESET/PIO0_0                  | 2[2]                | yes                     | I    | I;PU        | <b>RESET</b> — External reset input: A LOW on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0.                                                |
|                               |                     |                         | I/O  | -           | PIO0_0 — General purpose digital input/output pin.                                                                                                                                                                                         |
| PIO0_1/CLKOUT/<br>CT32B0_MAT2 | 3 <u>[3]</u>        | yes                     | I/O  | I;PU        | PIO0_1 — General purpose digital input/output pin. A<br>LOW level on this pin during reset starts the ISP<br>command handler.                                                                                                              |
|                               |                     |                         | 0    | -           | CLKOUT — Clock out pin.                                                                                                                                                                                                                    |
|                               |                     |                         | 0    | -           | CT32B0_MAT2 — Match output 2 for 32-bit timer 0.                                                                                                                                                                                           |
| PIO0_2/SSEL0/                 | 8[3]                | yes                     | I/O  | I;PU        | PIO0_2 — General purpose digital input/output pin.                                                                                                                                                                                         |
| CT16B0_CAP0                   |                     |                         | I/O  | -           | SSEL0 — Slave select for SPI0.                                                                                                                                                                                                             |
|                               |                     |                         | I    | -           | CT16B0_CAP0 — Capture input 0 for 16-bit timer 0.                                                                                                                                                                                          |
| PIO0_3                        | 9 <u>[3]</u>        | yes                     | I/O  | I;PU        | PIO0_3 — General purpose digital input/output pin.                                                                                                                                                                                         |
| PIO0_4/SCL                    | 10 <sup>[4]</sup>   | yes                     | I/O  | IA          | PIO0_4 — General purpose digital input/output pin (open-drain).                                                                                                                                                                            |
|                               |                     |                         | I/O  | -           | <b>SCL</b> — I <sup>2</sup> C-bus, open-drain clock input/output.<br>High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register.                                                              |
| PIO0_5/SDA                    | 11[4]               | yes                     | I/O  | IA          | <b>PIO0_5</b> — General purpose digital input/output pin (open-drain).                                                                                                                                                                     |
|                               |                     |                         | I/O  | -           | <b>SDA</b> — I <sup>2</sup> C-bus, open-drain data input/output.<br>High-current sink only if I <sup>2</sup> C Fast-mode Plus is selected in the I/O configuration register.                                                               |
| PIO0_6/SCK0                   | 15 <mark>[3]</mark> | yes                     | I/O  | I;PU        | PIO0_6 — General purpose digital input/output pin.                                                                                                                                                                                         |
|                               |                     |                         | I/O  | -           | SCK0 — Serial clock for SPI0.                                                                                                                                                                                                              |
| PIO0_7/CTS                    | 16 <sup>[3]</sup>   | yes                     | I/O  | I;PU        | PIO0_7 — General purpose digital input/output pin<br>(high-current output driver).                                                                                                                                                         |
|                               |                     |                         | I    | -           | CTS — Clear To Send input for UART.                                                                                                                                                                                                        |
| PIO0_8/MISO0/                 | 17 <mark>[3]</mark> | yes                     | I/O  | I;PU        | PIO0_8 — General purpose digital input/output pin.                                                                                                                                                                                         |
| CT16B0_MAT0                   |                     |                         | I/O  | -           | MISO0 — Master In Slave Out for SPI0.                                                                                                                                                                                                      |
|                               |                     |                         | 0    | -           | CT16B0_MAT0 — Match output 0 for 16-bit timer 0.                                                                                                                                                                                           |
| PIO0_9/MOSI0/                 | 18 <mark>[3]</mark> | yes                     | I/O  | I;PU        | PIO0_9 — General purpose digital input/output pin.                                                                                                                                                                                         |
| CT16B0_MAT1                   |                     |                         | I/O  | -           | MOSI0 — Master Out Slave In for SPI0.                                                                                                                                                                                                      |
|                               |                     |                         | 0    | -           | CT16B0_MAT1 — Match output 1 for 16-bit timer 0.                                                                                                                                                                                           |

Table 2. EM773 pin description table (HVQFN33 package) ...continued

| Symbol                       | Pin                      | Start<br>logic<br>input | Туре | Reset state | Description                                                                                                                                                                                                                                             |
|------------------------------|--------------------------|-------------------------|------|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SWCLK/PIO0_10/SCK0/          | 19 <mark>[3]</mark>      | yes                     | I    | I;PU        | SWCLK — Serial wire clock.                                                                                                                                                                                                                              |
| CT16B0_MAT2                  |                          |                         | I/O  | -           | PIO0_10 — General purpose digital input/output pin.                                                                                                                                                                                                     |
|                              |                          |                         | I/O  | -           | SCK0 — Serial clock for SPI0.                                                                                                                                                                                                                           |
|                              |                          |                         | 0    | -           | CT16B0_MAT2 — Match output 2 for 16-bit timer 0.                                                                                                                                                                                                        |
| I_HIGHGAIN                   | 215                      | no                      | I    | I;PU        | <b>I_HIGHGAIN</b> — High gain current input for metrology engine.                                                                                                                                                                                       |
| PIO1_1 to PIO1_9;<br>PIO1_11 |                          |                         | I/O  |             | <b>Port 1</b> — Port 1 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 1 pins depends on the function selected through the IOCONFIG register block. Pins PIO1_0 and PIO1_10 are not available. |
| VOLTAGE                      | 22 <mark>[5]</mark>      | no                      | I    | I;PU        | <b>VOLTAGE</b> — Voltage input for the metrology engine.                                                                                                                                                                                                |
| R/PIO1_1/<br>CT32B1_MAT0     | 23[5]                    | no                      | 0    | I;PU        | R — Reserved. Configure for an alternate function in<br>the IOCONFIG block.                                                                                                                                                                             |
|                              |                          |                         | I/O  | -           | PIO1_1 — General purpose digital input/output pin.                                                                                                                                                                                                      |
|                              |                          |                         | 0    | -           | CT32B1_MAT0 — Match output 0 for 32-bit timer 1.                                                                                                                                                                                                        |
| R/PIO1_2/<br>CT32B1_MAT1     | 24 <u><sup>[5]</sup></u> | no                      | I    | I;PU        | R — Reserved. Configure for an alternate function in<br>the IOCONFIG block.                                                                                                                                                                             |
|                              |                          |                         | I/O  | -           | PIO1_2 — General purpose digital input/output pin.                                                                                                                                                                                                      |
|                              |                          |                         | 0    | -           | CT32B1_MAT1 — Match output 1 for 32-bit timer 1.                                                                                                                                                                                                        |
| SWDIO/PIO1_3/                | 25 <sup>[5]</sup>        | 5 <u>[5]</u> no         | I/O  | I;PU        | <b>SWDIO</b> — Serial wire debug input/output.                                                                                                                                                                                                          |
| CT32B1_MAT2                  |                          |                         | I/O  | -           | PIO1_3 — General purpose digital input/output pin.                                                                                                                                                                                                      |
|                              |                          |                         | 0    | -           | CT32B1_MAT2 — Match output 2 for 32-bit timer 1.                                                                                                                                                                                                        |
| PIO1_4/                      | 26                       | no                      | I/O  | I;PU        | PIO1_4 — General purpose digital input/output pin.                                                                                                                                                                                                      |
| CT32B1_MAT3/WAKEUP           |                          |                         | 0    | -           | CT32B1_MAT3 — Match output 3 for 32-bit timer 1.                                                                                                                                                                                                        |
|                              |                          |                         | I    | -           | <b>WAKEUP</b> — Deep power-down mode wake-up pin. This pin must be pulled HIGH externally to enter Deep power-down mode and pulled LOW to exit Deep power-down mode.                                                                                    |
| PIO1_5/RTS/                  | 30[3]                    | no                      | I/O  | I;PU        | PIO1_5 — General purpose digital input/output pin.                                                                                                                                                                                                      |
| CT32B0_CAP0                  |                          |                         | 0    | -           | RTS — Request To Send output for UART.                                                                                                                                                                                                                  |
|                              |                          |                         | I    | -           | CT32B0_CAP0 — Capture input 0 for 32-bit timer 0.                                                                                                                                                                                                       |
| PIO1_6/RXD/                  | 31 <mark>3</mark>        | no                      | I/O  | I;PU        | PIO1_6 — General purpose digital input/output pin.                                                                                                                                                                                                      |
| CT32B0_MAT0                  |                          |                         | I    | -           | <b>RXD</b> — Receiver input for UART.                                                                                                                                                                                                                   |
|                              |                          |                         | 0    | -           | CT32B0_MAT0 — Match output 0 for 32-bit timer 0.                                                                                                                                                                                                        |
| PIO1_7/TXD/                  | 32 <mark>[3]</mark>      | no                      | I/O  | I;PU        | PIO1_7 — General purpose digital input/output pin.                                                                                                                                                                                                      |
| CT32B0_MAT1                  |                          |                         | 0    | -           | TXD — Transmitter output for UART.                                                                                                                                                                                                                      |
|                              |                          |                         | 0    | -           | CT32B0_MAT1 — Match output 1 for 32-bit timer 0.                                                                                                                                                                                                        |
| PIO1_8                       | 7 <mark>[3]</mark>       | no                      | I/O  | I;PU        | PIO1_8 — General purpose digital input/output pin.                                                                                                                                                                                                      |
| PIO1_9                       | 12 <mark>[3]</mark>      | no                      | I/O  | I;PU        | PIO1_9 — General purpose digital input/output pin.                                                                                                                                                                                                      |
| I_LOWGAIN                    | 20                       | no                      | I    | I;PU        | <b>I_LOWGAIN</b> — Low gain current input for metrology engine.                                                                                                                                                                                         |

Table 2. EM773 pin description table (HVQFN33 package) ...continued

| logic<br>input | Туре        | Reset<br>state<br>[1]                                                                                                                                                                                                             | Description                                                                                                                                                                                                                                                                                                                                     |
|----------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| no             | I/O         | I;PU                                                                                                                                                                                                                              | PIO1_11 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                             |
|                | I/O         |                                                                                                                                                                                                                                   | <b>Port 2</b> — Port 2 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 2 pins depends on the function selected through the IOCONFIG register block. Pins PIO2_1 to PIO2_11 are not available.                                                                                          |
| no             | I/O         | I;PU                                                                                                                                                                                                                              | PIO2_0 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                              |
|                | 0           | -                                                                                                                                                                                                                                 | DTR — Data Terminal Ready output for UART.                                                                                                                                                                                                                                                                                                      |
| no             | I/O         |                                                                                                                                                                                                                                   | <b>Port 3</b> — Port 3 is a 12-bit I/O port with individual direction and function controls for each bit. The operation of port 3 pins depends on the function selected through the IOCONFIG register block. Pins PIO3_0, PIO3_1, PIO3_3 and PIO3_6 to PIO3_11 are not available.                                                               |
| no             | I/O         | I;PU                                                                                                                                                                                                                              | PIO3_2 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                              |
| no             | I/O         | I;PU                                                                                                                                                                                                                              | PIO3_4 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                              |
| no             | I/O         | I;PU                                                                                                                                                                                                                              | PIO3_5 — General purpose digital input/output pin.                                                                                                                                                                                                                                                                                              |
| -              | I           | -                                                                                                                                                                                                                                 | 3.3 V supply voltage to the internal regulator, the external rail, and the metrology engine.                                                                                                                                                                                                                                                    |
| -              | I           | -                                                                                                                                                                                                                                 | Input to the oscillator circuit and internal clock generator circuits. Input voltage must not exceed 1.8 V.                                                                                                                                                                                                                                     |
| -              | 0           | -                                                                                                                                                                                                                                 | Output from the oscillator amplifier.                                                                                                                                                                                                                                                                                                           |
| -              | -           | -                                                                                                                                                                                                                                 | Thermal pad. Connect to ground.                                                                                                                                                                                                                                                                                                                 |
|                | no no no no | input           no         I/O           I/O         I/O           no         I/O           no         I/O           no         I/O           no         I/O           no         I/O           -         I           -         O | input         [1]           no         I/O         I;PU           no         I/O         I;PU           O         -         -           no         I/O         I;PU           no         I/O         I;PU           no         I/O         I;PU           -         I         -           -         I         -           -         O         - |

<sup>[1]</sup> Pin state at reset for default function: I = Input; O = Output; PU = internal pull-up enabled; IA = inactive, no pull-up/down enabled.

<sup>[2]</sup> See Figure 24 for the reset pad configuration. RESET functionality is not available in Deep power-down mode. Use the WAKEUP pin to reset the chip and wake up from Deep power-down mode.

<sup>[3] 5</sup> V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors and configurable hysteresis (see Figure 23).

<sup>[4]</sup> I<sup>2</sup>C-bus pads compliant with the I<sup>2</sup>C-bus specification for I<sup>2</sup>C standard mode and I<sup>2</sup>C Fast-mode Plus.

<sup>[5] 5</sup> V tolerant pad providing digital I/O functions with configurable pull-up/pull-down resistors, configurable hysteresis, and analog input.

<sup>[6]</sup> When the system oscillator is not used, connect XTALIN and XTALOUT as follows: XTALIN can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTALOUT should be left floating.

# 7. Functional description

### 7.1 ARM Cortex-M0 processor

The ARM Cortex-M0 is a general purpose, 32-bit microprocessor, which offers high performance and very low power consumption.

### 7.2 On-chip flash program memory

The EM773 contains 32 kB of on-chip flash memory.

### 7.3 On-chip SRAM

The EM773 contains a total of 8 kB on-chip static RAM memory.

### 7.4 Memory map

The EM773 incorporates several distinct memory regions, shown in the following figures. Figure 3 shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping.

The AHB peripheral area is 2 megabyte in size, and is divided to allow for up to 128 peripherals. The APB peripheral area is 512 kB in size and is divided to allow for up to 32 peripherals. Each peripheral of either type is allocated 16 kilobytes of space. This allows simplifying the address decoding for each peripheral.

NXP Semiconductors



# 7.5 Nested Vectored Interrupt Controller (NVIC)

The Nested Vectored Interrupt Controller (NVIC) is an integral part of the Cortex-M0. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts.

#### 7.5.1 Features

- Controls system exceptions and peripheral interrupts.
- In the EM773, the NVIC supports 32 vectored interrupts including up to 13 inputs to the start logic from individual GPIO pins.

- Four programmable interrupt priority levels, with hardware priority level masking.
- Software interrupt generation.

### 7.5.2 Interrupt sources

Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source.

Any GPIO pin (total of up to 25 pins) regardless of the selected function, can be programmed to generate an interrupt on a level, or rising edge or falling edge, or both.

#### 7.6 IOCONFIG block

The IOCONFIG block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals.

Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined.

### 7.7 Fast general purpose parallel I/O

Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Multiple outputs can be set or cleared in one write operation.

EM773 uses accelerated GPIO functions:

- GPIO registers are a dedicated AHB peripheral so that the fastest possible I/O timing can be achieved.
- Entire port value can be written in one instruction.

Additionally, any GPIO pin (total of up to 25 pins) providing a digital function can be programmed to generate an interrupt on a level, a rising or falling edge, or both.

#### 7.7.1 Features

- Bit level port registers allow a single instruction to set or clear any number of bits in one write operation.
- · Direction control of individual bits.
- All I/O default to inputs with pull-ups enabled after reset.
- Pull-up/pull-down resistor configuration can be programmed through the IOCONFIG block for each GPIO pin.

#### **7.8 UART**

The EM773 contains one UART.

Support for RS-485/9-bit mode allows both software address detection and automatic address detection using 9-bit mode.

The UART includes a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz.

#### 7.8.1 Features

- Maximum UART data bit rate of 3.125 MBit/s.
- 16 Byte Receive and Transmit FIFOs.
- Register locations conform to 16C550 industry standard.
- Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B.
- Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values.
- FIFO control mechanism that enables software flow control implementation.
- Support for RS-485/9-bit mode.
- Support for modem control.

#### 7.9 SPI serial I/O controller

The EM773 contains one SPI controller.

The SPI controller is capable of operation on a SSP, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SPI supports full duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data.

#### 7.9.1 Features

- Maximum SPI speed of 25 Mbit/s (master) or 4.17 Mbit/s (slave) (in SSP mode)
- Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses
- Synchronous serial communication
- Master or slave operation
- 8-frame FIFOs for both transmit and receive
- 4-bit to 16-bit frame

#### 7.10 I<sup>2</sup>C-bus serial I/O controller

The EM773 contains one I<sup>2</sup>C-bus controller.

The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a Serial Clock Line (SCL) and a Serial DAta line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus and can be controlled by more than one bus master connected to it.

#### **7.10.1** Features

- The I<sup>2</sup>C-interface is a standard I<sup>2</sup>C-bus compliant interface with open-drain pins. The I<sup>2</sup>C-bus interface also supports Fast-mode Plus with bit rates up to 1 Mbit/s.
- Easy to configure as master, slave, or master/slave.
- Programmable clocks allow versatile rate control.
- Bidirectional data transfer between masters and slaves.
- Multi-master bus (no central master).
- Arbitration between simultaneously transmitting masters without corruption of serial data on the bus.
- Serial clock synchronization allows devices with different bit rates to communicate via one serial bus.
- Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer.
- The I<sup>2</sup>C-bus can be used for test and diagnostic purposes.
- The I<sup>2</sup>C-bus controller supports multiple address recognition and a bus monitor mode.

### 7.11 Metrology engine

The EM773 contains a metrology engine designed to collect voltage and current inputs to calculate the active power, reactive power, apparent power and power factor of a load. The purpose of the metrology engine is for non-billing applications such as plug meters, smart appliances, industrial and consumer sub-meters, etc.

#### 7.11.1 Features

- 1 % accurate for scalable input sources up to 230 V/50 Hz/16 A and 110 V/60 Hz/20 A while maintaining this accuracy with a factor of 1 to 400 down from this maximum current.
- Automatically calculates active power in W, reactive power in VAr, apparent power in VA, power factor ratio, Vrms and Irms without ARM CPU intervention.
- Standard API for initializing, starting, stopping and reading data from the metrology engine using the ARM Cortex M0.

### 7.12 General purpose external event counter/timers

The EM773 includes two 32-bit counter/timers and one 16-bit counter/timers. The counter/timer is designed to count cycles of the system derived clock. It can optionally generate interrupts or perform other actions at specified timer values, based on four match registers. Each counter/timer also includes one capture input to trap the timer value when an input signal transitions, optionally generating an interrupt.

#### 7.12.1 Features

- A 32-bit/16-bit timer/counter with a programmable 32-bit/16-bit prescaler.
- Counter or timer operation.
- One capture channel per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also generate an interrupt.

- Four match registers per timer that allow:
  - Continuous operation with optional interrupt generation on match.
  - Stop timer on match with optional interrupt generation.
  - Reset timer on match with optional interrupt generation.
- Up to four external outputs corresponding to match registers, with the following capabilities:
  - Set LOW on match.
  - Set HIGH on match.
  - Toggle on match.
  - Do nothing on match.

### 7.13 System tick timer

The ARM Cortex-M0 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a fixed time interval (typically 10 ms).

### 7.14 Watchdog timer

The purpose of the watchdog is to reset the microcontroller within a selectable time period.

#### **7.14.1 Features**

- Internally resets chip if not periodically reloaded.
- · Debug mode.
- Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled.
- Incorrect/Incomplete feed sequence causes reset/interrupt if enabled.
- Flag to indicate watchdog reset.
- Programmable 24-bit timer with internal prescaler.
- Selectable time period from  $(T_{cy(WDCLK)} \times 256 \times 4)$  to  $(T_{cy(WDCLK)} \times 2^{24} \times 4)$  in multiples of  $T_{cv(WDCLK)} \times 4$ .
- The Watchdog Clock (WDCLK) source can be selected from the Internal RC oscillator (IRC), the Watchdog oscillator, or the main clock. This gives a wide range of potential timing choices of Watchdog operation under different power reduction conditions. It also provides the ability to run the WDT from an entirely internal source that is not dependent on an external crystal and its associated components and wiring for increased reliability.

### 7.15 Clocking and power control

### 7.15.1 Crystal oscillators

The EM773 includes three independent oscillators. These are the system oscillator, the Internal RC oscillator (IRC), and the Watchdog oscillator. Each oscillator can be used for more than one purpose as required in a particular application.

Following reset, the EM773 will operate from the Internal RC oscillator until switched by software. This allows systems to operate without any external crystal and the bootloader code to operate at a known frequency.

See Figure 4 for an overview of the EM773 clock generation.



#### 7.15.1.1 Internal RC oscillator

The IRC may be used as the clock source for the WDT, and/or as the clock that drives the PLL and subsequently the CPU. The nominal IRC frequency is 12 MHz. The IRC is trimmed to 1 % accuracy over the entire voltage and temperature range.

Upon power-up or any chip reset, the EM773 uses the IRC as the clock source. Software may later switch to one of the other available clock sources.

### 7.15.1.2 System oscillator

The system oscillator can be used as the clock source for the CPU, with or without using the PLL.

The system oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the system PLL.

#### 7.15.1.3 Watchdog oscillator

The watchdog oscillator can be used as a clock source that directly drives the CPU, the watchdog timer, or the CLKOUT pin. The watchdog oscillator nominal frequency is programmable between 7.8 kHz and 1.7 MHz. The frequency spread over processing and temperature is  $\pm 40$  %.

#### 7.15.2 System PLL

The PLL accepts an input clock frequency in the range of 10 MHz to 25 MHz. The input frequency is multiplied up to a high frequency with a Current Controlled Oscillator (CCO). The multiplier can be an integer value from 1 to 32. The CCO operates in the range of 156 MHz to 320 MHz, so there is an additional divider in the loop to keep the CCO within its frequency range while the PLL is providing the desired output frequency. The output divider may be set to divide by 2, 4, 8, or 16 to produce the output clock. Since the minimum output divider value is 2, it is insured that the PLL output has a 50 % duty cycle. The PLL is turned off and bypassed following a chip reset and may be enabled by software. The program must configure and activate the PLL, wait for the PLL to lock, and then connect to the PLL as a clock source. The PLL settling time is 100  $\mu$ s.

### 7.15.3 Clock output

The EM773 features a clock output function that routes the IRC oscillator, the system oscillator, the watchdog oscillator, or the main clock to an output pin.

### 7.15.4 Wake-up process

The EM773 begins operation at power-up and when awakened from Deep power-down mode by using the 12 MHz IRC oscillator as the clock source. This allows chip operation to resume quickly. If the system oscillator or the PLL is needed by the application, software will need to enable these features and wait for them to stabilize before they are used as a clock source.

#### 7.15.5 Power control

The EM773 supports a variety of power control features. There are three special modes of processor power reduction: Sleep mode, Deep-sleep mode, and Deep power-down mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, a register is provided for shutting down the clocks to individual on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Selected peripherals have their own clock divider which provides even better power control.

#### 7.15.5.1 Sleep mode

When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence but re-enabling the clock to the ARM core.

In Sleep mode, execution of instructions is suspended until either a reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses.

#### 7.15.5.2 Deep-sleep mode

In Deep-sleep mode, the chip is in Sleep mode, and in addition all analog blocks are shut down. As an exception, the user has the option to keep the watchdog oscillator and the BOD circuit running for self-timed wake-up and BOD protection. Deep-sleep mode allows for additional power savings.

Up to 13 pins total serve as external wake-up pins to the start logic to wake up the chip from Deep-sleep mode.

Unless the watchdog oscillator is selected to run in Deep-sleep mode, the clock source should be switched to IRC before entering Deep-sleep mode, because the IRC can be switched on and off glitch-free.

#### 7.15.5.3 Deep power-down mode

In Deep power-down mode, power is shut off to the entire chip with the exception of the WAKEUP pin. The EM773 can wake up from Deep power-down mode via the WAKEUP pin.

### 7.16 System control

### 7.16.1 Start logic

The start logic connects external pins to corresponding interrupts in the NVIC. Each pin shown in <u>Table 2</u> as input to the start logic has an individual interrupt in the NVIC interrupt vector table. The start logic pins can serve as external interrupt pins when the chip is running. In addition, an input signal on the start logic pins can wake up the chip from Deep-sleep mode when all clocks are shut down.

The start logic must be configured in the system configuration block and in the NVIC before being used.

#### 7.16.2 Reset

Reset has four sources on the EM773: the RESET pin, the Watchdog reset, Power-On Reset (POR), and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input pin. Assertion of chip reset by any source, once the operating voltage attains a usable level, starts the IRC and initializes the flash controller.

When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values.

#### 7.16.3 Brownout detection

The EM773 includes four levels for monitoring the voltage on the  $V_{DD}$  pin. If this voltage falls below one of the four selected levels, the BOD asserts an interrupt signal to the NVIC. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC in order to cause a CPU interrupt; if not, software can monitor the signal by reading a dedicated status register. Four additional threshold levels can be selected to cause a forced reset of the chip.

### 7.16.4 Code security (Code Read Protection - CRP)

This feature of the EM773 allows user to enable different levels of security in the system so that access to the on-chip flash and use of the Serial Wire Debugger (SWD) and In-System Programming (ISP) can be restricted. When needed, CRP is invoked by programming a specific pattern into a dedicated flash location. IAP commands are not affected by the CRP.

In addition, ISP entry via the PIO0\_1 pin can be disabled without enabling CRP. For details see the *EM773 user manual*.

There are three levels of Code Read Protection:

- CRP1 disables access to the chip via the SWD and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors can not be erased.
- 2. CRP2 disables access to the chip via the SWD and only allows full flash erase and update using a reduced set of the ISP commands.
- 3. Running an application with level CRP3 selected fully disables any access to the chip via the SWD pins and the ISP. This mode effectively disables ISP override using PIO0\_1 pin, too. It is up to the user's application to provide (if needed) flash update mechanism using IAP calls or call reinvoke ISP command to enable flash update via the UART.

#### **CAUTION**



If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device.

In addition to the three CRP levels, sampling of pin PIO0\_1 for valid user code can be disabled. For details see the *EM773 user manual*.

#### 7.16.5 APB interface

The APB peripherals are located on one APB bus.

#### **7.16.6 AHBLite**

The AHBLite connects the CPU bus of the ARM Cortex-M0 to the flash memory, the main static RAM, and the Boot ROM.

### 7.16.7 External interrupt inputs

All GPIO pins can be level or edge sensitive interrupt inputs.

### 7.17 Emulation and debugging

Debug functions are integrated into the ARM Cortex-M0. Serial wire debug with four breakpoints and two watchpoints is supported.

# 8. Limiting values

Table 3. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).[1]

| Symbol                 | Parameter                               | Conditions                                                                                       | Min                | Max   | Unit |
|------------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------|--------------------|-------|------|
| $V_{DD}$               | supply voltage (core and external rail) |                                                                                                  | 1.8                | 3.6   | V    |
| Vı                     | input voltage                           | 5 V tolerant I/O<br>pins; only valid<br>when the V <sub>DD</sub><br>supply voltage is<br>present | [2] -0.5           | +5.5  | V    |
| I <sub>DD</sub>        | supply current                          | per supply pin                                                                                   | [3]                | 100   | mA   |
| I <sub>SS</sub>        | ground current                          | per ground pin                                                                                   | [3] _              | 100   | mA   |
| I <sub>latch</sub>     | I/O latch-up current                    | $-(0.5V_{DD}) < V_{I} < (1.5V_{DD});$<br>$T_{j} < 125 °C$                                        | -                  | 100   | mA   |
| T <sub>stg</sub>       | storage temperature                     |                                                                                                  | [4] <b>–65</b>     | +150  | °C   |
| T <sub>j(max)</sub>    | maximum junction temperature            |                                                                                                  | -                  | 150   | °C   |
| P <sub>tot(pack)</sub> | total power dissipation (per package)   | based on package<br>heat transfer, not<br>device power<br>consumption                            | -                  | 1.5   | W    |
| V <sub>ESD</sub>       | electrostatic discharge voltage         | human body<br>model; all pins                                                                    | [ <u>5</u> ] -6500 | +6500 | V    |

- [1] The following applies to the limiting values:
  - a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum.
  - b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted.
- [2] Including voltage on outputs in 3-state mode.
- [3] The peak current is limited to 25 times the corresponding maximum current.
- [4] Dependent on package type.
- [5] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5  $k\Omega$  series resistor.

# 9. Static characteristics

Table 4. Static characteristics

| Symbol          | Parameter                               | Conditions                                                                              |                  | Min          | Typ[1] | Max         | Unit |
|-----------------|-----------------------------------------|-----------------------------------------------------------------------------------------|------------------|--------------|--------|-------------|------|
| $V_{DD}$        | supply voltage (core and external rail) |                                                                                         |                  | 1.8          | 3.3    | 3.6         | V    |
| I <sub>DD</sub> | supply current                          | Active mode; code                                                                       |                  |              |        |             |      |
|                 |                                         | while(1){}                                                                              |                  |              |        |             |      |
|                 |                                         | executed from flash                                                                     |                  |              |        |             |      |
|                 |                                         | system clock = 12 MHz                                                                   | [2][3][4]        | -            | 3      | -           | mΑ   |
|                 |                                         | $V_{DD} = 3.3 \text{ V}$                                                                | <u>[5][6]</u>    |              |        |             |      |
|                 |                                         | system clock = 50 MHz                                                                   | [2][3][5]        | -            | 9      | -           | mΑ   |
|                 |                                         | $V_{DD} = 3.3 \text{ V}$                                                                | <u>[6][7]</u>    |              |        |             |      |
|                 |                                         | Sleep mode;                                                                             | [2][3][4]        | -            | 2      | -           | mA   |
|                 |                                         | system clock = 12 MHz                                                                   | <u>[5][6]</u>    |              |        |             |      |
|                 |                                         | $V_{DD} = 3.3 \text{ V}$                                                                |                  |              |        |             |      |
|                 |                                         | Deep-sleep mode;<br>V <sub>DD</sub> = 3.3 V                                             | [2][3][8]        | -            | 6      | -           | μΑ   |
|                 |                                         | Deep power-down mode; $V_{DD} = 3.3 \text{ V}$                                          | [2][9]           | -            | 220    | -           | nA   |
| Standard port   | pins, RESET                             |                                                                                         |                  |              |        |             |      |
| IL              | LOW-level input current                 | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled                                 |                  | -            | 0.5    | 10          | nA   |
| Іін             | HIGH-level input current                | V <sub>I</sub> = V <sub>DD</sub> ; on-chip<br>pull-down resistor<br>disabled            |                  | -            | 0.5    | 10          | nA   |
| oz              | OFF-state output current                | $V_O = 0 \text{ V}; V_O = V_{DD};$<br>on-chip pull-up/down<br>resistors disabled        |                  | -            | 0.5    | 10          | nA   |
| V <sub>I</sub>  | input voltage                           | pin configured to provide a digital function                                            | [10][11]<br>[12] | 0            | -      | 5.0         | V    |
| V <sub>O</sub>  | output voltage                          | output active                                                                           |                  | 0            | -      | $V_{DD}$    | V    |
| V <sub>IH</sub> | HIGH-level input voltage                |                                                                                         |                  | $0.7V_{DD}$  | -      | -           | V    |
| V <sub>IL</sub> | LOW-level input voltage                 |                                                                                         |                  | -            | -      | $0.3V_{DD}$ | V    |
| $V_{hys}$       | hysteresis voltage                      |                                                                                         |                  | -            | 0.4    | -           | V    |
| V <sub>OH</sub> | HIGH-level output voltage               | $2.0 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V};$<br>$\text{I}_{OH} = -4 \text{ mA}$ |                  | $V_{DD}-0.4$ | -      | -           | V    |
|                 |                                         | 1.8 V $\leq$ V <sub>DD</sub> < 2.0 V;<br>I <sub>OH</sub> = -3 mA                        |                  | $V_{DD}-0.4$ | -      | -           | V    |
| V <sub>OL</sub> | LOW-level output voltage                | $2.0~V \leq V_{DD} \leq 3.6~V; \\ I_{OL} = 4~mA$                                        |                  | -            | -      | 0.4         | V    |
|                 |                                         | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V};$<br>$\text{I}_{OL} = 3 \text{ mA}$    |                  | -            | -      | 0.4         | V    |



 Table 4.
 Static characteristics ...continued

| Symbol           | Parameter                               | Conditions                                                                                             |                  | Min             | Typ[1] | Max         | Unit |
|------------------|-----------------------------------------|--------------------------------------------------------------------------------------------------------|------------------|-----------------|--------|-------------|------|
| I <sub>OH</sub>  | HIGH-level output current               | $V_{OH} = V_{DD} - 0.4 \text{ V};$<br>2.0 V \le V_{DD} \le 3.6 V                                       |                  | -4              | -      | -           | mA   |
|                  |                                         | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}$                                                      |                  | -3              | -      | -           | mA   |
| I <sub>OL</sub>  | LOW-level output                        | V <sub>OL</sub> = 0.4 V                                                                                |                  | 4               | -      | -           | mA   |
| 0-               | current                                 | $2.0 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V}$                                                    |                  |                 |        |             |      |
|                  |                                         | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}$                                                      |                  | 3               | -      | -           | mA   |
| I <sub>OHS</sub> | HIGH-level short-circuit output current | $V_{OH} = 0 V$                                                                                         | [13]             | -               | -      | <b>-45</b>  | mA   |
| I <sub>OLS</sub> | LOW-level short-circuit output current  | $V_{OL} = V_{DD}$                                                                                      | [13]             | -               | -      | 50          | mA   |
| $I_{pd}$         | pull-down current                       | V <sub>I</sub> = 5 V                                                                                   |                  | 10              | 50     | 150         | μΑ   |
| I <sub>pu</sub>  | pull-up current                         | $V_I = 0 V;$                                                                                           |                  | -15             | -50    | -85         | μΑ   |
|                  |                                         | $2.0~V \leq V_{DD} \leq 3.6~V$                                                                         |                  |                 |        |             |      |
|                  |                                         | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}$                                                      |                  | -10             | -50    | -85         | μΑ   |
|                  |                                         | $V_{DD} < V_I < 5 V$                                                                                   |                  | 0               | 0      | 0           | μΑ   |
| High-drive o     | output pin (PIO0_7)                     |                                                                                                        |                  |                 |        |             |      |
| I <sub>IL</sub>  | LOW-level input current                 | $V_I = 0 V$ ; on-chip pull-up resistor disabled                                                        |                  | -               | 0.5    | 10          | nA   |
| I <sub>IH</sub>  | HIGH-level input current                | V <sub>I</sub> = V <sub>DD</sub> ; on-chip<br>pull-down resistor<br>disabled                           |                  | -               | 0.5    | 10          | nA   |
| l <sub>OZ</sub>  | OFF-state output current                | V <sub>O</sub> = 0 V; V <sub>O</sub> = V <sub>DD</sub> ;<br>on-chip pull-up/down<br>resistors disabled |                  | -               | 0.5    | 10          | nA   |
| V <sub>I</sub>   | input voltage                           | pin configured to provide a digital function                                                           | [10][11]<br>[12] | 0               | -      | 5.0         | V    |
| Vo               | output voltage                          | output active                                                                                          |                  | 0               | -      | $V_{DD}$    | V    |
| $V_{IH}$         | HIGH-level input voltage                |                                                                                                        |                  | $0.7V_{DD}$     | -      | -           | V    |
| V <sub>IL</sub>  | LOW-level input voltage                 |                                                                                                        |                  | -               | -      | $0.3V_{DD}$ | V    |
| $V_{hys}$        | hysteresis voltage                      |                                                                                                        |                  | 0.4             | -      | -           | V    |
| V <sub>OH</sub>  | HIGH-level output voltage               | $2.5 \text{ V} \le \text{V}_{DD} \le 3.6 \text{ V};$<br>$\text{I}_{OH} = -20 \text{ mA}$               |                  | $V_{DD}-0.4$    | -      | -           | V    |
|                  |                                         | $1.8 \text{ V} \le \text{V}_{DD} < 2.5 \text{ V};$ $\text{I}_{OH} = -12 \text{ mA}$                    |                  | $V_{DD}-0.4 \\$ | -      | -           | V    |
| V <sub>OL</sub>  | LOW-level output voltage                | $2.0 \text{ V} \leq \text{V}_{DD} \leq 3.6 \text{ V};$ $\text{I}_{OL} = 4 \text{ mA}$                  |                  | -               | -      | 0.4         | V    |
|                  |                                         | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V};$<br>$\text{I}_{OL} = 3 \text{ mA}$                   |                  | -               | -      | 0.4         | V    |
| I <sub>OH</sub>  | HIGH-level output current               | $V_{OH} = V_{DD} - 0.4 \text{ V};$<br>2.5 V $\leq$ V <sub>DD</sub> $\leq$ 3.6 V                        |                  | 20              | -      | -           | mA   |
|                  |                                         | $1.8~V \leq V_{DD} < 2.5~V$                                                                            |                  | 12              | -      | -           | mA   |



 Table 4.
 Static characteristics ...continued

| Symbol                                   | Parameter                              | Conditions                                                                                 |      | Min         | Typ <mark>[1]</mark> | Max         | Unit |
|------------------------------------------|----------------------------------------|--------------------------------------------------------------------------------------------|------|-------------|----------------------|-------------|------|
| I <sub>OL</sub>                          | LOW-level output current               | $V_{OL} = 0.4 \text{ V}$                                                                   |      | 4           | -                    | -           | mA   |
|                                          | Current                                | $2.0~V \leq V_{DD} \leq 3.6~V$                                                             |      |             |                      |             |      |
|                                          |                                        | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}$                                          |      | 3           | -                    | -           | mA   |
| l <sub>OLS</sub>                         | LOW-level short-circuit output current | $V_{OL} = V_{DD}$                                                                          | [13] | -           | -                    | 50          | mA   |
| I <sub>pd</sub>                          | pull-down current                      | $V_I = 5 V$                                                                                |      | 10          | 50                   | 150         | μΑ   |
| l <sub>pu</sub>                          | pull-up current                        | $V_I = 0 V$                                                                                |      | -15         | -50                  | -85         | μΑ   |
|                                          |                                        | $2.0~V \leq V_{DD} \leq 3.6~V$                                                             |      |             |                      |             |      |
|                                          |                                        | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}$                                          |      | -10         | -50                  | -85         | μΑ   |
|                                          |                                        | $V_{DD} < V_{I} < 5 V$                                                                     |      | 0           | 0                    | 0           | μΑ   |
| I <sup>2</sup> C-bus pins                | (PIO0_4 and PIO0_5)                    |                                                                                            |      |             |                      |             |      |
| $V_{IH}$                                 | HIGH-level input voltage               |                                                                                            |      | $0.7V_{DD}$ | -                    | -           | V    |
| V <sub>IL</sub>                          | LOW-level input voltage                | )                                                                                          |      | -           | -                    | $0.3V_{DD}$ | V    |
| V <sub>hys</sub>                         | hysteresis voltage                     |                                                                                            |      | -           | $0.5V_{DD}$          | -           | V    |
| I <sub>OL</sub>                          | LOW-level output current               | V <sub>OL</sub> = 0.4 V; I <sup>2</sup> C-bus pins<br>configured as standard<br>mode pins  |      | 4           | -                    | -           | mA   |
|                                          |                                        | $2.0~V \leq V_{DD} \leq 3.6~V$                                                             |      |             |                      |             |      |
|                                          |                                        | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}$                                          |      | 3           | -                    | -           |      |
| I <sub>OL</sub> LOW-level output current | •                                      | V <sub>OL</sub> = 0.4 V; I <sup>2</sup> C-bus pins<br>configured as Fast-mode<br>Plus pins |      | 20          | -                    | -           | mA   |
|                                          |                                        | $2.0~V \leq V_{DD} \leq 3.6~V$                                                             |      |             |                      |             |      |
|                                          |                                        | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}$                                          |      | 16          | -                    | -           |      |
| I <sub>LI</sub>                          | input leakage current                  | $V_I = V_{DD}$                                                                             | [14] | -           | 2                    | 4           | μΑ   |
|                                          |                                        | V <sub>I</sub> = 5 V                                                                       |      | -           | 10                   | 22          | μΑ   |
|                                          |                                        |                                                                                            |      |             |                      |             |      |

Table 4. Static characteristics ...continued

| anno                 |                      | •          |      |        |      |      |
|----------------------|----------------------|------------|------|--------|------|------|
| Symbol               | Parameter            | Conditions | Min  | Typ[1] | Max  | Unit |
| Oscillator pir       | าร                   |            |      |        |      |      |
| V <sub>i(xtal)</sub> | crystal input voltag | е          | -0.5 | 1.8    | 1.95 | V    |
| V <sub>o(xtal)</sub> | crystal output volta | ige        | -0.5 | 1.8    | 1.95 | V    |

- [1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.
- [2]  $T_{amb} = 25 \, ^{\circ}C$ .
- [3] IDD measurements were performed with all pins configured as GPIO outputs driven LOW and pull-up resistors disabled.
- [4] IRC enabled; system oscillator disabled; system PLL disabled.
- [5] BOD disabled.
- [6] All peripherals disabled in the AHBCLKCTRL register. Peripheral clocks to UART and SPI0/1 disabled in system configuration block.
- [7] IRC disabled; system oscillator enabled; system PLL enabled.
- [8] All oscillators and analog blocks turned off in the PDSLEEPCFG register; PDSLEEPCFG = 0xFFFF FDFF.
- [9] WAKEUP pin pulled HIGH externally.
- [10] Including voltage on outputs in 3-state mode.
- [11]  $V_{DD}$  supply voltage must be present.
- [12] 3-state outputs go into 3-state mode in Deep power-down mode.
- [13] Allowed as long as the current limit does not exceed the maximum current allowed by the device.
- [14] To V<sub>SS</sub>.

### 9.1 BOD static characteristics

Table 5. BOD static characteristics[1]

 $T_{amb} = 25 \, ^{\circ}\text{C}.$ 

| Symbol   | Parameter         | Conditions        | Min | Тур  | Max | Unit |
|----------|-------------------|-------------------|-----|------|-----|------|
| $V_{th}$ | threshold voltage | interrupt level 0 |     |      |     |      |
|          |                   | assertion         | -   | 1.65 | -   | V    |
|          |                   | de-assertion      | -   | 1.80 | -   | V    |
|          |                   | interrupt level 1 |     |      |     |      |
|          |                   | assertion         | -   | 2.22 | -   | V    |
|          |                   | de-assertion      | -   | 2.35 | -   | V    |
|          |                   | interrupt level 2 |     |      |     |      |
|          |                   | assertion         | -   | 2.52 | -   | V    |
|          |                   | de-assertion      | -   | 2.66 | -   | V    |
|          |                   | interrupt level 3 |     |      |     |      |
|          |                   | assertion         | -   | 2.80 | -   | V    |
|          |                   | de-assertion      | -   | 2.90 | -   | V    |
|          |                   | reset level 0     |     |      |     |      |
|          |                   | assertion         | -   | 1.46 | -   | V    |
|          |                   | de-assertion      | -   | 1.63 | -   | V    |
|          |                   | reset level 1     |     |      |     |      |
|          |                   | assertion         | -   | 2.06 | -   | V    |
|          |                   | de-assertion      | -   | 2.15 | -   | V    |
|          |                   | reset level 2     |     |      |     |      |
|          |                   | assertion         | -   | 2.35 | -   | V    |
|          |                   | de-assertion      | -   | 2.43 | -   | V    |
|          |                   | reset level 3     |     |      |     |      |
|          |                   | assertion         | -   | 2.63 | -   | V    |
|          |                   | de-assertion      | -   | 2.71 | -   | V    |

<sup>[1]</sup> Interrupt levels are selected by writing the level value to the BOD control register BODCTRL, see *EM773* user manual.

### 9.2 Power consumption

Power measurements in Active, Sleep, and Deep-sleep modes were performed under the following conditions (see *EM773 user manual*):

- Configure all pins as GPIO with pull-up resistor disabled in the IOCONFIG block.
- Configure GPIO pins as outputs using the GPIOnDIR registers.
- Write 0 to all GPIOnDATA registers to drive the outputs LOW.

### **Energy metering IC**



Conditions:  $T_{amb} = 25$  °C; active mode entered executing code while (1) {} from flash; all peripherals disabled in the AHBCLKCTRL register (AHBCLKCTRL = 0x1F); all peripheral clocks disabled; internal pull-up resistors disabled; BOD disabled.

- (1) System oscillator and system PLL disabled; IRC enabled.
- (2) System oscillator and system PLL enabled; IRC disabled.

Fig 5. Active mode: Typical supply current  $I_{DD}$  versus supply voltage  $V_{DD}$  for different system clock frequencies



Conditions:  $V_{DD} = 3.3 \text{ V}$ ; active mode entered executing code while (1) {} from flash; all peripherals disabled in the AHBCLKCTRL register (AHBCLKCTRL = 0x1F); all peripheral clocks disabled; internal pull-up resistors disabled; BOD disabled.

- (1) System oscillator and system PLL disabled; IRC enabled.
- (2) System oscillator and system PLL enabled; IRC disabled.

Fig 6. Active mode: Typical supply current I<sub>DD</sub> versus temperature for different system clock frequencies

#### **Energy metering IC**



Conditions:  $V_{DD} = 3.3 \text{ V}$ ; sleep mode entered from flash; all peripherals disabled in the AHBCLKCTRL register (AHBCLKCTRL = 0x1F); all peripheral clocks disabled; internal pull-up resistors disabled; BOD disabled.

- (1) System oscillator and system PLL disabled; IRC enabled.
- (2) System oscillator and system PLL enabled; IRC disabled.

Fig 7. Sleep mode: Typical supply current I<sub>DD</sub>versus temperature for different system clock frequencies



Conditions: BOD disabled; all oscillators and analog blocks disabled in the PDSLEEPCFG register (PDSLEEPCFG = 0xFFFF FDFF).

Fig 8. Deep-sleep mode: Typical supply current  $I_{DD}$  versus temperature for different supply voltages  $V_{DD}$ 



Fig 9. Deep power-down mode: Typical supply current  $I_{DD}$  versus temperature for different supply voltages  $V_{DD}$ 

# 9.3 Electrical pin characteristics



Fig 10. High-drive output: Typical HIGH-level output voltage  $V_{OH}$  versus HIGH-level output current  $I_{OH}$ .



Fig 11. I<sup>2</sup>C-bus pins (high current sink): Typical LOW-level output current I<sub>OL</sub> versus LOW-level output voltage Vol





Fig 13. Typical HIGH-level output voltage  $V_{\text{OH}}$  versus HIGH-level output source current I<sub>OH</sub>



NXP Semiconductors EM



# 10. Dynamic characteristics

# 10.1 Flash memory

Table 6. Flash characteristics

 $T_{amb} = -40 \, ^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ , unless otherwise specified.

| Symbol            | Parameter        | Conditions                                   |            | Min   | Тур | Max  | Unit   |
|-------------------|------------------|----------------------------------------------|------------|-------|-----|------|--------|
| $N_{\text{endu}}$ | endurance        |                                              | <u>[1]</u> | 10000 | -   | -    | cycles |
| t <sub>ret</sub>  | retention time   | powered                                      |            | 10    | -   | -    | years  |
|                   |                  | unpowered                                    |            | 20    | -   | -    | years  |
| t <sub>er</sub>   | erase time       | sector or multiple<br>consecutive<br>sectors |            | 95    | 100 | 105  | ms     |
| t <sub>prog</sub> | programming time |                                              | [2]        | 0.95  | 1   | 1.05 | ms     |

<sup>[1]</sup> Number of program/erase cycles.

### 10.2 External clock

Table 7. Dynamic characteristic: external clock  $T_{amb} = -40 \, ^{\circ}\text{C}$  to +85  $^{\circ}\text{C}$ ;  $V_{DD}$  over specified ranges.[1]

| Symbol               | Parameter            | Conditions | Min                             | Typ[2] | Max  | Unit |
|----------------------|----------------------|------------|---------------------------------|--------|------|------|
| $f_{osc}$            | oscillator frequency |            | 1                               | -      | 25   | MHz  |
| T <sub>cy(clk)</sub> | clock cycle time     |            | 40                              | -      | 1000 | ns   |
| t <sub>CHCX</sub>    | clock HIGH time      |            | $T_{\text{cy(clk)}} \times 0.4$ | -      | -    | ns   |
| t <sub>CLCX</sub>    | clock LOW time       |            | $T_{\text{cy(clk)}} \times 0.4$ | -      | -    | ns   |
| t <sub>CLCH</sub>    | clock rise time      |            | -                               | -      | 5    | ns   |
| t <sub>CHCL</sub>    | clock fall time      |            | -                               | -      | 5    | ns   |

<sup>[1]</sup> Parameters are valid over operating temperature range unless otherwise specified.

<sup>[2]</sup> Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.



<sup>[2]</sup> Programming times are given for writing 256 bytes from RAM to the flash. Data must be written to the flash in blocks of 256 bytes.

### 10.3 Internal oscillators

Table 8. Dynamic characteristic: internal oscillators

 $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}; 2.7 \, \text{V} \leq V_{DD} \leq 3.6 \, \text{V}.$ 

| Symbol        | Parameter                        | Conditions | Min   | Typ <sup>[2]</sup> | Max   | Unit |
|---------------|----------------------------------|------------|-------|--------------------|-------|------|
| $f_{osc(RC)}$ | internal RC oscillator frequency | -          | 11.88 | 12                 | 12.12 | MHz  |

- [1] Parameters are valid over operating temperature range unless otherwise specified.
- Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages.



Conditions: Frequency values are typical values. 12 MHz  $\pm$  1 % accuracy is guaranteed for 2.7 V  $\leq$  V<sub>DD</sub>  $\leq$  3.6 V and T<sub>amb</sub> = -40 °C to +85 °C. Variations between parts may cause the IRC to fall outside the 12 MHz  $\pm$  1 % accuracy specification for voltages below 2.7 V.

Fig 17. Internal RC oscillator frequency vs. temperature

Table 9. Dynamic characteristics: Watchdog oscillator

| Symbol           | Parameter                     | Conditions                                               | Min    | Typ[1] | Max | Unit |
|------------------|-------------------------------|----------------------------------------------------------|--------|--------|-----|------|
| f <sub>osc</sub> | internal oscillator frequency | DIVSEL = 0x1F, FREQSEL = 0x1 in the WDTOSCCTRL register; | [2][3] | 7.8    | -   | kHz  |
|                  |                               | DIVSEL = 0x00, FREQSEL = 0xF in the WDTOSCCTRL register  | [2][3] | 1700   | -   | kHz  |

- [1] Typical ratings are not guaranteed. The values listed are at room temperature (25  $^{\circ}$ C), nominal supply voltages.
- [2] The typical frequency spread over processing and temperature ( $T_{amb} = -40$  °C to +85 °C) is  $\pm 40$  %.
- [3] See the EM773 user manual.

### 10.4 I/O pins

Table 10. Dynamic characteristic: I/O pins[1]

 $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}; 3.0 \, \text{V} \le \text{V}_{DD} \le 3.6 \, \text{V}.$ 

| Symbol         | Parameter | Conditions                     | Min | Тур | Max | Unit |
|----------------|-----------|--------------------------------|-----|-----|-----|------|
| $t_r$          | rise time | pin<br>configured as<br>output | 3.0 | -   | 5.0 | ns   |
| t <sub>f</sub> | fall time | pin<br>configured as<br>output | 2.5 | -   | 5.0 | ns   |

<sup>[1]</sup> Applies to standard port pins and  $\overline{\mathsf{RESET}}$  pin.

### 10.5 I2C-bus

Table 11. Dynamic characteristic: I<sup>2</sup>C-bus pins[1]

 $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C.}$ 

| Symbol              | Parameter                    |              | Conditions                  | Min                   | Max | Unit |    |
|---------------------|------------------------------|--------------|-----------------------------|-----------------------|-----|------|----|
| f <sub>SCL</sub>    | SCL clock                    |              | Standard-mode               | 0                     | 100 | kHz  |    |
|                     | frequency                    |              | Fast-mode                   | 0                     | 400 | kHz  |    |
|                     |                              |              | Fast-mode Plus              | 0                     | 1   | MHz  |    |
| t <sub>f</sub>      | fall time                    | [4][5][6][7] | of both SDA and SCL signals | -                     | 300 | ns   |    |
|                     |                              |              | Standard-mode               |                       |     |      |    |
|                     |                              |              | Fast-mode                   | $20 + 0.1 \times C_b$ | 300 | ns   |    |
|                     |                              |              | Fast-mode Plus              | -                     | 120 | ns   |    |
| $t_{LOW}$           | LOW period of                |              | Standard-mode               | 4.7                   | -   | μS   |    |
|                     | the SCL clock                |              | Fast-mode                   | 1.3                   | -   | μS   |    |
|                     |                              |              | Fast-mode Plus              | 0.5                   | -   | μS   |    |
| t <sub>HIGH</sub>   | HIGH period of the SCL clock | •            |                             | Standard-mode         | 4.0 | -    | μS |
|                     |                              |              | Fast-mode                   | 0.6                   | -   | μS   |    |
|                     |                              |              | Fast-mode Plus              | 0.26                  | -   | μS   |    |
| t <sub>HD;DAT</sub> | data hold time               | [3][4][8]    | Standard-mode               | 0                     | -   | μS   |    |
|                     |                              |              | Fast-mode                   | 0                     | -   | μS   |    |
|                     |                              |              | Fast-mode Plus              | 0                     | -   | μS   |    |
| t <sub>SU;DAT</sub> | data set-up                  | [9][10]      | Standard-mode               | 250                   | -   | ns   |    |
|                     | time                         |              | Fast-mode                   | 100                   | -   | ns   |    |
|                     |                              |              | Fast-mode Plus              | 50                    | -   | ns   |    |
|                     |                              |              |                             |                       |     |      |    |

<sup>[1]</sup> See the  $I^2C$ -bus specification UM10204 for details.

<sup>[2]</sup> Parameters are valid over operating temperature range unless otherwise specified.

<sup>[3]</sup> tHD;DAT is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge.

<sup>[4]</sup> A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL.

<sup>[5]</sup>  $C_b$  = total capacitance of one bus line in pF.

- [6] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>.
- [7] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing.
- [8] The maximum  $t_{HD;DAT}$  could be 3.45  $\mu s$  and 0.9  $\mu s$  for Standard-mode and Fast-mode but must be less than the maximum of  $t_{VD;DAT}$  or  $t_{VD;ACK}$  by a transition time (see UM10204). This maximum must only be met if the device does not stretch the LOW period ( $t_{LOW}$ ) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock.
- [9] tSU;DAT is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge.
- [10] A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system but the requirement t<sub>SU;DAT</sub> = 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>r(max)</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time.



#### 10.6 SPI interfaces

Table 12. Dynamic characteristics of SPI pins in SPI mode

| Symbol                | Parameter              | Conditions                                        |     | Min  | Тур | Max | Unit |
|-----------------------|------------------------|---------------------------------------------------|-----|------|-----|-----|------|
| _                     | er (in SPI mode)       |                                                   |     |      |     |     |      |
| T <sub>cy(clk)</sub>  | clock cycle time       | when only receiving                               | [1] | 40   | -   | -   | ns   |
|                       |                        | when only transmitting                            | [1] | 27.8 |     |     | ns   |
| t <sub>DS</sub>       | data set-up time       | in SPI mode                                       | [2] | 15   | -   | -   | ns   |
|                       |                        | $2.4~V \leq V_{DD} \leq 3.6~V$                    |     |      |     |     |      |
|                       |                        | $2.0~V \leq V_{DD} < 2.4~V$                       | [2] | 20   |     |     | ns   |
|                       |                        | $1.8 \text{ V} \le \text{V}_{DD} < 2.0 \text{ V}$ | [2] | 24   | -   | -   | ns   |
| t <sub>DH</sub>       | data hold time         | in SPI mode                                       | [2] | 0    | -   | -   | ns   |
| $t_{V(Q)}$            | data output valid time | in SPI mode                                       | [2] | -    | -   | 10  | ns   |
| t <sub>h(Q)</sub>     | data output hold time  | in SPI mode                                       | [2] | 0    | -   | -   | ns   |
| SPI slave             | (in SPI mode)          |                                                   |     |      |     |     |      |
| T <sub>cy(PCLK)</sub> | PCLK cycle time        |                                                   |     | 20   | -   | -   | ns   |

Table 12. Dynamic characteristics of SPI pins in SPI mode

| Symbol            | Parameter              | Conditions  |        | Min                         | Тур | Max                          | Unit |
|-------------------|------------------------|-------------|--------|-----------------------------|-----|------------------------------|------|
| $t_{DS}$          | data set-up time       | in SPI mode | [3][4] | 0                           | -   | -                            | ns   |
| t <sub>DH</sub>   | data hold time         | in SPI mode | [3][4] | $3 \times T_{cy(PCLK)} + 4$ | -   | -                            | ns   |
| $t_{V(Q)}$        | data output valid time | in SPI mode | [3][4] | -                           | -   | $3 \times T_{cy(PCLK)} + 11$ | ns   |
| t <sub>h(Q)</sub> | data output hold time  | in SPI mode | [3][4] | -                           | -   | $2 \times T_{cy(PCLK)} + 5$  | ns   |

- [1] T<sub>cy(clk)</sub> = (SSPCLKDIV × (1 + SCR) × CPSDVSR) / f<sub>main</sub>. The clock cycle time derived from the SPI bit rate T<sub>cy(clk)</sub> is a function of the main clock frequency f<sub>main</sub>, the SPI peripheral clock divider (SSPCLKDIV), the SPI SCR parameter (specified in the SSP0CR0 register), and the SPI CPSDVSR parameter (specified in the SPI clock prescale register).
- [2]  $T_{amb} = -40 \,^{\circ}\text{C}$  to 85  $^{\circ}\text{C}$ .
- [3]  $T_{cy(clk)} = 12 \times T_{cy(PCLK)}$ .
- [4]  $T_{amb} = 25$  °C; for normal voltage supply range:  $V_{DD} = 3.3$  V.



Fig 19. SPI master timing in SPI mode



# 11. Application information

### 11.1 XTAL input

The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with  $C_i = 100$  pF. To limit the input voltage to the specified range, choose an additional capacitor to ground  $C_g$  which attenuates the input voltage by a factor  $C_i/(C_i + C_g)$ . In slave mode, a minimum of 200 mV(RMS) is needed.



In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF (Figure 21), with an amplitude between 200 mV(RMS) and 1000 mV(RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTALOUT pin in this configuration can be left unconnected.

External components and models used in oscillation mode are shown in Figure 22 and in Table 13 and Table 14. Since the feedback resistance is integrated on chip, only a crystal and the capacitances  $C_{X1}$  and  $C_{X2}$  need to be connected externally in case of fundamental mode oscillation (the fundamental frequency is represented by L,  $C_L$  and  $R_S$ ). Capacitance  $C_P$  in Figure 22 represents the parallel package capacitance and should not be larger than 7 pF. Parameters  $F_{OSC}$ ,  $C_L$ ,  $R_S$  and  $C_P$  are supplied by the crystal manufacturer (see Table 13).

NXP Semiconductors EM7

**Energy metering IC** 



Fig 22. Oscillator modes and models: oscillation mode of operation and external crystal model used for  $C_{X1}/C_{X2}$  evaluation

Table 13. Recommended values for  $C_{X1}/C_{X2}$  in oscillation mode (crystal and external components parameters) low frequency mode

| Fundamental oscillation frequency Fosc | Crystal load capacitance C <sub>L</sub> | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> , C <sub>X2</sub> |
|----------------------------------------|-----------------------------------------|--------------------------------------------------|------------------------------------------------------------|
| 1 MHz - 5 MHz                          | 10 pF                                   | < 300 Ω                                          | 18 pF, 18 pF                                               |
|                                        | 20 pF                                   | < 300 Ω                                          | 39 pF, 39 pF                                               |
|                                        | 30 pF                                   | < 300 Ω                                          | 57 pF, 57 pF                                               |
| 5 MHz - 10 MHz                         | 10 pF                                   | < 300 Ω                                          | 18 pF, 18 pF                                               |
|                                        | 20 pF                                   | < 200 Ω                                          | 39 pF, 39 pF                                               |
|                                        | 30 pF                                   | < 100 Ω                                          | 57 pF, 57 pF                                               |
| 10 MHz - 15 MHz                        | 10 pF                                   | < 160 Ω                                          | 18 pF, 18 pF                                               |
|                                        | 20 pF                                   | < 60 Ω                                           | 39 pF, 39 pF                                               |
| 15 MHz - 20 MHz                        | 10 pF                                   | < 80 Ω                                           | 18 pF, 18 pF                                               |

Table 14. Recommended values for C<sub>X1</sub>/C<sub>X2</sub> in oscillation mode (crystal and external components parameters) high frequency mode

| Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load capacitance C <sub>L</sub> | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> , C <sub>X2</sub> |
|----------------------------------------------------|-----------------------------------------|--------------------------------------------------|------------------------------------------------------------|
| 15 MHz - 20 MHz                                    | 10 pF                                   | < 180 Ω                                          | 18 pF, 18 pF                                               |
|                                                    | 20 pF                                   | < 100 Ω                                          | 39 pF, 39 pF                                               |
| 20 MHz - 25 MHz                                    | 10 pF                                   | < 160 Ω                                          | 18 pF, 18 pF                                               |
|                                                    | 20 pF                                   | < 80 Ω                                           | 39 pF, 39 pF                                               |

### 11.2 XTAL Printed Circuit Board (PCB) layout guidelines

The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors  $C_{x1}$ ,  $C_{x2}$ , and  $C_{x3}$  in case of third overtone crystal usage have a common ground plane. The external components must also be connected to the ground plain. Loops must be made as small as possible in

order to keep the noise coupled in via the PCB as small as possible. Also parasitics should stay as small as possible. Values of  $C_{x1}$  and  $C_{x2}$  should be chosen smaller accordingly to the increase in parasitics of the PCB layout.

### 11.3 Standard I/O pad configuration

Figure 23 shows the possible pin modes for standard I/O pins with analog input function:

- Digital output driver
- · Digital input: Pull-up enabled/disabled
- Digital input: Pull-down enabled/disabled
- Digital input: Repeater mode enabled/disabled
- Analog input



# 11.4 Reset pad configuration



# 12. Package outline

HVQFN33: plastic thermal enhanced very thin quad flat package; no leads; 33 terminals; body 7 x 7 x 0.85 mm



Fig 25. Package outline (HVQFN33)

# **Energy metering IC**

# 13. Abbreviations

Table 15. Abbreviations

| Acronym | Description                                 |
|---------|---------------------------------------------|
| AHB     | Advanced High-performance Bus               |
| AMBA    | Advanced Microcontroller Bus Architecture   |
| APB     | Advanced Peripheral Bus                     |
| BOD     | BrownOut Detection                          |
| GPIO    | General Purpose Input/Output                |
| PLL     | Phase-Locked Loop                           |
| RC      | Resistor-Capacitor                          |
| SPI     | Serial Peripheral Interface                 |
| SSI     | Serial Synchronous Interface                |
| SSP     | Synchronous Serial Port                     |
| TTL     | Transistor-Transistor Logic                 |
| UART    | Universal Asynchronous Receiver/Transmitter |
|         |                                             |

**Energy metering IC** 

# 14. Revision history

### Table 16. Revision history

| Document ID | Release date | Data sheet status    | Change notice | Supersedes |
|-------------|--------------|----------------------|---------------|------------|
| EM773 v.1   | <tbd></tbd>  | Objective data sheet | -             | -          |

42 of 45

NXP Semiconductors EM7

# Energy metering IC

## 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>.

### 15.2 Definitions

Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

**Product specification** — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet.

#### 15.3 Disclaimers

Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory.

Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof.

**Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or

malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products.

NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device.

Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer.

No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

EM773

NXP Semiconductors EM77

### **Energy metering IC**

Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications.

In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond

NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications.

### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

### 16. Contact information

For more information, please visit: http://www.nxp.com

For sales office addresses, please send an email to: <a href="mailto:salesaddresses@nxp.com">salesaddresses@nxp.com</a>

### **Energy metering IC**

# 17. Contents

| 1                | General description                           | . 1 | 7.16.2       | Reset                                      | 16 |
|------------------|-----------------------------------------------|-----|--------------|--------------------------------------------|----|
| 2                | Features and benefits                         |     | 7.16.3       | Brownout detection                         | 16 |
| 3                | Applications                                  |     | 7.16.4       | Code security (Code Read Protection - CRP) |    |
|                  |                                               |     | 7.16.5       | APB interface                              |    |
| 4                | Ordering information                          |     | 7.16.6       | AHBLite                                    | 17 |
| 5                | Block diagram                                 |     | 7.16.7       | External interrupt inputs                  | 17 |
| 6                | Pinning information                           |     | 7.17         | Emulation and debugging                    | 17 |
| 6.1              | Pinning                                       |     | 8            | Limiting values                            | 18 |
| 6.2              | Pin description                               | . 5 | 9            | Static characteristics                     | 19 |
| 7                | Functional description                        | . 8 | 9.1          | BOD static characteristics                 |    |
| 7.1              | ARM Cortex-M0 processor                       | . 8 | 9.2          | Power consumption                          |    |
| 7.2              | On-chip flash program memory                  |     | 9.3          | Electrical pin characteristics             |    |
| 7.3              | On-chip SRAM                                  |     | 10           | Dynamic characteristics                    | 30 |
| 7.4              | Memory map                                    |     | 10.1         | Flash memory                               |    |
| 7.5              | Nested Vectored Interrupt Controller (NVIC)   |     | 10.2         | External clock                             |    |
| 7.5.1            | Features                                      |     | 10.3         | Internal oscillators                       |    |
| 7.5.2            | Interrupt sources                             |     | 10.4         | I/O pins                                   |    |
| 7.6              | IOCONFIG block                                |     | 10.5         | I <sup>2</sup> C-bus                       |    |
| 7.7              | Fast general purpose parallel I/O             |     | 10.6         | SPI interfaces                             |    |
| 7.7.1            | Features                                      |     | 11           | Application information                    | 36 |
| 7.8<br>7.8.1     | UART                                          |     | 11.1         | XTAL input                                 |    |
| 7.0.1            | Features                                      |     | 11.2         | XTAL Printed Circuit Board (PCB) layout    | -  |
| 7.9<br>7.9.1     | Features                                      |     |              | guidelines                                 | 37 |
| 7.3.1            | I <sup>2</sup> C-bus serial I/O controller    |     | 11.3         | Standard I/O pad configuration             |    |
| 7.10.1           | Features                                      |     | 11.4         | Reset pad configuration                    | 39 |
| 7.10.1           | Metrology engine                              |     | 12           | Package outline                            |    |
| 7.11.1           | Features                                      |     | 13           | Abbreviations                              |    |
| 7.12             | General purpose external event counter/timers |     | 14           | Revision history                           |    |
|                  | 12                                            |     | 15           |                                            |    |
| 7.12.1           | Features                                      | 12  |              | Legal information                          |    |
| 7.13             | System tick timer                             | 13  | 15.1         | Data sheet status                          |    |
| 7.14             | Watchdog timer                                | 13  | 15.2<br>15.3 | Definitions                                |    |
| 7.14.1           | Features                                      |     | 15.3         | Trademarks                                 |    |
| 7.15             | Clocking and power control                    |     |              | Contact information                        |    |
| 7.15.1           | Crystal oscillators                           |     | 16           |                                            |    |
| 7.15.1.1         |                                               |     | 17           | Contents                                   | 4  |
| 7.15.1.2         | - 3                                           |     |              |                                            |    |
| 7.15.1.3         |                                               |     |              |                                            |    |
| 7.15.2           | System PLL                                    |     |              |                                            |    |
| 7.15.3           | Clock output                                  |     |              |                                            |    |
| 7.15.4<br>7.15.5 | Power control                                 |     |              |                                            |    |
| 7.15.5           |                                               |     |              |                                            |    |
| 7.15.5.1         |                                               |     |              |                                            |    |
| 7.15.5.3         |                                               |     |              |                                            |    |
| 7.16             | System control                                |     |              |                                            |    |
| 7.16.1           | Start logic                                   |     |              |                                            |    |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.