# LPC178x/7x 32-bit ARM Cortex-M3 microcontroller; up to 512 kB flash and 96 kB SRAM; USB Device/Host/OTG; Ethernet; LCD; EMC Rev. 2 — 27 May 2011 **Objective data sheet** # 1. General description The LPC178x/7x is an ARM Cortex-M3 based microcontroller for embedded applications requiring a high level of integration and low power dissipation. The Cortex-M3 is a next generation core that offers better performance than the ARM7 at the same clock rate and other system enhancements such as modernized debug features and a higher level of support block integration. The Cortex-M3 CPU incorporates a 3-stage pipeline and has a Harvard architecture with separate local instruction and data buses, as well as a third bus with slightly lower performance for peripherals. The Cortex-M3 CPU also includes an internal prefetch unit that supports speculative branches. The LPC178x/7x adds a specialized flash memory accelerator to accomplish optimal performance when executing code from flash. The LPC178x/7x is targeted to operate at up to 120 MHz CPU frequency. The peripheral complement of the LPC178x/7x includes up to 512 kB of flash program memory, up to 96 kB of SRAM data memory, up to 4032 byte of EEPROM data memory, External Memory controller (EMC), LCD (LPC178x only), Ethernet, USB Device/Host/OTG, a General Purpose DMA controller, five UARTs, three SSP controllers, three I<sup>2</sup>C-bus interfaces, one eight-channel, 12-bit ADC, a 10-bit DAC, a Quadrature Encoder Interface, four general purpose timers, two general purpose PWMs with six outputs each and one motor control PWM, an ultra-low power RTC with separate battery supply and event recorder, a windowed watchdog timer, a CRC calculation engine, up to 165 general purpose I/O pins, and more. The pinout of LPC178x/7x is intended to allow pin function compatibility with the LPC24xx and LPC23xx. ## 2. Features and benefits - Functional replacement for LPC23xx and 24xx family devices. - System: - ARM Cortex-M3 processor, running at frequencies of up to 120 MHz. A Memory Protection Unit (MPU) supporting eight regions is included. - ARM Cortex-M3 built-in Nested Vectored Interrupt Controller (NVIC). - Multilayer AHB matrix interconnect provides a separate bus for each AHB master. AHB masters include the CPU, and General Purpose DMA controller. This interconnect provides communication with no arbitration delays unless two masters attempt to access the same slave at the same time. - ◆ Split APB bus allows for higher throughput with fewer stalls between the CPU and DMA. A single level of write buffering allows the CPU to continue without waiting for completion of APB writes if the APB was not already busy. - ◆ Cortex-M3 system tick timer, including an external clock input option. - Standard JTAG test/debug interface as well as Serial Wire Debug and Serial WireTrace Port options. - Emulation trace module supports real-time trace. - Boundary scan for simplified board testing. - Non-maskable Interrupt (NMI) input. #### Memory: - ◆ 512 kB on-chip flash program memory with In-System Programming (ISP) and In-Application Programming (IAP) capabilities. The combination of an enhanced flash memory accelerator and location of the flash memory on the CPU local code/data bus provides high code performance from flash. - 96 kB on-chip SRAM includes: - 64 kB of SRAM on the CPU with local code/data bus for high-performance CPU access. Two 16 kB SRAM blocks with separate access paths for higher throughput. These SRAM blocks may be used for DMA memory as well as for general purpose instruction and data storage. - 4032 byte on-chip EEPROM. - LCD controller, supporting both Super-Twisted Nematic (STN) and Thin-Film Transistors (TFT) displays. - Dedicated DMA controller. - ◆ Selectable display resolution (up to 1024 × 768 pixels). - Supports up to 24-bit true-color mode. - External Memory Controller (EMC) provides support for asynchronous static memory devices such as RAM, ROM and flash, as well as dynamic memories such as single data rate SDRAM. - Eight channel General Purpose DMA controller (GPDMA) on the AHB multilayer matrix that can be used with the SSP, I2S, UART, CRC engine, Analog-to-Digital and Digital-to-Analog converter peripherals, timer match signals, GPIO, and for memory-to-memory transfers. - Serial interfaces: - Ethernet MAC with MII/RMII interface and associated DMA controller. These functions reside on an independent AHB. - USB 2.0 full-speed dual port device/host/OTG controller with on-chip PHY and associated DMA controller. - Five UARTs with fractional baud rate generation, internal FIFO, DMA support, and RS-485/EIA-485 support. One UART (UART1) has full modem control I/O, and one UART (USART4) supports IrDA, synchronous mode, and a smart card mode conforming to ISO7816-3. - Three SSP controllers with FIFO and multi-protocol capabilities. The SSP interfaces can be used with the GPDMA controller. - ◆ Three enhanced I<sup>2</sup>C-bus interfaces, one with a true open-drain output supporting the full I<sup>2</sup>C-bus specification and Fast-mode Plus with data rates of 1 Mbit/s, two with standard port pins. Enhancements include multiple address recognition and monitor mode. - ◆ I<sup>2</sup>S (Inter-IC Sound) interface for digital audio input or output. It can be used with the GPDMA. - CAN controller with two channels. - Digital peripherals: - SD/MMC memory card interface. - ◆ Up to 165 General Purpose I/O (GPIO) pins depending on the packaging, with configurable pull-up/down resistors, open-drain mode, and repeater mode. All GPIOs are located on an AHB bus for fast access and support Cortex-M3 bit-banding. GPIOs can be accessed by the General Purpose DMA Controller. Any pin of ports 0 and 2 can be used to generate an interrupt. - ◆ Two external interrupt inputs configurable as edge/level sensitive. All pins on port 0 and port 2 can be used as edge sensitive interrupt sources. - Four general purpose timers/counters, with a total of eight capture inputs and ten compare outputs. Each timer block has an external count input. Specific timer events can be selected to generate DMA requests. - Quadrature encoder interface that can monitor one external quadrature encoder. - ◆ Two standard PWM/timer blocks with external count input option. - One motor control PWM with support for three-phase motor control. - ◆ Real-Time Clock (RTC) with a separate power domain. The RTC is clocked by a dedicated RTC oscillator. The RTC block includes 20 bytes of battery-powered backup registers, allowing system status to be stored when the rest of the chip is powered off. Battery power can be supplied from a standard 3 V lithium button cell. The RTC will continue working when the battery voltage drops to as low as 2.1 V. An RTC interrupt can wake up the CPU from any reduced power mode. - Event Recorder that can capture the clock value when an event occurs on any of three inputs. The event identification and the time it occurred are stored in registers. The Event Recorder is located in the RTC power domain and can therefore operate as long as there is RTC power. - Windowed Watchdog Timer (WWDT). Windowed operation, dedicated internal oscillator, watchdog warning interrupt, and safety features. - ◆ CRC Engine block can calculate a CRC on supplied data using one of three standard polynomials. The CRC engine can be used in conjunction with the DMA controller to generate a CRC without CPU involvement in the data transfer. - Analog peripherals: - ◆ 12-bit Analog-to-Digital Converter (ADC) with input multiplexing among eight pins, conversion rates up to 400 kHz, and multiple result registers. The 12-bit ADC can be used with the GPDMA controller. - 10-bit Digital-to-Analog Converter (DAC) with dedicated conversion timer and DMA support. - Power control: - Four reduced power modes: Sleep, Deep-sleep, Power-down, and Deep power-down. - The Wake-up Interrupt Controller (WIC) allows the CPU to automatically wake up from any priority interrupt that can occur while the clocks are stopped in Deep-sleep, Power-down, and Deep power-down modes. - Processor wake-up from Power-down mode via any interrupt able to operate during Power-down mode (includes external interrupts, RTC interrupt, PORT0/2 pin interrupt, and NMI). - Brownout detect with separate threshold for interrupt and forced reset. - On-chip Power-On Reset (POR). - Clock generation: - Clock output function that can reflect the main oscillator clock, IRC clock, RTC clock, CPU clock, USB clock, or the watchdog timer clock. - ◆ On-chip crystal oscillator with an operating range of 1 MHz to 25 MHz. - ◆ 12 MHz Internal RC oscillator (IRC) trimmed to 1% accuracy that can optionally be used as a system clock. - An on-chip PLL allows CPU operation up to the maximum CPU rate without the need for a high-frequency crystal. May be run from the main oscillator or the internal RC oscillator. - A second, dedicated PLL may be used for USB interface in order to allow added flexibility for the Main PLL settings. - Versatile pin function selection feature allows many possibilities for using on-chip peripheral functions. - Unique device serial number for identification purposes. - Single 3.3 V power supply (2.4 V to 3.6 V). Temperature range of –40 °C to 85 °C. - Available as LQFP208, TFBGA208, TFBGA180, and LQFP144 package. # 3. Applications - Communications: - Point-of-sale terminals, web servers, multi-protocol bridges - Industrial/Medical: - Automation controllers, application control, robotics control, HVAC, PLC, inverters, circuit breakers, medical scanning, security monitoring, motor drive, video intercom - Consumer/Appliance: - Audio, MP3 decoders, alarm systems, displays, printers, scanners, small appliances, fitness equipment - Automotive: - After-market, car alarms, GPS/fleet monitors # 4. Ordering information ### Table 1. Ordering information | Type number | Package | | | |---------------|----------|--------------------------------------------------------------------------------------------------|----------| | | Name | Description | Version | | LPC1788 | | | | | LPC1788FBD208 | LQFP208 | plastic low profile quad flat package; 208 leads; body $28 \times 28 \times 1.4 \text{ mm}$ | SOT459-1 | | LPC1788FET208 | TFBGA208 | plastic thin fine-pitch ball grid array package; 208 balls; body $15 \times 15 \times 0.7$ mm | SOT950-1 | | LPC1788FET180 | TFBGA180 | thin fine-pitch ball grid array package; 180 balls; body 12 $\times$ 12 $\times$ 0.8 mm | SOT570-2 | | LPC1788FBD144 | LQFP144 | plastic low profile quad flat package; 144 leads; body $20 \times 20 \times 1.4 \text{ mm}$ | SOT486-1 | | LPC1787 | | | | | LPC1787FBD208 | LQFP208 | plastic low profile quad flat package; 208 leads; body $28 \times 28 \times 1.4$ mm | SOT459-1 | | LPC1786 | | | | | LPC1786FBD208 | LQFP208 | plastic low profile quad flat package; 208 leads; body $28 \times 28 \times 1.4 \text{ mm}$ | SOT459-1 | | LPC1785 | | | | | LPC1785FBD208 | LQFP208 | plastic low profile quad flat package; 208 leads; body $28 \times 28 \times 1.4$ mm | SOT459-1 | | LPC1778 | | | | | LPC1778FBD208 | LQFP208 | plastic low profile quad flat package; 208 leads; body $28 \times 28 \times 1.4$ mm | SOT459-1 | | LPC1778FET208 | TFBGA208 | plastic thin fine-pitch ball grid array package; 208 balls; body $15\times15\times0.7~\text{mm}$ | SOT950-1 | | LPC1778FET180 | TFBGA180 | thin fine-pitch ball grid array package; 180 balls; body 12 $\times$ 12 $\times$ 0.8 mm | SOT570-2 | | LPC1778FBD144 | LQFP144 | plastic low profile quad flat package; 144 leads; body $20 \times 20 \times 1.4 \text{ mm}$ | SOT486-1 | | LPC1777 | | | | | LPC1777FBD208 | LQFP208 | plastic low profile quad flat package; 208 leads; body $28 \times 28 \times 1.4 \text{ mm}$ | SOT459-1 | | LPC1776 | | | | | LPC1776FBD208 | LQFP208 | plastic low profile quad flat package; 208 leads; body $28 \times 28 \times 1.4 \text{ mm}$ | SOT459-1 | | LPC1776FET180 | TFBGA180 | thin fine-pitch ball grid array package; 180 balls; body 12 $\times$ 12 $\times$ 0.8 mm | SOT570-2 | | LPC1774 | | | | | LPC1774FBD208 | LQFP208 | plastic low profile quad flat package; 208 leads; body $28 \times 28 \times 1.4 \text{ mm}$ | SOT459-1 | | LPC1774FBD144 | LQFP144 | plastic low profile quad flat package; 144 leads; body $20 \times 20 \times 1.4$ mm | SOT486-1 | Table 2. LPC178x/7x ordering options All parts include two CAN channels, three SSP interfaces, three f'C interfaces, one f'S interface, DAC, and an 8-channel 12-bit ADC. | Type number | Flash<br>(kB) | CPU<br>SRAM<br>(kB) | Peripheral<br>SRAM<br>(kB) | Total<br>SRAM<br>(kB) | EEPROM<br>(byte) | Ethernet | USB | UART | EMC<br>[1] | LCD | QEI | SD/<br>MMC | |---------------------------------|---------------|---------------------|----------------------------|-----------------------|------------------|----------|-------|--------------|------------|-----|-----|------------| | LPC178x | | | | | | | | | | | | | | LPC1788FBD208/<br>LPC1788FET208 | 512 | 64 | 16 × 2 | 96 | 4032 | Υ | H/O/D | 5 | 32-bit | Υ | Υ | Υ | | LPC1788FET180 | 512 | 64 | 16 × 2 | 96 | 4032 | Υ | H/O/D | 5 | 16-bit | Υ | Υ | Υ | | LPC1788FBD144 | 512 | 64 | 16 × 2 | 96 | 4032 | Υ | H/O/D | 5 | 8-bit | Υ | Υ | Υ | | LPC1787FBD208 | 512 | 64 | 16 × 2 | 96 | 4032 | N | H/O/D | 5 | 32-bit | Υ | Υ | Υ | | LPC1786FBD208 | 256 | 64 | 16 | 80 | 4032 | Υ | H/O/D | 5 | 32-bit | Υ | Υ | Υ | | LPC1785FBD208 | 256 | 64 | 16 | 80 | 4032 | N | H/O/D | 5 | 32-bit | Υ | N | Υ | | LPC177x | | | | | | | | | | | | | | LPC1778FBD208/<br>LPC1778FET208 | 512 | 64 | 16 × 2 | 96 | 4032 | Υ | H/O/D | 5 | 32-bit | N | Υ | Υ | | LPC1778FET180 | 512 | 64 | 16 × 2 | 96 | 4032 | Υ | H/O/D | 5 | 16-bit | N | Υ | Υ | | LPC1778FBD144 | 512 | 64 | 16 × 2 | 96 | 4032 | Υ | H/O/D | 5 | 8-bit | N | Υ | Υ | | LPC1777FBD208 | 512 | 64 | 16 × 2 | 96 | 4032 | N | H/O/D | 5 | 32-bit | N | Υ | Υ | | LPC1776FBD208 | 256 | 64 | 16 | 80 | 4032 | Υ | H/O/D | 5 | 32-bit | N | Υ | Υ | | LPC1776FET180 | 256 | 64 | 16 | 80 | 4032 | Υ | H/O/D | 5 | 16-bit | N | Υ | Υ | | LPC1774FBD208 | 128 | 32 | 8 | 40 | 2016 | N | D | 5 | 32-bit | N | N | N | | LPC1774FBD144 | 128 | 32 | 8 | 40 | 2016 | N | D | 4 <u>[2]</u> | 8-bit | N | N | N | | | | | | | | | | | | | | | <sup>[1]</sup> Maximum data bus width of the External Memory Controller (EMC) depends on package size. Smaller widths may be used. <sup>[2]</sup> USART4 not available. # 5. Block diagram # 6. Pinning information ## 6.1 Pinning #### 6.2 Pin description I/O pins on the LPC178x/7x are 5V tolerant and have input hysteresis unless otherwise indicated in the table below. Crystal pins, power pins, and reference voltage pins are not 5V tolerant. In addition, when pins are selected to be ADC inputs, they are no longer 5V tolerant and the input voltage must be limited to the voltage at the ADC positive reference pin (VREFP). All port pins Pn[m] are multiplexed, and the functions appear in their order defined in the FUNC bits of the corresponding IOCON register. Each port pin can support up to eight multiplexed functions. IOCON register FUNC values which are reserved are noted as "R" in the pin configuration table Table 3. Pin description | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | |--------------------|-------------|---------------|---------------|-----------------------|------------------------|-------------------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P0[0] to<br>P0[31] | | | | | | | I/O | <b>Port 0:</b> Port 0 is a 32-bit I/O port with individual direction controls for each bit. The operation of port 0 pins depends upon the pin function selected via the pin connect block. | | P0[0] | 94 | U15 | M10 | 66 | <u>[3]</u> | l; | I/O | P0[0] — General purpose digital input/output pin. | | | | | | | | PU | I | CAN_RD1 — CAN1 receiver input. | | | | | | | | | 0 | U3_TXD — Transmitter output for UART3. | | | | | | | | | I/O | <b>I2C1_SDA</b> — I <sup>2</sup> C1 data input/output (this pin does not use a specialized I2C pad). | | | | | | | | | I/O | U0_TXD — Transmitter output for UART0. | | P0[1] | 96 | T14 | N11 | 67 | [3] | I; | I/O | P0[1] — General purpose digital input/output pin. | | | | | | | | PU | 0 | CAN_TD1 — CAN1 transmitter output. | | | | | | | | | I | U3_RXD — Receiver input for UART3. | | | | | | | I/O | <b>I2C1_SCL</b> — I <sup>2</sup> C1 clock input/output (this pin does not use a specialized I2C pad). | | | | | | | | | | | I | U0_RXD — Receiver input for UART0. | | P0[2] | 202 | C4 | D5 | 141 | [3] | I; | I/O | P0[2] — General purpose digital input/output pin. | | | | | | | | PU | 0 | U0_TXD — Transmitter output for UART0. | | | | | | | | | 0 | U3_TXD — Transmitter output for UART3. | | P0[3] | 204 | D6 | АЗ | 142 | [3] | I; | I/O | P0[3] — General purpose digital input/output pin. | | | | | | | | PU | I | U0_RXD — Receiver input for UART0. | | | | | | | | | I | U3_RXD — Receiver input for UART3. | | P0[4] | 168 | B12 | A11 | 116 | [3] | I; | I/O | P0[4] — General purpose digital input/output pin. | | | | | | | | PU | I/O | <b>I2S_RX_SCK</b> — I <sup>2</sup> S Receive clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the I <sup>2</sup> S-bus specification. | | | | | | | | | I | CAN_RD2 — CAN2 receiver input. | | | | | | | | | I | T2_CAP0 — Capture input for Timer 2, channel 0. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | - | R — Function reserved. | | | | | | | | 0 | LCD_VD[0] — LCD data. | | | | | Table 3. Pin description ...continued | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type <u>[2]</u> | Description | | |--------|-------------|---------------|---------------|-------------|-----|-----------------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---| | P0[5] | 166 | C12 | B11 | 115 | [3] | I; | I/O | P0[5] — General purpose digital input/output pin. | | | | | | | | | PU | I/O | <b>I2S_RX_WS</b> — I <sup>2</sup> S Receive word select. It is driven by the master and received by the slave. Corresponds to the signal WS in the I <sup>2</sup> S-bus specification. | | | | | | | | | | 0 | CAN_TD2 — CAN2 transmitter output. | | | | | | | | | | I | T2_CAP1 — Capture input for Timer 2, channel 1. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | | | - | | | | | | | | | - | R — Function reserved. | | | | | | | | | | 0 | LCD_VD[1] — LCD data. | | | P0[6] | 164 | D13 | D11 | 113 | [3] | l I;<br>PU | I/O | P0[6] — General purpose digital input/output pin. | | | | | | | | | | I/O | <b>I2S_RX_SDA</b> — I <sup>2</sup> S Receive data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the I <sup>2</sup> S-bus specification. | | | | | | | | | | I/O | SSP1_SSEL1 — Slave Select for SSP1. | | | | | | | | | | 0 | T2_MAT0 — Match output for Timer 2, channel 0. | | | | | | | | | | 0 | <b>U1_RTS</b> — Request to Send output for UART1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART1. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | 0 | LCD_VD[8] — LCD data. | | | P0[7] | 162 | C13 | B12 | 112 | [4] | I; IA | I/O | P0[7] — General purpose digital input/output pin. | | | | | | | | | | I/O | <b>I2S_TX_SCK</b> — I <sup>2</sup> S transmit clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the I <sup>2</sup> S-bus specification. | | | | | | | | | | I/O | SSP1_SCK — Serial Clock for SSP1. | | | | | | | | | | 0 | T2_MAT1 — Match output for Timer 2, channel 1. | | | | | | | | | | I | RTC_EV0 — Event input 0 to Event Monitor/Recorder. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | - | R — Function reserved. | | | | | | | | 0 | LCD_VD[9] — LCD data. | | | | Table 3. Pin description ...continued | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | |--------|-------------|---------------|---------------|-------------|------------|----------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P0[8] | 160 | A15 | C12 | 111 | [4] | I; IA | I/O | P0[8] — General purpose digital input/output pin. | | | | | | | | | I/O | <b>I2S_TX_WS</b> — I <sup>2</sup> S Transmit word select. It is driven by the master and received by the slave. Corresponds to the signal WS in the I <sup>2</sup> S-bus specification. | | | | | | | | | I/O | SSP1_MISO — Master In Slave Out for SSP1. | | | | | | | | | 0 | T2_MAT2 — Match output for Timer 2, channel 2. | | | | | | | | | I | RTC_EV1 — Event input 1 to Event Monitor/Recorder. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | LCD_VD[16] — LCD data. | | P0[9] | 158 | C14 | A13 | 109 | <u>[4]</u> | I; IA | I/O | P0[9] — General purpose digital input/output pin. | | | | | | | | | I/O | <b>I2S_TX_SDA</b> — I <sup>2</sup> S transmit data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the I <sup>2</sup> S-bus specification. | | | | | | | | | I/O | SSP1_MOSI — Master Out Slave In for SSP1. | | | | | | | | | 0 | T2_MAT3 — Match output for Timer 2, channel 3. | | | | | | | | | I | RTC_EV2 — Event input 2 to Event Monitor/Recorder. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | LCD_VD[17] — LCD data. | | P0[10] | 98 | T15 | L10 | 69 | [3] | l; | I/O | P0[10] — General purpose digital input/output pin. | | | | | | | | PU | 0 | <b>U2_TXD</b> — Transmitter output for UART2. | | | | | | | | | I/O | <b>I2C2_SDA</b> — I <sup>2</sup> C2 data input/output (this pin does not use a specialized I2C pad). | | | | | | | | | 0 | T3_MAT0 — Match output for Timer 3, channel 0. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | 0 | LCD_VD[5] — LCD data. | | Table 3. Pin description ...continued | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | |--------|-------------|---------------|---------------|-------------|-------------------------------------------|-----------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P0[11] | 100 | R14 | P12 | 70 | [3] | l; | I/O | P0[11] — General purpose digital input/output pin. | | | | | | | | PU | I | U2_RXD — Receiver input for UART2. | | | | | | | | | I/O | <b>I2C2_SCL</b> — I <sup>2</sup> C2 clock input/output (this pin does not use a specialized I2C pad). | | | | | | | | | 0 | T3_MAT1 — Match output for Timer 3, channel 1. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | LCD_VD[10] — LCD data. | | P0[12] | 41 | R1 | J4 | 29 | [5] | I; | I/O | P0[12] — General purpose digital input/output pin. | | | | | | | | PU | 0 | USB_PPWR2 — Port Power enable signal for USB port 2. | | | | | | | | | I/O | SSP1_MISO — Master In Slave Out for SSP1. | | | | | | | | | I | <b>ADC0_IN[6]</b> — A/D converter 0, input 6. When configured as an ADC input, the digital function of the pin must be disabled. | | P0[13] | 45 | R2 | J5 | 32 | <u>[5]</u> | I; | I/O | P0[13] — General purpose digital input/output pin. | | | | | | | PU | 0 | <b>USB_UP_LED2</b> — USB port 2 GoodLink LED indicator. It is LOW when device is configured (non-control endpoints enabled). It is HIGH when the device is not configured or during global suspend. | | | | | | | | | | I/O | SSP1_MOSI — Master Out Slave In for SSP1. | | | | | | | | | I | <b>ADC0_IN[7]</b> — A/D converter 0, input 7. When configured as an ADC input, the digital function of the pin must be disabled. | | P0[14] | 69 | T7 | M5 | 48 | [3] | I; | I/O | P0[14] — General purpose digital input/output pin. | | | | | | | | PU | 0 | USB_HSTEN2 — Host Enabled status for USB port 2. | | | | | | | | | I/O | SSP1_SSEL — Slave Select for SSP1. | | | | | | | | | 0 | <b>USB_CONNECT2</b> — SoftConnect control for USB port 2. Signal used to switch an external 1.5 $k\Omega$ resistor under software control. Used with the SoftConnect USB feature. | | P0[15] | 128 | J16 | H13 | 89 | [3] | I; | I/O | P0[15] — General purpose digital input/output pin. | | | | | | | | PU | 0 | U1_TXD — Transmitter output for UART1. | | | | | | | | | I/O | SSP0_SCK — Serial clock for SSP0. | | P0[16] | 130 | J14 | H14 | 90 | [3] | I; | I/O | P0 [16] — General purpose digital input/output pin. | | | | | | | | PU | I | U1_RXD — Receiver input for UART1. | | | | | | | | | I/O | SSP0_SSEL — Slave Select for SSP0. | | P0[17] | 126 | K17 | J12 | 87 | [3] | I; | I/O | P0[17] — General purpose digital input/output pin. | | | 7 012 ( | | | PU | I | U1_CTS — Clear to Send input for UART1. | | | | | | | | I/O | SSP0_MISO — Master In Slave Out for SSP0. | | | | | | | | | | | | | | Table 3. Pin description ...continued | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | |--------|---------------|---------------|---------------|-------------|-----|----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------| | P0[18] | 124 | K15 | J13 | 86 | [3] | I; | I/O | P0[18] — General purpose digital input/output pin. | | | | | | | | PU | I | U1_DCD — Data Carrier Detect input for UART1. | | | | | | | | | I/O | <b>SSP0_MOSI</b> — Master Out Slave In for SSP0. | | P0[19] | 122 | L17 | J10 | 85 | [3] | I; | I/O | P0[19] — General purpose digital input/output pin. | | | | | | | | PU | I | U1_DSR — Data Set Ready input for UART1. | | | | | | | | | 0 | SD_CLK — Clock output line for SD card interface. | | | | | | | | | I/O | <b>I2C1_SDA</b> — I <sup>2</sup> C1 data input/output (this pin does not use a specialized I2C pad). | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | LCD_VD[13] — LCD data. | | P0[20] | 120 | M17 | K14 | 83 | [3] | I;<br>PU | I/O | P0[20] — General purpose digital input/output pin. | | | U[2U] 120 M17 | | | | | | 0 | <b>U1_DTR</b> — Data Terminal Ready output for UART1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART1. | | | | | | | | | I/O | SD_CMD — Command line for SD card interface. | | | | | | | | | I/O | <b>I2C1_SCL</b> — I <sup>2</sup> C1 clock input/output (this pin does not use a specialized I2C pad). | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | LCD_VD[14] — LCD data. | | P0[21] | 118 | M16 | K11 | 82 | [3] | I; | I/O | P0[21] — General purpose digital input/output pin. | | | | | | | | PU | I | U1_RI — Ring Indicator input for UART1. | | | | | | | | | 0 | <b>SD_PWR</b> — Power Supply Enable for external SD card power supply. | | | | | | | | | 0 | <b>U4_OE</b> — RS-485/EIA-485 output enable signal for UART4. | | | | | | | | | I | CAN_RD1 — CAN1 receiver input. | | | | | | | | | I/O | <b>U4_SCLK</b> — USART 4 clock input or output in synchronous mode. | Table 3. Pin description ...continued | pins). | | | | | | | | | |--------|-------------|---------------|---------------|-------------|---------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | | P0[22] | 116 | N17 | L14 | 80 | [6] | I; | I/O | P0[22] — General purpose digital input/output pin. | | | | | | | | PU | 0 | <b>U1_RTS</b> — Request to Send output for UART1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART1. | | | | | | | | | I/O | SD_DAT[0] — Data line 0 for SD card interface. | | | | | | | | | 0 | <b>U4_TXD</b> — Transmitter output for USART4 (input/output in smart card mode). | | | | | | | | | 0 | CAN_TD1 — CAN1 transmitter output. | | P0[23] | 18 | H1 | F5 | 13 | <u>[5]</u> | l; | I/O | P0[23] — General purpose digital input/output pin. | | | | | | | | PU | I | <b>ADC0_IN[0]</b> — A/D converter 0, input 0. When configured as an ADC input, the digital function of the pin must be disabled. | | | | | | | | | I/O | <b>I2S_RX_SCK</b> — Receive Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the <i>l</i> <sup>2</sup> S-bus specification. | | | | | | | | | I | T3_CAP0 — Capture input for Timer 3, channel 0. | | P0[24] | 16 | G2 | E1 | 11 | [5] | I; | I/O | P0[24] — General purpose digital input/output pin. | | | | | | PU | I | ADC0_IN[1] — A/D converter 0, input 1. When configured as an ADC input, the digital function of the pin must be disabled. | | | | | | | | | | | I/O | <b>I2S_RX_WS</b> — Receive Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the <i>l</i> <sup>2</sup> S-bus specification. | | | | | | | | | I | T3_CAP1 — Capture input for Timer 3, channel 1. | | P0[25] | 14 | F1 | E4 | 10 | [5] | I; | I/O | P0[25] — General purpose digital input/output pin. | | | | | | | | PU | I | <b>ADC0_IN[2]</b> — A/D converter 0, input 2. When configured as an ADC input, the digital function of the pin must be disabled. | | | | | | | | | I/O | <b>I2S_RX_SDA</b> — Receive data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the <i>l</i> <sup>2</sup> S-bus specification. | | | | | | | | | 0 | U3_TXD — Transmitter output for UART3. | | P0[26] | 12 | E1 | D1 | 8 | [7] | l; | I/O | P0[26] — General purpose digital input/output pin. | | | | | | | | PU | I | <b>ADC0_IN[3]</b> — A/D converter 0, input 3. When configured as an ADC input, the digital function of the pin must be disabled. | | | | | | | | | 0 | <b>DAC_OUT</b> — D/A converter output. When configured as the DAC output, the digital function of the pin must be disabled. | | | | | | | | | I | U3_RXD — Receiver input for UART3. | | P0[27] | 50 | T1 | L3 | 35 | [8] | <tb< td=""><td>I/O</td><td>P0[27] — General purpose digital input/output pin.</td></tb<> | I/O | P0[27] — General purpose digital input/output pin. | | | | | | | d> | I/O | <b>I2C0_SDA</b> — I <sup>2</sup> C0 data input/output. (this pin uses a specialized I2C pad). | | | | | | | I/O | <b>USB_SDA1</b> — I2C serial data for communication with an external USB transceiver. | | | | Table 3. Pin description ...continued | ριτιδ). | | | | | | | | | |--------------------|-------------|---------------|----------------|-------------|-----|------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | | P0[28] | 48 | R3 | <u>—</u><br>М1 | 34 | [8] | <tb< td=""><td>I/O</td><td>P0[28] — General purpose digital input/output pin.</td></tb<> | I/O | P0[28] — General purpose digital input/output pin. | | | | | | | | d> | I/O | <b>I2C0_SCL</b> — I <sup>2</sup> C0 clock input/output (this pin uses a specialized I2C pad. | | | | | | | | | I/O | <b>USB_SCL1</b> — I2C serial clock for communication with an external USB transceiver. | | P0[29] | 61 | U4 | K5 | 42 | [9] | <tb< td=""><td>I/O</td><td>P0[29] — General purpose digital input/output pin.</td></tb<> | I/O | P0[29] — General purpose digital input/output pin. | | | | | | | | d> | I/O | USB_D+1 — USB port 1 bidirectional D+ line. | | | | | | | | | I | EINT0 — External interrupt 0 input. | | P0[30] | 62 | R6 | N4 | 43 | [9] | <tb< td=""><td>I/O</td><td>P0[30] — General purpose digital input/output pin.</td></tb<> | I/O | P0[30] — General purpose digital input/output pin. | | | | | | | | d> | I/O | <b>USB_D-1</b> — USB port 1 bidirectional D– line. | | | | | | | | | I | EINT1 — External interrupt 1 input. | | P0[31] | 51 | T2 | N1 | 36 | [9] | <tb< td=""><td>I/O</td><td>P0[31] — General purpose digital input/output pin.</td></tb<> | I/O | P0[31] — General purpose digital input/output pin. | | | | | | | | d> | I/O | USB_D+2 — USB port 2 bidirectional D+ line. | | P1[0] to<br>P1[31] | | | | | | | I/O | <b>Port 1:</b> Port 1 is a 32 bit I/O port with individual direction controls for each bit. The operation of port 1 pins depends upon the pin function selected via the pin connect block | | P1[0] | 196 | АЗ | B5 | 136 | [3] | I; | I/O | P1[0] — General purpose digital input/output pin. | | | | | | | | PU | 0 | ENET_TXD0 — Ethernet transmit data 0 (RMII/MII interface). | | | | | | | | | - | R — Function reserved. | | | | | | | | | I | T3_CAP1 — Capture input for Timer 3, channel 1. | | | | | | | | | I/O | SSP2_SCK — Serial clock for SSP2. | | P1[1] | 194 | B5 | A5 | 135 | [3] | l; | I/O | P1[1] — General purpose digital input/output pin. | | | | | | | | PU | 0 | <b>ENET_TXD1</b> — Ethernet transmit data 1 (RMII/MII interface). | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | T3_MAT3 — Match output for Timer 3, channel 3. | | | | | | | | | I/O | SSP2_MOSI — Master Out Slave In for SSP2. | | P1[2] | 185 | D9 | B7 | - | [3] | l; | I/O | P1[2] — General purpose digital input/output pin. | | | | | | | | PU | 0 | <b>ENET_TXD2</b> — Ethernet transmit data 2 (MII interface). | | | | | | | | | 0 | <b>SD_CLK</b> — Clock output line for SD card interface. | | | | | | | | | 0 | PWM0[1] — Pulse Width Modulator 0, output 1. | | P1[3] | 177 | A10 | A9 | - | [3] | l; | I/O | P1[3] — General purpose digital input/output pin. | | | | | | | | PU | 0 | <b>ENET_TXD3</b> — Ethernet transmit data 3 (MII interface). | | | | | | | I/O | <b>SD_CMD</b> — Command line for SD card interface. | | | | | | | | | | | 0 | <b>PWM0[2]</b> — Pulse Width Modulator 0, output 2. | Table 3. Pin description ...continued | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | |--------|-------------|---------------|---------------|-------------------------------------------------|-----|-------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------| | P1[4] | 192 | A5 | C6 | 133 | [3] | I;<br>PU | I/O | P1[4] — General purpose digital input/output pin. | | | | | | | | 10 | 0 | <b>ENET_TX_EN</b> — Ethernet transmit data enable (RMII/MII interface). | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | T3_MAT2 — Match output for Timer 3, channel 2. | | | | | | | | | I/O | SSP2_MISO — Master In Slave Out for SSP2. | | P1[5] | 156 | A17 | B13 | - | [3] | I; | I/O | P1[5] — General purpose digital input/output pin. | | | | | | | | PU | 0 | ENET_TX_ER — Ethernet Transmit Error (MII interface). | | | | | | | | | 0 | <b>SD_PWR</b> — Power Supply Enable for external SD card power supply. | | | | | | | | | 0 | PWM0[3] — Pulse Width Modulator 0, output 3. | | P1[6] | 171 | B11 | B10 | - | [3] | I;<br>PU | I/O | P1[6] — General purpose digital input/output pin. | | | | | | | | | I | ENET_TX_CLK — Ethernet Transmit Clock (MII interface). | | | | | | | I/O | <b>SD_DAT[0]</b> — Data line 0 for SD card interface. | | | | | | | | | | | 0 | PWM0[4] — Pulse Width Modulator 0, output 4. | | P1[7] | 153 | D14 | C13 | - | [3] | I;<br>PU | I/O | P1[7] — General purpose digital input/output pin. | | | | | | | | | I | <b>ENET_COL</b> — Ethernet Collision detect (MII interface). | | | | | | | | | I/O | <b>SD_DAT[1]</b> — Data line 1 for SD card interface. | | | | | | | | | 0 | PWM0[5] — Pulse Width Modulator 0, output 5. | | P1[8] | 190 | C7 | B6 | 132 | [3] | l; | I/O | P1[8] — General purpose digital input/output pin. | | | | | | | | PU | I | <b>ENET_CRS (ENET_CRS_DV)</b> — Ethernet Carrier Sense (MII interface) or Ethernet Carrier Sense/Data Valid (RMII interface). | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | T3_MAT1 — Match output for Timer 3, channel 1. | | | | | | | | | I/O | SSP2_SSEL — Slave Select for SSP2. | | P1[9] | 188 | A6 | D7 | 131 | [3] | l; | I/O | P1[9] — General purpose digital input/output pin. | | | | | | | | PU | I | <b>ENET_RXD0</b> — Ethernet receive data 0 (RMII/MII interface). | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | T3_MAT0 — Match output for Timer 3, channel 0. | | P1[10] | 186 | C8 | A7 | 129 | [3] | l; | I/O | P1[10] — General purpose digital input/output pin. | | | | | | | | PU | I | <b>ENET_RXD1</b> — Ethernet receive data 1 (RMII/MII interface). | | | | | | | | | - | R — Function reserved. | | | | | I | T3_CAP0 — Capture input for Timer 3, channel 0. | | | | | Table 3. Pin description ...continued | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | |--------|--------------------|---------------|---------------|------------------------|-------------------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------| | P1[11] | 163 | A14 | A12 | - | [3] | l; | I/O | P1[11] — General purpose digital input/output pin. | | | | | | | | PU | I | <b>ENET_RXD2</b> — Ethernet Receive Data 2 (MII interface). | | | | | | | | | I/O | <b>SD_DAT[2]</b> — Data line 2 for SD card interface. | | | | | | | | | 0 | <b>PWM0[6]</b> — Pulse Width Modulator 0, output 6. | | P1[12] | 157 | A16 | A14 | - | [3] | l; | I/O | P1[12] — General purpose digital input/output pin. | | | | | | | | PU | ı | <b>ENET_RXD3</b> — Ethernet Receive Data (MII interface). | | | | | | | | | I/O | <b>SD_DAT[3]</b> — Data line 3 for SD card interface. | | | | | | | | | I | <b>PWM0_CAP0</b> — Capture input for PWM0, channel 0. | | P1[13] | 147 | D16 | D14 | - | [3] | l; | I/O | P1[13] — General purpose digital input/output pin. | | | | | | | | PU | I | <b>ENET_RX_DV</b> — Ethernet Receive Data Valid (MII interface). | | P1[14] | 184 | A7 | D8 | 128 | [3] | I; | I/O | P1[14] — General purpose digital input/output pin. | | | | | | | | PU | I | <b>ENET_RX_ER</b> — Ethernet receive error (RMII/MII interface). | | | | | | | | | - | R — Function reserved. | | | | | | | | | I | T2_CAP0 — Capture input for Timer 2, channel 0. | | P1[15] | 182 | A8 | A8 | 126 | [3] | l; | I/O | P1[15] — General purpose digital input/output pin. | | | | | | | | PU | I | <b>ENET_RX_CLK (ENET_REF_CLK)</b> — Ethernet Receive Clock (MII interface) or Ethernet Reference Clock (RMII interface). | | | | | | | | | - | R — Function reserved. | | | | | | | | | I/O | <b>I2C2_SDA</b> — I <sup>2</sup> C2 data input/output (this pin does not use a specialized I2C pad). | | P1[16] | 180 | D10 | B8 | 125 | [3] | I; | I/O | P1[16] — General purpose digital input/output pin. | | | | | | | | PU | 0 | ENET_MDC — Ethernet MIIM clock. | | | | | | | | | 0 | I2S_TX_MCLK — I2S transmit master clock. | | P1[17] | 178 | A9 | C9 | 123 | [3] | I; | I/O | P1[17] — General purpose digital input/output pin. | | | | | | | | PU | I/O | ENET_MDIO — Ethernet MIIM data input and output. | | | | | | | | | 0 | I2S_RX_MCLK — I2S receive master clock. | | P1[18] | 66 | P7 | L5 | 46 | [3] | I; | I/O | P1[18] — General purpose digital input/output pin. | | | [10] 00 17 20 40 2 | | | | PU | 0 | <b>USB_UP_LED1</b> — USB port 1 GoodLink LED indicator. It is LOW when device is configured (non-control endpoints enabled). It is HIGH when the device is not configured or during global suspend. | | | | | | | | 0 | PWM1[1] — Pulse Width Modulator 1, channel 1 output. | | | | | | | | I | T1_CAP0 — Capture input for Timer 1, channel 0. | | | | | | | | - | R — Function reserved. | | | | | | | | | | I/O | SSP1_MISO — Master In Slave Out for SSP1. | | | | Table 3. Pin description ...continued | pins). | | | | | | | | | |--------|-------------|-------------|---------------|------------------------|-----------------------|-----------------------------------|-------------------------------------------|-------------------------------------------------------------------------------| | Symbol | Pin LQFP208 | II TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | | | | Ball | _ | | | Re | | | | P1[19] | 68 | U6 | P5 | 47 | [3] | I;<br>PU | I/O | P1[19] — General purpose digital input/output pin. | | | | | | | | FU | 0 | <b>USB_TX_E1</b> — Transmit Enable signal for USB port 1 (OTG transceiver). | | | | | | | | | 0 | USB_PPWR1 — Port Power enable signal for USB port 1. | | | | | | | | | I | T1_CAP1 — Capture input for Timer 1, channel 1. | | | | | | | | | 0 | <b>MC_0A</b> — Motor control PWM channel 0, output A. | | | | | | | | | I/O | SSP1_SCK — Serial clock for SSP1. | | | | | | | | | 0 | <b>U2_OE</b> — RS-485/EIA-485 output enable signal for UART2. | | P1[20] | 70 | U7 | K6 | 49 | | l; | I/O | P1[20] — General purpose digital input/output pin. | | | | | | | | PU | 0 | <b>USB_TX_DP1</b> — D+ transmit data for USB port 1 (OTG transceiver). | | | | | | | | | 0 | PWM1[2] — Pulse Width Modulator 1, channel 2 output. | | | | | | | | | I | QEI_PHA — Quadrature Encoder Interface PHA input. | | | | | | | | | I | MC_FB0 — Motor control PWM channel 0 feedback input. | | | | | | | I/O | SSP0_SCK — Serial clock for SSP0. | | | | | | | | 0 | LCD_VD[6] — LCD data. | | | | | | | | | | | | 0 | LCD_VD[10] — LCD data. | | P1[21] | 72 | R8 | N6 | 50 | [3] | l; | I/O | P1[21] — General purpose digital input/output pin. | | | | | | | | PU | 0 | <b>USB_TX_DM1</b> — D- transmit data for USB port 1 (OTG transceiver). | | | | | | | | | 0 | PWM1[3] — Pulse Width Modulator 1, channel 3 output. | | | | | | | | | I/O | SSP0_SSEL — Slave Select for SSP0. | | | | | | | | | I | MC_ABORT — Motor control PWM, active low fast abort. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | LCD_VD[7] — LCD data. | | | | | | | | | 0 | LCD_VD[11] — LCD data. | | P1[22] | 74 | U8 | M6 | 51 | [3] | I; | I/O | P1[22] — General purpose digital input/output pin. | | | | | | | | PU | I | <b>USB_RCV1</b> — Differential receive data for USB port 1 (OTG transceiver). | | | | | | | | | I | <b>USB_PWRD1</b> — Power Status for USB port 1 (host power switch). | | | | | | | | | 0 | T1_MAT0 — Match output for Timer 1, channel 0. | | | | | | | | | 0 | MC_0B — Motor control PWM channel 0, output B. | | | | | | | | I/O | SSP1_MOSI — Master Out Slave In for SSP1. | | | | | | 0 | | | LCD_VD[8] — LCD data. | | | | | | | 0 | LCD_VD[12] — LCD data. | | | | | Table 3. Pin description ...continued | pins). | | ~ | _ | | | | | Deceription | |--------|-------------|----------|---------------|-------------|-----|----------------|---------|-----------------------------------------------------------------------| | Symbol | Pin LQFP208 | TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | 57J | Description | | | Pin LG | Ball Ti | Ball Ti | Pin LG | | Reset | Type[2] | | | P1[23] | 76 | P9 | N7 | 53 | [3] | I; | I/O | P1[23] — General purpose digital input/output pin. | | | | | | | | PU | I | <b>USB_RX_DP1</b> — D+ receive data for USB port 1 (OTG transceiver). | | | | | | | | | 0 | PWM1[4] — Pulse Width Modulator 1, channel 4 output. | | | | | | | | | I | QEI_PHB — Quadrature Encoder Interface PHB input. | | | | | | | | | I | MC_FB1 — Motor control PWM channel 1 feedback input. | | | | | | | | | I/O | SSP0_MISO — Master In Slave Out for SSP0. | | | | | | | | | 0 | LCD_VD[9] — LCD data. | | | | | | | | | 0 | LCD_VD[13] — LCD data. | | P1[24] | 78 | Т9 | P7 | 54 | [3] | I; | I/O | P1[24] — General purpose digital input/output pin. | | | | | | | | PU | I | <b>USB_RX_DM1</b> — D- receive data for USB port 1 (OTG transceiver). | | | | | | | | | 0 | PWM1[5] — Pulse Width Modulator 1, channel 5 output. | | | | | | | | | I | QEI_IDX — Quadrature Encoder Interface INDEX input. | | | | | | | | | I | MC_FB2 — Motor control PWM channel 2 feedback input. | | | | | | | | | I/O | SSP0_MOSI — Master Out Slave in for SSP0. | | | | | | | | | 0 | LCD_VD[10] — LCD data. | | | | | | | | | 0 | LCD_VD[14] — LCD data. | | P1[25] | 80 | T10 | L7 | 56 | [3] | l; | I/O | P1[25] — General purpose digital input/output pin. | | | | | | | | PU | 0 | USB_LS1 — Low Speed status for USB port 1 (OTG transceiver). | | | | | | | | | 0 | USB_HSTEN1 — Host Enabled status for USB port 1. | | | | | | | | | 0 | T1_MAT1 — Match output for Timer 1, channel 1. | | | | | | | | | 0 | MC_1A — Motor control PWM channel 1, output A. | | | | | | | | | 0 | CLKOUT — Selectable clock output. | | | | | | | | | 0 | LCD_VD[11] — LCD data. | | | | | | | | | 0 | LCD_VD[15] — LCD data. | | P1[26] | 82 | R10 | P8 | 57 | [3] | l; | I/O | P1[26] — General purpose digital input/output pin. | | | | | | | | PU | 0 | USB_SSPND1 — USB port 1 Bus Suspend status (OTG transceiver). | | | | | | | | | 0 | PWM1[6] — Pulse Width Modulator 1, channel 6 output. | | | | | | | | | I | T0_CAP0 — Capture input for Timer 0, channel 0. | | | | | | | | | 0 | MC_1B — Motor control PWM channel 1, output B. | | | | | | | | | I/O | SSP1_SSEL — Slave Select for SSP1. | | | | | | | | | 0 | LCD_VD[12] — LCD data. | | | | | | | | | 0 | LCD_VD[20] — LCD data. | Table 3. Pin description ...continued | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | |--------|-------------|---------------|---------------|-------------|---------------|----------------|---------|---------------------------------------------------------------------------------------------------------------------------| | P1[27] | 88 | T12 | M9 | 61 | [3] | l; | I/O | P1[27] — General purpose digital input/output pin. | | | | | | | | PU | I | USB_INT1 — USB port 1 OTG transceiver interrupt (OTG transceiver). | | | | | | | | | I | USB_OVRCR1 — USB port 1 Over-Current status. | | | | | | | | | I | T0_CAP1 — Capture input for Timer 0, channel 1. | | | | | | | | | 0 | CLKOUT — Selectable clock output. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | LCD_VD[13] — LCD data. | | | | | | | | | 0 | LCD_VD[21] — LCD data. | | P1[28] | 90 | T13 | P10 | 63 | [3] | l; | I/O | P1[28] — General purpose digital input/output pin. | | | | | | | | PU | I/O | <b>USB_SCL1</b> — USB port 1 I <sup>2</sup> C serial clock (OTG transceiver). | | | | | | | | | I | <b>PWM1_CAP0</b> — Capture input for PWM1, channel 0. | | | | | | | | | 0 | T0_MAT0 — Match output for Timer 0, channel 0. | | | | | | | | | 0 | MC_2A — Motor control PWM channel 2, output A. | | | | | | | | | I/O | SSP0_SSEL — Slave Select for SSP0. | | | | | | | | | 0 | LCD_VD[14] — LCD data. | | | | | | | | | 0 | LCD_VD[22] — LCD data. | | P1[29] | 92 | U14 | N10 | 64 | 64 <u>[3]</u> | | I/O | P1[29] — General purpose digital input/output pin. | | | | | | | | | I/O | <b>USB_SDA1</b> — USB port 1 I <sup>2</sup> C serial data (OTG transceiver). | | | | | | | | | I | <b>PWM1_CAP1</b> — Capture input for PWM1, channel 1. | | | | | | | | | 0 | T0_MAT1 — Match output for Timer 0, channel 0. | | | | | | | | | 0 | MC_2B — Motor control PWM channel 2, output B. | | | | | | | | | 0 | <b>U4_TXD</b> — Transmitter output for USART4 (input/output in smart card mode). | | | | | | | | | 0 | LCD_VD[15] — LCD data. | | | | | | | | | 0 | LCD_VD[23] — LCD data. | | P1[30] | 42 | P2 | K3 | 30 | [5] | I; | I/O | P1[30] — General purpose digital input/output pin. | | | | | | | | PU | I | USB_PWRD2 — Power Status for USB port 2. | | | | | | | | | I | USB_VBUS — Monitors the presence of USB bus power. This signal must be HIGH for USB reset to occur. | | | | | | | | | I | ADC0_IN[4] — A/D converter 0, input 4. When configured as ar ADC input, the digital function of the pin must be disabled. | | | | | | | | | I/O | <b>I2C0_SDA</b> — I <sup>2</sup> C0 data input/output (this pin does not use a specialized I2C pad. | | | | | | | | | 0 | U3_OE — RS-485/EIA-485 output enable signal for UART3. | Table 3. Pin description ...continued | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | |--------------------|-------------|---------------|---------------|-------------|------------|----------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P1[31] | 40 | P1 | K2 | 28 | <u>[5]</u> | l; | I/O | P1[31] — General purpose digital input/output pin. | | | | | | | | PU | I | USB_OVRCR2 — Over-Current status for USB port 2. | | | | | | | | | I/O | SSP1_SCK — Serial Clock for SSP1. | | | | | | | | | I | ADC0_IN[5] — A/D converter 0, input 5. When configured as an ADC input, the digital function of the pin must be disabled. | | | | | | | | | I/O | <b>I2C0_SCL</b> — I <sup>2</sup> C0 clock input/output (this pin does not use a specialized I2C pad. | | P2[0] to<br>P2[31] | | | | | | | I/O | <b>Port 2:</b> Port 2 is a 32 bit I/O port with individual direction controls for each bit. The operation of port 1 pins depends upon the pin function selected via the pin connect block. | | P2[0] | 154 | B17 | D12 | 107 | [3] | I; | I/O | P2[0] — General purpose digital input/output pin. | | | | | | | | PU | 0 | PWM1[1] — Pulse Width Modulator 1, channel 1 output. | | | | | | | | | 0 | U1_TXD — Transmitter output for UART1. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | LCD_PWR — LCD panel power enable. | | P2[1] | 152 | E14 | C14 | 106 | [3] | l; | I/O | P2[1] — General purpose digital input/output pin. | | | | | | | | PU | 0 | PWM1[2] — Pulse Width Modulator 1, channel 2 output. | | | | | | | | | I | U1_RXD — Receiver input for UART1. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | LCD_LE — Line end signal. | | P2[2] | 150 | D15 | E11 | 105 | [3] | l;<br>PU | I/O | P2[2] — General purpose digital input/output pin. | | | | | | | | FU | 0 | PWM1[3] — Pulse Width Modulator 1, channel 3 output. | | | | | | | | | <u> </u> | U1_CTS — Clear to Send input for UART1. | | | | | | | | | 0 | T2_MAT3 — Match output for Timer 2, channel 3. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | TRACEDATA[3] — Trace data, bit 3. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | LCD_DCLK — LCD panel clock. | Table 3. Pin description ...continued | pins). | | | | | | | | | |--------|-------------|---------------|---------------|-------------|-----|----------------|----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type <u>[2]</u> | Description | | P2[3] | 144 | E16 | E13 | 100 | [3] | I; | I/O | P2[3] — General purpose digital input/output pin. | | | | | | | | PU | 0 | PWM1[4] — Pulse Width Modulator 1, channel 4 output. | | | | | | | | | I U1_DCD — Data Carrier Detect input for UAR | U1_DCD — Data Carrier Detect input for UART1. | | | | | | | | | 0 | T2_MAT2 — Match output for Timer 2, channel 2. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | TRACEDATA[2] — Trace data, bit 2. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | <b>LCD_FP</b> — Frame pulse (STN). Vertical synchronization pulse (TFT). | | P2[4] | 142 | D17 | E14 | 99 | [3] | I; | I/O | P2[4] — General purpose digital input/output pin. | | | | | | | | PU | 0 | PWM1[5] — Pulse Width Modulator 1, channel 5 output. | | | | | | | | | I | U1_DSR — Data Set Ready input for UART1. | | | | | | | | | 0 | <b>T2_MAT1</b> — Match output for Timer 2, channel 1. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | TRACEDATA[1] — Trace data, bit 1. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | <b>LCD_ENAB_M</b> — STN AC bias drive or TFT data enable output. | | P2[5] | 140 | F16 | F12 | 97 | [3] | l; | I/O | P2[5] — General purpose digital input/output pin. | | | | | | | | PU | 0 | <b>PWM1[6]</b> — Pulse Width Modulator 1, channel 6 output. | | | | | | | | | 0 | <b>U1_DTR</b> — Data Terminal Ready output for UART1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART1. | | | | | | | | | 0 | <b>T2_MAT0</b> — Match output for Timer 2, channel 0. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | TRACEDATA[0] — Trace data, bit 0. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | <b>LCD_LP</b> — Line synchronization pulse (STN). Horizontal synchronization pulse (TFT). | | P2[6] | 138 | E17 | F13 | 96 | [3] | l; | I/O | P2[6] — General purpose digital input/output pin. | | | | | | | | PU | I | <b>PWM1_CAP0</b> — Capture input for PWM1, channel 0. | | | | | | | | | I | U1_RI — Ring Indicator input for UART1. | | | | | | | | | I | T2_CAP0 — Capture input for Timer 2, channel 0. | | | | | | | | | 0 | <b>U2_OE</b> — RS-485/EIA-485 output enable signal for UART2. | | | | | | | | | 0 | TRACECLK — Trace clock. | | | | | | | | | 0 | LCD_VD[0] — LCD data. | | | | | | | | | 0 | LCD_VD[4] — LCD data. | Table 3. Pin description ...continued | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | |--------|--------------|---------------|---------------|-------------|------|---------------------------------|-----------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P2[7] | 136 | G16 | G11 | 95 | [3] | l;<br>PU | I/O | P2[7] — General purpose digital input/output pin. | | | | | | | | PU | l | CAN_RD2 — CAN2 receiver input. | | | | | | | | | Ο | <b>U1_RTS</b> — Request to Send output for UART1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART1. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | LCD_VD[1] — LCD data. | | | | | | | | | 0 | LCD_VD[5] — LCD data. | | P2[8] | 134 | H15 | G14 | 93 | [3] | l; | I/O | P2[8] — General purpose digital input/output pin. | | | | | | | | PU | 0 | CAN_TD2 — CAN2 transmitter output. | | | | | | | | | 0 | <b>U2_TXD</b> — Transmitter output for UART2. | | | | | | | | l | U1_CTS — Clear to Send input for UART1. | | | | | | | | | | 0 | ENET_MDC — Ethernet MIIM clock. | | | | | | | | - <b>R</b> — Function reserved. | | R — Function reserved. | | | | | | | | | LCD_VD[2] — LCD data. | | | | | | | | | | 0 | LCD_VD[6] — LCD data. | | P2[9] | 132 | H16 | H11 | 92 | [3] | l; | I/O | P2[9] — General purpose digital input/output pin. | | | | | | | | PU | 0 | <b>USB_CONNECT1</b> — USB1 SoftConnect control. Signal used to switch an external 1.5 kΩ resistor under the software control. Used with the SoftConnect USB feature. | | | | | | | | | I | U2_RXD — Receiver input for UART2. | | | | | | | | | I | U4_RXD — Receiver input for USART4. | | | | | | | | | I/O | ENET_MDIO — Ethernet MIIM data input and output. | | | | | | | | | - | R — Function reserved. | | | | | | | | | I | LCD_VD[3] — LCD data. | | | | | | | | | I | LCD_VD[7] — LCD data. | | P2[10] | ] 110 N15 M1 | | M13 | 76 | [10] | I;<br>PU | I/O | <b>P2[10]</b> — General purpose digital input/output pin. This pin includes a 5 ns input glitch filter. | | | | | | | | | | A LOW on this pin while RESET is LOW forces the on-chip boot loader to take over control of the part after a reset and go into ISP mode. | | | | | | | | | I | EINT0 — External interrupt 0 input. | | | | | | | | | I | NMI — Non-maskable interrupt input. | Table 3. Pin description ...continued | pins). | | | | | | | | | |--------|-------------|---------------|---------------|-------------|------|------------------------------------------------------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | | P2[11] | 108 | T17 | M12 | 75 | [10] | l;<br>PU | I/O | <b>P2[11]</b> — General purpose digital input/output pin. This pin includes a 5 ns input glitch filter. | | | | | | | | | I | EINT1 — External interrupt 1 input. | | | | | | | | | I/O | <b>SD_DAT[1]</b> — Data line 1 for SD card interface. | | | | | | | | | I/O | <b>I2S_TX_SCK</b> — Transmit Clock. It is driven by the master and received by the slave. Corresponds to the signal SCK in the <i>l</i> <sup>2</sup> <i>S-bus specification</i> . | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | LCD_CLKIN — LCD clock. | | P2[12] | 106 | N14 | N14 | 73 | [10] | I;<br>PU | I/O | <b>P2[12]</b> — General purpose digital input/output pin. This pin includes a 5 ns input glitch filter. | | | | | | | | | I | EINT2 — External interrupt 2 input. | | | | | | | | | I/O | <b>SD_DAT[2]</b> — Data line 2 for SD card interface. | | | | | | | | | I/O | <b>I2S_TX_WS</b> — Transmit Word Select. It is driven by the master and received by the slave. Corresponds to the signal WS in the <i>l</i> <sup>2</sup> <i>S-bus specification</i> . | | | | | | | | | 0 | LCD_VD[4] — LCD data. | | | | | | | | | 0 | LCD_VD[3] — LCD data. | | | | | | | | | 0 | LCD_VD[8] — LCD data. | | | | | | | | | 0 | LCD_VD[18] — LCD data. | | P2[13] | 102 | T16 | M11 | 71 | [10] | l;<br>PU | I/O | <b>P2[13]</b> — General purpose digital input/output pin. This pin includes a 5 ns input glitch filter. | | | | | | | | | I | EINT3 — External interrupt 3 input. | | | | | | | | | I/O | SD_DAT[3] — Data line 3 for SD card interface. | | | | | | | | | I/O | <b>I2S_TX_SDA</b> — Transmit data. It is driven by the transmitter and read by the receiver. Corresponds to the signal SD in the <i>l</i> <sup>2</sup> S-bus specification. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | LCD_VD[5] — LCD data. | | | | | | | | | 0 | LCD_VD[9] — LCD data. | | | | | | | | | 0 | LCD_VD[19] — LCD data. | | P2[14] | 91 | R12 | - | - | [3] | l; | I/O | P2[14] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_CS2 — LOW active Chip Select 2 signal. | | | | | | | I/O | <b>I2C1_SDA</b> — I <sup>2</sup> C1 data input/output (this pin does not use a specialized I2C pad). | | | | | | | | | | | I | <b>T2_CAP0</b> — Capture input for Timer 2, channel 0. | Table 3. Pin description ...continued | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | |--------|-------------|---------------|---------------|-------------|-----|----------------|---------|-------------------------------------------------------------------------------------------------------| | P2[15] | 99 | P13 | - | - | [3] | l;<br>PU | I/O | P2[15] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_CS3 — LOW active Chip Select 3 signal. | | | | | | | | | I/O | <b>I2C1_SCL</b> — I <sup>2</sup> C1 clock input/output (this pin does not use a specialized I2C pad). | | | | | | | | | I | T2_CAP1 — Capture input for Timer 2, channel 1. | | P2[16] | 87 | R11 | P9 | - | [3] | I; | I/O | P2[16] — General purpose digital input/output pin. | | | | | | | | PU | 0 | <b>EMC_CAS</b> — LOW active SDRAM Column Address Strobe. | | P2[17] | 95 | R13 | P11 | - | [3] | I; | I/O | P2[17] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_RAS — LOW active SDRAM Row Address Strobe. | | P2[18] | 59 | U3 | P3 | - | [6] | I; | I/O | P2[18] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_CLK[0] — SDRAM clock 0. | | P2[19] | 67 | R7 | N5 | - | [6] | I; | I/O | P2[19] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_CLK[1] — SDRAM clock 1. | | P2[20] | 73 | T8 | P6 | - | [3] | l; | I/O | P2[20] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_DYCS0 — SDRAM chip select 0. | | P2[21] | 81 | U11 | N8 | - | [3] | l; | I/O | P2[21] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_DYCS1 — SDRAM chip select 1. | | P2[22] | 85 | U12 | - | - | [3] | l; | I/O | P2[22] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_DYCS2 — SDRAM chip select 2. | | | | | | | | | I/O | SSP0_SCK — Serial clock for SSP0. | | | | | | | | | I | T3_CAP0 — Capture input for Timer 3, channel 0. | | P2[23] | 64 | U5 | - | - | [3] | l; | I/O | P2[23] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_DYCS3 — SDRAM chip select 3. | | | | | | | | | I/O | SSP0_SSEL — Slave Select for SSP0. | | | | | | | | | I | T3_CAP1 — Capture input for Timer 3, channel 1. | | P2[24] | 53 | P5 | P1 | - | [3] | l; | I/O | P2[24] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_CKE0 — SDRAM clock enable 0. | | P2[25] | 54 | R4 | P2 | - | [3] | l; | I/O | P2[25] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_CKE1 — SDRAM clock enable 1. | | P2[26] | 57 | T4 | - | - | [3] | l; | I/O | P2[26] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_CKE2 — SDRAM clock enable 2. | | | | | | | | | I/O | SSP0_MISO — Master In Slave Out for SSP0. | | | | | | | | | 0 | T3_MAT0 — Match output for Timer 3, channel 0. | Table 3. Pin description ...continued | pins). | | | | | | | | | |--------------------|-------------|---------------|---------------|-------------|-----|----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | | P2[27] | 47 | P3 | - | - | [3] | l; | I/O | P2[27] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_CKE3 — SDRAM clock enable 3. | | | | | | | | | I/O | SSP0_MOSI — Master Out Slave In for SSP0. | | | | | | | | | 0 | T3_MAT1 — Match output for Timer 3, channel 1. | | P2[28] | 49 | P4 | M2 | - | [3] | I; | I/O | P2[28] — General purpose digital input/output pin. | | | | | | | | PU | 0 | <b>EMC_DQM0</b> — Data mask 0 used with SDRAM and static devices. | | P2[29] | 43 | N3 | L1 | - | [3] | I; | I/O | P2[29] — General purpose digital input/output pin. | | | | | | | | PU | 0 | <b>EMC_DQM1</b> — Data mask 1 used with SDRAM and static devices. | | P2[30] | 31 | L4 | - | - | [3] | I; | I/O | P2[30] — General purpose digital input/output pin. | | | | | | | | PU | 0 | <b>EMC_DQM2</b> — Data mask 2 used with SDRAM and static devices. | | | | | | | | | I/O | <b>I2C2_SDA</b> — I <sup>2</sup> C2 data input/output (this pin does not use a specialized I2C pad). | | | | | | | | | 0 | T3_MAT2 — Match output for Timer 3, channel 2. | | P2[31] | 39 | N2 | - | - | [3] | I; | I/O | P2[31] — General purpose digital input/output pin. | | | | | | | | PU | 0 | <b>EMC_DQM3</b> — Data mask 3 used with SDRAM and static devices. | | | | | | | | | I/O | <b>I2C2_SCL</b> — I <sup>2</sup> C2 clock input/output (this pin does not use a specialized I2C pad). | | | | | | | | | 0 | T3_MAT3 — Match output for Timer 3, channel 3. | | P3[0] to<br>P3[31] | | | | | | | I/O | <b>Port 3:</b> Port 3 is a 32-bit I/O port with individual direction controls for each bit. The operation of port 3 pins depends upon the pin function selected via the pin connect block. | | P3[0] | 197 | B4 | D6 | 137 | [3] | I; | I/O | P3[0] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[0] — External memory data line 0. | | P3[1] | 201 | В3 | E6 | 140 | [3] | l; | I/O | P3[1] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[1] — External memory data line 1. | | P3[2] | 207 | B1 | A2 | 144 | [3] | l; | I/O | P3[2] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[2] — External memory data line 2. | | P3[3] | 3 | E4 | G5 | 2 | [3] | l; | I/O | P3[3] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[3] — External memory data line 3. | | P3[4] | 13 | F2 | D3 | 9 | [3] | l; | I/O | P3[4] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[4] — External memory data line 4. | | P3[5] | 17 | G1 | E3 | 12 | [3] | l; | I/O | P3[5] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[5] — External memory data line 5. | Table 3. Pin description ...continued | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | |--------|-------------|---------------|---------------|-------------|-----|-------------------------------------------|----------------------------------------------|--------------------------------------------------------------------------------------------| | P3[6] | 23 | J1 | F4 | 16 | [3] | I;<br>PU | I/O | P3[6] — General purpose digital input/output pin. | | | | | | | | | I/O | EMC_D[6] — External memory data line 6. | | P3[7] | 27 | L1 | G3 | 19 | [3] | I;<br>PU | I/O | P3[7] — General purpose digital input/output pin. | | | | | | | ro1 | | I/O | EMC_D[7] — External memory data line 7. | | P3[8] | 191 | D8 | A6 | - | [3] | I;<br>PU | I/O | P3[8] — General purpose digital input/output pin. | | | | | | | | | I/O | EMC_D[8] — External memory data line 8. | | P3[9] | 199 | C5 | A4 | - | [3] | I;<br>PU | I/O | P3[9] — General purpose digital input/output pin. | | | | | | | | | I/O | EMC_D[9] — External memory data line 9. | | P3[10] | 205 | B2 | В3 | - | [3] | I;<br>PU | I/O | P3[10] — General purpose digital input/output pin. | | | | | | | | | I/O | EMC_D[10] — External memory data line 10. | | P3[11] | 208 | D5 | B2 | - | [3] | I;<br>PU | I/O | P3[11] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[11] — External memory data line 11. | | P3[12] | 1 | D4 | A1 | - | [3] | I;<br>PU | I/O | P3[12] — General purpose digital input/output pin. | | | | | | | | | I/O | EMC_D[12] — External memory data line 12. | | P3[13] | 7 | C1 | C1 | - | [3] | I;<br>PU | I/O | P3[13] — General purpose digital input/output pin. | | | | | | | | | I/O | EMC_D[13] — External memory data line 13. | | P3[14] | 21 | H2 | F1 | - | [3] | I;<br>PU | I/O | P3[14] — General purpose digital input/output pin. | | | | | | | | PU | I/O | <b>EMC_D[14]</b> — External memory data line 14. On POR, this pin serves as the BOOT0 pin. | | P3[15] | 28 | M1 | G4 | - | [3] | l; | I/O | P3[15] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[15] — External memory data line 15. | | P3[16] | 137 | F17 | - | - | [3] | l; | I/O | P3[16] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[16] — External memory data line 16. | | | | | | | | | 0 | <b>PWM0[1]</b> — Pulse Width Modulator 0, output 1. | | | | | | | | | 0 | U1_TXD — Transmitter output for UART1. | | P3[17] | 143 | F15 | - | - | [3] | l; | I/O | P3[17] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[17] — External memory data line 17. | | | | | | | | | 0 | PWM0[2] — Pulse Width Modulator 0, output 2. | | | | | | | | | I | U1_RXD — Receiver input for UART1. | | P3[18] | 151 | C15 | - | - | [3] | I; | I/O | P3[18] — General purpose digital input/output pin. | | | | | | PU | I/O | EMC_D[18] — External memory data line 18. | | | | | | | | | | 0 | PWM0[3] — Pulse Width Modulator 0, output 3. | | | | | | | | | | I | U1_CTS — Clear to Send input for UART1. | Table 3. Pin description ...continued | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | |--------|-------------|---------------|---------------|-------------|-----|------------------------------------------------|-------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------| | P3[19] | 161 | _<br>В14 | - | - | [3] | l; | i/O | P3[19] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[19] — External memory data line 19. | | | | | | | | | 0 | PWM0[4] — Pulse Width Modulator 0, output 4. | | | | | | | | | I | U1_DCD — Data Carrier Detect input for UART1. | | P3[20] | 167 | A13 | - | - | [3] | I; | I/O | P3[20] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[20] — External memory data line 20. | | | | | | | | | 0 | PWM0[5] — Pulse Width Modulator 0, output 5. | | | | | | | | | I | U1_DSR — Data Set Ready input for UART1. | | P3[21] | 175 | C10 | - | - | [3] | I; | I/O | P3[21] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[21] — External memory data line 21. | | | | | | | | | 0 | PWM0[6] — Pulse Width Modulator 0, output 6. | | | | | | | | | 0 | <b>U1_DTR</b> — Data Terminal Ready output for UART1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART1. | | P3[22] | 195 | C6 | - | - | [3] | l; | I/O | P3[22] — General purpose digital input/output pin. | | | | | | | PU | I/O | EMC_D[22] — External memory data line 22. | | | | | | | | I | PWM0_CAP0 — Capture input for PWM0, channel 0. | | | | | | | | | | | I | U1_RI — Ring Indicator input for UART1. | | P3[23] | 65 | T6 | M4 | 45 | [3] | l; | I/O | P3[23] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[23] — External memory data line 23. | | | | | | | | | I | <b>PWM1_CAP0</b> — Capture input for PWM1, channel 0. | | | | | | | | | I | T0_CAP0 — Capture input for Timer 0, channel 0. | | P3[24] | 58 | R5 | N3 | 40 | [3] | l; | I/O | P3[24] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[24] — External memory data line 24. | | | | | | | | | 0 | PWM1[1] — Pulse Width Modulator 1, output 1. | | | | | | | | | I | T0_CAP1 — Capture input for Timer 0, channel 1. | | P3[25] | 56 | U2 | М3 | 39 | [3] | l; | I/O | P3[25] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[25] — External memory data line 25. | | | | | | | | | 0 | PWM1[2] — Pulse Width Modulator 1, output 2. | | | | | | | | | 0 | T0_MAT0 — Match output for Timer 0, channel 0. | | P3[26] | 55 | T3 | K7 | 38 | [3] | l; | I/O | P3[26] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[26] — External memory data line 26. | | | | | | | | | 0 | PWM1[3] — Pulse Width Modulator 1, output 3. | | | | | | | | | 0 | T0_MAT1 — Match output for Timer 0, channel 1. | | | | | | | | | I | STCLK — System tick timer clock input. | Table 3. Pin description ...continued | pins). Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | 2] | Description | |--------------------|-------------|---------------|---------------|-------------|-----|----------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | in L | 3all T | 3all T | in L | | Reset | Type[2] | | | P3[27] | 203 | <b>A</b> 1 | - | - | [3] | l; | 1/0 | P3[27] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[27] — External memory data line 27. | | | | | | | | | 0 | PWM1[4] — Pulse Width Modulator 1, output 4. | | | | | | | | | I | T1_CAP0 — Capture input for Timer 1, channel 0. | | P3[28] | 5 | D2 | - | - | [3] | I; | I/O | P3[28] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[28] — External memory data line 28. | | | | | | | | | 0 | PWM1[5] — Pulse Width Modulator 1, output 5. | | | | | | | | | I | T1_CAP1 — Capture input for Timer 1, channel 1. | | P3[29] | 11 | F3 | - | - | [3] | I; | I/O | P3[29] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[29] — External memory data line 29. | | | | | | | | | 0 | PWM1[6] — Pulse Width Modulator 1, output 6. | | | | | | | | | 0 | T1_MAT0 — Match output for Timer 1, channel 0. | | P3[30] | 19 | НЗ | - | - | [3] | l; | I/O | P3[30] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[30] — External memory data line 30. | | | | | | | | | 0 | <b>U1_RTS</b> — Request to Send output for UART1. Can also be configured to be an RS-485/EIA-485 output enable signal for UART1. | | | | | | | | | 0 | T1_MAT1 — Match output for Timer 1, channel 1. | | P3[31] | 25 | J3 | - | - | [3] | l; | I/O | P3[31] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_D[31] — External memory data line 31. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | T1_MAT2 — Match output for Timer 1, channel 2. | | P4[0] to<br>P4[31] | | | | | | | I/O | <b>Port 4:</b> Port 4 is a 32-bit I/O port with individual direction controls for each bit. The operation of port 4 pins depends upon the pin function selected via the pin connect block. | | P4[0] | 75 | U9 | L6 | 52 | [3] | I; | I/O | P4[0] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_A[0] — External memory address line 0. | | P4[1] | 79 | U10 | M7 | 55 | [3] | l; | I/O | P4[1] — General purpose digital input/output pin. | | | | | | | | PU | I/O | <b>EMC_A[1]</b> — External memory address line 1. | | P4[2] | 83 | T11 | M8 | 58 | [3] | l; | I/O | P4[2] — General purpose digital input/output pin. | | | | | | | | PU | I/O | <b>EMC_A[2]</b> — External memory address line 2. | | P4[3] | 97 | U16 | K9 | 68 | [3] | l; | I/O | P4[3] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_A[3] — External memory address line 3. | | P4[4] | 103 | R15 | P13 | 72 | [3] | l; | I/O | P4[4] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_A[4] — External memory address line 4. | | P4[5] | 107 | R16 | H10 | 74 | [3] | l; | I/O | P4[5] — General purpose digital input/output pin. | | | | | | | | PU | I/O | <b>EMC_A[5]</b> — External memory address line 5. | Table 3. Pin description ...continued | P4[6]<br>P4[7]<br>P4[8]/ | 113 | | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | | |--------------------------|-----|-----------------|---------------|-------------|-----|----------------|------------|-------------------------------------------------------------------------------------------------------| | | | M14 | K10 | 78 | [3] | I;<br>PU | I/O | P4[6] — General purpose digital input/output pin. | | | | | | | [0] | | I/O | EMC_A[6] — External memory address line 6. | | P4[8]/ | 121 | L16 | K12 | 84 | [3] | I;<br>PU | 1/0 | P4[7] — General purpose digital input/output pin. | | P4[8]/ | 407 | 147 | 144 | | [2] | | 1/0 | EMC_A[7] — External memory address line 7. | | | 127 | J17 | J11 | 88 | [3] | I;<br>PU | 1/0 | P4[8] — General purpose digital input/output pin. | | D4[0] | 404 | 1147 | 1140 | 04 | [3] | | 1/0 | EMC_A[8] — External memory address line 8. | | P4[9] | 131 | H17 | H12 | 91 | [3] | I;<br>PU | 1/0 | P4[9] — General purpose digital input/output pin. | | D4[40] | 405 | 047 | 040 | 0.4 | [3] | | 1/0 | EMC_A[9] — External memory address line 9. | | P4[10] | 135 | G17 | G12 | 94 | [3] | I;<br>PU | I/O<br>I/O | P4[10] — General purpose digital input/output pin. EMC_A[10] — External memory address line 10. | | P4[11] | 145 | F14 | F11 | 101 | [3] | | I/O | · · · · · · · · · · · · · · · · · · | | F4[11] | 143 | Г1 <del>4</del> | ГП | 101 | [0] | I;<br>PU | 1/0 | P4[11] — General purpose digital input/output pin. EMC_A[11] — External memory address line 11. | | P4[12] | 149 | C16 | F10 | 104 | [3] | I; | I/O | P4[12] — General purpose digital input/output pin. | | 1 4[12] | 143 | 010 | 1 10 | 104 | | r,<br>PU | 1/0 | EMC_A[12] — External memory address line 12. | | P4[13] | 155 | B16 | B14 | 108 | [3] | I; | I/O | P4[13] — General purpose digital input/output pin. | | [.0] | 100 | 510 | 511 | 100 | _ | .,<br>PU | 1/0 | EMC_A[13] — External memory address line 13. | | P4[14] | 159 | B15 | E8 | 110 | [3] | l; | I/O | P4[14] — General purpose digital input/output pin. | | [] | | | | | | PU | I/O | EMC_A[14] — External memory address line 14. | | P4[15] | 173 | A11 | C10 | 120 | [3] | l; | I/O | P4[15] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_A[15] — External memory address line 15. | | P4[16] | 101 | U17 | N12 | - | [3] | l; | I/O | P4[16] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_A[16] — External memory address line 16. | | P4[17] | 104 | P14 | N13 | - | [3] | I; | I/O | P4[17] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_A[17] — External memory address line 17. | | P4[18] | 105 | P15 | P14 | - | [3] | I; | I/O | P4[18] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_A[18] — External memory address line 18. | | P4[19] | 111 | P16 | M14 | - | [3] | I; | I/O | P4[19] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_A[19] — External memory address line 19. | | P4[20] | 109 | R17 | - | - | [3] | l; | I/O | P4[20] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_A[20] — External memory address line 20. | | | | | | | | | I/O | <b>I2C2_SDA</b> — I <sup>2</sup> C2 data input/output ((this pin does not use a specialized I2C pad). | | | | | | | | | I/O | SSP1_SCK — Serial Clock for SSP1. | Table 3. Pin description ...continued | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | |--------|-------------|---------------|---------------|-------------|------------|----------------|---------|-------------------------------------------------------------------------------------------------------| | P4[21] | 115 | M15 | - | - | [3] | I;<br>PU | I/O | P4[21] — General purpose digital input/output pin. | | | | | | | | | I/O | EMC_A[21] — External memory address line 21. | | | | | | | | | I/O | <b>I2C2_SCL</b> — I <sup>2</sup> C2 clock input/output (this pin does not use a specialized I2C pad). | | | | | | | | | I/O | SSP1_SSEL — Slave Select for SSP1. | | P4[22] | 123 | K14 | - | - | [3] | l; | I/O | P4[22] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_A[22] — External memory address line 22. | | | | | | | | | 0 | <b>U2_TXD</b> — Transmitter output for UART2. | | | | | | | | | I/O | SSP1_MISO — Master In Slave Out for SSP1. | | P4[23] | 129 | J15 | - | - | <u>[3]</u> | l; | I/O | P4[23] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_A[23] — External memory address line 23. | | | | | | | | | l | <b>U2_RXD</b> — Receiver input for UART2. | | | | | | | | | I/O | SSP1_MOSI — Master Out Slave In for SSP1. | | P4[24] | 183 | B8 | C8 | 127 | [3] | l; | I/O | P4[24] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_OE — LOW active Output Enable signal. | | P4[25] | 179 | B9 | D9 | 124 | [3] | l; | I/O | P4[25] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_WE — LOW active Write Enable signal. | | P4[26] | 119 | L15 | K13 | - | [3] | l; | I/O | P4[26] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_BLS0 — LOW active Byte Lane select signal 0. | | P4[27] | 139 | G15 | F14 | - | [3] | l; | I/O | P4[27] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_BLS1 — LOW active Byte Lane select signal 1. | | P4[28] | 170 | C11 | D10 | 118 | [3] | l; | I/O | P4 [28] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_BLS2 — LOW active Byte Lane select signal 2. | | | | | | | | | 0 | U3_TXD — Transmitter output for UART3. | | | | | | | | | 0 | T2_MAT0 — Match output for Timer 2, channel 0. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | LCD_VD[6] — LCD data. | | | | | | | | | 0 | LCD_VD[10] — LCD data. | | | | | | | | | 0 | LCD_VD[2] — LCD data. | Table 3. Pin description ...continued | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | |----------------|-------------|---------------|---------------|-------------|------|-----------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | P4[29] | 176 | B10 | В9 | 122 | [3] | l; | I/O | P4[29] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_BLS3 — LOW active Byte Lane select signal 3. | | | | | | | | | I | <b>U3_RXD</b> — Receiver input for UART3. | | | | | | | | | 0 | T2_MAT1 — Match output for Timer 2, channel 1. | | | | | | | | | I/O | <b>I2C2_SCL</b> — I <sup>2</sup> C2 clock input/output (this pin does not use a specialized I2C pad). | | | | | | | | | 0 | LCD_VD[7] — LCD data. | | | | | | | | | 0 | LCD_VD[11] — LCD data. | | | | | | | | | 0 | LCD_VD[3] — LCD data. | | P4[30] | 187 | B7 | C7 | 130 | [3] | I; | I/O | P4[30] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_CS0 — LOW active Chip Select 0 signal. | | P4[31] | 193 | A4 | E7 | 134 | [3] | I; | I/O | P4[31] — General purpose digital input/output pin. | | | | | | | | PU | 0 | EMC_CS1 — LOW active Chip Select 1 signal. | | P5[0] to P5[4] | | | | | | | I/O | <b>Port 5:</b> Port 5 is a 5-bit I/O port with individual direction controls for each bit. The operation of port 5 pins depends upon the pin function selected via the pin connect block. | | P5[0] | 9 | F4 | E5 | 6 | [3] | I;<br>PU | I/O | P5[0] — General purpose digital input/output pin. | | | | | | | | | I/O | EMC_A[24] — External memory address line 24. | | | | | | | | | I/O | SSP2_MOSI — Master Out Slave In for SSP2. | | | | | | | | | 0 | T2_MAT2 — Match output for Timer 2, channel 2. | | P5[1] | 30 | J4 | H1 | 21 | [3] | I; | I/O | P5[1] — General purpose digital input/output pin. | | | | | | | | PU | I/O | EMC_A[25] — External memory address line 25. | | | | | | | | | I/O | SSP2_MISO — Master In Slave Out for SSP2. | | | | | | | | | 0 | T2_MAT3 — Match output for Timer 2, channel 3. | | P5[2] | 117 | L14 | L12 | 81 | [11] | <tb< td=""><td>I/O</td><td>P5[2] — General purpose digital input/output pin.</td></tb<> | I/O | P5[2] — General purpose digital input/output pin. | | | | | | | | d> | - | R — Function reserved. | | | | | | | | | - | R — Function reserved. | | | | | | | | | 0 | T3_MAT2 — Match output for Timer 3, channel 2. | | | | | | | | | - | R — Function reserved. | | | | | | | | | I/O | <b>I2C0_SDA</b> — I <sup>2</sup> C0 data input/output (this pin uses a specialized I <sup>2</sup> C pad that supports I <sup>2</sup> C Fast Mode Plus). | Table 3. Pin description ...continued | pins). | | | | | | | | | | |----------------------|-------------|---------------|---------------|-------------|--------------|------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--| | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | | Reset state[1] | Type[2] | Description | | | P5[3] | 141 | G14 | G10 | 98 | [11] | <tb< td=""><td>I/O</td><td>P5[3] — General purpose digital input/output pin.</td></tb<> | I/O | P5[3] — General purpose digital input/output pin. | | | | | | | | | d> | - | R — Function reserved. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | I | <b>U4_RXD</b> — Receiver input for USART4. | | | | | | | | | | I/O | <b>I2C0_SCL</b> — I <sup>2</sup> C0 clock input/output (this pin uses a specialized I <sup>2</sup> C pad that supports I <sup>2</sup> C Fast Mode Plus. | | | P5[4] | 206 | C3 | C4 | 143 | [3] | I; | I/O | P5[4] — General purpose digital input/output pin. | | | | | | | | | PU | 0 | U0_OE — RS-485/EIA-485 output enable signal for UART0. | | | | | | | | | | - | R — Function reserved. | | | | | | | | | | 0 | T3_MAT3 — Match output for Timer 3, channel 3. | | | | | | | | | | 0 | <b>U4_TXD</b> — Transmitter output for USART4 (input/output in smart card mode). | | | JTAG_TDO<br>(SWO) | 2 | D3 | B1 | 1 | [3] | | 0 | JTAG_TDO (SWO) — Test Data Out for JTAG interface. Also used as Serial wire trace output. | | | JTAG_TDI | 4 | C2 | C3 | 3 | [3] | | I | JTAG_TDI — Test Data In for JTAG interface. | | | JTAG_TMS<br>(SWDIO) | 6 | E3 | C2 | 4 | [3] | | I | JTAG_TMS (SWDIO) — Test Mode Select for JTAG interface. Also used as Serial wire debug data input/output. | | | JTAG_TRST | 8 | D1 | D4 | 5 | [3] | | I | JTAG_TRST — Test Reset for JTAG interface. | | | JTAG_TCK<br>(SWDCLK) | 10 | E2 | D2 | 7 | [3] | | I | JTAG_TCK (SWDCLK) — Test Clock for JTAG interface. This clock must be slower than 1 /6 of the CPU clock (CCLK) for the JTAG interface to operate. Also used as serial wire clock. | | | RESET | 35 | M2 | J1 | 24 | [12] | | I | External reset input. A LOW on this pin resets the device, causing I/O ports and peripherals to take on their default states, and processor execution to begin at address 0. This pin includes a 20 ns input glitch filter. | | | RSTOUT | 29 | K3 | H2 | 20 | [3] | | 0 | Reset status output. A LOW output on this pin indicates that the device is in the reset state, for any reason. This reflects the RESET input pin and all internal reset sources. | | | RTC_ALARM | 37 | N1 | H5 | 26 | [13] | | 0 | RTC_ALARM — RTC controlled output. This is a 1.8 V pin. It goes HIGH when a RTC alarm is generated. | | | RTCX1 | 34 | K2 | J2 | 23 | [14]<br>[15] | | l | Input to the RTC 32 kHz ultra-low power oscillator circuit. | | | RTCX2 | 36 | L2 | J3 | 25 | [14]<br>[15] | | 0 | Output from the RTC 32 kHz ultra-low power oscillator circuit. | | | USB_D-2 | 52 | U1 | N2 | 37 | [9] | <tb< td=""><td>I/O</td><td><b>USB_D-2</b> — USB port 2 bidirectional D– line.</td></tb<> | I/O | <b>USB_D-2</b> — USB port 2 bidirectional D– line. | | | VBAT | 38 | М3 | K1 | 27 | | | I | RTC power supply: 3.3 V on this pin supplies power to the RTC. | | Table 3. Pin description ...continued | pins). | | | | | | | | |---------------------------|----------------------|-------------------------------------|-------------------|------------------------------------------|----------------|-----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Symbol | Pin LQFP208 | Ball TFBGA208 | Ball TFBGA180 | Pin LQFP144 | Reset state[1] | Туре <u>[2]</u> | Description | | V <sub>DD(REG)(3V3)</sub> | 26,<br>86,<br>174 | H4,<br>P11,<br>D11 | G1,<br>N9,<br>E9 | 18,<br>60,<br>121 | | S | <b>3.3 V regulator supply voltage:</b> This is the power supply for the on-chip voltage regulator that supplies internal logic. | | $V_{DDA}$ | 20 | G4 | F2 | 14 | | S | Analog 3.3 V pad supply voltage: This can be connected to the same supply as $V_{DD(3V3)}$ but should be isolated to minimize noise and error. This voltage is used to power the ADC and DAC. Note: this pin should be tied to 3.3V if the ADC and DAC are not used. | | V <sub>DD(3V3)</sub> | 125,<br>146,<br>165, | P17,<br>K16,<br>C17,<br>B13,<br>C9, | E12,<br>E10, | 41,<br>62,<br>77,<br>102,<br>114,<br>138 | | S | <b>3.3 V supply voltage:</b> This is the power supply voltage for I/O other than pins in the VBAT domain. | | VREFP | 24 | K1 | G2 | 17 | | S | ADC positive reference voltage: This should be the same voltage as V <sub>DDA</sub> , but should be isolated to minimize noise and error. The voltage level on this pin is used as a reference for ADC and DAC. Note: this pin should be tied to 3.3V if the ADC and DAC are not used. | | V <sub>SS</sub> | 133,<br>148, | N16,<br>H14,<br>E15,<br>A12, | | | | G | <b>Ground:</b> 0 V reference for digital IO pins. | | V <sub>SSREG</sub> | 32,<br>84,<br>172 | D12,<br>K4,<br>P10 | H3,<br>L8,<br>A10 | 22,<br>59,<br>119 | | G | Ground: 0 V reference for internal logic. | | V <sub>SSA</sub> | 22 | J2 | F3 | 15 | | G | <b>Analog ground:</b> 0 V power supply and reference for the ADC and DAC. This should be the same voltage as $V_{SS}$ , but should be isolated to minimize noise and error. | | XTAL1 | 44 | M4 | L2 | 31 | [14]<br>[16] | I | Input to the oscillator circuit and internal clock generator circuits. | | XTAL2 | 46 | N4 | K4 | 33 | [14]<br>[16] | 0 | Output from the oscillator amplifier. | <sup>[1]</sup> PU = internal pull-up enabled (for $V_{DD(REG)(3V3)} = 3.3 \text{ V}$ , pulled up to 3.3 V); IA = inactive, no pull-up/down enabled; F = floating; floating pins, if not used, should be tied to ground or power to minimize power consumption. - [2] I = Input; O = Output; G = Ground; S = Supply. - [3] 5 V tolerant pad providing digital I/O functions with TTL levels and hysteresis. - [4] <tbd> - [5] 5 V tolerant pad providing digital I/O functions with TTL levels and hysteresis and analog input. When configured as a ADC input, digital section of the pad is disabled. - [6] <tbd> - [7] 5 V tolerant pad providing digital I/O with TTL levels and hysteresis and analog output function. When configured as the DAC output, digital section of the pad is disabled. - [8] Open-drain 5 V tolerant digital I/O pad, compatible with I<sup>2</sup>C-bus 400 kHz specification. It requires an external pull-up to provide output functionality. When power is switched off, this pin connected to the I<sup>2</sup>C-bus is floating and does not disturb the I<sup>2</sup>C lines. Open-drain configuration applies to all functions on this pin. - [9] Not 5 V tolerant. Pad provides digital I/O and USB functions. It is designed in accordance with the *USB specification, revision 2.0* (Full-speed and Low-speed mode only). - [10] 5 V tolerant pad with 5 ns glitch filter providing digital I/O functions with TTL levels and hysteresis. - [11] <tbd> - [12] 5 V tolerant pad with 20 ns glitch filter providing digital I/O function with TTL levels and hysteresis. - [13] <tbd> - [14] Pad provides special analog functionality. - [15] If the RTC is not used, these pins can be left floating. - [16] When the main oscillator is not used, connect XTAL1 and XTAL2 as follows: XTAL1 can be left floating or can be grounded (grounding is preferred to reduce susceptibility to noise). XTAL2 should be left floating. Table 4. Pin allocation table TFBGA208 Not all functions are available on all parts. See Table 2 and Table 7 (EMC pins). | Ball | Symbol | Ball | Symbol | Ball | Symbol | Ball | Symbol | |------|-----------------------|------|----------|------|----------------------|------|----------| | Row | A | | | | | | | | 1 | P3[27] | 2 | $V_{SS}$ | 3 | P1[0] | 4 | P4[31] | | 5 | P1[4] | 6 | P1[9] | 7 | P1[14] | 8 | P1[15] | | 9 | P1[17] | 10 | P1[3] | 11 | P4[15] | 12 | $V_{SS}$ | | 13 | P3[20] | 14 | P1[11] | 15 | P0[8] | 16 | P1[12] | | 17 | P1[5] | | - | | - | | - | | Row | В | | | | | | | | 1 | P3[2] | 2 | P3[10] | 3 | P3[1] | 4 | P3[0] | | 5 | P1[1] | 6 | $V_{SS}$ | 7 | P4[30] | 8 | P4[24] | | 9 | P4[25] | 10 | P4[29] | 11 | P1[6] | 12 | P0[4] | | 13 | $V_{DD(3V3)}$ | 14 | P3[19] | 15 | P4[14] | 16 | P4[13] | | 17 | P2[0] | | - | | - | | - | | Row | C | | | | | | | | 1 | P3[13] | 2 | JTAG_TDI | 3 | P5[4] | 4 | P0[2] | | 5 | P3[9] | 6 | P3[22] | 7 | P1[8] | 8 | P1[10] | | 9 | $V_{DD(3V3)}$ | 10 | P3[21] | 11 | P4[28] | 12 | P0[5] | | 13 | P0[7] | 14 | P0[9] | 15 | P3[18] | 16 | P4[12] | | 17 | V <sub>DD(3V3</sub> ) | | - | | - | | - | | Row | D | | | | | | | | 1 | JTAG_TRST | 2 | P3[28] | 3 | JTAG_TDO (SWO) | 4 | P3[12] | | 5 | P3[11] | 6 | P0[3] | 7 | V <sub>DD(3V3)</sub> | 8 | P3[8] | Table 4. Pin allocation table TFBGA208 Not all functions are available on all parts. See Table 2 and Table 7 (EMC pins). | Ball | Symbol | Ball | Symbol | Ball | Symbol | Ball | Symbol | |------|--------|------|----------------------|------|---------------------------|------|---------------------------| | 9 | P1[2] | 10 | P1[16] | 11 | V <sub>DD(REG)(3V3)</sub> | 12 | VSSREG | | 13 | P0[6] | 14 | P1[7] | 15 | P2[2] | 16 | P1[13] | | 17 | P2[4] | | - | | - | | - | | Row | E | | | | | | | | 1 | P0[26] | 2 | JTAG_TCK<br>(SWDCLK) | 3 | JTAG_TMS (SWDIO) | 4 | P3[3] | | 5 | - | 6 | - | 7 | - | 8 | - | | 9 | - | 10 | - | 11 | - | 12 | - | | 13 | - | 14 | P2[1] | 15 | $V_{SS}$ | 16 | P2[3] | | 17 | P2[6] | | - | | - | | - | | Row | F | • | | • | | • | | | 1 | P0[25] | 2 | P3[4] | 3 | P3[29] | 4 | P5[0] | | 5 | - | 6 | - | 7 | - | 8 | - | | 9 | - | 10 | - | 11 | - | 12 | - | | 13 | - | 14 | P4[11] | 15 | P3[17] | 16 | P2[5] | | 17 | P3[16] | | - | | - | | - | | Row | G | ' | | 1 | | | | | 1 | P3[5] | 2 | P0[24] | 3 | V <sub>DD(3V3)</sub> | 4 | $V_{DDA}$ | | 5 | - | 6 | - | 7 | - | 8 | - | | 9 | - | 10 | - | 11 | - | 12 | - | | 13 | - | 14 | P5[3] | 15 | P4[27] | 16 | P2[7] | | 17 | P4[10] | | - | | - | | - | | Row | Н | | | 1 | | | | | 1 | P0[23] | 2 | P3[14] | 3 | P3[30] | 4 | V <sub>DD(REG)(3V3)</sub> | | 5 | - | 6 | - | 7 | - | 8 | - | | 9 | - | 10 | - | 11 | - | 12 | - | | 13 | - | 14 | V <sub>SS</sub> | 15 | P2[8] | 16 | P2[9] | | 17 | P4[9] | | - | | - | | - | | Row | J | | | 1 | | | | | 1 | P3[6] | 2 | $V_{SSA}$ | 3 | P3[31] | 4 | P5[1] | | 5 | - | 6 | - | 7 | - | 8 | - | | 9 | - | 10 | - | 11 | - | 12 | - | | 13 | | 14 | P0[16] | 15 | P4[23] | 16 | P0[15] | | 17 | P4[8] | | - | | - | | - | | Row | K | 1 | | 1 | | 1 | | | 1 | VREFP | 2 | RTCX1 | 3 | RSTOUT | 4 | VSSREG | | 13 | - | 14 | P4[22] | 15 | P0[18] | 16 | V <sub>DD(3V3)</sub> | | 17 | | | - | | - | | - | | Row | | 1 | | 1 | | 1 | | | 1 | P3[7] | 2 | RTCX2 | 3 | V <sub>SS</sub> | 4 | P2[30] | Table 4. Pin allocation table TFBGA208 Not all functions are available on all parts. See <u>Table 2</u> and <u>Table 7</u> (EMC pins). | Ball | Symbol | Ball | Symbol | | Symbol | | Symbol | |------|----------------------|---------------------------------------|----------------------|----|---------------------------|----|----------------------| | 5 | - | 6 | - | 7 | - | 8 | - | | 9 | - | 10 | - | 11 | - | 12 | - | | 13 | - | 14 | P5[2] | 15 | P4[26] | 16 | P4[7] | | 17 | P0[19] | | - | | - | | - | | Row | M | | | | | | | | 1 | P3[15] | 2 | RESET | 3 | VBAT | 4 | XTAL1 | | 5 | - | 6 | - | 7 | - | 8 | - | | 9 | - | 10 | - | 11 | - | 12 | - | | 13 | - | 14 | P4[6] | 15 | P4[21] | 16 | P0[21] | | 17 | P0[20] | | - | | - | | - | | Row | N | | | | | | | | 1 | RTC_ALARM | 2 | P2[31] | 3 | P2[29] | 4 | XTAL2 | | 5 | - | 6 | - | 7 | - | 8 | - | | 9 | - | 10 | - | 11 | - | 12 | - | | 13 | - | 14 | P2[12 | 15 | P2[10] | 16 | V <sub>SS</sub> | | 17 | P0[22] | | - | | - | | - | | Row | P | _ | | | | | | | 1 | P1[31] | 2 | P1[30] | 3 | P2[27] | 4 | P2[28] | | 5 | P2[24] | 6 | V <sub>DD(3V3)</sub> | 7 | P1[18] | 8 | V <sub>DD(3V3)</sub> | | 9 | P1[23] | 10 | VSSREG | 11 | V <sub>DD(REG)(3V3)</sub> | 12 | V <sub>SS</sub> | | 13 | P2[15] | 14 | P4[17] | 15 | P4[18] | 16 | P4[19] | | 17 | V <sub>DD(3V3)</sub> | | - | | - | | - | | Row | R | | | | | | | | 1 | P0[12] | 2 | P0[13] | 3 | P0[28] | 4 | P2[25] | | 5 | P3[24] | 6 | P0[30] | 7 | P2[19] | 8 | P1[21] | | 9 | $V_{SS}$ | 10 | P1[26] | 11 | P2[16] | 12 | P2[14] | | 13 | P2[17] | 14 | P0[11] | 15 | P4[4] | 16 | P4[5] | | 17 | P4[20] | | - | | - | | - | | Row | Т | | | ' | | ' | | | 1 | P0[27] | 2 | P0[31] | 3 | P3[26] | 4 | P2[26] | | 5 | $V_{SS}$ | 6 | P3[23] | 7 | P0[14] | 8 | P2[20] | | 9 | P1[24] | 10 | P1[25] | 11 | P4[2] | 12 | P1[27] | | 13 | P1[28] | 14 | P0[1] | 15 | P0[10] | 16 | P2[13] | | 17 | P2[11] | | - | | - | | - | | Row | U | · · · · · · · · · · · · · · · · · · · | | | | | | | 1 | USB_D-2 | 2 | P3[25] | 3 | P2[18] | 4 | P0[29] | | 5 | P2[23] | 6 | P1[19] | 7 | P1[20] | 8 | P1[22] | | 9 | P4[0] | 10 | P4[1] | 11 | P2[21] | 12 | P2[22] | | 13 | V <sub>DD(3V3)</sub> | 14 | P1[29] | 15 | P0[0] | 16 | P4[3] | Table 5. Pin allocation table TFBGA180 Not all functions are available on all parts. See Table 2 and Table 7 (EMC pins). | Ball | Symbol | Ball | Symbol | Ball | Symbol | Ball | Symbol | |------|--------------------|------|--------------------|------|-----------------|------|-----------------| | Row | A | | | 1 | | | | | 5 | P1[1] | 6 | P3[8] | 7 | P1[10] | 8 | P1[15] | | 9 | P1[3] | 10 | V <sub>SSREG</sub> | 11 | P0[4] | 12 | P1[11] | | 13 | P0[9] | 14 | P1[12] | | - | | - | | Row | В | | | | | | | | 1 | JTAG_TDO_SWO | 2 | P3[11] | 3 | P3[10] | 4 | $V_{SS}$ | | 5 | P1[0] | 6 | P1[8] | 7 | P1[2] | 8 | P1[16] | | 9 | P4[29] | 10 | P1[6] | 11 | P0[5] | 12 | P0[7] | | 13 | P1[5] | 14 | P4[13] | | - | | - | | Row | С | | | | | | | | 1 | P3[13] | 2 | JTAG_TMS_SWDIO | 3 | JTAG_TDI | 4 | P5[4] | | 5 | $V_{DD(3V3)}$ | 6 | P1[4] | 7 | P4[30] | 8 | P4[24] | | 9 | P1[17] | 10 | P4[15] | 11 | V <sub>SS</sub> | 12 | P0[8] | | 13 | P1[7] | 14 | P2[1] | | - | | - | | Row | D | | | | | | | | 1 | P0[26] | 2 | JTAG_TCK_SWDCLK | 3 | P3[4] | 4 | JTAG_TRST | | 5 | P0[2] | 6 | P3[0] | 7 | P1[9] | 8 | P1[14] | | 9 | P4[25] | 10 | P4[28] | 11 | P0[6] | 12 | P2[0] | | 13 | $V_{SS}$ | 14 | P1[13] | | - | | - | | Row | E | | | | | | | | 1 | P0[24] | 2 | $V_{DD(3V3)}$ | 3 | P3[5] | 4 | P0[25] | | 5 | P5[0] | 6 | P3[1] | 7 | P4[31] | 8 | P4[14] | | 9 | $V_{DD(REG)(3V3)}$ | 10 | $V_{DD(3V3)}$ | 11 | P2[2] | 12 | $V_{DD(3V3)}$ | | 13 | P2[3] | 14 | P2[4] | | - | | - | | Row | F | | | | | | | | 1 | P3[14] | 2 | $V_{DDA}$ | 3 | $V_{SSA}$ | 4 | P3[6] | | 5 | P0[23] | 6 | - | 7 | - | 8 | - | | 9 | - | 10 | P4[12] | 11 | P4[11] | 12 | P2[5] | | 13 | P2[6] | 14 | P4[27] | | - | | - | | Row | G | | | | | | | | 1 | $V_{DD(REG)(3V3)}$ | 2 | VREFP | 3 | P3[7] | 4 | P3[15] | | 5 | P3[3] | 6 | - | 7 | - | 8 | - | | 9 | - | 10 | P5[3] | 11 | P2[7] | 12 | P4[10] | | 13 | $V_{SS}$ | 14 | P2[8] | | - | | - | | Row | Н | | | | | | | | 1 | P5[1] | 2 | RSTOUT | 3 | $V_{SSREG}$ | 4 | V <sub>SS</sub> | | 5 | RTC_ALARM | 6 | - | 7 | - | 8 | - | | 9 | - | 10 | P4[5] | 11 | P2[9] | 12 | P4[9] | | 13 | P0[15] | 14 | P0[16] | | - | | - | Table 5. Pin allocation table TFBGA180 Not all functions are available on all parts. See Table 2 and Table 7 (EMC pins). | Ball | Symbol | Ball | Symbol | Ball | Symbol | Ball | Symbol | |------|---------------------------|------|----------------------|------|----------------------|------|----------------------| | Row | J | | | | | | | | 1 | RESET | 2 | RTCX1 | 3 | RTCX2 | 4 | P0[12] | | 5 | P0[13] | 6 | - | 7 | - | 8 | - | | 9 | - | 10 | P0[19] | 11 | P4[8] | 12 | P0[17] | | 13 | P0[18] | 14 | V <sub>DD(3V3)</sub> | | - | | - | | Row | K | | | | | | | | 1 | VBAT | 2 | P1[31] | 3 | P1[30] | 4 | XTAL2 | | 5 | P0[29] | 6 | P1[20] | 7 | P3[26] | 8 | V <sub>DD(3V3)</sub> | | 9 | P4[3] | 10 | P4[6] | 11 | P0[21] | 12 | P4[7] | | 13 | P4[26] | 14 | P0[20] | | - | | - | | Row | L | ı | | 1 | | | | | 1 | P2[29] | 2 | XTAL1 | 3 | P0[27] | 4 | V <sub>DD(3V3)</sub> | | 5 | P1[18] | 6 | P4[0] | 7 | P1[25] | 8 | $V_{SSREG}$ | | 9 | $V_{SS}$ | 10 | P0[10] | 11 | V <sub>DD(3V3)</sub> | 12 | P5[2] | | 13 | $V_{SS}$ | 14 | P0[22] | | - | | - | | Row | M | | | | | | | | 1 | P0[28] | 2 | P2[28] | 3 | P3[25] | 4 | P3[23] | | 5 | P0[14] | 6 | P1[22] | 7 | P4[1] | 8 | P4[2] | | 9 | P1[27] | 10 | P0[0] | 11 | P2[13] | 12 | P2[11] | | 13 | P2[10] | 14 | P4[19] | | - | | - | | Row | N | | | | | | | | 1 | P0[31] | 2 | USB_D-2 | 3 | P3[24] | 4 | P0[30] | | 5 | P2[19] | 6 | P1[21] | 7 | P1[23] | 8 | P2[21] | | 9 | V <sub>DD(REG)(3V3)</sub> | 10 | P1[29] | 11 | P0[1] | 12 | P4[16] | | 13 | P4[17]/EMC_A[17] | 14 | P2[12] | | - | | - | | Row | P | | | • | | • | | | 1 | P2[24] | 2 | P2[25] | 3 | P2[18] | 4 | V <sub>SS</sub> | | 5 | P1[19] | 6 | P2[20] | 7 | P1[24] | 8 | P1[26] | | 9 | P2[16] | 10 | P1[28] | 11 | P2[17] | 12 | P0[11] | | 13 | P4[4] | 14 | P4[18] | | - | | - | # 7. Functional description ### 7.1 Architectural overview The ARM Cortex-M3 includes three AHB-Lite buses: the system bus, the I-code bus, and the D-code bus. The I-code and D-code core buses are faster than the system bus and are used similarly to Tightly Coupled Memory (TCM) interfaces: one bus dedicated for instruction fetch (I-code) and one bus for data access (D-code). The use of two core buses allows for simultaneous operations if concurrent operations target different devices. The LPC178x/7x use a multi-layer AHB matrix to connect the ARM Cortex-M3 buses and other bus masters to peripherals in a flexible manner that optimizes performance by allowing peripherals that are on different slaves ports of the matrix to be accessed simultaneously by different bus masters. ## 7.2 ARM Cortex-M3 processor The ARM Cortex-M3 is a general purpose, 32-bit microprocessor, which offers high performance and very low power consumption. The ARM Cortex-M3 offers many new features, including a Thumb-2 instruction set, low interrupt latency, hardware multiply and divide, interruptable/continuable multiple load and store instructions, automatic state save and restore for interrupts, tightly integrated interrupt controller with wake-up interrupt controller, and multiple core buses capable of simultaneous accesses. Pipeline techniques are employed so that all parts of the processing and memory systems can operate continuously. Typically, while one instruction is being executed, its successor is being decoded, and a third instruction is being fetched from memory. The ARM Cortex-M3 processor is described in detail in the Cortex-M3 Technical Reference Manual that can be found on official ARM website. ## 7.3 On-chip flash program memory The LPC178x/7x contain up to 512 kB of on-chip flash program memory. A new two-port flash accelerator maximizes performance for use with the two fast AHB-Lite buses. ### 7.4 EEPROM The LPC178x/7x contains up to 4032 byte of on-chip byte-erasable and byte-programmable EEPROM data memory. ## 7.5 On-chip SRAM The LPC178x/7x contain a total of up to 96 kB on-chip static RAM data memory. This includes the main 64 kB SRAM, accessible by the CPU and DMA controller on a higher-speed bus, and up to two additional 16 kB each SRAM blocks situated on a separate slave port on the AHB multilayer matrix. This architecture allows CPU and DMA accesses to be spread over three separate RAMs that can be accessed simultaneously. # 7.6 Memory Protection Unit (MPU) The LPC178x/7x have a Memory Protection Unit (MPU) which can be used to improve the reliability of an embedded system by protecting critical data within the user application. The MPU allows separating processing tasks by disallowing access to each other's data, disabling access to memory regions, allowing memory regions to be defined as read-only and detecting unexpected memory accesses that could potentially break the system. The MPU separates the memory into distinct regions and implements protection by preventing disallowed accesses. The MPU supports up to eight regions each of which can be divided into eight subregions. Accesses to memory locations that are not defined in the MPU regions, or not permitted by the region setting, will cause the Memory Management Fault exception to take place. ## 7.7 Memory map Table 6. LPC178x/177x memory usage and details | Address range | General Use | Address range details and de | escription | | | | | |-------------------------------|-------------------------------------|----------------------------------|-----------------------------------------------------------------------|--|--|--|--| | 0x0000 0000 to | On-chip non-volatile | 0x0000 0000 - 0x0007 FFFF | For devices with 512 kB of flash memory. | | | | | | 0x1FFF FFFF | memory | 0x0000 0000 - 0x0003 FFFF | For devices with 256 kB of flash memory. | | | | | | | | 0x0000 0000 - 0x0001 FFFF | For devices with 128 kB of flash memory. | | | | | | | | 0x0000 0000 - 0x0000 FFFF | For devices with 64 kB of flash memory. | | | | | | | On-chip SRAM | 0x1000 0000 - 0x1000 FFFF | For devices with 64 kB of local SRAM. | | | | | | | | 0x1000 0000 - 0x1000 7FFF | For devices with 32 kB of local SRAM. | | | | | | | | 0x1000 0000 - 0x1000 3FFF | For devices with 16 kB of local SRAM. | | | | | | | Boot ROM | 0x1FFF 0000 - 0x1FFF 1FFF | 8 kB Boot ROM with flash services. | | | | | | 0x2000 0000 to | On-chip SRAM | 0x2000 0000 - 0x2000 1FFF | Peripheral RAM - bank 0 (first 8 kB) | | | | | | 0x3FFF FFFF | (typically used for | 0x2002 0000 - 0x2000 3FFF | Peripheral RAM - bank 0 (second 8 kB) | | | | | | | peripheral data) | 0x2000 4000 - 0x2000 7FFF | Peripheral RAM - bank 1 (16 kB) | | | | | | | AHB peripherals | 0x2008 0000 - 0x200B FFFF | See Figure 6 for details | | | | | | 0x4000 0000 to<br>0x7FFF FFFF | APB Peripherals | 0x4000 0000 - 0x4007 FFFF | APB0 Peripherals, up to 32 peripheral blocks of 16 kB each. | | | | | | | | 0x4008 0000 - 0x400F FFFF | APB1 Peripherals, up to 32 peripheral blocks of 16 kB each. | | | | | | 0x8000 0000 to | Off-chip Memory via | Four static memory chip selects: | | | | | | | 0xDFFF FFFF | the External Memory Controller | 0x8000 0000 - 0x83FF FFFF | Static memory chip select 0 (up to 64 MB) | | | | | | | Controller | 0x9000 0000 - 0x93FF FFFF | Static memory chip select 1 (up to 64 MB) | | | | | | | | 0x9800 0000 - 0x9BFF FFFF | Static memory chip select 2 (up to 64 MB) | | | | | | | | 0x9C00 0000 - 0x9FFF FFFF | Static memory chip select 3 (up to 64 MB) | | | | | | | | Four dynamic memory chip sele | ects: | | | | | | | | 0xA000 0000 - 0xAFFF FFFF | Dynamic memory chip select 0 (up to 256MB) | | | | | | | | 0xB000 0000 - 0xBFFF FFFF | Dynamic memory chip select 1 (up to 256MB) | | | | | | | | 0xC000 0000 - 0xCFFF FFFF | Dynamic memory chip select 2 (up to 256MB) | | | | | | | | 0xD000 0000 - 0xDFFF FFFF | Dynamic memory chip select 3 (up to 256MB) | | | | | | 0xE000 0000 to<br>0xE00F FFFF | Cortex-M3 Private<br>Peripheral Bus | 0xE000 0000 - 0xE00F FFFF | Cortex-M3 related functions, includes the NVIC and System Tick Timer. | | | | | | | | | | | | | | The LPC178x/7x incorporate several distinct memory regions, shown in the following figures. Figure 6 shows the overall map of the entire address space from the user program viewpoint following reset. The interrupt vector area supports address remapping. The AHB peripheral area is 2 MB in size, and is divided to allow for up to 128 peripherals. The APB peripheral area is 1 MB in size and is divided to allow for up to 64 peripherals. Each peripheral of either type is allocated 16 kB of space. This allows simplifying the address decoding for each peripheral. Objective data sheet Fig 6. LPC178x/7x memory map ## 7.8 Nested Vectored Interrupt Controller (NVIC) The NVIC is an integral part of the Cortex-M3. The tight coupling to the CPU allows for low interrupt latency and efficient processing of late arriving interrupts. #### 7.8.1 Features - · Controls system exceptions and peripheral interrupts. - In the LPC178x/7x, the NVIC supports 41 vectored interrupts. - 32 programmable interrupt priority levels, with hardware priority level masking. - · Relocatable vector table. - Non-Maskable Interrupt (NMI). - Software interrupt generation. ## 7.8.2 Interrupt sources Each peripheral device has one interrupt line connected to the NVIC but may have several interrupt flags. Individual interrupt flags may also represent more than one interrupt source. Any pin on port 0 and port 2 regardless of the selected function can be programmed to generate an interrupt on a rising edge, a falling edge, or both. ### 7.9 Pin connect block The pin connect block allows selected pins of the microcontroller to have more than one function. Configuration registers control the multiplexers to allow connection between the pin and the on-chip peripherals. Peripherals should be connected to the appropriate pins prior to being activated and prior to any related interrupt(s) being enabled. Activity of any enabled peripheral function that is not mapped to a related pin should be considered undefined. Most pins can also be configured as open-drain outputs or to have a pull-up, pull-down, or no resistor enabled. ## 7.10 External memory controller **Remark:** Supported memory size and type and EMC bus width vary for different parts (see <u>Table 2</u>). The EMC pin configuration for each part is shown in <u>Table 7</u>. Table 7. External memory controller pin configuration | Part | Data bus pins | Address bus pins | Control pins | | |---------------|---------------|------------------|--------------------------------------------------|--------------------------------------------------------------------------------| | | | | SRAM | SDRAM | | LPC1788FBD208 | EMC_D[31:0] | EMC_A[25:0] | EMC_BLS[3:0],<br>EMC_CS[3:0],<br>EMC_OE, EMC_WE | EMC_RAS, EMC_CAS, EMC_DYCS[3:0]<br>EMC_CLK[1:0], EMC_CKE[3:0],<br>EMC_DQM[3:0] | | LPC1788FET208 | EMC_D[31:0] | EMC_A[25:0] | EMC_BLS[3:0],<br>EMC_CS[3:0],<br>EMC_OE, EMC_WE | EMC_RAS, EMC_CAS, EMC_DYCS[3:0]<br>EMC_CLK[1:0], EMC_CKE[3:0],<br>EMC_DQM[3:0] | | LPC1788FET180 | EMC_D[15:0] | EMC_A[19:0] | EMC_BLS[1:0],<br>EMC_CS[1:0],<br>EMC_OE, EMC_WE | EMC_RAS, EMC_CAS, EMC_DYCS[1:0]<br>EMC_CLK[1:0], EMC_CKE[1:0],<br>EMC_DQM[1:0] | | LPC1788FBD144 | EMC_D[7:0] | EMC_A[15:0] | EMC_BLS[3:2],<br>EMC_CS[1:0],<br>EMC_OE, EMC_WE | not available | | LPC1787FBD208 | EMC_D[31:0] | EMC_A[25:0] | EMC_BLS[3:0],<br>EMC_CS_[3:0],<br>EMC_OE, EMC_WE | EMC_RAS, EMC_CAS, EMC_DYCS[3:0]<br>EMC_CLK[1:0], EMC_CKE[3:0],<br>EMC_DQM[3:0] | | LPC1786FBD208 | EMC_D[31:0] | EMC_A[25:0] | EMC_BLS[3:0],<br>EMC_CS[3:0],<br>EMC_OE, EMC_WE | EMC_RAS, EMC_CAS, EMC_DYCS[3:0]<br>EMC_CLK[1:0], EMC_CKE[3:0],<br>EMC_DQM[3:0] | | LPC1785FBD208 | EMC_D[31:0] | EMC_A[25:0] | EMC_BLS[3:0],<br>EMC_CS[3:0],<br>EMC_OE, EMC_WE | EMC_RAS, EMC_CAS, EMC_DYCS[3:0]<br>EMC_CLK[1:0], EMC_CKE[3:0],<br>EMC_DQM[3:0] | | LPC1778FBD208 | EMC_D[31:0] | EMC_A[25:0] | EMC_BLS[3:0],<br>EMC_CS[3:0],<br>EMC_OE, EMC_WE | EMC_RAS, EMC_CAS, EMC_DYCS[3:0]<br>EMC_CLK[1:0], EMC_CKE[3:0],<br>EMC_DQM[3:0] | | LPC1778FET208 | EMC_D[31:0] | EMC_A[25:0] | EMC_BLS[3:0],<br>EMC_CS[3:0],<br>EMC_OE, EMC_WE | EMC_RAS, EMC_CAS, EMC_DYCS[3:0]<br>EMC_CLK[1:0], EMC_CKE[3:0],<br>EMC_DQM[3:0] | | LPC1778FET180 | EMC_D[15:0] | EMC_A[19:0] | EMC_BLS[1:0],<br>EMC_CS[1:0],<br>EMC_OE, EMC_WE | EMC_RAS, EMC_CAS, EMC_DYCS[1:0]<br>EMC_CLK[1:0], EMC_CKE[1:0],<br>EMC_DQM[1:0] | | LPC1778FBD144 | EMC_D[7:0] | EMC_A[15:0] | EMC_CS[1:0],<br>EMC_OE, EMC_WE | not available | | LPC1777FBD208 | EMC_D[31:0] | EMC_A[25:0] | EMC_BLS[3:0],<br>EMC_CS[3:0],<br>EMC_OE, EMC_WE | EMC_RAS, EMC_CAS, EMC_DYCS[3:0]<br>EMC_CLK[1:0], EMC_CKE[3:0],<br>EMC_DQM[3:0] | | LPC1776FBD208 | EMC_D[31:0] | EMC_A[25:0] | EMC_BLS[3:0],<br>EMC_CS[3:0],<br>EMC_OE, EMC_WE | EMC_RAS, EMC_CAS, EMC_DYCS[3:0]<br>EMC_CLK[1:0], EMC_CKE[3:0],<br>EMC_DQM[3:0] | | LPC1776FET180 | EMC_D[15:0] | EMC_A[19:0] | EMC_BLS[3:0],<br>EMC_CS[3:0],<br>EMC_OE, EMC_WE | EMC_RAS, EMC_CAS, EMC_DYCS[1:0]<br>EMC_CLK[1:0], EMC_CKE[1:0],<br>EMC_DQM[1:0] | | LPC1774FBD208 | EMC_D[31:0] | EMC_A[25:0] | EMC_BLS[3:0],<br>EMC_CS[3:0],<br>EMC_OE, EMC_WE | EMC_RAS, EMC_CAS, EMC_DYCS[3:0]<br>EMC_CLK[1:0], EMC_CKE[3:0],<br>EMC_DQM[3:0] | | LPC1774FBD144 | EMC_D[7:0] | EMC_A[15:0] | EMC_CS[1:0],<br>EMC_OE, EMC_WE | not available | The LPC178x/7x EMC is an ARM PrimeCell MultiPort Memory Controller peripheral offering support for asynchronous static memory devices such as RAM, ROM, and flash. In addition, it can be used as an interface with off-chip memory-mapped devices and peripherals. The EMC is an Advanced Microcontroller Bus Architecture (AMBA) compliant peripheral. See Table 6 for EMC memory access. #### **7.10.1** Features - Dynamic memory interface support including single data rate SDRAM. - Asynchronous static memory device support including RAM, ROM, and flash, with or without asynchronous page mode. - Low transaction latency. - Read and write buffers to reduce latency and to improve performance. - 8/16/32 data and 16/20/26 address lines wide static memory support. - 16 bit and 32 bit wide chip select SDRAM memory support. - Static memory features include: - Asynchronous page mode read - Programmable Wait States - Bus turnaround delay - Output enable and write enable delays - Extended wait - Four chip selects for synchronous memory and four chip selects for static memory devices. - Power-saving modes dynamically control EMC\_CKE and EMC\_CLK outputs to SDRAMs. - Dynamic memory self-refresh mode controlled by software. - Controller supports 2048 (A0 to A10), 4096 (A0 to A11), and 8192 (A0 to A12) row address synchronous memory parts. That is typical 512 MB, 256 MB, and 128 MB parts, with 4, 8, 16, or 32 data bits per device. - Separate reset domains allow the for auto-refresh through a chip reset if desired. Note: Synchronous static memory devices (synchronous burst mode) are not supported. ## 7.11 General purpose DMA controller The GPDMA is an AMBA AHB compliant peripheral allowing selected peripherals to have DMA support. The GPDMA enables peripheral-to-memory, memory-to-peripheral, peripheral-to-peripheral, and memory-to-memory transactions. The source and destination areas can each be either a memory region or a peripheral and can be accessed through the AHB master. The GPDMA controller allows data transfers between the various on-chip SRAM areas and supports the SD/MMC card interface, all SSPs, the I<sup>2</sup>S, all UARTs, the A/D Converter, and the D/A Converter peripherals. DMA can also be triggered by selected timer match conditions. Memory-to-memory transfers and transfers to or from GPIO are supported. #### **7.11.1 Features** - Eight DMA channels. Each channel can support an unidirectional transfer. - 16 DMA request lines. - Single DMA and burst DMA request signals. Each peripheral connected to the DMA Controller can assert either a burst DMA request or a single DMA request. The DMA burst size is set by programming the DMA Controller. - Memory-to-memory, memory-to-peripheral, peripheral-to-memory, and peripheral-to-peripheral transfers are supported. - Scatter or gather DMA is supported through the use of linked lists. This means that the source and destination areas do not have to occupy contiguous areas of memory. - Hardware DMA channel priority. - AHB slave DMA programming interface. The DMA Controller is programmed by writing to the DMA control registers over the AHB slave interface. - One AHB bus master for transferring data. The interface transfers data when a DMA request goes active. - 32-bit AHB master bus width. - Incrementing or non-incrementing addressing for source and destination. - Programmable DMA burst size. The DMA burst size can be programmed to more efficiently transfer data. - Internal four-word FIFO per channel. - Supports 8, 16, and 32-bit wide transactions. - Big-endian and little-endian support. The DMA Controller defaults to little-endian mode on reset. - An interrupt to the processor can be generated on a DMA completion or when a DMA error has occurred. - Raw interrupt status. The DMA error and DMA count raw interrupt status can be read prior to masking. ## 7.12 CRC engine The Cyclic Redundancy Check (CRC) generator with programmable polynomial settings supports several CRC standards commonly used. To save system power and bus bandwidth, the CRC engine supports DMA transfers. ### 7.12.1 Features - Supports three common polynomials CRC-CCITT, CRC-16, and CRC-32. - CRC-CCITT: $x^{16} + x^{12} + x^5 + 1$ - CRC-16: $x^{16} + x^{15} + x^2 + 1$ - CRC-32: $x^{32} + x^{26} + x^{23} + x^{22} + x^{16} + x^{12} + x^{11} + x^{10} + x^8 + x^7 + x^5 + x^4 + x^2 + x + 1$ - Bit order reverse and 1's complement programmable setting for input data and CRC sum. - Programmable seed number setting. - Supports CPU PIO or DMA back-to-back transfer. Accept any size of data width per write: 8, 16 or 32-bit. - 8-bit write: 1-cycle operation - 16-bit write: 2-cycle operation (8-bit x 2-cycle) - 32-bit write: 4-cycle operation (8-bit x 4-cycle) ### 7.13 LCD controller Remark: The LCD controller is available on parts LPC1788/87/86/85. The LCD controller provides all of the necessary control signals to interface directly to a variety of color and monochrome LCD panels. Both STN (single and dual panel) and TFT panels can be operated. The display resolution is selectable and can be up to $1024 \times 768$ pixels. Several color modes are provided, up to a 24-bit true-color non-palettized mode. An on-chip 512-byte color palette allows reducing bus utilization (i.e. memory size of the displayed data) while still supporting a large number of colors. The LCD interface includes its own DMA controller to allow it to operate independently of the CPU and other system functions. A built-in FIFO acts as a buffer for display data, providing flexibility for system timing. Hardware cursor support can further reduce the amount of CPU time needed to operate the display. ### 7.13.1 Features - AHB master interface to access frame buffer. - Setup and control via a separate AHB slave interface. - Dual 16-deep programmable 64-bit wide FIFOs for buffering incoming display data. - Supports single and dual-panel monochrome Super Twisted Nematic (STN) displays with 4-bit or 8-bit interfaces. - Supports single and dual-panel color STN displays. - Supports Thin Film Transistor (TFT) color displays. - Programmable display resolution including, but not limited to: $320 \times 200$ , $320 \times 240$ , $640 \times 200$ , $640 \times 240$ , $640 \times 480$ , $800 \times 600$ , and $1024 \times 768$ . - Hardware cursor support for single-panel displays. - 15 gray-level monochrome, 3375 color STN, and 32 K color palettized TFT support. - 1, 2, or 4 bits-per-pixel (bpp) palettized displays for monochrome STN. - 1, 2, 4, or 8 bpp palettized color displays for color STN and TFT. - 16 bpp true-color non-palettized, for color STN and TFT. - 24 bpp true-color non-palettized, for color TFT. - Programmable timing for different display panels. - 256 entry, 16-bit palette RAM, arranged as a 128 × 32-bit RAM. - Frame, line, and pixel clock signals. - AC bias signal for STN, data enable signal for TFT panels. - Supports little and big-endian, and Windows CE data formats. - LCD panel clock may be generated from the peripheral clock, or from a clock input pin. ### 7.14 Ethernet **Remark:** The Ethernet block is available on parts LPC1788/86 and LPC1778/76. The Ethernet block contains a full featured 10 Mbit/s or 100 Mbit/s Ethernet MAC designed to provide optimized performance through the use of DMA hardware acceleration. Features include a generous suite of control registers, half or full duplex operation, flow control, control frames, hardware acceleration for transmit retry, receive packet filtering and wake-up on LAN activity. Automatic frame transmission and reception with scatter-gather DMA off-loads many operations from the CPU. The Ethernet block and the CPU share the ARM Cortex-M3 D-code and system bus through the AHB-multilayer matrix to access the various on-chip SRAM blocks for Ethernet data, control, and status information. The Ethernet block interfaces between an off-chip Ethernet PHY using the Media Independent Interface (MII) or Reduced MII (RMII) protocol and the on-chip Media Independent Interface Management (MIIM) serial bus. ## 7.14.1 Features - Ethernet standards support: - Supports 10 Mbit/s or 100 Mbit/s PHY devices including 10 Base-T, 100 Base-TX, 100 Base-FX, and 100 Base-T4. - Fully compliant with IEEE standard 802.3. - Fully compliant with 802.3x Full Duplex Flow Control and Half Duplex back pressure. - Flexible transmit and receive frame options. - Virtual Local Area Network (VLAN) frame support. - Memory management: - Independent transmit and receive buffers memory mapped to shared SRAM. - DMA managers with scatter/gather DMA and arrays of frame descriptors. - Memory traffic optimized by buffering and pre-fetching. - Enhanced Ethernet features: - Receive filtering. - Multicast and broadcast frame support for both transmit and receive. - Optional automatic Frame Check Sequence (FCS) insertion with Circular Redundancy Check (CRC) for transmit. - Selectable automatic transmit frame padding. - Over-length frame support for both transmit and receive allows any length frames. - Promiscuous receive mode. - Automatic collision back-off and frame retransmission. - Includes power management by clock switching. - Wake-on-LAN power management support allows system wake-up: using the receive filters or a magic frame detection filter. - Physical interface: - Attachment of external PHY chip through standard MII or RMII interface. - PHY register access is available via the MIIM interface. ### 7.15 USB interface **Remark:** The USB Device/Host/OTG controller is available on parts LPC1788/87/86/85 and LPC1778/77/76. The USB Device-only controller is available on parts LPC1774. The Universal Serial Bus (USB) is a 4-wire bus that supports communication between a host and one or more (up to 127) peripherals. The host controller allocates the USB bandwidth to attached devices through a token-based protocol. The bus supports hot plugging and dynamic configuration of the devices. All transactions are initiated by the host controller. Details on typical USB interfacing solutions can be found in Section 14.1. #### 7.15.1 USB device controller The device controller enables 12 Mbit/s data exchange with a USB host controller. It consists of a register interface, serial interface engine, endpoint buffer memory, and a DMA controller. The serial interface engine decodes the USB data stream and writes data to the appropriate endpoint buffer. The status of a completed USB transfer or error condition is indicated via status registers. An interrupt is also generated if enabled. When enabled, the DMA controller transfers data between the endpoint buffer and the USB RAM. ### 7.15.1.1 Features - Fully compliant with USB 2.0 Specification (full speed). - Supports 32 physical (16 logical) endpoints with a 4 kB endpoint buffer RAM. - Supports Control, Bulk, Interrupt and Isochronous endpoints. - Scalable realization of endpoints at run time. - Endpoint Maximum packet size selection (up to USB maximum specification) by software at run time. - Supports SoftConnect and GoodLink features. - While USB is in the Suspend mode, the LPC178x/7x can enter one of the reduced power modes and wake up on USB activity. - Supports DMA transfers with all on-chip SRAM blocks on all non-control endpoints. - Allows dynamic switching between CPU-controlled and DMA modes. - Double buffer implementation for Bulk and Isochronous endpoints. #### 7.15.2 USB host controller The host controller enables full- and low-speed data exchange with USB devices attached to the bus. It consists of register interface, serial interface engine and DMA controller. The register interface complies with the Open Host Controller Interface (OHCI) specification. ### 7.15.2.1 Features - OHCI compliant - Two downstream ports Supports per-port power switching ### 7.15.3 USB OTG controller USB OTG is a supplement to the *USB 2.0 Specification* that augments the capability of existing mobile devices and USB peripherals by adding host functionality for connection to USB peripherals. The OTG Controller integrates the host controller, device controller, and a master-only I<sup>2</sup>C interface to implement OTG dual-role device functionality. The dedicated I<sup>2</sup>C interface controls an external OTG transceiver. #### 7.15.3.1 Features - Fully compliant with On-The-Go supplement to the USB 2.0 Specification, Revision - Hardware support for Host Negotiation Protocol (HNP). - Includes a programmable timer required for HNP and Session Request Protocol (SRP). - Supports any OTG transceiver compliant with the OTG Transceiver Specification (CEA-2011), Rev. 1.0. ### 7.16 SD/MMC card interface **Remark:** The SD/MMC card interface is available on parts LPC1788/87/86/85 and parts LPC1778/77/76. The Secure Digital and Multimedia Card Interface (MCI) allows access to external SD memory cards. The SD card interface conforms to the SD Multimedia Card Specification Version 2.11. ### 7.16.1 Features - The MCI provides all functions specific to the SD/MMC memory card. These include the clock generation unit, power management control, and command and data transfer. - Conforms to Multimedia Card Specification v2.11. - Conforms to Secure Digital Memory Card Physical Layer Specification, v0.96. - Can be used as a multimedia card bus or a secure digital memory card bus host. The SD/MMC can be connected to several multimedia cards or a single secure digital memory card. - DMA supported through the GPDMA controller. ## 7.17 Fast general purpose parallel I/O Device pins that are not connected to a specific peripheral function are controlled by the GPIO registers. Pins may be dynamically configured as inputs or outputs. Separate registers allow setting or clearing any number of outputs simultaneously. The value of the output register may be read back as well as the current state of the port pins. LPC178x/7x use accelerated GPIO functions: - GPIO registers are accessed through the AHB multilayer bus so that the fastest possible I/O timing can be achieved. - Mask registers allow treating sets of port bits as a group, leaving other bits unchanged. - All GPIO registers are byte and half-word addressable. - Entire port value can be written in one instruction. - Support for Cortex-M3 bit banding. - Support for use with the GPDMA controller. Additionally, any pin on Port 0 and Port 2 providing a digital function can be programmed to generate an interrupt on a rising edge, a falling edge, or both. The edge detection is asynchronous, so it may operate when clocks are not present such as during Power-down mode. Each enabled interrupt can be used to wake up the chip from Power-down mode. #### **7.17.1** Features - Bit level set and clear registers allow a single instruction to set or clear any number of bits in one port. - Direction control of individual bits. - All I/O default to inputs after reset. - Pull-up/pull-down resistor configuration and open-drain configuration can be programmed through the pin connect block for each GPIO pin. ### 7.18 12-bit ADC The LPC178x/7x contain one ADC. It is a single 12-bit successive approximation ADC with eight channels and DMA support. #### **7.18.1 Features** - 12-bit successive approximation ADC. - · Input multiplexing among eight pins. - Power-down mode. - Measurement range V<sub>SS</sub> to VREFP. - 12-bit conversion rate: up to 400 kHz. - Individual channels can be selected for conversion. - Burst conversion mode for single or multiple inputs. - Optional conversion on transition of input pin or Timer Match signal. - Individual result registers for each ADC channel to reduce interrupt overhead. - DMA support. ### 7.19 10-bit DAC The LPC178x/7x contain one DAC. The DAC allows to generate a variable analog output. The maximum output value of the DAC is VREFP. #### **7.19.1** Features - 10-bit DAC - Resistor string architecture - Buffered output - Power-down mode - · Selectable output drive - Dedicated conversion timer - DMA support ## **7.20 UARTs** Remark: USART4 is not available on part LPC1774FBD144. The LPC178x/7x contain five UARTs. In addition to standard transmit and receive data lines, UART1 also provides a full modem control handshake interface and support for RS-485/9-bit mode allowing both software address detection and automatic address detection using 9-bit mode. The UARTs include a fractional baud rate generator. Standard baud rates such as 115200 Bd can be achieved with any crystal frequency above 2 MHz. ### 7.20.1 Features - Maximum UART data bit rate of 7.5 MBit/s. - 16 B Receive and Transmit FIFOs. - Register locations conform to 16C550 industry standard. - Receiver FIFO trigger points at 1 B, 4 B, 8 B, and 14 B. - Built-in fractional baud rate generator covering wide range of baud rates without a need for external crystals of particular values. - Auto-baud capability. - Fractional divider for baud rate control, auto baud capabilities and FIFO control mechanism that enables software flow control implementation. - Support for RS-485/9-bit/EIA-485 mode and multiprocessor addressing. - All UARTs have DMA support for both transmit and receive. - UART1 equipped with standard modem interface signals. This module also provides full support for hardware flow control (auto-CTS/RTS). - USART4 includes an IrDA mode to support infrared communication. - USART4 supports synchronous mode and a smart card mode conforming to ISO7816-3. ## 7.21 SSP serial I/O controller The LPC178x/7x contain three SSP controllers. The SSP controller is capable of operation on a SPI, 4-wire SSI, or Microwire bus. It can interact with multiple masters and slaves on the bus. Only a single master and a single slave can communicate on the bus during a given data transfer. The SSP supports full duplex transfers, with frames of 4 bits to 16 bits of data flowing from the master to the slave and from the slave to the master. In practice, often only one of these data flows carries meaningful data. ### 7.21.1 Features - Maximum SSP speed of 60 Mbit/s (master) or 10 Mbit/s (slave) - Compatible with Motorola SPI, 4-wire Texas Instruments SSI, and National Semiconductor Microwire buses - Synchronous serial communication - Master or slave operation - 8-frame FIFOs for both transmit and receive - 4-bit to 16-bit frame - DMA transfers supported by GPDMA ## 7.22 I<sup>2</sup>C-bus serial I/O controllers The LPC178x/7x contain three I<sup>2</sup>C-bus controllers. The I<sup>2</sup>C-bus is bidirectional for inter-IC control using only two wires: a Serial Clock Line (SCL) and a Serial Data Line (SDA). Each device is recognized by a unique address and can operate as either a receiver-only device (e.g., an LCD driver) or a transmitter with the capability to both receive and send information (such as memory). Transmitters and/or receivers can operate in either master or slave mode, depending on whether the chip has to initiate a data transfer or is only addressed. The I<sup>2</sup>C is a multi-master bus and can be controlled by more than one bus master connected to it. #### 7.22.1 Features - All I<sup>2</sup>C-bus controllers can use standard GPIO pins with bit rates of up to 400 kbit/s (Fast I<sup>2</sup>C-bus). The I<sup>2</sup>C0-bus interface uses special open-drain pins with bit rates of up to 400 kbit/s. - The I<sup>2</sup>C-bus interface supports Fast-mode Plus with bit rates up to 1 Mbit/s for I2C0 using pins P5[2] and P5[3]. - Easy to configure as master, slave, or master/slave. - Programmable clocks allow versatile rate control. - · Bidirectional data transfer between masters and slaves. - Multi-master bus (no central master). - Arbitration between simultaneously transmitting masters without corruption of serial data on the bus. - Serial clock synchronization allows devices with different bit rates to communicate via one serial bus. - Serial clock synchronization can be used as a handshake mechanism to suspend and resume serial transfer. - The I<sup>2</sup>C-bus can be used for test and diagnostic purposes. - Both I<sup>2</sup>C-bus controllers support multiple address recognition and a bus monitor mode. ### 7.23 I<sup>2</sup>S-bus serial I/O controllers The LPC178x/7x contain one I<sup>2</sup>S-bus interface. The I<sup>2</sup>S-bus provides a standard communication interface for digital audio applications. The $I^2S$ -bus specification defines a 3-wire serial bus using one data line, one clock line, and one word select signal. The basic $I^2S$ connection has one master, which is always the master, and one slave. The $I^2S$ interface on the LPC178x/7x provides a separate transmit and receive channel, each of which can operate as either a master or a slave. #### 7.23.1 Features - The interface has separate input/output channels each of which can operate in master or slave mode. - Capable of handling 8-bit, 16-bit, and 32-bit word sizes. - Mono and stereo audio data supported. - The sampling frequency can range from 16 kHz to 48 kHz (16, 22.05, 32, 44.1, 48) kHz. - Configurable word select period in master mode (separately for I<sup>2</sup>S input and output). - Two 8 word FIFO data buffers are provided, one for transmit and one for receive. - Generates interrupt requests when buffer levels cross a programmable boundary. - Two DMA requests, controlled by programmable buffer levels. These are connected to the GPDMA block. - Controls include reset, stop and mute options separately for I<sup>2</sup>S input and I<sup>2</sup>S output. ## 7.24 CAN controller and acceptance filters The LPC178x/7x contain two CAN controllers. The Controller Area Network (CAN) is a serial communications protocol which efficiently supports distributed real-time control with a very high level of security. Its domain of application ranges from high-speed networks to low cost multiplex wiring. The CAN block is intended to support multiple CAN buses simultaneously, allowing the device to be used as a gateway, switch, or router between two of CAN buses in industrial or automotive applications. Each CAN controller has a register structure similar to the NXP SJA1000 and the PeliCAN Library block, but the 8-bit registers of those devices have been combined in 32-bit words to allow simultaneous access in the ARM environment. The main operational difference is that the recognition of received Identifiers, known in CAN terminology as Acceptance Filtering, has been removed from the CAN controllers and centralized in a global Acceptance Filter. #### **7.24.1** Features - Two CAN controllers and buses. - Data rates to 1 Mbit/s on each bus. - 32-bit register and RAM access. - Compatible with CAN specification 2.0B, ISO 11898-1. - Global Acceptance Filter recognizes 11-bit and 29-bit receive identifiers for all CAN buses. - Acceptance Filter can provide FullCAN-style automatic reception for selected Standard Identifiers. - FullCAN messages can generate interrupts. ## 7.25 General purpose 32-bit timers/external event counters The LPC178x/7x include four 32-bit timer/counters. The timer/counter is designed to count cycles of the system derived clock or an externally-supplied clock. It can optionally generate interrupts, generate timed DMA requests, or perform other actions at specified timer values, based on four match registers. Each timer/counter also includes two capture inputs to trap the timer value when an input signal transitions, optionally generating an interrupt. ## 7.25.1 Features - A 32-bit timer/counter with a programmable 32-bit prescaler. - Counter or timer operation. - Two 32-bit capture channels per timer, that can take a snapshot of the timer value when an input signal transitions. A capture event may also generate an interrupt. - Four 32-bit match registers that allow: - Continuous operation with optional interrupt generation on match. - Stop timer on match with optional interrupt generation. - Reset timer on match with optional interrupt generation. - Up to four external outputs corresponding to match registers, with the following capabilities: - Set LOW on match. - Set HIGH on match. - Toggle on match. - Do nothing on match. - Up to two match registers can be used to generate timed DMA requests. ## 7.26 Pulse Width Modulator (PWM) The LPC178x/7x contain two PWMs. The PWM is based on the standard Timer block and inherits all of its features, although only the PWM function is pinned out on the LPC178x/7x. The Timer is designed to count cycles of the system derived clock and optionally switch pins, generate interrupts or perform other actions when specified timer values occur, based on seven match registers. The PWM function is in addition to these features, and is based on match register events. The ability to separately control rising and falling edge locations allows the PWM to be used for more applications. For instance, multi-phase motor control typically requires three non-overlapping PWM outputs with individual control of all three pulse widths and positions. Two match registers can be used to provide a single edge controlled PWM output. One match register (PWMMR0) controls the PWM cycle rate, by resetting the count upon match. The other match register controls the PWM edge position. Additional single edge controlled PWM outputs require only one match register each, since the repetition rate is the same for all PWM outputs. Multiple single edge controlled PWM outputs will all have a rising edge at the beginning of each PWM cycle, when an PWMMR0 match occurs. Three match registers can be used to provide a PWM output with both edges controlled. Again, the PWMMR0 match register controls the PWM cycle rate. The other match registers control the two PWM edge positions. Additional double edge controlled PWM outputs require only two match registers each, since the repetition rate is the same for all PWM outputs. With double edge controlled PWM outputs, specific match registers control the rising and falling edge of the output. This allows both positive going PWM pulses (when the rising edge occurs prior to the falling edge), and negative going PWM pulses (when the falling edge occurs prior to the rising edge). #### **7.26.1** Features - LPC178x/7x has two PWM blocks with Counter or Timer operation (may use the peripheral clock or one of the capture inputs as the clock source). - Seven match registers allow up to 6 single edge controlled or 3 double edge controlled PWM outputs, or a mix of both types. The match registers also allow: - Continuous operation with optional interrupt generation on match. - Stop timer on match with optional interrupt generation. - Reset timer on match with optional interrupt generation. - Supports single edge controlled and/or double edge controlled PWM outputs. Single edge controlled PWM outputs all go high at the beginning of each cycle unless the output is a constant low. Double edge controlled PWM outputs can have either edge occur at any position within a cycle. This allows for both positive going and negative going pulses. - Pulse period and width can be any number of timer counts. This allows complete flexibility in the trade-off between resolution and repetition rate. All PWM outputs will occur at the same repetition rate. - Double edge controlled PWM outputs can be programmed to be either positive going or negative going pulses. - Match register updates are synchronized with pulse outputs to prevent generation of erroneous pulses. Software must 'release' new match values before they can become effective. - May be used as a standard 32-bit timer/counter with a programmable 32-bit prescaler if the PWM mode is not enabled. #### 7.27 Motor control PWM The LPC178x/7x contain one motor control PWM. The motor control PWM is a specialized PWM supporting 3-phase motors and other combinations. Feedback inputs are provided to automatically sense rotor position and use that information to ramp speed up or down. An abort input is also provided that causes the PWM to immediately release all motor drive outputs. At the same time, the motor control PWM is highly configurable for other generalized timing, counting, capture, and compare applications. The maximum PWM speed is determined by the PWM resolution (n) and the operating frequency f: PWM speed = $f/2^n$ (see <u>Table 8</u>). Table 8. PWM speed at operating frequency 120 MHz | PWM resolution | PWM speed | |----------------|-----------| | 6 bit | 1.875 MHz | | 8 bit | 0.468 MHz | | 10 bit | 0.117 MHz | ## 7.28 Quadrature Encoder Interface (QEI) Remark: The QEI is available on parts LPC1788/87/86 and LPC1778/77/76 A quadrature encoder, also known as a 2-channel incremental encoder, converts angular displacement into two pulse signals. By monitoring both the number of pulses and the relative phase of the two signals, the user can track the position, direction of rotation, and velocity. In addition, a third channel, or index signal, can be used to reset the position counter. The quadrature encoder interface decodes the digital pulses from a quadrature encoder wheel to integrate position over time and determine direction of rotation. In addition, the QEI can capture the velocity of the encoder wheel. ## 7.28.1 Features - Tracks encoder position. - Increments/decrements depending on direction. - Programmable for 2× or 4× position counting. - Velocity capture using built-in timer. - Velocity compare function with "less than" interrupt. - Uses 32-bit registers for position and velocity. - Three position compare registers with interrupts. - Index counter for revolution counting. - Index compare register with interrupts. - Can combine index and position interrupts to produce an interrupt for whole and partial revolution displacement. - Digital filter with programmable delays for encoder input signals. - · Can accept decoded signal inputs (clk and direction). - · Connected to APB. ## 7.29 ARM Cortex-M3 system tick timer The ARM Cortex-M3 includes a system tick timer (SYSTICK) that is intended to generate a dedicated SYSTICK exception at a 10 ms interval. In the LPC178x/7x, this timer can be clocked from the internal AHB clock or from a device pin. ## 7.30 Windowed WatchDog Timer (WWDT) The purpose of the watchdog is to reset the controller if software fails to periodically service it within a programmable time window. ### **7.30.1** Features - Internally resets chip if not periodically reloaded during the programmable time-out period. - Optional windowed operation requires reload to occur between a minimum and maximum time period, both programmable. - Optional warning interrupt can be generated at a programmable time prior to watchdog time-out. - Enabled by software but requires a hardware reset or a watchdog reset/interrupt to be disabled. - Incorrect feed sequence causes reset or interrupt if enabled. - Flag to indicate watchdog reset. - Programmable 24-bit timer with internal prescaler. - Selectable time period from (T<sub>cy(WDCLK)</sub> × 256 × 4) to (T<sub>cy(WDCLK)</sub> × 2<sup>24</sup> × 4) in multiples of T<sub>cy(WDCLK)</sub> × 4. - The Watchdog Clock (WDCLK) source is a dedicated watchdog oscillator, which is always running if the watchdog timer is enabled. # 7.31 RTC and backup registers The RTC is a set of counters for measuring time when system power is on, and optionally when it is off. The RTC on the LPC178x/7x is designed to have extremely low power consumption, i.e. less than 1 $\mu$ A. The RTC will typically run from the main chip power supply, conserving battery power while the rest of the device is powered up. When operating from a battery, the RTC will continue working down to 2.1 V. Battery power can be provided from a standard 3 V lithium button cell. An ultra-low power 32 kHz oscillator will provide a 1 Hz clock to the time counting portion of the RTC, moving most of the power consumption out of the time counting function. The RTC includes a calibration mechanism to allow fine-tuning the count rate in a way that will provide less than 1 second per day error when operated at a constant voltage and temperature. The RTC contains a small set of backup registers (20 bytes) for holding data while the main part of the LPC178x/7x is powered off. The RTC includes an alarm function that can wake up the LPC178x/7x from all reduced power modes with a time resolution of 1 s. #### **7.31.1 Features** - Measures the passage of time to maintain a calendar and clock. - Ultra low power design to support battery powered systems. - Provides Seconds, Minutes, Hours, Day of Month, Month, Year, Day of Week, and Day of Year. LPC178X 7X - Dedicated power supply pin can be connected to a battery or to the main 3.3 V. - Periodic interrupts can be generated from increments of any field of the time registers. - Backup registers (20 bytes) powered by VBAT. - RTC power supply is isolated from the rest of the chip. ### 7.32 Event monitor/recorder The event monitor/recorder allows recording of tampering events in sealed product enclosures. Sensors report any attempt to open the enclosure, or to tamper with the device in any other way. The event monitor/recorder stores records of such events when the device is powered only by the backup battery. ### 7.32.1 Features - Supports three digital event inputs in the VBAT power domain. - An event is defined as a level change at the digital event inputs. - For each event channel, two timestamps mark the first and the last occurrence of an event. Each channel also has a dedicated counter tracking the total number of events. Timestamp values are taken from the RTC. - Runs in VBAT power domain, independent of system power supply. The event/recorder/monitor can therefore operate in Deep power-down mode. - Very low power consumption. - Interrupt available if system is running. - A qualified event can be used as a wake-up trigger. - State of event interrupts accessible by software through GPIO. ## 7.33 Clocking and power control ## 7.33.1 Crystal oscillators The LPC178x/7x include four independent oscillators. These are the main oscillator, the IRC oscillator, the watchdog oscillator, and the RTC oscillator. Each oscillator can be used for more than one purpose as required in a particular application. Any of the three clock sources can be chosen by software to drive the main PLL and ultimately the CPU. Following reset, the LPC178x/7x will operate from the Internal RC oscillator until switched by software. This allows systems to operate without any external crystal and the boot loader code to operate at a known frequency. See Figure 7 for an overview of the LPC178x/7x clock generation. # 7.33.1.1 Internal RC oscillator The IRC may be used as the clock that drives the PLL and subsequently the CPU. The nominal IRC frequency is 12 MHz. The IRC is trimmed to 1 % accuracy over the entire voltage and temperature range. Upon power-up or any chip reset, the LPC178x/7x use the IRC as the clock source. Software may later switch to one of the other available clock sources. ### 7.33.1.2 Main oscillator The main oscillator can be used as the clock source for the CPU, with or without using the PLL. The main oscillator also provides the clock source for the alternate PLL1. The main oscillator operates at frequencies of 1 MHz to 25 MHz. This frequency can be boosted to a higher frequency, up to the maximum CPU operating frequency, by the main PLL. The clock selected as the PLL input is PLLCLKIN. The ARM processor clock frequency is referred to as CCLK elsewhere in this document. The frequencies of PLLCLKIN and CCLK are the same value unless the PLL is active and connected. The clock frequency for each peripheral can be selected individually and is referred to as PCLK. Refer to Section 7.33.2 for additional information. #### 7.33.1.3 RTC oscillator The RTC oscillator provides a 1 Hz clock to the RTC and a 32 kHz clock output that can be output on the CLKOUT pin in order to allow trimming the RTC oscillator without interference from a probe. ## 7.33.1.4 Watchdog oscillator The Watchdog Timer has a dedicated oscillator that provides a 500 kHz clock to the Watchdog Timer that is always running if the Watchdog Timer is enabled. The Watchdog oscillator clock can be output on the CLKOUT pin in order to allow observe its frequency. In order to allow Watchdog Timer operation with minimum power consumption, which can be important in reduced power modes, the Watchdog oscillator frequency is not tightly controlled. The Watchdog oscillator frequency will vary over temperature and power supply within a particular part, and may vary by processing across different parts. This variation should be taken into account when determining Watchdog reload values. Within a particular part, temperature and power supply variations can produce up to a $\pm 17$ % frequency variation. Frequency variation between devices under the same operating conditions can be up to $\pm 30$ %. ## 7.33.2 Main PLL (PLL0) and Alternate PLL (Alt PLL, PLL1) PLL0 (also called the Main PLL) and PLL1 (also called the Alt PLL) are functionally identical, but have somewhat different input possibilities and output connections. These possibilities are shown in <a href="Figure 7">Figure 7</a>. The Main PLL can receive its input from either the IRC or the main oscillator, and can potentially be used to provide the clocks to nearly everything on the device. The Alternate PLL receives its input only from the main oscillator and is intended to be used as an alternate source of clocking to the USB. The USB has timing needs that may not always be filled by the Main PLL. Both PLLs are disabled and powered off on reset. If the Alternate PLL is left disabled, the USB clock can be supplied by PLL0 if everything is set up to provide 48 MHz to the USB clock through that route. The source for each clock must be selected via the CLKSEL registers, and can be further reduced by clock dividers as needed. PLL0 accepts an input clock frequency from either the IRC or the main oscillator. If only the Main PLL is used, then its output frequency must be an integer multiple of all other clocks needed in the system. PLL1 takes its input only from the main oscillator, requiring an external crystal in the range of 10 to 25 MHz. In each PLL, the Current Controlled Oscillator (CCO) operates in the range of 156 MHz to 320 MHz, so there are additional dividers to bring the output down to the desired frequencies. The minimum output divider value is 2, insuring that the output of the PLLs have a 50 % duty cycle. If the USB is used, the possibilities for the CPU clock and other clocks will be limited by the requirements that the frequency be precise and very low jitter, and that the PLL0 output must be a multiple of 48 MHz. Even multiples of 48 MHz that are within the operating range of the PLL are 192 MHz and 288 MHz. Also, only the main oscillator in conjunction with the PLL can meet the precision and jitter specifications for USB. It is due to these limitations that the Alt PLL is provided. The alternate PLL accepts an input clock frequency from the main oscillator in the range of 10 MHz to 25 MHz only. When used as the USB clock, the input frequency is multiplied up to a multiple of 48 MHz (192 MHz or 288 MHz as described above). ## 7.33.3 Wake-up timer The LPC178x/7x begin operation at power-up and when awakened from Power-down mode by using the 12 MHz IRC oscillator as the clock source. This allows chip operation to resume quickly. If the main oscillator or the PLL is needed by the application, software will need to enable these features and wait for them to stabilize before they are used as a clock source. When the main oscillator is initially activated, the wake-up timer allows software to ensure that the main oscillator is fully functional before the processor uses it as a clock source and starts to execute instructions. This is important at power on, all types of reset, and whenever any of the aforementioned functions are turned off for any reason. Since the oscillator and other functions are turned off during Power-down mode, any wake-up of the processor from Power-down mode makes use of the wake-up Timer. The wake-up timer monitors the crystal oscillator to check whether it is safe to begin code execution. When power is applied to the chip, or when some event caused the chip to exit Power-down mode, some time is required for the oscillator to produce a signal of sufficient amplitude to drive the clock logic. The amount of time depends on many factors, including the rate of $V_{DD(3V3)}$ ramp (in the case of power on), the type of crystal and its electrical characteristics (if a quartz crystal is used), as well as any other external circuitry (e.g., capacitors), and the characteristics of the oscillator itself under the existing ambient conditions. #### 7.33.4 Power control The LPC178x/7x support a variety of power control features. There are four special modes of processor power reduction: Sleep mode, Deep-sleep mode, Power-down mode, and Deep power-down mode. The CPU clock rate may also be controlled as needed by changing clock sources, reconfiguring PLL values, and/or altering the CPU clock divider value. This allows a trade-off of power versus processing speed based on application requirements. In addition, the peripheral power control allows shutting down the clocks to individual on-chip peripherals, allowing fine tuning of power consumption by eliminating all dynamic power use in any peripherals that are not required for the application. Each of the peripherals has its own clock divider which provides even better power control. Integrated PMU (Power Management Unit) automatically adjust internal regulators to minimize power consumption during Sleep, Deep sleep, Power-down, and Deep power-down modes. The LPC178x/7x also implement a separate power domain to allow turning off power to the bulk of the device while maintaining operation of the RTC and a small set of registers for storing data during any of the power-down modes. ### 7.33.4.1 Sleep mode When Sleep mode is entered, the clock to the core is stopped. Resumption from the Sleep mode does not need any special sequence other than re-enabling the clock to the ARM core. In Sleep mode, execution of instructions is suspended until either a Reset or interrupt occurs. Peripheral functions continue operation during Sleep mode and may generate interrupts to cause the processor to resume execution. Sleep mode eliminates dynamic power used by the processor itself, memory systems and related controllers, and internal buses. The DMA controller can continue to work in Sleep mode, and has access to the peripheral RAMs and all peripheral registers. The flash memory and the main SRAM are not available in Sleep mode, they are disabled in order to save power. Wake-up from Sleep mode will occur whenever any enabled interrupt occurs. ## 7.33.4.2 Deep-sleep mode In Deep-sleep mode, the oscillator is shut down and the chip receives no internal clocks. The processor state and registers, peripheral registers, and internal SRAM values are preserved throughout Deep-sleep mode and the logic levels of chip pins remain static. The output of the IRC is disabled but the IRC is not powered down to allow fast wake-up. The RTC oscillator is not stopped because the RTC interrupts may be used as the wake-up source. The PLL is automatically turned off and disconnected. The clock divider registers are automatically reset to zero. The Deep-sleep mode can be terminated and normal operation resumed by either a Reset or certain specific interrupts that are able to function without clocks. Since all dynamic operation of the chip is suspended, Deep-sleep mode reduces chip power consumption to a very low value. Power to the flash memory is left on in Deep-sleep mode, allowing a very quick wake-up. Wake-up from Deep Sleep mode can initiated by the NMI, External Interrupts EINTO through EINT3, GPIO interrupts, the Ethernet Wake-on-LAN interrupt, Brownout Detect, an RTC Alarm interrupt, a USB input pin transition (USB activity interrupt), a CAN input pin transition, or a Watchdog Timer time-out, when the related interrupt is enabled. Wake-up will occur whenever any enabled interrupt occurs. On wake-up from Deep-sleep mode, the code execution and peripherals activities will resume after 4 cycles expire if the IRC was used before entering Deep-sleep mode. If the main external oscillator was used, the code execution will resume when 4096 cycles expire. PLL and clock dividers need to be reconfigured accordingly. #### 7.33.4.3 Power-down mode Power-down mode does everything that Deep-sleep mode does but also turns off the power to the IRC oscillator and the flash memory. This saves more power but requires waiting for resumption of flash operation before execution of code or data access in the flash memory can be accomplished. When the chip enters Power-down mode, the IRC, the main oscillator, and all clocks are stopped. The RTC remains running if it has been enabled and RTC interrupts may be used to wake up the CPU. The flash is forced into Power-down mode. The PLLs are automatically turned off and the clock selection multiplexers are set to use the system clock sysclk (the reset state). The clock divider control registers are automatically reset to zero. If the Watchdog timer is running, it will continue running in Power-down mode. On the wake-up of Power-down mode, if the IRC was used before entering Power-down mode, it will take IRC 60 $\mu$ s to start-up. After this 4 IRC cycles will expire before the code execution can then be resumed if the code was running from SRAM. In the meantime, the flash wake-up timer then counts 12 MHz IRC clock cycles to make the 100 $\mu$ s flash start-up time. When it times out, access to the flash will be allowed. Users need to reconfigure the PLL and clock dividers accordingly. ### 7.33.4.4 Deep power-down mode The Deep power-down mode can only be entered from the RTC block. In Deep power-down mode, power is shut off to the entire chip with the exception of the RTC module and the RESET pin. To optimize power conservation, the user has the additional option of turning off or retaining power to the 32 kHz oscillator. It is also possible to use external circuitry to turn off power to the on-chip regulator via the $V_{DD(REG)(3V3)}$ pins and/or the I/O power via the $V_{DD(3V3)}$ pins after entering Deep Power-down mode. Power must be restored before device operation can be restarted. The LPC178x/7x can wake up from Deep power-down mode via the RESET pin or an alarm match event of the RTC. ### 7.33.4.5 Wake-up Interrupt Controller (WIC) The WIC allows the CPU to automatically wake up from any enabled priority interrupt that can occur while the clocks are stopped in Deep sleep, Power-down, and Deep power-down modes. The WIC works in connection with the Nested Vectored Interrupt Controller (NVIC). When the CPU enters Deep sleep, Power-down, or Deep power-down mode, the NVIC sends a mask of the current interrupt situation to the WIC. This mask includes all of the interrupts that are both enabled and of sufficient priority to be serviced immediately. With this information, the WIC simply notices when one of the interrupts has occurred and then it wakes up the CPU. The WIC eliminates the need to periodically wake up the CPU and poll the interrupts resulting in additional power savings. ### 7.33.5 Peripheral power control A power control for peripherals feature allows individual peripherals to be turned off if they are not needed in the application, resulting in additional power savings. ### 7.33.6 Power domains The LPC178x/7x provide two independent power domains that allow the bulk of the device to have power removed while maintaining operation of the RTC and the backup registers. On the LPC178x/7x, I/O pads are powered by the 3.3 V ( $V_{DD(3V3)}$ ) pins, while the $V_{DD(REG)(3V3)}$ pin powers the on-chip voltage regulator which in turn provides power to the CPU and most of the peripherals. Depending on the LPC178x/7x application, a design can use two power options to manage power consumption. The first option assumes that power consumption is not a concern and the design ties the $V_{DD(3V3)}$ and $V_{DD(REG)(3V3)}$ pins together. This approach requires only one 3.3 V power supply for both pads, the CPU, and peripherals. While this solution is simple, it does not support powering down the I/O pad ring "on the fly" while keeping the CPU and peripherals alive. The second option uses two power supplies; a 3.3 V supply for the I/O pads ( $V_{DD(3V3)}$ ) and a dedicated 3.3 V supply for the CPU ( $V_{DD(REG)(3V3)}$ ). Having the on-chip voltage regulator powered independently from the I/O pad ring enables shutting down of the I/O pad power supply "on the fly", while the CPU and peripherals stay active. The VBAT pin supplies power only to the RTC domain. The RTC requires a minimum of power to operate, which can be supplied by an external battery. The device core power $(V_{DD(REG)(3V3)})$ is used to operate the RTC whenever $V_{DD(REG)(3V3)}$ is present. Therefore, there is no power drain from the RTC battery when $V_{DD(REG)(3V3)}$ is available. ### 7.34 System control ### 7.34.1 Reset Reset has four sources on the LPC178x/7x: the RESET pin, the Watchdog reset, Power-On Reset (POR), and the BrownOut Detection (BOD) circuit. The RESET pin is a Schmitt trigger input pin. Assertion of chip Reset by any source, once the operating voltage attains a usable level, starts the Wake-up timer (see description in <u>Section 7.33.3</u>), causing reset to remain asserted until the external Reset is de-asserted, the oscillator is running, a fixed number of clocks have passed, and the flash controller has completed its initialization. When the internal Reset is removed, the processor begins executing at address 0, which is initially the Reset vector mapped from the boot block. At that point, all of the processor and peripheral registers have been initialized to predetermined values. #### 7.34.2 Brownout detection The LPC178x/7x include 2-stage monitoring of the voltage on the $V_{DD(REG)(3V3)}$ pins. If this voltage falls below 2.95 V, the BOD asserts an interrupt signal to the Vectored Interrupt Controller. This signal can be enabled for interrupt in the Interrupt Enable Register in the NVIC in order to cause a CPU interrupt; if not, software can monitor the signal by reading a dedicated status register. The second stage of low-voltage detection asserts reset to inactivate the LPC178x/7x when the voltage on the $V_{DD(REG)(3V3)}$ pins falls below 2.65 V. This reset prevents alteration of the flash as operation of the various elements of the chip would otherwise become unreliable due to low voltage. The BOD circuit maintains this reset down below 1 V, at which point the power-on reset circuitry maintains the overall reset. Both the 2.95 V and 2.65 V thresholds include some hysteresis. In normal operation, this hysteresis allows the 2.95 V detection to reliably interrupt, or a regularly executed event loop to sense the condition. ### 7.34.3 Code security (Code Read Protection - CRP) This feature of the LPC178x/7x allows user to enable different levels of security in the system so that access to the on-chip flash and use of the JTAG and ISP can be restricted. When needed, CRP is invoked by programming a specific pattern into a dedicated flash location. IAP commands are not affected by the CRP. There are three levels of the Code Read Protection. CRP1 disables access to chip via the JTAG and allows partial flash update (excluding flash sector 0) using a limited set of the ISP commands. This mode is useful when CRP is required and flash field updates are needed but all sectors can not be erased. CRP2 disables access to chip via the JTAG and only allows full flash erase and update using a reduced set of the ISP commands. Running an application with level CRP3 selected fully disables any access to chip via the JTAG pins and the ISP. This mode effectively disables ISP override using P2[10] pin, too. It is up to the user's application to provide (if needed) flash update mechanism using IAP calls or call reinvoke ISP command to enable flash update via UART0. #### **CAUTION** If level three Code Read Protection (CRP3) is selected, no future factory testing can be performed on the device. #### 7.34.4 APB interface The APB peripherals are split into two separate APB buses in order to distribute the bus bandwidth and thereby reducing stalls caused by contention between the CPU and the GPDMA controller. ## 7.34.5 AHB multilayer matrix The LPC178x/7x use an AHB multilayer matrix. This matrix connects the instruction (I-code) and data (D-code) CPU buses of the ARM Cortex-M3 to the flash memory, the main (32 kB) static RAM, and the Boot ROM. The GPDMA can also access all of these memories. Additionally, the matrix connects the CPU system bus and all of the DMA controllers to the various peripheral functions. ## 7.34.6 External interrupt inputs The LPC178x/7x include up to 30 edge sensitive interrupt inputs combined with one level sensitive external interrupt input as selectable pin function. The external interrupt input can optionally be used to wake up the processor from Power-down mode. ## 7.34.7 Memory mapping control The Cortex-M3 incorporates a mechanism that allows remapping the interrupt vector table to alternate locations in the memory map. This is controlled via the Vector Table Offset Register contained in the NVIC. The vector table may be located anywhere within the bottom 1 GB of Cortex-M3 address space. The vector table must be located on a 128 word (512 byte) boundary because the NVIC on the LPC178x/7x is configured for 128 total interrupts. ## 7.35 Emulation and debugging Debug and trace functions are integrated into the ARM Cortex-M3. Serial wire debug and trace functions are supported in addition to a standard JTAG debug and parallel trace functions. The ARM Cortex-M3 is configured to support up to eight breakpoints and four watch points. # 8. Limiting values Table 9. Limiting values In accordance with the Absolute Maximum Rating System (IEC 60134).[1] | Cumbal | Davamatar | Canditions | Min | May | l lmit | |------------------------|---------------------------------------|-------------------------------------------------------------------------------------------------------|-------------------|----------------------------|--------| | Symbol | Parameter | Conditions | Min | Max | Unit | | $V_{DD(3V3)}$ | supply voltage (3.3 V) | external rail | 2.4 | 3.6 | V | | $V_{DD(REG)(3V3)}$ | regulator supply voltage (3.3 V) | | 2.4 | 3.6 | V | | $V_{DDA}$ | analog 3.3 V pad supply voltage | | -0.5 | +4.6 | V | | $V_{i(VBAT)}$ | input voltage on pin VBAT | for the RTC | -0.5 | +4.6 | V | | V <sub>i(VREFP)</sub> | input voltage on pin VREFP | | -0.5 | +4.6 | V | | $V_{IA}$ | analog input voltage | on ADC related pins | -0.5 | +5.1 | V | | Vı | input voltage | 5 V tolerant I/O<br>pins; only valid<br>when the V <sub>DD(3V3)</sub><br>supply voltage is<br>present | [ <u>2</u> ] –0.5 | +5.5 | V | | | | other I/O pins | [2][3] -0.5 | V <sub>DD(3V3)</sub> + 0.5 | V | | I <sub>DD</sub> | supply current | per supply pin | [4] - | 100 | mA | | I <sub>SS</sub> | ground current | per ground pin | [4] - | 100 | mA | | I <sub>latch</sub> | I/O latch-up current | $-(0.5V_{DD(3V3)}) < V_{I}$<br>$< (1.5V_{DD(3V3)});$<br>$T_{i} < 125 °C$ | - | 100 | mA | | T <sub>stg</sub> | storage temperature | 1, 1,120 0 | <u>[5]</u> –65 | +150 | °C | | P <sub>tot(pack)</sub> | total power dissipation (per package) | based on package<br>heat transfer, not<br>device power<br>consumption | - | 1.5 | W | | V <sub>ESD</sub> | electrostatic discharge voltage | human body<br>model; all pins | <u>[6]</u> –4000 | +4000 | V | | | | | | | | - [1] The following applies to the limiting values: - a) This product includes circuitry specifically designed for the protection of its internal devices from the damaging effects of excessive static charge. Nonetheless, it is suggested that conventional precautions be taken to avoid applying greater than the rated maximum. - b) Parameters are valid over operating temperature range unless otherwise specified. All voltages are with respect to V<sub>SS</sub> unless otherwise noted. - [2] Including voltage on outputs in 3-state mode. - [3] Not to exceed 4.6 V. - [4] The peak current is limited to 25 times the corresponding maximum current. - [5] Dependent on package type. - [6] Human body model: equivalent to discharging a 100 pF capacitor through a 1.5 k $\Omega$ series resistor. ## 9. Thermal characteristics ## 9.1 Thermal characteristics The average chip junction temperature, $T_J$ (°C), can be calculated using the following equation: $$T_J = T_{amb} + (P_D \times R_{th(j-a)}) \tag{1}$$ - T<sub>amb</sub> = ambient temperature (°C), - R<sub>th(j-a)</sub> = the package junction-to-ambient thermal resistance (°C/W) - P<sub>D</sub> = sum of internal and I/O power dissipation The internal power dissipation is the product of $I_{DD}$ and $V_{DD}$ . The I/O power dissipation of the I/O pins is often small and many times can be negligible. However it can be significant in some applications. Table 10. Thermal characteristics $V_{DD}$ = 2.4 V to 3.6 V; $T_{amb}$ = -40 °C to +85 °C unless otherwise specified; | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------|------------------------------|------------|-----|-----|-----|------| | $T_{j(max)}$ | maximum junction temperature | | - | - | 125 | °C | # 10. Static characteristics Table 11. Static characteristics $T_{amb} = -40$ °C to +85 °C, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |---------------------------|----------------------------------|-------------------------------------------------------------------|------------|-----|-------------|-----------|------| | Supply pins | | | | | | | | | V <sub>DD(3V3)</sub> | supply voltage (3.3 V) | external rail | [2] | 2.4 | 3.3 | 3.6 | V | | V <sub>DD(REG)(3V3)</sub> | regulator supply voltage (3.3 V) | | | 2.4 | 3.3 | 3.6 | V | | $V_{DDA}$ | analog 3.3 V pad supply voltage | | | 2.7 | 3.3 | 3.6 | V | | $V_{i(VBAT)}$ | input voltage on pin<br>VBAT | | [3] | 2.1 | 3.3 | 3.6 | V | | $V_{i(VREFP)}$ | input voltage on pin<br>VREFP | | | 2.7 | 3.3 | $V_{DDA}$ | V | | DD(REG)(3V3) | regulator supply current | active mode; code | | | | | | | , , , | (3.3 V) | while(1){} | | | | | | | | | executed from flash; all<br>peripherals disabled<br>PCLK = CCLK/4 | | | | | | | | | CCLK = 12 MHz; PLL disabled | <u>[4]</u> | - | 7.09 | - | mA | | | | CCLK = 120 MHz; PLL enabled | [4] | - | 51.22 | - | mA | | | | active mode; code while(1){} | | | | | | | | | executed from flash; all peripherals enabled; PCLK = CCLK/4 | | | | | | | | | CCLK = 12 MHz; PLL disabled | <u>[4]</u> | | 14 | | | | | | CCLK = 120 MHz; PLL enabled | <u>[4]</u> | | 100 | | mA | | | | Sleep mode | [4][5] | - | 4.86 | - | mA | | | | Deep sleep mode | [4][6] | - | 370 | - | μΑ | | | | Power-down mode | [4][6] | - | 56 | - | μΑ | | | | Deep power-down mode | [4] | - | 1.3 | - | μΑ | | ВАТ | battery supply current | Deep power-down mode;<br>RTC running | | | | | | | | | V <sub>DD(REG)(3V3)</sub> present | <u>[7]</u> | - | <tbd></tbd> | - | nΑ | | | | V <sub>DD(REG)(3V3)</sub> not present | [8] | - | <tbd></tbd> | - | nA | | DD(IO) | I/O supply current | Deep sleep mode | [9] | - | <tbd></tbd> | - | nA | | | | Power-down mode | [9] | - | <tbd></tbd> | - | nA | | | | Deep power-down mode | [9] | _ | <tbd></tbd> | - | nA | Table 11. Static characteristics ... continued $T_{amb} = -40$ °C to +85 °C, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Uni | |---------------------------|-----------------------------------------|----------------------------------------------------------------------------------|------------------|-----------------------------|-------------|-----------------------------|-----| | I <sub>DD(ADC)</sub> | ADC supply current | Deep sleep mode | [10] | - | <tbd></tbd> | - | nΑ | | | | Power-down mode | [10] | - | <tbd></tbd> | - | nΑ | | | | Deep power-down mode | [10] | - | <tbd></tbd> | - | nΑ | | I <sub>I(ADC)</sub> | ADC input current | on pin VREFP | | | | | | | | | Deep sleep mode | [11] | - | <tbd></tbd> | - | nΑ | | | | Power-down mode | [11] | - | <tbd></tbd> | - | nΑ | | | | Deep power-down mode | [11] | - | <tbd></tbd> | - | nA | | Standard po | rt pins, RESET | | | | | | | | I <sub>IL</sub> | LOW-level input current | V <sub>I</sub> = 0 V; on-chip pull-up resistor disabled | | - | 0.5 | 10 | nΑ | | Іін | HIGH-level input current | $V_I = V_{DD(3V3)}$ ; on-chip<br>pull-down resistor<br>disabled | | - | 0.5 | 10 | nA | | l <sub>OZ</sub> | OFF-state output current | $V_O = 0$ V; $V_O = V_{DD(3V3)}$ ;<br>on-chip pull-up/down<br>resistors disabled | | - | 0.5 | 10 | nA | | V <sub>I</sub> | input voltage | pin configured to provide a digital function | [12][13]<br>[14] | 0 | - | 5.0 | V | | Vo | output voltage | output active | | 0 | - | V <sub>DD(3V3)</sub> | V | | V <sub>IH</sub> | HIGH-level input voltage | | | 0.7V <sub>DD(3V3)</sub> | - | - | V | | V <sub>IL</sub> | LOW-level input voltage | | | - | - | 0.3V <sub>DD(3V3)</sub> | ٧ | | $V_{hys}$ | hysteresis voltage | | | 0.4 | - | - | V | | V <sub>OH</sub> | HIGH-level output voltage | $I_{OH} = -4 \text{ mA}$ | | V <sub>DD(3V3)</sub> – 0.4 | - | - | V | | $V_{OL}$ | LOW-level output voltage | I <sub>OL</sub> = 4 mA | | - | - | 0.4 | V | | I <sub>ОН</sub> | HIGH-level output current | $V_{OH} = V_{DD(3V3)} - 0.4 \text{ V}$ | | -4 | - | - | m/ | | I <sub>OL</sub> | LOW-level output current | V <sub>OL</sub> = 0.4 V | | 4 | - | - | m/ | | l <sub>онѕ</sub> | HIGH-level short-circuit output current | $V_{OH} = 0 V$ | [15] | - | - | <b>-45</b> | m/ | | l <sub>OLS</sub> | LOW-level short-circuit output current | $V_{OL} = V_{DD(3V3)}$ | [15] | - | - | 50 | m/ | | $I_{pd}$ | pull-down current | V <sub>I</sub> = 5 V | | 10 | 50 | 150 | μΑ | | pu | pull-up current | $V_I = 0 V$ | | -15 | -50 | -85 | μΑ | | | | $V_{DD(3V3)} < V_I < 5 V$ | | 0 | 0 | 0 | μΑ | | l <sup>2</sup> C-bus pins | (P0[27] and P0[28]) | | | | | | | | V <sub>IH</sub> | HIGH-level input voltage | | | <tbd>V<sub>DD(3</sub></tbd> | - | - | ٧ | | V <sub>IL</sub> | LOW-level input voltage | | | - | - | <tbd>V<sub>DD(3</sub></tbd> | V | Table 11. Static characteristics ... continued $T_{amb} = -40$ °C to +85 °C, unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ[1] | Max | Unit | |-----------------------|--------------------------------------------------------------------|------------------------------------------------------|------|------|-----------------------------|-------------|------| | $V_{hys}$ | hysteresis voltage | | | - | <tbd>V<sub>DD(3</sub></tbd> | - | V | | V <sub>OL</sub> | LOW-level output voltage | I <sub>OLS</sub> = 3 mA | | - | - | 0.4 | V | | I <sub>LI</sub> | input leakage current | $V_I = V_{DD(3V3)}$ | [16] | - | <tbd></tbd> | <tbd></tbd> | μΑ | | | | V <sub>I</sub> = 5 V | | - | <tbd></tbd> | <tbd></tbd> | μΑ | | USB pins | | | | | | | | | l <sub>OZ</sub> | OFF-state output current | 0 V < V <sub>I</sub> < 3.3 V | | - | - | ±10 | μΑ | | V <sub>BUS</sub> | bus supply voltage | | | - | - | 5.25 | V | | $V_{DI}$ | differential input sensitivity voltage | (D+) - (D-) | | 0.2 | - | - | V | | $V_{CM}$ | differential common mode voltage range | includes V <sub>DI</sub> range | | 0.8 | - | 2.5 | V | | $V_{th(rs)se}$ | single-ended receiver<br>switching threshold<br>voltage | | | 0.8 | - | 2.0 | V | | V <sub>OL</sub> | LOW-level output<br>voltage for<br>low-/full-speed | $R_L$ of 1.5 $k\Omega$ to 3.6 V | | - | - | 0.18 | V | | V <sub>OH</sub> | HIGH-level output<br>voltage (driven) for<br>low-/full-speed | $R_L$ of 15 $k\Omega$ to GND | | 2.8 | - | 3.5 | V | | C <sub>trans</sub> | transceiver capacitance | pin to GND | | - | - | 20 | pF | | Z <sub>DRV</sub> | driver output impedance for driver which is not high-speed capable | with 33 $\Omega$ series resistor; steady state drive | [17] | 36 | - | 44.1 | Ω | | Oscillator pir | ns (see Section 14.2) | | | | | | | | V <sub>i(XTAL1)</sub> | input voltage on pin<br>XTAL1 | | | -0.5 | 1.8 | 1.95 | V | | V <sub>o(XTAL2)</sub> | output voltage on pin<br>XTAL2 | | | -0.5 | 1.8 | 1.95 | V | | V <sub>i(RTCX1)</sub> | input voltage on pin<br>RTCX1 | | | -0.5 | - | 3.6 | V | | $V_{o(RTCX2)}$ | output voltage on pin<br>RTCX2 | | | -0.5 | - | 3.6 | V | - [1] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. - [2] For USB operation 3.0 V $\leq$ V<sub>DD((3V3)</sub> $\leq$ 3.6 V. Guaranteed by design. - [3] The RTC typically fails when $V_{i(VBAT)}$ drops below 1.6 V. - [4] $V_{DD(REG)(3V3)} = 3.3 \text{ V}$ ; $T_{amb} = 25 \,^{\circ}\text{C}$ for all power consumption measurements. - [5] IRC running at 12 MHz; main oscillator and PLL disabled; PCLK = CCLK/4. - [6] BOD disabled. - [7] On pin VBAT; $I_{DD(REG)(3V3)} = <tbd>; V_{DD(REG)(3V3)} = 3.3 V; V_{BAT} = 3.3 V; T_{amb} = 25 °C.$ - [8] On pin VBAT; $V_{BAT} = 3.3 \text{ V}$ ; $T_{amb} = 25 ^{\circ}\text{C}$ . - [9] All internal pull-ups disabled. All pins configured as output and driven LOW. V<sub>DD(3V3)</sub> = 3.3 V; T<sub>amb</sub> = 25 °C. - [10] $V_{DDA} = 3.3 \text{ V}$ ; $T_{amb} = 25 \, ^{\circ}\text{C}$ . - [11] $V_{i(VREFP)} = 3.3 \text{ V}; T_{amb} = 25 ^{\circ}\text{C}.$ - [12] Including voltage on outputs in 3-state mode. - [13] $V_{DD(3V3)}$ supply voltages must be present. - [14] 3-state outputs go into 3-state mode in Deep power-down mode. - [15] Allowed as long as the current limit does not exceed the maximum current allowed by the device. - [16] To V<sub>SS</sub>. - [17] Includes external resistors of 33 $\Omega \pm$ 1 % on D+ and D–. ## 10.1 Power consumption Fig 10. Power-down mode: Regulator supply current $I_{DD(Reg)(3V3)}$ versus temperature Fig 11. Deep power-down mode: Battery supply current I<sub>BAT</sub> versus temperature ## 10.2 Peripheral power consumption The supply current per peripheral is measured as the difference in supply current between the peripheral block enabled and the peripheral block disabled in the PCONP register. All other blocks are disabled and no code is executed. Measured on a typical sample at $T_{amb} = 25$ °C. The peripheral clock was set to PCLK = CCLK/4 with CCLK = 12 MHz, 48 MHz, and 120 MHz. The combined current of several peripherals running at the same time can be less than the sum of each individual peripheral current measured separately. Table 12. Power consumption for individual analog and digital blocks $T_{amb} = 25$ °C, $V_{DD(REG)(3V3)} = <tbd>V. PCLK = CCLK/4.$ | Peripheral | Conditions | Typical s | Typical supply current in mA | | | | |-------------------------------------------|-------------|-----------|------------------------------|---------|--|--| | | | 12 MHz | 48 MHz | 120 MHz | | | | Timer0 | | 0.01 | 0.06 | 0.15 | | | | Timer1 | | 0.02 | 0.07 | 0.16 | | | | Timer2 | | 0.02 | 0.07 | 0.17 | | | | Timer3 | | 0.01 | 0.07 | 0.16 | | | | Timer0 + Timer1 + Timer2 + Timer3 | | 0.07 | 0.28 | 0.67 | | | | UART0 | | 0.05 | 0.19 | 0.45 | | | | UART1 | | 0.06 | 0.24 | 0.56 | | | | UART2 | | 0.05 | 0.2 | 0.47 | | | | UART3 | | 0.06 | 0.23 | 0.56 | | | | USART4 | | 0.07 | 0.27 | 0.66 | | | | UART0 + UART1 + UART2 + UART3 +<br>USART4 | | 0.29 | 1.13 | 2.74 | | | | PWM0 + PWM1 | | 0.08 | 0.31 | 0.75 | | | | Motor control PWM | | 0.04 | 0.15 | 0.36 | | | | I2C0 | | 0.01 | 0.03 | 0.08 | | | | I2C1 | | 0.01 | 0.03 | 0.1 | | | | I2C2 | | 0.01 | 0.03 | 0.08 | | | | I2C0 + I2C1 + I2C2 | | 0.02 | 0.1 | 0.26 | | | | SSP0 | | 0.03 | 0.1 | 0.26 | | | | SSP1 | | 0.02 | 0.11 | 0.27 | | | | DAC | | 0.3 | 0.31 | 0.33 | | | | ADC (12 MHz clock) | | 1.51 | 1.61 | 1.7 | | | | CAN1 | | 0.11 | 0.44 | 1.08 | | | | CAN2 | | 0.1 | 0.4 | 0.98 | | | | CAN1 + CAN2 | | 0.15 | 0.59 | 1.44 | | | | DMA | PCLK = CCLK | 1.1 | 4.27 | 10.27 | | | | QEI | | 0.02 | 0.11 | 0.28 | | | | GPIO | | 0.4 | 1.72 | 4.16 | | | | LCD | | 0.99 | 3.84 | 9.25 | | | | 128 | | 0.04 | 0.18 | 0.46 | | | **Table 12.** Power consumption for individual analog and digital blocks ...continued $T_{amb} = 25$ °C, $V_{DD(REG)(3V3)} = <tbd>V. PCLK = CCLK/4.$ | Peripheral | Conditions | Typical supply current in mA | | | | |------------|-------------------------------------------------|------------------------------|--------|---------|--| | | | 12 MHz | 48 MHz | 120 MHz | | | EMC | | 0.82 | 3.17 | 7.63 | | | RTC | | 0.01 | 0.01 | 0.05 | | | USB + PLL1 | | 0.62 | 0.97 | 1.67 | | | Ethernet | PCENET bit set<br>to 1 in the<br>PCONP register | 0.54 | 2.08 | 5.03 | | 77 of 117 # 10.3 Electrical pin characteristics Fig 12. Typical HIGH-level output voltage V<sub>OH</sub> versus HIGH-level output source current I<sub>OH</sub> LPC178X\_7X # 11. Dynamic characteristics # 11.1 Flash memory Table 13. Flash characteristics $T_{amb} = -40$ °C to +85 °C, unless otherwise specified. | - | | | | | | | | |-------------------|------------------|----------------------------------------|-----|-------|--------|------|--------| | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | | $N_{\text{endu}}$ | endurance | | [1] | 10000 | 100000 | - | cycles | | t <sub>ret</sub> | retention time | powered | | 10 | - | - | years | | | | unpowered | | 20 | - | - | years | | t <sub>er</sub> | erase time | sector or multiple consecutive sectors | | 95 | 100 | 105 | ms | | t <sub>prog</sub> | programming time | | [2] | 0.95 | 1 | 1.05 | ms | <sup>[1]</sup> Number of program/erase cycles. Table 14. EEPROM characteristics $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}; \, V_{DD(REG)(3V3)} = 2.7 \, \text{V to } 3.6 \, \text{V}.$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-------------------|-----------------|------------|--------|--------|-----|--------| | f <sub>clk</sub> | clock frequency | | 200 | 375 | 400 | kHz | | N <sub>endu</sub> | endurance | | 100000 | 500000 | - | cycles | | t <sub>ret</sub> | retention time | powered | 10 | - | - | years | | | | unpowered | 10 | - | - | years | <sup>[2]</sup> Programming times are given for writing 256 bytes from RAM to the flash. Data must be written to the flash in blocks of 256 bytes. # 11.2 External memory interface Table 15. Dynamic characteristics: Static external memory interface $C_L = 30$ pF, $T_{amb} = -40$ °C to 85 °C, $V_{DD(REG)(3V3)} = 3.0$ V to 3.6 V. Values guaranteed by design. | Symbol | Parameter[1] | Conditions[1] | | Min | Тур | Max | Unit | |-----------------------|---------------------------------|-------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|------| | T <sub>cy(clk)</sub> | clock cycle time | | | 12.5 | - | - | ns | | Read cycl | e parameters[2] | | | | | | | | t <sub>CSLAV</sub> | CS LOW to address valid time | RD <sub>1</sub> | | 1.4 | 2.0 | 2.5 | ns | | t <sub>CSLOEL</sub> | CS LOW to OE LOW time | $RD_2$ | | $1.3 + T_{cy(clk)} \times \\WAITOEN$ | $2.0 + T_{cy(clk)} \times WAITOEN$ | $2.5 + T_{cy(clk)} \times WAITOEN$ | ns | | t <sub>CSLBLSL</sub> | CS LOW to BLS LOW time | $RD_3$ ; $PB = 1$ | | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>OELOEH</sub> | OE LOW to OE HIGH time | RD <sub>4</sub> | | $ \begin{array}{l} \text{(WAITRD} - \\ \text{WAITOEN + 1)} \times \\ \text{T}_{\text{cy(clk)}} - 1.0 \end{array} $ | $ \begin{array}{l} \text{(WAITRD} - \\ \text{WAITOEN + 1)} \times \\ \text{T}_{\text{cy(clk)}} - 1.4 \end{array} $ | $\begin{array}{l} \text{(WAITRD} - \\ \text{WAITOEN + 1)} \times \\ \text{T}_{\text{cy(clk)}} - 1.6 \end{array}$ | ns | | t <sub>am</sub> | memory access time | RD <sub>5</sub> | [3] | (WAITRD – WAITOEN +1) $\times$ T <sub>cy(clk)</sub> – 7.2 | (WAITRD – WAITOEN +1) $\times$ T <sub>cy(clk)</sub> – 10.5 | (WAITRD – WAITOEN +1) $\times$ T <sub>cy(clk)</sub> – 15.5 | ns | | t <sub>h(D)</sub> | data input hold time | RD <sub>6</sub> | [4] | 0.1 | 0.1 | 0.1 | ns | | tcshblsh | CS HIGH to BLS HIGH time | PB = 1 | | 1.5 | 2.3 | 3 | ns | | t <sub>CSHOEH</sub> | CS HIGH to OE HIGH time | | | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>OEHANV</sub> | OE HIGH to address invalid time | | | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>deact</sub> | deactivation time | RD <sub>7</sub> | | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | Write cycl | e parameters[2] | | | | | | | | t <sub>CSLAV</sub> | CS LOW to address valid time | WR <sub>1</sub> | | 1.4 | 2.0 | 2.5 | ns | | t <sub>CSLDV</sub> | CS LOW to data valid time | WR <sub>2</sub> | | 1.5 | 2.3 | 2.9 | ns | | t <sub>CSLWEL</sub> | CS LOW to WE LOW time | WR <sub>3</sub> ; PB =1 | | $1.4 + T_{cy(clk)} \times $ (1 + WAITWEN) | $2.0 + T_{cy(clk)} \times (1 + WAITWEN)$ | $2.5 + T_{cy(clk)} \times (1 + WAITWEN)$ | ns | | t <sub>CSLBLSL</sub> | CS LOW to BLS LOW time | $WR_4$ ; $PB = 1$ | | 3.0 | 2.3 | 3.0 | ns | | t <sub>WELWEH</sub> | WE LOW to WE HIGH time | WR <sub>5</sub> ; PB =1 | | $ \begin{array}{l} \text{(WAITWR} - \\ \text{WAITWEN + 1)} \times \\ \text{T}_{\text{cy(clk)}} - 1.0 \end{array} $ | $ \begin{array}{l} \text{(WAITWR} - \\ \text{WAITWEN + 1)} \times \\ \text{T}_{\text{cy(clk)}} - 1.5 \end{array} $ | $ \begin{array}{l} \text{(WAITWR} - \\ \text{WAITWEN + 1)} \times \\ \text{T}_{\text{cy(clk)}} - 1.7 \end{array} $ | ns | | t <sub>BLSLBLSH</sub> | BLS LOW to BLS HIGH time | PB = 1 | | $ \begin{array}{l} \text{(WAITWR} - \\ \text{WAITWEN + 3)} \times \\ \text{T}_{\text{cy(clk)}} - 1.4 \end{array} $ | $ \begin{array}{l} \text{(WAITWR} - \\ \text{WAITWEN + 3)} \times \\ \text{T}_{\text{cy(clk)}} - 2.0 \end{array} $ | $\begin{array}{l} \text{(WAITWR} - \\ \text{WAITWEN + 3)} \times \\ \text{T}_{\text{cy(clk)}} - 2.7 \end{array}$ | ns | | t <sub>WEHDNV</sub> | WE HIGH to data invalid time | WR <sub>6</sub> ; PB =1 | | $1.2 + T_{\text{cy(clk)}}$ | $1.8 + T_{cy(clk)}$ | $2.1 + T_{cy(clk)}$ | ns | | t <sub>WEHEOW</sub> | WE HIGH to end of write time | $WR_7$ ; $PB = 1$ | <u>[5]</u> | $<$ tbd> + $T_{cy(clk)}$ | $<$ tbd> + $T_{cy(clk)}$ | $<$ tbd> + $T_{cy(clk)}$ | ns | | t <sub>BLSHDNV</sub> | BLS HIGH to data invalid time | PB = 1 | | 1.4 | 2.0 | 2.7 | ns | | t <sub>WEHANV</sub> | WE HIGH to address invalid time | PB = 1 | | $1 + T_{cy(clk)}$ | $1.5 + T_{\text{cy(clk)}}$ | $1.7 + T_{cy(clk)}$ | ns | | t <sub>deact</sub> | deactivation time | WR <sub>8</sub> ; PB = 0;<br>PB = 1 | | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>CSLBLSL</sub> | CS LOW to BLS LOW | $WR_9$ ; $PB = 0$ | | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | Table 15. Dynamic characteristics: Static external memory interface ...continued $C_L = 30$ pF, $T_{amb} = -40$ °C to 85 °C, $V_{DD(REG)(3V3)} = 3.0$ V to 3.6 V. Values guaranteed by design. | | anno , DD(i | (20)(010) | • | , , | | | |-----------------------|-------------------------------|--------------------------|------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------|------| | Symbol | Parameter[1] | Conditions[1] | Min | Тур | Max | Unit | | t <sub>BLSLBLSH</sub> | BLS LOW to BLS HIGH time | $WR_{10}$ ; $PB = 0$ | $\begin{aligned} & \text{(WAITWR} - \\ & \text{WAITWEN + 1)} \times \\ & \text{T}_{\text{cy(clk)}} + < \text{tbd} > \end{aligned}$ | $ \begin{aligned} & \text{(WAITWR} - \\ & \text{WAITWEN + 1)} \times \\ & \text{T}_{\text{cy(clk)}} + < \text{tbd} > \end{aligned} $ | $ \begin{aligned} & \text{(WAITWR} - \\ & \text{WAITWEN + 1)} \times \\ & \text{T}_{\text{cy(clk)}} + < \text{tbd} > \end{aligned} $ | ns | | t <sub>BLSHEOW</sub> | BLS HIGH to end of write time | $WR_{11}$ ; $PB = 0$ [5] | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | | t <sub>BLSHDNV</sub> | BLS HIGH to data invalid time | WR12;<br>PB = 0 | <tbd></tbd> | <tbd></tbd> | <tbd></tbd> | ns | - [1] Parameters are shown as $RD_n$ or $WD_n$ in Figure 16 as indicated in the Conditions column. - [2] Parameters specified for 40 % of $V_{DD(IO)}$ for rising edges and 60 % of $V_{DD(IO)}$ for falling edges. - [3] Latest of address valid, $\overline{CS}$ LOW, $\overline{OE}$ LOW, $\overline{BS}$ LOW (PB = 1). - [4] After End Of Read (EOR): Earliest of $\overline{CS}$ HIGH, $\overline{OE}$ HIGH, $\overline{BLSx}$ HIGH (PB = 1), address invalid. - [5] End Of Write (EOW): Earliest of address invalid, $\overline{CS}$ HIGH, $\overline{BLSx}$ HIGH (PB = 1). Fig 16. External static memory read/write access (PB = 0) Table 16. Dynamic characteristics: Dynamic external memory interface, read strategy bits (RD bits) = 00 $C_L = 30 \ pF$ , $T_{amb} = -40 \ ^{\circ}C$ to 85 $^{\circ}C$ , $V_{DD(REG)(3V3)} = 3.0 \ V$ to 3.6 V. All programmable delays EMCDLYCTL are bypassed. Values guaranteed by design. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|----------------------------------------|------------|-----|-----|-----|------| | Common t | o read and write cycles | | | | | | | t <sub>d(SV)</sub> | chip select valid delay time | | 2.9 | 4.2 | 6.2 | ns | | t <sub>h(S)</sub> | chip select hold time | | 1.2 | 1.8 | 3.3 | ns | | t <sub>d(RASV)</sub> | row address strobe valid delay time | | 2.8 | 4.2 | 6.2 | ns | | t <sub>h(RAS)</sub> | row address strobe hold time | | 1.3 | 1.9 | 3.5 | ns | | t <sub>d(CASV)</sub> | column address strobe valid delay time | | 2.8 | 4.2 | 6.2 | ns | | $t_{h(CAS)}$ | column address strobe hold time | | 1.3 | 1.9 | 3.5 | ns | | $t_{d(WV)}$ | write valid delay time | | 3.6 | 5.2 | 7.7 | ns | **Table 16. Dynamic characteristics: Dynamic external memory interface, read strategy bits (RD bits) = 00** ...continued $C_L = 30$ pF, $T_{amb} = -40$ °C to 85 °C, $V_{DD(REG)(3V3)} = 3.0$ V to 3.6 V. All programmable delays EMCDLYCTL are bypassed. Values guaranteed by design. | _ | | | | | | | | | |-----------------------|--------------------------------|------------|-----|-----|-----|------|--|--| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | $t_{h(W)}$ | write hold time | | 1.6 | 2.4 | 4.2 | ns | | | | $t_{d(GV)}$ | output enable valid delay time | | - | - | - | ns | | | | t <sub>h(G)</sub> | output enable hold time | | - | - | - | ns | | | | $t_{d(AV)}$ | address valid delay time | | 3.4 | 5.0 | 7.4 | ns | | | | t <sub>h(A)</sub> | address hold time | | 1.1 | 1.7 | 3.0 | ns | | | | Read cycle parameters | | | | | | | | | | $t_{su(D)}$ | data input set-up time | | 5.3 | 3.8 | 1.5 | ns | | | | t <sub>h(D)</sub> | data input hold time | | 3.7 | 4.3 | 5.2 | ns | | | | Write cycl | Write cycle parameters | | | | | | | | | $t_{d(QV)}$ | data output valid delay time | | 3.9 | 5.8 | 8.7 | ns | | | | t <sub>h(Q)</sub> | data output hold time | | 0.2 | 0.6 | 1.6 | ns | | | | | | | | | | | | | <sup>[1]</sup> The data input set-up time has to be selected with the following margin: $t_{su(D)}$ + delay time of feedback clock – sdram access time – board delay time $\geq 0$ . Table 17. Dynamic characteristics: Dynamic external memory interface, read strategy bits (RD bits) = 01 $C_L = 30 \ pF$ , $T_{amb} = -40 \ ^{\circ}C$ to 85 $^{\circ}C$ , $V_{DD(REG)(3V3)} = 3.0 \ V$ to 3.6 V. All programmable delays EMCDLYCTL are bypassed. Values guaranteed by design. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------------|----------------------------------------|------------|-----|-----|-----|------| | Common t | o read and write cycles | | | | | | | $t_{d(SV)}$ | chip select valid delay time | | 2.7 | 4.1 | 6.0 | ns | | t <sub>h(S)</sub> | chip select hold time | | 1.0 | 1.6 | 3.1 | ns | | $t_{\text{d}(\text{RASV})}$ | row address strobe valid delay time | | 2.7 | 4.1 | 6.0 | ns | | $t_{h(RAS)}$ | row address strobe hold time | | 1.1 | 1.7 | 3.3 | ns | | $t_{d(CASV)}$ | column address strobe valid delay time | | 2.7 | 4.1 | 6.1 | ns | | t <sub>h(CAS)</sub> | column address strobe hold time | | 1.2 | 1.8 | 3.3 | ns | | $t_{d(WV)}$ | write valid delay time | | 3.2 | 4.8 | 7.1 | ns | | $t_{h(W)}$ | write hold time | | 1.6 | 2.3 | 4.2 | ns | | $t_{\text{d}(\text{GV})}$ | output enable valid delay time | | - | - | - | ns | | $t_{h(G)}$ | output enable hold time | | - | - | - | ns | | $t_{\text{d}(\text{AV})}$ | address valid delay time | | 3.3 | 4.9 | 7.3 | ns | | t <sub>h(A)</sub> | address hold time | | 1.0 | 1.6 | 2.8 | ns | | Read cycle | e parameters | | | | | | | t <sub>su(D)</sub> | data input set-up time | | 5.3 | 3.8 | 1.5 | ns | | t <sub>h(D)</sub> | data input hold time | | 3.7 | 4.3 | 5.2 | ns | | Write cycle | e parameters | | | | | | | $t_{d(QV)}$ | data output valid delay time | | 3.3 | 4.9 | 7.3 | ns | | t <sub>h(Q)</sub> | data output hold time | | 0.2 | 0.5 | 1.6 | ns | <sup>[2]</sup> The data input hold time has to be selected with the following margin: $t_{h(D)} + \text{sdram access time} - \text{board delay time} - \text{delay time of feedback clock} \geq 0.$ - [1] The data input set-up time has to be selected with the following margin: $t_{su(D)}$ + delay time of feedback clock sdram access time board delay time $\geq 0$ . - [2] The data input hold time has to be selected with the following margin: $t_{h(D)} + \text{sdram access time board delay time delay time of feedback clock} \geq 0.$ Table 18. Dynamic characteristics: Dynamic external memory interface programmable clock delays $C_L = 30$ pF, $T_{amb} = -40$ °C to 85 °C, $V_{DD(REG)(3V3)} = 3.0$ V to 3.6 V. Values guaranteed by design. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |--------|------------|-------------------------------------------------------------|-----|------|------|------|------| | $t_d$ | delay time | Programmable delay block 0 (CMDDLY or CLKOUTnDLY bit 0 = 1) | [1] | 0.06 | 0.09 | 0.15 | ns | | | | Programmable delay block 1 (CMDDLY or CLKOUTnDLY bit 1 = 1) | [1] | 0.21 | 0.32 | 0.53 | ns | | | | Programmable delay block 2 (CMDDLY or CLKOUTnDLY bit 2 = 1) | [1] | 0.54 | 0.82 | 1.34 | ns | | | | Programmable delay block 3 (CMDDLY or CLKOUTnDLY bit 3 = 1) | [1] | 1.17 | 1.76 | 2.87 | ns | | | | Programmable delay block 4 (CMDDLY or CLKOUTnDLY bit 4 = 1) | [1] | 2.43 | 3.66 | 5.97 | ns | <sup>[1]</sup> The programmable delay blocks are controlled by the EMCDLYCTL register in the EMC register block. All delay times are incremental delays for each element starting from delay block 0. See the *LPC178x/7x user manual* for details. ### 11.3 External clock Table 19. Dynamic characteristic: external clock $T_{amb} = -40 \, ^{\circ}\text{C}$ to +85 $^{\circ}\text{C}$ ; $V_{DD(3V3)}$ over specified ranges.[1] | Parameter | Conditions | Min | Typ[2] | Max | Unit | |----------------------|--------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------|-------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------| | oscillator frequency | | 1 | - | 25 | MHz | | clock cycle time | | 40 | - | 1000 | ns | | clock HIGH time | | $T_{\text{cy(clk)}}\times 0.4$ | - | - | ns | | clock LOW time | | $T_{\text{cy(clk)}}\times 0.4$ | - | - | ns | | clock rise time | | - | - | 5 | ns | | clock fall time | | - | - | 5 | ns | | | oscillator frequency clock cycle time clock HIGH time clock LOW time clock rise time | oscillator frequency clock cycle time clock HIGH time clock LOW time clock rise time | clock cycle time 40 clock HIGH time $T_{cy(clk)} \times 0.4$ clock LOW time $T_{cy(clk)} \times 0.4$ clock rise time - | poscillator frequency 1 | poscillator frequency 1 - 25 clock cycle time 40 - 1000 clock HIGH time $T_{cy(clk)} \times 0.4$ clock LOW time $T_{cy(clk)} \times 0.4$ clock rise time - 5 | - [1] Parameters are valid over operating temperature range unless otherwise specified. - [2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. ## 11.4 Internal oscillators Table 20. Dynamic characteristic: internal oscillators $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C}; 2.7 \, \text{V} \le V_{DD(3V3)} \le 3.6 \, \text{V.}$ | Symbol | Parameter | Conditions | Min | Typ[2] | Max | Unit | |----------------------|----------------------------------|------------|-------|--------|-------|------| | f <sub>osc(RC)</sub> | internal RC oscillator frequency | - | 11.88 | 12 | 12.12 | MHz | | $f_{i(RTC)}$ | RTC input frequency | - | - | 32.768 | - | kHz | - [1] Parameters are valid over operating temperature range unless otherwise specified. - [2] Typical ratings are not guaranteed. The values listed are at room temperature (25 °C), nominal supply voltages. Conditions: Frequency values are typical values. 12 MHz $\pm$ 1 % accuracy is guaranteed for 2.7 V $\leq$ V<sub>DD(3V3)</sub> $\leq$ 3.6 V and T<sub>amb</sub> = -40 °C to +85 °C. Variations between parts may cause the IRC to fall outside the 12 MHz $\pm$ 1 % accuracy specification for voltages below 2.7 V. Fig 21. Internal RC oscillator frequency versus temperature # 11.5 I/O pins Table 21. Dynamic characteristic: I/O pins[1] $T_{amb} = -40$ °C to +85 °C; $V_{DD(3V3)}$ over specified ranges. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------|-----------|--------------------------|-----|-----|-----|------| | t <sub>r</sub> | rise time | pin configured as output | 3.0 | - | 5.0 | ns | | t <sub>f</sub> | fall time | pin configured as output | 2.5 | - | 5.0 | ns | <sup>[1]</sup> Applies to standard port pins and RESET pin. ### 11.6 SSP interface Table 22. Dynamic characteristics: SSP pins in SPI mode $T_{amb} = -40$ °C to 85 °C, $V_{DD(REG)(3V3)} = 3.0$ V to 3.6 V. Values guaranteed by design. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------|------------------------|------------------------|------------|------|------|-----|------| | SSP master | • | | | | | | | | T <sub>cy(clk)</sub> | clock cycle time | full-duplex<br>mode | <u>[1]</u> | 30 | 25 | - | ns | | | | when only transmitting | | 30 | 25 | - | ns | | t <sub>DS</sub> | data set-up time | in SPI mode | [2] | 14.8 | 10.5 | - | ns | | t <sub>DH</sub> | data hold time | in SPI mode | [2] | 2 | 1 | - | ns | | $t_{V(Q)}$ | data output valid time | in SPI mode | [2] | - | 4.0 | 6.3 | ns | | t <sub>h(Q)</sub> | data output hold time | in SPI mode | [2] | -2.4 | 0.2 | - | ns | | SSP slave | | | | | | | | | T <sub>cy(PCLK)</sub> | PCLK cycle time | | | 10 | | | ns | Table 22. Dynamic characteristics: SSP pins in SPI mode $T_{amb} = -40$ °C to 85 °C, $V_{DD(REG)(3V3)} = 3.0$ V to 3.6 V. Values guaranteed by design. | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-------------------|------------------------|-------------|--------|------|------|-----|------| | $T_{cy(clk)}$ | clock cycle time | | [3] | 120 | - | - | ns | | t <sub>DS</sub> | data set-up time | in SPI mode | [3][4] | 14.8 | 10.5 | - | ns | | t <sub>DH</sub> | data hold time | in SPI mode | [3][4] | 2 | 1 | - | ns | | $t_{V(Q)}$ | data output valid time | in SPI mode | [3][4] | - | 4.0 | 6.3 | ns | | t <sub>h(Q)</sub> | data output hold time | in SPI mode | [3][4] | -2.4 | 0.2 | - | ns | - $T_{cy(clk)} = (SSPCLKDIV \times (1 + SCR) \times CPSDVSR) / f_{main}. \ 2 The clock cycle time derived from the SPI bit rate to the control of the control of the cycle time derived from the SPI bit rate to the cycle time derived from the SPI bit rate to the cycle time derived from the SPI bit rate to the cycle time derived from the SPI bit rate to the cycle time derived from the SPI bit rate to the cycle time derived from the SPI bit rate to the cycle time derived from the SPI bit rate to the cycle time derived from the SPI bit rate to the cycle time derived from the SPI bit rate to the cycle time derived from the SPI bit rate to the cycle time derived from the SPI bit rate to the cycle time derived from the SPI bit rate to the cycle time derived from the SPI bit rate to the cycle time derived from the SPI bit rate to the cycle time derived from the SPI bit rate to the cycle time derived from from$ $T_{cv(clk)}$ is a function of the main clock frequency $f_{main}$ , the SSP peripheral clock divider (SSPCLKDIV), the SSP SCR parameter (specified in the SSP0CR0 register), and the SSP CPSDVSR parameter (specified in the SSP clock prescale register). - [2] $T_{amb} = -40 \, ^{\circ}\text{C}$ to 85 $^{\circ}\text{C}$ ; $V_{DD(REG)(3V3)} = 3.0 \, \text{V}$ to 3.6 V. - [3] $T_{cy(clk)} = 12 \times T_{cy(PCLK)}$ . - [4] $T_{amb} = 25$ °C; $V_{DD} = 3.3$ V. ## 11.7 I<sup>2</sup>C-bus Table 23. Dynamic characteristic: $l^2$ C-bus pins[1] $T_{amb} = -40 \, ^{\circ}$ C to +85 $^{\circ}$ C.[2] | ramb — 10 | | | | | | | |-------------------|------------------------|-----------------------------|----------------|-----------------------|-----|------| | Symbol | Parameter | | Conditions | Min | Max | Unit | | $f_{SCL}$ | SCL clock | | Standard-mode | 0 | 100 | kHz | | | frequency | | Fast-mode | 0 | 400 | kHz | | | | | Fast-mode Plus | 0 | 1 | MHz | | t <sub>f</sub> | fall time [4][5][6][7] | of both SDA and SCL signals | - | 300 | ns | | | | | | Standard-mode | | | | | | | | Fast-mode | $20 + 0.1 \times C_b$ | 300 | ns | | | | | Fast-mode Plus | - | 120 | ns | | $t_{LOW}$ | LOW period of | | Standard-mode | 4.7 | - | μS | | | the SCL clock | | Fast-mode | 1.3 | - | μS | | | | | Fast-mode Plus | 0.5 | - | μS | | t <sub>HIGH</sub> | HIGH period of | | Standard-mode | 4.0 | - | μS | | | the SCL clock | | Fast-mode | 0.6 | - | μS | | | | | Fast-mode Plus | 0.26 | - | μS | Table 23. Dynamic characteristic: I<sup>2</sup>C-bus pins[1] $T_{amb} = -40 \, ^{\circ}\text{C} \text{ to } +85 \, ^{\circ}\text{C.}$ | Parameter | | Conditions | | | | | |---------------------|--------------|----------------|-----------------------------------------------------------------------------|----------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------|----| | | | Conditions | Min | Max | Unit | | | data hold time | me [3][4][8] | Standard-mode | 0 | - | μS | | | | | Fast-mode | 0 | - | μS | | | | | Fast-mode Plus | 0 | - | μS | | | data set-up<br>time | [9][10] | Standard-mode | 250 | - | ns | | | | time | | Fast-mode | 100 | - | ns | | | | Fast-mode Plus | 50 | - | ns | | | | data set-up | data set-up | Fast-mode Fast-mode Plus data set-up [9][10] Standard-mode time Fast-mode | Fast-mode 0 Fast-mode Plus 0 data set-up [9][10] Standard-mode 250 time Fast-mode 100 | Fast-mode 0 - Fast-mode Plus 0 - data set-up [9][10] Standard-mode 250 - time Fast-mode 100 - | | - [1] See the I<sup>2</sup>C-bus specification *UM10204* for details. - [2] Parameters are valid over operating temperature range unless otherwise specified. - [3] thd:DAT is the data hold time that is measured from the falling edge of SCL; applies to data in transmission and the acknowledge. - [4] A device must internally provide a hold time of at least 300 ns for the SDA signal (with respect to the V<sub>IH</sub>(min) of the SCL signal) to bridge the undefined region of the falling edge of SCL. - [5] $C_b = \text{total capacitance of one bus line in pF.}$ - [6] The maximum t<sub>f</sub> for the SDA and SCL bus lines is specified at 300 ns. The maximum fall time for the SDA output stage t<sub>f</sub> is specified at 250 ns. This allows series protection resistors to be connected in between the SDA and the SCL pins and the SDA/SCL bus lines without exceeding the maximum specified t<sub>f</sub>. - [7] In Fast-mode Plus, fall time is specified the same for both output stage and bus timing. If series resistors are used, designers should allow for this when considering bus timing. - [8] The maximum t<sub>HD;DAT</sub> could be 3.45 μs and 0.9 μs for Standard-mode and Fast-mode but must be less than the maximum of t<sub>VD;DAT</sub> or t<sub>VD;ACK</sub> by a transition time (see *UM10204*). This maximum must only be met if the device does not stretch the LOW period (t<sub>LOW</sub>) of the SCL signal. If the clock stretches the SCL, the data must be valid by the set-up time before it releases the clock. - [9] tsu; DAT is the data set-up time that is measured with respect to the rising edge of SCL; applies to data in transmission and the acknowledge. - [10] A Fast-mode I<sup>2</sup>C-bus device can be used in a Standard-mode I<sup>2</sup>C-bus system but the requirement t<sub>SU;DAT</sub> = 250 ns must then be met. This will automatically be the case if the device does not stretch the LOW period of the SCL signal. If such a device does stretch the LOW period of the SCL signal, it must output the next data bit to the SDA line t<sub>r(max)</sub> + t<sub>SU;DAT</sub> = 1000 + 250 = 1250 ns (according to the Standard-mode I<sup>2</sup>C-bus specification) before the SCL line is released. Also the acknowledge timing must meet this set-up time. ## 11.8 I<sup>2</sup>S-bus interface Table 24. Dynamic characteristics: I<sup>2</sup>S-bus interface pins $T_{amb} = -40$ °C to 85 °C, $V_{DD(REG)(3V3)} = 3.0$ V to 3.6 V. Values guaranteed by design. | anno | DD(NLO)(3V3) | J | | , | | | |-------------------|------------------------|-----------------------------------|------------|-----|-----|------| | Symbol | Parameter | Conditions | | Min | Max | Unit | | common | to input and output | | | | | | | t <sub>r</sub> | rise time | | <u>[1]</u> | - | 6.7 | ns | | t <sub>f</sub> | fall time | | <u>[1]</u> | - | 8.0 | ns | | $t_{WH}$ | pulse width HIGH | on pins I2S_TX_SCK and I2S_RX_SCK | <u>[1]</u> | 25 | - | - | | t <sub>WL</sub> | pulse width LOW | on pins I2S_TX_SCK and I2S_RX_SCK | [1] | - | 25 | ns | | output | | | | | | | | $t_{V(Q)}$ | data output valid time | on pin I2S_TX_SDA; | [1] | - | 6 | ns | | input | | | | | | | | $t_{su(D)}$ | data input set-up time | on pin I2S_RX_SDA | <u>[1]</u> | 5 | - | ns | | t <sub>h(D)</sub> | data input hold time | on pin I2S_RX_SDA | <u>[1]</u> | 2 | - | ns | | | | | | | | | [1] CCLK = 100 MHz; peripheral clock to the I<sup>2</sup>S-bus interface PCLK = CCLK / 4. I<sup>2</sup>S clock cycle time T<sub>cy(clk)</sub> = 1600 ns, corresponds to the SCK signal in the I<sup>2</sup>S-bus specification. ## 11.9 USB Table 25. Dynamic characteristics of USB pins (full-speed) $C_L = 50 \ pF$ ; $R_{pu} = 1.5 \ k\Omega$ on D+ to $V_{DD(3V3)}$ ; $3.0 \ V \le V_{DD(3V3)} \le 3.6 \ V$ . | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |--------------------|-------------------------------------------------------------|-----------------------------------------|---------------|-----|-------|------| | t <sub>r</sub> | rise time | 10 % to 90 % | 8.5 | - | 13.8 | ns | | t <sub>f</sub> | fall time | 10 % to 90 % | 7.7 | - | 13.7 | ns | | t <sub>FRFM</sub> | differential rise and fall time matching | $t_r / t_f$ | - | - | 109 | % | | V <sub>CRS</sub> | output signal crossover voltage | | 1.3 | - | 2.0 | V | | t <sub>FEOPT</sub> | source SE0 interval of EOP | see Figure 27 | 160 | - | 175 | ns | | t <sub>FDEOP</sub> | source jitter for differential transition to SE0 transition | see Figure 27 | -2 | - | +5 | ns | | t <sub>JR1</sub> | receiver jitter to next transition | | -18.5 | - | +18.5 | ns | | t <sub>JR2</sub> | receiver jitter for paired transitions | 10 % to 90 % | -9 | - | +9 | ns | | t <sub>EOPR1</sub> | EOP width at receiver | must reject as<br>EOP; see<br>Figure 27 | <u>[1]</u> 40 | - | - | ns | | t <sub>EOPR2</sub> | EOP width at receiver | must accept as EOP; see Figure 27 | [1] 82 | - | - | ns | <sup>[1]</sup> Characterized but not implemented as production test. Guaranteed by design. ### 11.10 Ethernet Remark: The Ethernet block is available on parts LPC1788/86 and LPC1778/76. Table 26. Dynamic characteristics: Ethernet $T_{amb} = -40$ °C to 85 °C, $V_{DD(REG)(3V3)} = 3.0$ V to 3.6 V. Values guaranteed by design. | Symbol | Parameter | Conditions | | Min | Max | Unit | |------------------|------------------|--------------------------------------------------------------|------------|-----|-----|------| | RMII mo | de | | | | | | | f <sub>clk</sub> | clock frequency | for ENET_RX_CLK | [1] | - | 50 | MHz | | d <sub>clk</sub> | clock duty cycle | | <u>[1]</u> | 50 | 50 | % | | t <sub>su</sub> | set-up time | for ENET_TXDn, ENET_TX_EN, ENET_RXDn, ENET_RX_ER, ENET_RX_DV | [1][2] | 4 | - | ns | | t <sub>h</sub> | hold time | for ENET_TXDn, ENET_TX_EN, ENET_RXDn, ENET_RX_ER, ENET_RX_DV | [1][2] | 2 | - | ns | | MII mode | 9 | | | | | | | f <sub>clk</sub> | clock frequency | for ENET_TX_CLK | <u>[1]</u> | - | 25 | MHz | | d <sub>clk</sub> | clock duty cycle | | <u>[1]</u> | 50 | 50 | % | | t <sub>su</sub> | set-up time | for ENET_TXDn, ENET_TX_EN, ENET_TX_ER | [1][2] | 4 | - | ns | | t <sub>h</sub> | hold time | for ENET_TXDn, ENET_TX_EN, ENET_TX_ER | [1][2] | 2 | - | ns | | f <sub>clk</sub> | clock frequency | for ENET_RX_CLK | <u>[1]</u> | - | 25 | MHz | | d <sub>clk</sub> | clock duty cycle | | <u>[1]</u> | 50 | 50 | % | | t <sub>su</sub> | set-up time | for ENET_RXDn, ENET_RX_ER, ENET_RX_DV | [1][2] | 4 | - | ns | | t <sub>h</sub> | hold time | for ENET_RXDn, ENET_RX_ER, ENET_RX_DV | [1][2] | 2 | - | ns | <sup>[1]</sup> Output drivers can drive a load ≥ 25 pF accommodating over 12 inch of PCB trace and the input capacitance of the receiving device. <sup>[2]</sup> Timing values are given from the point at which the clock signal waveform crosses 1.4 V to the valid input or output level. ## 11.11 LCD Remark: The LCD controller is available on parts LPC1788/87/86/85. Table 27. Dynamic characteristics: LCD Values listed describe design constraints. | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------------|------------------|-------------------------------------|-----|-------------|-----|------| | T <sub>cy(clk)</sub> | clock cycle time | for LCD clock<br>on pin<br>LCD_DCLK | 25 | <tbd></tbd> | - | ns | ## 11.12 SD/MMC **Remark:** The SD/MMC card interface is available on parts LPC1788/87/86 and parts LPC1778/77/76. Table 28. Dynamic characteristics: SD/MMC $T_{amb} = -40$ °C to 85 °C, $V_{DD(REG)(3V3)} = 3.0$ V to 3.6 V. Values guaranteed by design. | | ' '' | , | | | | |-------------------|---------------------------------|----------------------------------------|-----|-----|------| | Symbol | Parameter | Conditions | Min | Max | Unit | | f <sub>clk</sub> | clock frequency | on pin SD_CLK; data transfer mode | - | 25 | MHz | | | | on pin SD_CLK; identification mode | | 25 | MHz | | $t_{su(D)}$ | data input set-up<br>time | on pins SD_CMD, SD_DAT[3:0] as inputs | 6 | - | ns | | t <sub>h(D)</sub> | data input hold time | on pins SD_CMD, SD_DAT[3:0] as inputs | 6 | - | ns | | $t_{d(QV)}$ | data output valid<br>delay time | on pins SD_CMD, SD_DAT[3:0] as outputs | - | 23 | ns | | $t_{h(Q)}$ | data output hold time | on pins SD_CMD, SD_DAT[3:0] as outputs | 3.5 | - | ns | # 12. ADC electrical characteristics Table 29. ADC characteristics $V_{DDA} = 2.7 \text{ V to } 3.6 \text{ V; } T_{amb} = 25 \text{ }^{\circ}\text{C}.$ | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$ | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------|------------------------|-------------|-------------|-----|-------------|------| | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | $ \begin{array}{c ccccccccccccccccccccccccccccccccccc$ | $V_{IA}$ | analog input voltage | | 0 | - | $V_{DDA}$ | V | | interface resistance 12-bit resolution; 400 kSamples/sec $E_D \qquad \text{differential linearity} \qquad \qquad \begin{array}{c cccc} & & & & & & & & & \\ \hline E_{L(adj)} & & & & & & & \\ \hline E_{L(adj)} & & & & & & \\ \hline E_{C} & & & & & \\ \hline E_{C} & & & & & \\ \hline E_{C} & & & & & \\ \hline E_{C} \\ \hline E_{C} & E_{$ | C <sub>ia</sub> | • . | | - | - | <tbd></tbd> | pF | | $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | R <sub>vsi</sub> | • | 1 | 8] _ | - | <tbd></tbd> | kΩ | | error $ E_{L(adj)} \text{integral non-linearity} \qquad \qquad \begin{array}{ccccccccccccccccccccccccccccccccc$ | 12-bit res | olution; 400 kSample | s/sec | | | | | | $E_{O}$ offset error $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | E <sub>D</sub> | • | [1][2][ | 3] _ | ±1 | - | LSB | | $E_G$ gain error $\begin{array}{cccccccccccccccccccccccccccccccccccc$ | E <sub>L(adj)</sub> | integral non-linearity | <u>[1][</u> | 4] _ | ±6 | - | LSB | | E <sub>T</sub> absolute error [1][7] <tbd> LS</tbd> | Eo | offset error | <u>[1][</u> | <u>5]</u> _ | 4.5 | - | LSB | | | E <sub>G</sub> | gain error | [1][ | 6] _ | 3 | - | LSB | | f <sub>clk(ADC)</sub> ADC clock frequency - 12.4 MH | E <sub>T</sub> | absolute error | <u>[1][</u> | 7] _ | - | <tbd></tbd> | LSB | | | f <sub>clk(ADC)</sub> | ADC clock frequency | | - | - | 12.4 | MHz | Table 29. ADC characteristics ... continued $V_{DDA} = 2.7 \text{ V to } 3.6 \text{ V; } T_{amb} = 25 \text{ }^{\circ}\text{C}.$ | Symbol | Parameter | Conditions | | Min | Тур | Max | Unit | |-----------------------|------------------------------------|------------|-----------|-----|-----|-------------|------| | $f_{c(ADC)}$ | ADC conversion frequency | | | - | - | 400 | kHz | | 8-bit reso | lution <sup>[9]</sup> ; 1.16 MSamp | les/sec | | | | | | | E <sub>D</sub> | differential linearity error | | [1][2][3] | - | ±1 | - | LSB | | E <sub>L(adj)</sub> | integral non-linearity | | [1][4] | - | ±1 | - | LSB | | Eo | offset error | | [1][5] | - | ±1 | - | LSB | | E <sub>G</sub> | gain error | | [1][6] | - | ±1 | - | LSB | | E <sub>T</sub> | absolute error | | [1][7] | - | - | <tbd></tbd> | LSB | | f <sub>clk(ADC)</sub> | ADC clock frequency | | | - | - | 36 | MHz | | $f_{c(ADC)}$ | ADC conversion frequency | | | - | - | 1.16 | MHz | - [1] Conditions: $V_{SSA} = 0 \text{ V}$ , $V_{DDA} = 3.3 \text{ V}$ . - [2] The ADC is monotonic, there are no missing codes. - [3] The differential linearity error (E<sub>D</sub>) is the difference between the actual step width and the ideal step width. See Figure 31. - [4] The integral non-linearity (E<sub>L(adj)</sub>) is the peak difference between the center of the steps of the actual and the ideal transfer curve after appropriate adjustment of gain and offset errors. See Figure 31. - [5] The offset error (E<sub>O</sub>) is the absolute difference between the straight line which fits the actual curve and the straight line which fits the ideal curve. See <u>Figure 31</u>. - [6] The gain error (E<sub>G</sub>) is the relative difference in percent between the straight line fitting the actual transfer curve after removing offset error, and the straight line which fits the ideal transfer curve. See <u>Figure 31</u>. - [7] The absolute error $(E_T)$ is the maximum difference between the center of the steps of the actual transfer curve of the non-calibrated ADC and the ideal transfer curve. See Figure 31. - [8] See <u>Figure 32</u>. - [9] 8-bit resolution is achieved by ignoring the lower four bits of the ADC conversion result. - (3) Differential linearity error (E<sub>D</sub>). - (4) Integral non-linearity $(E_{L(adj)})$ . - (5) Center of a step of the actual transfer curve. Fig 31. 12-bit ADC characteristics The values of resistor components $R_{i1}$ and $R_{i2}$ vary with temperature and input voltage and are process-dependent. Fig 32. ADC interface to pins ADC0\_IN[n] Table 30. ADC interface components | Component | Range | Description | |-----------------|--------------------------------|------------------------------------------------------------------------------------------------------------| | R <sub>i1</sub> | 2 k $\Omega$ to 5.2 k $\Omega$ | Switch-on resistance for channel selection switch. Varies with temperature, input voltage, and process. | | R <sub>i2</sub> | 100 $\Omega$ to 600 $\Omega$ | Switch-on resistance for the comparator input switch. Varies with temperature, input voltage, and process. | | C1 | 750 fF | Parasitic capacitance from the ADC block level. | | C2 | 65 fF | Parasitic capacitance from the ADC block level. | | C3 | 2.2 pF | Sampling capacitor. | # 13. DAC electrical characteristics Table 31. DAC electrical characteristics $V_{DDA}$ = 2.7 V to 3.6 V; $T_{amb}$ = -40 °C to +85 °C unless otherwise specified | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------|------------------------------|------------|-----|------|-----|------| | E <sub>D</sub> | differential linearity error | | - | ±1 | - | LSB | | $E_{L(adj)}$ | integral non-linearity | | - | ±1.5 | - | LSB | | Eo | offset error | | - | 0.6 | - | % | | E <sub>G</sub> | gain error | | - | 0.6 | - | % | | C <sub>L</sub> | load capacitance | | - | 200 | - | pF | | $R_{L}$ | load resistance | | 1 | - | - | kΩ | | | | | | | | | # 14. Application information # 14.1 Suggested USB interface solutions **Remark:** The USB controller is available as a device/Host/OTG controller on parts LPC1788/87/86/85 and LPC1778/77/76 and as device-only controller on parts LPC1774. ## 14.2 Crystal oscillator XTAL input and component selection The input voltage to the on-chip oscillators is limited to 1.8 V. If the oscillator is driven by a clock in slave mode, it is recommended that the input be coupled through a capacitor with $C_i = 100$ pF. To limit the input voltage to the specified range, choose an additional capacitor to ground $C_g$ which attenuates the input voltage by a factor $C_i/(C_i + C_g)$ . In slave mode, a minimum of 200 mV(RMS) is needed. In slave mode the input clock signal should be coupled by means of a capacitor of 100 pF (Figure 38), with an amplitude between 200 mV(RMS) and 1000 mV(RMS). This corresponds to a square wave signal with a signal swing of between 280 mV and 1.4 V. The XTALOUT pin in this configuration can be left unconnected. External components and models used in oscillation mode are shown in Figure 39 and in Table 32 and Table 33. Since the feedback resistance is integrated on chip, only a crystal and the capacitances $C_{X1}$ and $C_{X2}$ need to be connected externally in case of fundamental mode oscillation (the fundamental frequency is represented by L, $C_L$ and $R_S$ ). Capacitance $C_P$ in Figure 39 represents the parallel package capacitance and should not be larger than 7 pF. Parameters $F_{OSC}$ , $C_L$ , $R_S$ and $C_P$ are supplied by the crystal manufacturer. Fig 39. Oscillator modes and models: oscillation mode of operation and external crystal model used for $C_{X1}/C_{X2}$ evaluation Table 32. Recommended values for $C_{X1}/C_{X2}$ in oscillation mode (crystal and external components parameters): low frequency mode | Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load capacitance C <sub>L</sub> | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> /C <sub>X2</sub> | |----------------------------------------------------|-----------------------------------------|--------------------------------------------------|-----------------------------------------------------------| | 1 MHz - 5 MHz | 10 pF | < 300 Ω | 18 pF, 18 pF | | | 20 pF | < 300 Ω | 39 pF, 39 pF | | | 30 pF | < 300 Ω | 57 pF, 57 pF | | 5 MHz - 10 MHz | 10 pF | < 300 Ω | 18 pF, 18 pF | | | 20 pF | < 200 Ω | 39 pF, 39 pF | | | 30 pF | < 100 Ω | 57 pF, 57 pF | | 10 MHz - 15 MHz | 10 pF | < 160 Ω | 18 pF, 18 pF | | | 20 pF | < 60 Ω | 39 pF, 39 pF | | 15 MHz - 20 MHz | 10 pF | < 80 Ω | 18 pF, 18 pF | Table 33. Recommended values for $C_{X1}/C_{X2}$ in oscillation mode (crystal and external components parameters): high frequency mode | | , , | 1 7 7 | | |----------------------------------------------------|-----------------------------------------|--------------------------------------------------|-----------------------------------------------------------| | Fundamental oscillation frequency F <sub>OSC</sub> | Crystal load capacitance C <sub>L</sub> | Maximum crystal series resistance R <sub>S</sub> | External load capacitors C <sub>X1</sub> , <sub>CX2</sub> | | 15 MHz - 20 MHz | 10 pF | < 180 Ω | 18 pF, 18 pF | | | 20 pF | < 100 Ω | 39 pF, 39 pF | | 20 MHz - 25 MHz | 10 pF | < 160 Ω | 18 pF, 18 pF | | | 20 pF | < 80 Ω | 39 pF, 39 pF | ## 14.3 XTAL Printed-Circuit Board (PCB) layout guidelines The crystal should be connected on the PCB as close as possible to the oscillator input and output pins of the chip. Take care that the load capacitors $C_{x1}$ , $C_{x2}$ , and $C_{x3}$ in case of third overtone crystal usage have a common ground plane. The external components must also be connected to the ground plain. Loops must be made as small as possible in order to keep the noise coupled in via the PCB as small as possible. Also parasitics should stay as small as possible. Values of $C_{x1}$ and $C_{x2}$ should be chosen smaller accordingly to the increase in parasitics of the PCB layout. ## 14.4 Standard I/O pin configuration Figure 40 shows the possible pin modes for standard I/O pins with analog input function: - Digital output driver: Open-drain mode enabled/disabled - · Digital input: Pull-up enabled/disabled - · Digital input: Pull-down enabled/disabled - Digital input: Repeater mode enabled/disabled - Analog input The default configuration for standard I/O pins is input with pull-up enabled. The weak MOS devices provide a drive capability equivalent to pull-up and pull-down resistors. # 14.5 Reset pin configuration # 15. Package outline ### LQFP208; plastic low profile quad flat package; 208 leads; body 28 x 28 x 1.4 mm SOT459-1 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | REFERENCES | | | | EUROPEAN | ISSUE DATE | | |----------|------------|--------|-------|--|------------|----------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | SOT459-1 | 136E30 | MS-026 | | | | <del>-00-02-06</del><br>03-02-20 | | Fig 42. LQFP208 package LPC178X 7X Fig 43. TFBGA208 package Fig 44. TFBGA180 package LQFP144: plastic low profile quad flat package; 144 leads; body 20 x 20 x 1.4 mm SOT486-1 1. Plastic or metal protrusions of 0.25 mm maximum per side are not included. | OUTLINE | REFERENCES | | | | EUROPEAN | ISSUE DATE | | |----------|------------|--------|-------|--|------------|---------------------------------|--| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | ISSUE DATE | | | SOT486-1 | 136E23 | MS-026 | | | | <del>00-03-14</del><br>03-02-20 | | Fig 45. LQFP144 package LPC178X\_7X # 16. Soldering Fig 47. Reflow soldering of the TFBGA180 package # 17. Abbreviations Table 34. Abbreviations | Table 54. | Abbieviations | | |-----------|---------------------------------------------|--| | Acronym | n Description | | | ADC | Analog-to-Digital Converter | | | AHB | Advanced High-performance Bus | | | AMBA | Advanced Microcontroller Bus Architecture | | | APB | Advanced Peripheral Bus | | | BOD | BrownOut Detection | | | CAN | Controller Area Network | | | DAC | Digital-to-Analog Converter | | | DCC | Debug Communication Channel | | | DMA | Direct Memory Access | | | DSP | Digital Signal Processing | | | EOP | End Of Packet | | | ETM | Embedded Trace Macrocell | | | GPIO | General Purpose Input/Output | | | GPS | Global Positioning System | | | HVAC | Heating, Venting, and Air Conditioning | | | IRC | Internal RC | | | IrDA | Infrared Data Association | | | JTAG | Joint Test Action Group | | | MAC | Media Access Control | | | MIIM | Media Independent Interface Management | | | OHCI | Open Host Controller Interface | | | OTG | On-The-Go | | | PHY | Physical Layer | | | PLC | Programmable Logic controller | | | PLL | Phase-Locked Loop | | | PWM | Pulse Width Modulator | | | RIT | Repetitive Interrupt Timer | | | RMII | Reduced Media Independent Interface | | | SE0 | Single Ended Zero | | | SPI | Serial Peripheral Interface | | | SSI | Serial Synchronous Interface | | | SSP | Synchronous Serial Port | | | TCM | Tightly Coupled Memory | | | TTL | Transistor-Transistor Logic | | | UART | Universal Asynchronous Receiver/Transmitter | | | USB | Universal Serial Bus | | | | | | # 18. Revision history ## Table 35. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |----------------|----------------------------------|-----------------------------------------------|---------------|------------| | LPC178X_7X v.2 | 20110527 | Objective data sheet | - | - | | Modifications: | <ul> <li>Symbol nam</li> </ul> | es in <u>Table 3</u> to <u>Table 5</u> abbrev | riated. | | | | <ul> <li>Reserved fur</li> </ul> | nctions added in Table 3. | | | | | <ul> <li>Added functi</li> </ul> | on LCD_VD[5] to pin P0[10]. | | | | | <ul> <li>Added functi</li> </ul> | on LCD_VD[10] to pin P0[11]. | | | | | <ul> <li>Added functi</li> </ul> | on LCD_VD[13] to pin P0[19]. | | | | | <ul> <li>Added functi</li> </ul> | on LCD_VD[14] to pin P0[20]. | | | | | <ul> <li>Added functi</li> </ul> | on U4_SCLK to pin P0[21]. | | | | | <ul> <li>Added functi</li> </ul> | on SSP2_MOSI to pin P5[0]. | | | | | <ul> <li>Added functi</li> </ul> | on SSP2_MISO to pin P5[1]. | | | | | <ul> <li>Added EMC</li> </ul> | dynamic characteristics. | | | | LPC178X_7X v.1 | 20110524 | Objective data sheet | - | - | ## 19. Legal information #### 19.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions". - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. ### 19.2 Definitions Draft — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. Product specification — The information and data provided in a Product data sheet shall define the specification of the product as agreed between NXP Semiconductors and its customer, unless NXP Semiconductors and customer have explicitly agreed otherwise in writing. In no event however, shall an agreement be valid in which the NXP Semiconductors product is deemed to offer functions and qualities beyond those described in the Product data sheet. ### 19.3 Disclaimers Limited warranty and liability — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall NXP Semiconductors be liable for any indirect, incidental, punitive, special or consequential damages (including - without limitation - lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges) whether or not such damages are based on tort (including negligence), warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, NXP Semiconductors' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the *Terms and conditions of commercial sale* of NXP Semiconductors. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. **Suitability for use** — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Customers are responsible for the design and operation of their applications and products using NXP Semiconductors products, and NXP Semiconductors accepts no liability for any assistance with applications or customer product design. It is customer's sole responsibility to determine whether the NXP Semiconductors product is suitable and fit for the customer's applications and products planned, as well as for the planned application and use of customer's third party customer(s). Customers should provide appropriate design and operating safeguards to minimize the risks associated with their applications and products. NXP Semiconductors does not accept any liability related to any default, damage, costs or problem which is based on any weakness or default in the customer's applications or products, or the application or use by customer's third party customer(s). Customer is responsible for doing all necessary testing for the customer's applications and products using NXP Semiconductors products in order to avoid a default of the applications and the products or of the application or use by customer's third party customer(s). NXP does not accept any liability in this respect. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) will cause permanent damage to the device. Limiting values are stress ratings only and (proper) operation of the device at these or any other conditions above those given in the Recommended operating conditions section (if present) or the Characteristics sections of this document is not warranted. Constant or repeated exposure to limiting values will permanently and irreversibly affect the quality and reliability of the device. Terms and conditions of commercial sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, unless otherwise agreed in a valid written individual agreement. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. NXP Semiconductors hereby expressly objects to applying the customer's general terms and conditions with regard to the purchase of NXP Semiconductors products by customer. No offer to sell or license — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. Non-automotive qualified products — Unless this data sheet expressly states that this specific NXP Semiconductors product is automotive qualified, the product is not suitable for automotive use. It is neither qualified nor tested in accordance with automotive testing or application requirements. NXP Semiconductors accepts no liability for inclusion and/or use of non-automotive qualified products in automotive equipment or applications. In the event that customer uses the product for design-in and use in automotive applications to automotive specifications and standards, customer (a) shall use the product without NXP Semiconductors' warranty of the product for such automotive applications, use and specifications, and (b) whenever customer uses the product for automotive applications beyond NXP Semiconductors' specifications such use shall be solely at customer's own risk, and (c) customer fully indemnifies NXP Semiconductors for any liability, damages or failed product claims resulting from customer design and use of the product for automotive applications beyond NXP Semiconductors' standard warranty and NXP Semiconductors' product specifications. ### 19.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. I<sup>2</sup>C-bus — logo is a trademark of NXP B.V. ## 20. Contact information For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com # 21. Contents | 1 | General description | 1 | 7.21 | SSP serial I/O controller | | |---------|---------------------------------------------|------|----------|----------------------------------------------|----| | 2 | Features and benefits | 1 | 7.21.1 | Features | | | 3 | Applications | | 7.22 | I <sup>2</sup> C-bus serial I/O controllers | 54 | | 4 | Ordering information | | 7.22.1 | Features | | | _ | _ | | 7.23 | I <sup>2</sup> S-bus serial I/O controllers | 55 | | 5 | Block diagram | | 7.23.1 | Features | | | 6 | Pinning information | | 7.24 | CAN controller and acceptance filters | | | 6.1 | Pinning | | 7.24.1 | Features | 55 | | 6.2 | Pin description | 9 | 7.25 | General purpose 32-bit timers/external event | | | 7 | Functional description | . 40 | | counters | | | 7.1 | Architectural overview | . 40 | 7.25.1 | Features | | | 7.2 | ARM Cortex-M3 processor | . 41 | 7.26 | Pulse Width Modulator (PWM) | | | 7.3 | On-chip flash program memory | . 41 | 7.26.1 | Features | | | 7.4 | EEPROM | . 41 | 7.27 | Motor control PWM | | | 7.5 | On-chip SRAM | . 41 | 7.28 | Quadrature Encoder Interface (QEI) | | | 7.6 | Memory Protection Unit (MPU) | . 41 | 7.28.1 | Features | | | 7.7 | Memory map | . 42 | 7.29 | ARM Cortex-M3 system tick timer | | | 7.8 | Nested Vectored Interrupt Controller (NVIC) | . 44 | 7.30 | Windowed WatchDog Timer (WWDT) | | | 7.8.1 | Features | . 44 | 7.30.1 | Features | | | 7.8.2 | Interrupt sources | . 44 | 7.31 | RTC and backup registers | | | 7.9 | Pin connect block | . 44 | 7.31.1 | Features | | | 7.10 | External memory controller | . 44 | 7.32 | Event monitor/recorder | | | 7.10.1 | Features | . 46 | 7.32.1 | Features | | | 7.11 | General purpose DMA controller | . 46 | 7.33 | Clocking and power control | | | 7.11.1 | Features | . 47 | 7.33.1 | Crystal oscillators | | | 7.12 | CRC engine | . 47 | 7.33.1.1 | Internal RC oscillator | | | 7.12.1 | Features | . 47 | 7.33.1.2 | Main oscillator | | | 7.13 | LCD controller | . 48 | 7.33.1.3 | RTC oscillator | | | 7.13.1 | Features | . 48 | 7.33.1.4 | Watchdog oscillator | 62 | | 7.14 | Ethernet | . 49 | 7.33.2 | Main PLL (PLL0) and Alternate PLL (Alt PLL, | | | 7.14.1 | Features | . 49 | | PLL1) | | | 7.15 | USB interface | . 50 | 7.33.3 | Wake-up timer | | | 7.15.1 | USB device controller | . 50 | 7.33.4 | Power control | | | 7.15.1. | 1 Features | . 50 | 7.33.4.1 | Sleep mode | | | 7.15.2 | USB host controller | . 50 | 7.33.4.2 | Deep-sleep mode | | | 7.15.2. | 1 Features | . 50 | 7.33.4.3 | Power-down mode | | | 7.15.3 | USB OTG controller | . 51 | 7.33.4.4 | Deep power-down mode | | | 7.15.3. | 1 Features | . 51 | 7.33.4.5 | Wake-up Interrupt Controller (WIC) | | | 7.16 | SD/MMC card interface | . 51 | 7.33.5 | Peripheral power control | | | 7.16.1 | Features | . 51 | 7.33.6 | Power domains | | | 7.17 | Fast general purpose parallel I/O | . 51 | 7.34 | System control | | | 7.17.1 | Features | . 52 | 7.34.1 | Reset | | | 7.18 | 12-bit ADC | . 52 | 7.34.2 | Brownout detection | | | 7.18.1 | Features | . 52 | 7.34.3 | Code security (Code Read Protection - CRP) | 67 | | 7.19 | 10-bit DAC | . 52 | 7.34.4 | APB interface | | | 7.19.1 | Features | . 53 | 7.34.5 | AHB multilayer matrix | | | 7.20 | UARTs | . 53 | 7.34.6 | External interrupt inputs | | | 7.20.1 | Features | . 53 | 7.34.7 | Memory mapping control | 68 | continued >> | 7.35 | Emulation and debugging | 68 | |--------------|---------------------------------------------|-----| | 8 | Limiting values | 69 | | 9 | Thermal characteristics | 70 | | 9.1 | Thermal characteristics | 70 | | 10 | Static characteristics | 71 | | 10.1 | Power consumption | 74 | | 10.2 | Peripheral power consumption | 76 | | 10.3 | Electrical pin characteristics | 78 | | 11 | Dynamic characteristics | 80 | | 11.1 | Flash memory | 80 | | 11.2 | External memory interface | 81 | | 11.3 | External clock | | | 11.4 | Internal oscillators | | | 11.5<br>11.6 | I/O pins | | | 11.6 | SSP interface | | | 11.8 | I <sup>2</sup> S-bus interface | | | 11.9 | USB | | | 11.10 | Ethernet | 93 | | 11.11 | LCD | | | 11.12 | SD/MMC | 94 | | 12 | ADC electrical characteristics | 95 | | 13 | DAC electrical characteristics | 98 | | 14 | Application information | | | 14.1 | Suggested USB interface solutions | | | 14.2 | Crystal oscillator XTAL input and component | | | | selection | 101 | | 14.3 | XTAL Printed-Circuit Board (PCB) layout | | | | guidelines | 102 | | 14.4 | Standard I/O pin configuration | 103 | | 14.5 | | 104 | | 15 | | 105 | | 16 | Soldering | 109 | | 17 | Abbreviations | 112 | | 18 | Revision history | 113 | | 19 | Legal information | 114 | | 19.1 | Data sheet status | 114 | | 19.2 | Definitions | 114 | | 19.3 | Disclaimers | 114 | | 19.4 | Trademarks | 115 | | 20 | Contact information | 115 | | 21 | Contents | 116 | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.