PWM Controlled Step-Up DC/DC Controllers

- ◆Input Voltage Range : 2.5V ~ 20V
- ♦Output Voltage Range

: 2.5V ~ 16V

(Fixed Voltage Type) :30V + (Adjustable Type)

- ♦Oscillation Frequency Range
- 100kHz ~ 600kHz
- ♦Output Current : up to 1.5A
- ◆Ceramic Capacitor Compatible
- ♦MSOP-8A Package

### General Description

The XC9101 series are step-up multiple current and voltage feedback DC/DC controller ICs. Current sense, clock frequencies and amp feedback gain can all be externally regulated.

A stable power supply is possible with output currents of up to 1.5A. With output voltage fixed internally, Vout is selectable in 0.1V steps within a 2.5V - 16.0V range ( $\pm$  2.5%).

For output voltages outside this range, we recommend the FB version which has a 0.9V internal reference voltage. Using this version, the required output voltage can be set-up using 2 external resistors. Switching frequencies can also be set-up externally within a range of 100-600 kHz and therefore frequencies suited to your particular application can be selected.

With the current sense function, peak currents (which flow through the driver transistor and the coil) can be controlled. Soft-start time can be adjusted using external resistor and capacitor.

During shutdown (CE pin =L), consumption current can be reduced to as little as  $0.5\mu A$  (TYP.) or less.

### Typical Application Circuit



### Applications

- Mobile, Cordless phones
- •Palm top computers, PDAs
- Portable games
- •Cameras, Digital cameras
- Laptops



TOIREX

### Features

Stable Operations via Current & Voltage Multiple Feedback

- Unlimited Options for Peripheral Selection
- Current Protection Circuit
- •Ceramic Capacitor Compatible

### ■Typical Performance Characteristic



# Pin Configuration



# Pin Assignment

0.53±0.13

| PIN NUMBER | PIN NAME | FUNCTION           |
|------------|----------|--------------------|
| 1          | EXT      | Driver             |
| 2          | lsen     | Current Sense      |
| 3          | VIN      | Power Input        |
| 4          | CE/SS    | CE/Soft Start      |
| 5          | CLK      | Clock Input        |
| 6          | CC/GAIN  | Phase Compensation |
| 7          | Vout∕FB  | Voltage Sense      |
| 8          | Vss      | Ground             |

# Product Classification

### Ordering Information

XC9101 123456

| DISIGNATOR | SYMBOL | Vout/FB                                                                                                                                                                       | Soft-start                   |  |  |  |
|------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------|--|--|--|
|            | С      | VOUT (Fixed Voltage Type) Soft-start externally set-u                                                                                                                         |                              |  |  |  |
|            | D      | FB                                                                                                                                                                            | Soft-start externally set-up |  |  |  |
| 23         | Number | Output Voltage : For voltages above 10V, see below :<br>10=A, 11=B, 12=C, 13=D, 14=E, 15=F, 16=H<br>e.g. VouT=2.3V→②=2, ③=3 VouT=13.5V→②=D, ③=5<br>FB products→②=0, ③=9 fixed |                              |  |  |  |
| (4)        | Α      | Adjustable                                                                                                                                                                    | Frequency                    |  |  |  |
| 5          | K      | MSOP-8A                                                                                                                                                                       |                              |  |  |  |
| (6)        | R      | Embossed tape. Standard Feed                                                                                                                                                  |                              |  |  |  |
| 0          | L      | Embossed tape                                                                                                                                                                 | e. Reverse Feed              |  |  |  |

The standard output voltages of the XC9101C series are 2.5V, 3.3V, and 5.0V. Voltages other than those listed are semi-custom.

# Packaging Information

●MSOP-8A





# Marking

| DESIGNATOR | PRODUCT NAME |
|------------|--------------|
| 4          | XC9101***AK* |

#### ② Represents product type, DC/DC converter

| DESIGNATOR | TYPE         | PRODUCT NAME |
|------------|--------------|--------------|
| С          | VOUT, CE PIN | XC9101C**AK* |
| D          | FB, CE PIN   | XC9101D09AK* |

#### ③ Represents integral number of output voltage, or FB type

| DESIGNATOR | VOLTAGE (V) | PRODUCT NAME | DESIGNATOR | VOLTAGE (V) | PRODUCT NAME |
|------------|-------------|--------------|------------|-------------|--------------|
| 2          | 2. X        | XC9101C2*AK* | Α          | 10. X       | XC9101CA*AK* |
| 3          | 3. X        | XC9101C3*AK* | В          | 11. X       | XC9101CB*AK* |
| 4          | 4. X        | XC9101C4*AK* | С          | 12. X       | XC9101CC*AK* |
| 5          | 5. X        | XC9101C5*AK* | D          | 13. X       | XC9101CD*AK* |
| 6          | 6. X        | XC9101C6*AK* | E          | 14. X       | XC9101CE*AK* |
| 7          | 7. X        | XC9101C7*AK* | F          | 15. X       | XC9101CF*AK* |
| 8          | 8. X        | XC9101C8*AK* | Н          | 16. X       | XC9101CH*AK* |
| 9          | 9. X        | XC9101C9*AK* |            |             |              |
| 0          | FB products | XC9101D09AK* |            |             |              |

#### ④ Represents decimal number of output voltage

| DESIGNATOR | VOLTAGE (V) | PRODUCT NAME |
|------------|-------------|--------------|
| 0          | X. 0        | XC9101C*0AK* |
| 3          | X. 3        | XC9101C+3AK* |
| 9          | FB products | XC9101D09AK* |

#### (5) Represents oscillation frequency's control type

| DESIGNATOR TYPE |                      | PRODUCT NAME |
|-----------------|----------------------|--------------|
| Α               | Adjustable Frequency | XC9101***AK* |

### MSOP-8A







| Absolute Maximum Ratings           |         |              |       |  |  |  |
|------------------------------------|---------|--------------|-------|--|--|--|
| PARAMETER                          | SYMBOL  | RATINGS      | UNITS |  |  |  |
| EXT Pin Voltage                    | VEXT    | -0.3~VDD+0.3 | V     |  |  |  |
| Isen Pin Voltage                   | Vlsen   | -0.3~+22     | V     |  |  |  |
| Vın Pin Voltage                    | VIN     | -0.3~+22     | V     |  |  |  |
| CE/SS Pin Voltage                  | VCE     | -0.3~+22     | V     |  |  |  |
| CLK Pin Voltage                    | VCLK    | -0.3~VDD+0.3 | V     |  |  |  |
| CC/GAIN Pin Voltage                | Vcc     | -0.3~VDD+0.3 | V     |  |  |  |
| VOUT/FB Pin Voltage                | VOUT/FB | -0.3~+22     | V     |  |  |  |
| EXT Pin Current                    | IEXT    | ±100         | mA    |  |  |  |
| Continuous Total Power Dissipation | Pd      | 150          | mW    |  |  |  |
| Operating Ambient Temperature      | Topr    | -40~+85      | °C    |  |  |  |
| Storage Temperature                | Tstg    | -55~+125     | ĉ     |  |  |  |

# Electrical Characteristics

| PARAMETER                            | SYMBOL                                      | CONDITIONS                                                         | MIN.  | TYP.  | MAX.  | UNITS | CIRCUITS |
|--------------------------------------|---------------------------------------------|--------------------------------------------------------------------|-------|-------|-------|-------|----------|
| Output Voltage                       | VOUT                                        | IOUT=300mA                                                         | 3.218 | 3.300 | 3.382 | V     | 1        |
| Maximum Operating Voltage            | VINmax                                      |                                                                    | 20    | _     | _     | v     | 1        |
| Minimum Operating Voltage            | VINmin                                      |                                                                    | -     | _     | 2.5   | V     | 1        |
| Supply Current 1                     | IDD1                                        | VIN=2.5V<br>VOUT=CE=Set Output Voltage×0.95V                       |       | 150   | 255   | μA    | 2        |
| Supply Current 2                     | IDD2                                        | VIN=2.5V, CE=VIN<br>VOUT=Set Output Voltage×1.05V                  |       | 90    | 176   | μA    | 2        |
| Stand-by Current                     | ISTB                                        | VIN=2.5V, CE=VOUT=VSS                                              |       | 0.5   | 2.0   | μA    | 2        |
| CLK Oscillation Frequency            | FOSC                                        | RT=10.0kΩ, CT=220pF                                                | 280   | 330   | 380   | kHz   | 3        |
| Frequency Input Stability            | $\frac{\Delta FOSC}{\Delta VIN \cdot FOSC}$ | VIN=2.5V~20V                                                       |       | ±5    |       | %     | 3        |
| Frequency Temperature<br>Fluctuation | Δ FOSC<br>ΔTopr∙FOSC                        | VIN=2.5V<br>Topr=−40~+85°C                                         |       | ±5    |       | %     | 3        |
| Maximum Duty Cycle                   | MAXDTY                                      | VOUT=Set Voltage×0.95V                                             | 79    | 85    | 89    | %     | (4)      |
| Minimum Duty Cycle                   | MINDTY                                      | VOUT=Set Voltage×1.05V                                             |       |       | 0     | %     | (4)      |
| Current Limiter Voltage              | ILIM                                        | VIN pin voltage—ISEN pin voltage                                   | 90    | 150   | 220   | mV    | 6        |
| ISEN Current                         | lisen                                       | VIN=2.5V, ISEN=2.5V                                                | 4.5   | 7     | 13    | μA    | 6        |
| CE "High" Current                    | ICEH                                        | CE=VIN=2.5V, VOUT=0V                                               | -0.1  | 0     | 0.1   | μA    | (5)      |
| CE "Low" Current                     | ICEL                                        | CE=0V, VIN=2.5V, VOUT=0V                                           | -0.1  | 0     | 0.1   | μA    | (5)      |
| CE "High" Voltage                    | VCEH                                        | Existence of CLK Oscillation,<br>VOUT=0V, CE : Voltage applied     | 0.6   |       |       | v     | 5        |
| CE "Low" Voltage                     | VCEL                                        | Disappearance of CLK Oscillation,<br>VOUT=0V, CE : Voltage applied |       |       | 0.2   | v     | 5        |
| EXT "High" ON<br>Resistance          | REXTH                                       | EXT=VIN—0.4V, CE=VIN=2.5V<br>VOUT=Set voltage×0.95V                |       | 31    | 58    | Ω     | 4        |
| EXT "Low" ON<br>Resistance           | REXTL                                       | EXT=0.4V, CE=VIN=2.5V<br>VOUT=Set voltage×1.05                     |       | 27    | 45    | Ω     | 4        |
| Efficiency *1                        | EFFI                                        |                                                                    |       | 88    |       | %     | 1        |
| Soft-Start Time                      | TSS                                         | Connect CSS and RSS, CE : 0V→2.5V                                  | 5     | 10    | 20    | ms    | 1        |
| CC/GAIN Pin<br>Output Impedance      | RCCGAIN                                     |                                                                    |       | 400   |       | kΩ    | 7        |

VIN = 2.5V unless specified \*1 : EFFI = {[(Output Voltage) × (Output Current)] + [(Input Voltage) × (Input Current)]} × 100 \*2 : The capacity range of the capacitor used to set the external CLK frequency is 150 ~ 220pF



| PARAMETER                            | SYMBOL                                      | CONDITIONS                                                         | MIN.  | TYP.  | MAX.  | UNITS | CIRCUITS |
|--------------------------------------|---------------------------------------------|--------------------------------------------------------------------|-------|-------|-------|-------|----------|
| Output Voltage                       | VOUT                                        | IOUT=300mA                                                         | 4.875 | 5.000 | 5.125 | V     | 1        |
| Maximum Operating Voltage            | VINmax                                      |                                                                    | 20    | _     | -     | V     | 1        |
| Minimum Operating Voltage            | VINmin                                      |                                                                    | -     | -     | 2.5   | V     | 1        |
| Supply Current 1                     | IDD1                                        | VIN=3.0V<br>VOUT=CE=Set Output Voltage×0.95V                       |       | 160   | 270   | μA    | 2        |
| Supply Current 2                     | IDD2                                        | VIN=3.0V, CE=VIN<br>VOUT=Set Output Voltage×1.05V                  |       | 90    | 176   | μA    | 2        |
| Stand-by Current                     | ISTB                                        | VIN=3.0V, CE=VOUT=VSS                                              |       | 0.5   | 2.0   | μA    | 2        |
| CLK Oscillation Frequency            | FOSC                                        | RT=10.0kΩ, CT=220pF                                                | 280   | 330   | 380   | kHz   | 3        |
| Frequency Input Stability            | $\frac{\Delta FOSC}{\Delta VIN \cdot FOSC}$ | VIN=2.5V~20V                                                       |       | ±5    |       | %     | 3        |
| Frequency Temperature<br>Fluctuation | ΔFOSC<br>ΔTopr∙FOSC                         | VIN=3.0V<br>Topr=−40~+85℃                                          |       | ±5    |       | %     | 3        |
| Maximum Duty Cycle                   | MAXDTY                                      | VOUT=Set Voltage×0.95V                                             | 79    | 85    | 89    | %     | 4        |
| Minimum Duty Cycle                   | MINDTY                                      | VOUT=Set Voltage×1.05V                                             |       |       | 0     | %     | 4        |
| Current Limiter Voltage              | ILIM                                        | VIN pin voltage—ISEN pin voltage                                   | 90    | 150   | 220   | mV    | 6        |
| ISEN Current                         | lisen                                       | VIN=3.0V, ISEN=3.0V                                                | 4.5   | 7     | 13    | μA    | 6        |
| CE "High" Current                    | ICEH                                        | CE=VIN=3.0V, VOUT=0V                                               | -0.1  | 0     | 0.1   | μA    | 5        |
| CE "Low" Current                     | ICEL                                        | CE=0V, VIN=3.0V, VOUT=0V                                           | -0.1  | 0     | 0.1   | μA    | 5        |
| CE "High" Voltage                    | VCEH                                        | Existence of CLK Oscillation,<br>VOUT=0V, CE : Voltage applied     | 0.6   |       |       | v     | 5        |
| CE "Low" Voltage                     | VCEL                                        | Disappearance of CLK Oscillation,<br>VOUT=0V, CE : Voltage applied |       |       | 0.2   | v     | 5        |
| EXT "High" ON<br>Resistance          | REXTH                                       | EXT=VIN—0.4V, CE=VIN=3.0V<br>VOUT=Set voltage×0.95V                |       | 27    | 51    | Ω     | 4        |
| EXT "Low" ON<br>Resistance           | REXTL                                       | EXT=0.4V, CE=VIN=3.0V<br>VOUT=Set voltage×1.05V                    |       | 25    | 37    | Ω     | 4        |
| Efficiency *1                        | EFFI                                        |                                                                    |       | 87    |       | %     | 1        |
| Soft-Start Time                      | TSS                                         | Connect CSS and RSS, CE : 0V→3.0V                                  |       | 5     |       | ms    | 1        |
| CC/GAIN Pin<br>Output Impedance      | RCCGAIN                                     |                                                                    |       | 400   |       | kΩ    | 7        |

VIN = 3.0V unless specified \*1 : EFFI = {[(Output Voltage) × (Output Current)] ÷ [(Input Voltage) × (Input Current)]} × 100 \*2 : The capacity range of the capacitor used to set the external CLK frequency is 150 ~ 220pF

4

| PARAMETER                       | SYMBOL       | CONDITIONS                                                         | MIN.   | TYP. | MAX.   | UNITS | CIRCUITS |
|---------------------------------|--------------|--------------------------------------------------------------------|--------|------|--------|-------|----------|
| Output Voltage                  | VOUT         | IOUT=300mA                                                         | 0.8775 | 0.9  | 0.9225 | V     | 1        |
| Maximum Operating Voltage       | VINmax       |                                                                    | 20     | Ι    | -      | V     | 1        |
| Minimum Operating Voltage       | VINmin       |                                                                    | -      | Ι    | 2.5    | V     | 1        |
| Supply Current 1                | IDD1         | VIN=2.5V, VIN=CE, FB=0.9×0.95V                                     |        | 150  | 255    | μA    | 2        |
| Supply Current 2                | IDD2         | VIN=2.5V, CE=VIN, VOUT=0.9×1.05V                                   |        | 90   | 176    | μA    | 2        |
| Stand-by Current                | ISTB         | VIN=2.5V, CE=FB=VSS                                                |        | 0.5  | 2.0    | μA    | 2        |
| CLK Oscillation Frequency       | FOSC         | RT=10.0kΩ, CT=220pF                                                | 280    | 330  | 380    | kHz   | 3        |
| Frequency Input Stability       | ∆Fosc        | VIN=2.5V~20V                                                       |        | ±5   |        | %     | 3        |
| Frequency input Stability       | ∆ VIN · FOSC | VIN=2.5V~20V                                                       |        | 70   |        | 70    | 3        |
| Frequency Temperature           | ∆Fosc        | VIN=2.5V                                                           |        | μr   |        | %     | (3)      |
| Fluctuation                     | ∆Topr·FOSC   | Topr=-40~+85°C                                                     |        | ±5   | ±5     |       | 3        |
| Maximum Duty Cycle              | MAXDTY       | Vout=0.9×0.95V                                                     | 79     | 85   | 89     | %     | (4)      |
| Minimum Duty Cycle              | MINDTY       | Vout=0.9×1.05V                                                     |        |      | 0      | %     | (4)      |
| Current Limiter Voltage         | ILIM         | VIN pin voltage—ISEN pin voltage                                   | 90     | 150  | 220    | mV    | 6        |
| ISEN Current                    | lisen        | VIN=2.5V, ISEN=2.5V                                                | 4.5    | 7    | 13     | μA    | 6        |
| CE "High" Current               | ICEH         | CE=VIN=2.5V, FB=0V                                                 | -0.1   | 0    | 0.1    | μA    | 5        |
| CE "Low" Current                | ICEL         | CE=0V, VIN=2.5V, FB=0V                                             | -0.1   | 0    | 0.1    | μA    | 5        |
| CE "High" Voltage               | VCEH         | Existence of CLK Oscillation,<br>VOUT=0V, CE : Voltage applied     | 0.6    |      |        | v     | 5        |
| CE "Low" Voltage                | VCEL         | Disappearance of CLK Oscillation,<br>VOUT=0V, CE : Voltage applied |        |      | 0.2    | v     | 5        |
| EXT "High" ON Resistance        | REXTH        | EXT=VIN—0.4V, CE=VIN<br>VOUT=Set voltage×0.95V                     |        | 31   | 58     | Ω     | 4        |
| EXT "Low" ON Resistance         | REXTL        | EXT=0.4V, CE=VIN<br>VOUT=Set voltage×1.05V                         |        | 27   | 45     | Ω     | 4        |
| Efficiency *1                   | EFFI         |                                                                    |        | 88   |        | %     | 1        |
| Soft-Start Time                 | Tss          | Connect CSS and RSS, CE : 0V→2.5V                                  | 5      | 10   | 20     | ms    | 1        |
| CC/GAIN Pin<br>Output Impedance | RCCGAIN      |                                                                    |        | 400  |        | kΩ    | 7        |



# Typical Application Circuits

XC9101C33AKR



NMOS

Coil

:  $20m\Omega$  for Isen (NPR1 KOA),  $33k\Omega$ (trimmer) for CLK,  $100k\Omega$  for SS Resistor



: U3FWJ44N (TOSHIBA) SD

#### XC9101C50AKR



Coil : 22µH(CR105 SUMIDA) Resistor :  $20m\Omega$  for Isen (NPR1 KOA),  $33k\Omega$ (trimmer) for CLK,  $100k\Omega$  for SS Capacitors : 180pF(ceramic) for CLK, 470pF(ceramic) for CC/GAIN, 0.1µF(ceramic) for SS,1µF(ceramic) for Bypass 47μF(OS)+220μF(any) for CL, 220μF(any) for CIN : U3FWJ44N (TOSHIBA) SD



| NMOS       | : XP161A11A1PR                                                                                                 |
|------------|----------------------------------------------------------------------------------------------------------------|
| Coil       | : 22µH(CDRH127 SUMIDA)                                                                                         |
| Resistor   | : $10m\Omega$ for Isen (NPR1 KOA), $33k\Omega$ (trimmer) for CLK, $150k\Omega$ for SS                          |
| Capacitors | : 180pF(ceramic) for CLK, 470pF(ceramic) for CC/GAIN, $0.1\mu$ F(ceramic) for SS, $1\mu$ F(ceramic) for Bypass |
|            | 47μF(OS)+220μF(any) for CL, 220μF(any) for Cιℕ                                                                 |
| SD         | : U5FWJ44N (TOSHIBA)                                                                                           |
| VOUT       | : 16V                                                                                                          |
| RFB1       | : 560kΩ                                                                                                        |
|            |                                                                                                                |

| RFB2 | : 33kΩ  |
|------|---------|
| CFB  | : 27pF  |
| Vout | : 20V   |
| RFB1 | : 470kΩ |
| RFB2 | : 22kΩ  |

CFB : 33pF

4



### Operational Explanation

Step-up DC/DC converter controllers of the XC9101 series carry out pulse width modulation (PWM) according to the multiple feedback signals of the output voltage and coil current.

The internal circuits consist of different blocks that operate at  $V_{IN}$  or the stabilized power (2.0 V) of the internal regulator. The output setting voltage of the type C controller and the FB pin voltage (Vref = 0.9 V) of type D controller have been adjusted and set by laser-trimming.

#### <Clock>

With regard to clock pulses, a capacitor and resistor connected to the CLK pin generate ramp waveforms whose top and bottom are 0.7V and 0.15V, respectively. The frequency can be set within a range of 100 to 600 kHz externally (refer to the "Functional Settings" section for further information). The clock pulses are processed to generate a signal used for synchronizing internal sequence circuits.

#### <Verr amplifier>

The Verr amplifier is designed to monitor the output voltage. A fraction of the voltage applied to internal resistors R1, R2 in the case of a type C controller, and the voltage at the FB pin in the case of a type D controller, are fed back and compared with the reference voltage. In response to feedback of a voltage lower than the reference voltage, the output voltage of the Verr amplifier increases.

The output of the Verr amplifier enters the mixer via resistor (RVerr). This signal works as a pulse width control signal during PWM operations. By connecting an external capacitor and resistor through the CE/GAIN pin, it is possible to set the gain and frequency characteristics of Verr amplifier signals (refer to the "Functional Settings" section for further information).

#### <lerr amplifier>

The lerr amplifier monitors the coil current. The potential difference between the  $V_{IN}$  and Isen pins is sampled at each switching operation. Then the potential difference is amplified or held, as necessary, and input to the mixer. The lerr amplifier outputs a signal ensuring that the greater the potential difference between the  $V_{IN}$  and Isen pins, the smaller the switching current. The gain and frequency characteristics of this amplifier are fixed internally.

#### <Mixer and PWM>

The mixer modulates the signal sent from Verr by the signal from lerr. The modulated signal enters the PWM comparator for comparison with the sawtooth pulses generated at the CLK pin. If the signal is greater than the sawtooth waveforms, a signal is sent to the output circuit to turn on the external switch.

#### <Current Limiter>

The current flowing through the coil is monitored by the limiter comparator via the  $V_{IN}$  and Isen pins. The limiter comparator outputs a signal when the potential difference between the  $V_{IN}$  and Isen pins reaches about 150 mV or more. This signal is converted to a logic signal and handled as a DFF reset signal for the internal limiter circuit. When a reset signal is input, a signal is output immediately at the EXT pin to turn off the MOS switch. When the limiter comparator sends a signal to enable data acceptance, a signal to turn on the MOS switch is output at the next clock pulse. If at this time the potential difference between the  $V_{IN}$  and Isen pins is large, operation is repeated to turn off the MOS switch again. DFF operates in synchronization with the clock signal of the CLK pin.



#### <Soft Start>

The soft start function is made available by attaching a capacitor and resistor to the CE/SS pin. The Vref voltage applied to the Verr amplifier is restricted by the start-up voltage of the CE/SS pin. This ensures that the Verr amplifier operates with its two inputs in balance, thereby preventing the ON-TIME signal from becoming stronger than necessary. Consequently, soft start time needs to be set sufficiently longer than the time set to CLK. The start-up time of the CE/SS pin equals the time set for soft start (refer to the "Functional Settings" section for further information).

The soft start function operates when the voltage at the CE/SS pin is between 0V to 1.55V. If the voltage at the CE/SS pin doesn't start from 0V but from a mid level voltage when the power is switched on, the soft start function will become ineffective and the possibilities of large rush currents and ripple voltages occuring will be increased.

#### Functional Settings

#### 1. Soft Start

CE and soft start (SS) functions are commonly assigned to the CE/SS pin. The soft start function is effective until the voltage at the CE pin reaches approximately 1.55 V rising from 0 V. Soft start time is approximated by the equation below according to values of Vcont, Rss, and Css.

#### $\textbf{T} = \textbf{-Css} \times \textbf{Rss} \times \textbf{In((Vcont - 1.55)/Vcont)}$

Example: When Css = 0.1  $\mu$ F, Rss = 470 k $\Omega$ , and Vcont = 5 V, T = -0.1 e<sup>-6</sup> × 470 e<sup>3</sup> × ln ((5 - 1.55)/5) = 17.44 ms.



Set the soft start time to a value sufficiently longer than the period of a clock pulse.

> Circuit example 1: N-ch open drain



> Circuit example 2: CMOS logic (low current dissipation)



> Circuit example 3: CMOS logic (low current dissipation), quick off







#### 2. Oscillation Frequency

The oscillation frequency of the internal clock generator is approximated by the following equation according to the values of the capacitor and resistor attached to the CLK pin. To stablize the IC's operation, set the oscillation frequency within a range of 100kHz to 600kHz. Select a value for Cclk within a range of 150pF to 220pF and fix the frequency based on the value for Rclk.

#### $f = 1/(-Cclk \times Rclk \times In0.26)$

Example: When Cclk = 220 pF and Rclk = 10 k $\Omega$ , f = 1/(-220e<sup>-12</sup> × 10e<sup>3</sup> × ln(0.26)) = 337.43 kHz.



4

#### 3. Gain and Frequency Characteristics of the Verr Amplifier

The gain at output and frequency characteristics of the Verr amplifier are adjusted by the values of the capacitor and resistor attached to the CC/GAIN pin. It is generally recommended to attach a CC of 220 to 1,000 pF without RGAIN. The greater the CC value, the more stable the phase and the slower the transient response. When using the IC with RGAIN connected, it should be noted that if the RGAIN resistance value is too high, abnormal oscillation may occur during transient response time. The size of RGAIN should be carefully evaluated before connection.



#### 4. Current Limit

The current limit value is approximated by the following equation according to resistor RSEN inserted between the V<sub>IN</sub> and Isen pins. Double function, current FB input and current limiting, is assigned to the Isen pin. The current limiting value is approximated by the following equation according to the value for RSEN.

#### Ilpeak\_limit = 0.15/Rsen

Example: When RSEN = 100 m $\Omega$ , Ilpeak\_limit = 0.15/0.1 = 1.5 A



The inside error ampliphier sends feedback signal when the voltage occurs at RSEN resisitors because of the flow of coil current in order to phase compensate. The more the RSEN value becomes larger, the more the error signal becomes bigger, and it could lead to an intermittent oscillation. Please be careful if there is a problem with the application. When the regular operation, the voltage which occurs between RSEN resistors because of coil peak should be set lower than the current limit voltage of 90mV (min.). For more details, please refer the notes on the external components.

#### 5. FB Voltage and Cfb

With regard to the XC9101D series, the output voltage is set by attaching externally divided resistors. The output voltage is determined by the equation shown below according to the values of Rfb1 and Rfb2. In general, the sum of Rfb1 and Rfb2 should be 1 MEG  $\Omega$  or less.

#### Vout = 0.9 × (Rfb1 + Rfb2)/Rfb2

The value of Cfb (phase compensation capacitor) is approximated by the following equation according to the values of Rfb1 and fzfb. The value of fzfb should be 10 kHz, as a general rule.

#### Cfb = 1/(2 $\times \pi \times$ Rfb1 $\times$ fzfb)

Example: When Rfb1 = 455 k $\Omega$  and Rfb2 = 100 k $\Omega$  : Vour = 0.9 × (455 k + 100 k)/100 k = 4.995 V : Cfb = 1/(2 ×  $\pi$  × 455 k × 10 k) = 34.98 pF



4

### Directions for use

#### Application Notes

- The XC9101 series are designed for use with an output ceramic capacitor. If, however, the potential difference between input and output is too large, a ceramic capacitor may fail to absorb the resulting high switching energy and oscillation could occur on the output side. If the input-output potential difference is large, connect an electrolytic capacitor in parallel to compensate for insufficient capacitance.
- 2. The EXT pin of the XC9101 series is designed to minimize the through current that occurs in the internal circuitry. However, the gate drive of external PMOS has a low impedance for the sake of speed. Therefore, if the input voltage is high and the bypass capacitor is attached away from the IC, the charge/discharge current to the external PMOS may lead to unstable operations due to switching operation of the EXT pin.

As a solution to this problem, place the bypass capacitor as close to the IC as possible, so that voltage variations at the V<sub>IN</sub> and V<sub>SS</sub> pins caused by switching are minimized. If this is not effective, insert a resistor of several to several tens of ohms between the EXT pin and PMOS gate. Remember that the insertion of a resistor slows down the switching speed and may result in reduced efficiency.

3. A PNP transistor can be used in place of PMOS. If using a PNP transistor, insert a resistor (Rb) and capacitor (Cb) between the EXT pin and the base of the PNP transistor in order to limit the base current without slowing the switching speed. Adjust Rb in a range of 500  $\Omega$  to 1 k $\Omega$  according to the load and hFE of the transistor. Use a ceramic capacitor for Cb, complying with Cb  $\leq$  1/(2  $\times \pi \times$  Rb  $\times$  Fosc  $\times$  0.7), as a rule.



4. Although the C\_CLK connection capacitance range is from 150 ~ 220pF, the most suitable value for maximum stability is around 180pF.



#### Recommended Pattern Layout

- ① In order to stablize Vbb's voltage level, we recommend that a by-pass capacitor (Cbb) be connected as close as possible to the ViN & Vss pins.
- ② In order to stablize the GND voltage level which can fluctuate as a result of switching, we suggest that C\_CLK's, R\_CLK's & C\_GAIN's GND be separated from Power GND and connected as close as possible to the Vss pin (by-pass capacitor, CDD). Please use a multi layer board and check the wiring carefully.

Pattern Layout Examples

#### XC9101D Series

2 Layer Evaluation Board



○ Through Hole



○ Through Hole



#### Notes

Ensure that the absolute maximum ratings of the external components and the XC9101 DC/DC IC itself are not exceeded.

We recommend that sufficient counter measures are put in place to eliminate the heat that may be generated by the external N-MOSFET as a result of switching losses.

Try to use a N-MOSFET with as small a gate capacitance as possible in order to avoid overly large output spike voltages that may occur (such spikes occur in proportion to gate capacitance).

The performance of the XC9101 DC/DC converter is greatly influenced by not only its own characteristics, but also by those of the external components it is used with. We recommend that you refer to the specifications of each component to be used and take sufficient care when selecting components.

Wire external components as close to the IC as possible and use thick, short connecting wires to reduce wiring impedance. In particular, minimize the distance between the by-pass capacitor and the IC.

Make sure that the GND wiring is as strong as possible as variations in ground potential caused by ground current at the time of switching may result in unstable operation of the IC. Specifically, strengthen the ground wiring in the proximity of the Vss pin.





# Test Circuits



XC9101C33A R\_SS: 104k $\Omega$  C-SS: 0.1  $\mu$  F XC9101C50A R\_SS: 138k $\Omega$  C-SS: 0.1  $\mu$  F







• Fig. ③



• Fig. (4)



• Fig. (6)



• Fig. (5)



• Fig. 7



4

# Typical Performance Characteristics

#### XC9101D09AKR

#### (1) OUTPUT VOLTAGE vs. OUTPUT CURRENT

#### VOUT = 3.3V, Fosc : 180kHz



#### Vout = 5.0V, Fosc : 180kHz



#### VOUT = 8.0V, Fosc : 330kHz



#### Vout = 12.0V, Fosc : 330kHz



L=22 $\mu$ H, CIN=220 $\mu$ F (Electrolytic) +10 $\mu$ F (Ceramic)  $\label{eq:lass} \begin{array}{l} CL=40\,\mu F\left(Ceramic\right),\,RSEN=50m\Omega,\,CDD=1\,\mu F\left(Ceramic\right)\\ SD:U3FWJ44N,\,CGAIN=470pF\left(Ceramic\right),\,Tr:XP161A1265PR \end{array}$ 



#### (2) EFFICIENCY vs. OUTPUT CURRENT

#### Vout = 3.3V, Fosc : 180kHz



#### VOUT = 5.0V, Fosc : 180kHz



VOUT = 8.0V, Fosc : 180kHz

VOUT = 12.0V, Fosc : 180kHz



 $\begin{array}{l} L=&22\,\mu\text{H}, \text{CIN}=&220\,\mu\text{F} \left(\text{Electrolytic}\right)+10\,\mu\text{F} \left(\text{Ceramic}\right)\\ \text{CL}=&40\,\mu\text{F} \left(\text{Ceramic}\right), \text{RSEN}=&50m\Omega, \text{CDD}=1\,\mu\text{F} \left(\text{Ceramic}\right)\\ \text{SD:U3FWJ44N}, \text{CGAIN}=&470\text{pF} \left(\text{Ceramic}\right), \text{Tr:XP161A1265PR} \end{array}$ 



#### (3) RIPPLE VOLTAGE vs. OUTPUT CURRENT

VOUT = 3.3V, Fosc : 180kHz L=22 µ H,CIN=220 µ F(Electrolytic)+10 µ F(Ceramic) CL=40 μ F(Ceramic),Rsen=50m Ω,Coo=1 μ F(Ceramic) SD:U3FWJ44N,CGAIN=470pF(Ceramic),Tr:XP161A1355PR



VOUT = 8.0V, Fosc : 330kHz L=22 µ H,CIN=220 µ F(Electrolytic)+10 µ F(Ceramic) CL=40 μ F(Ceramic), Rsen=50m Ω, CDD=1 μ F(Ceramic) SD:U3FWJ44N,CGAIN=470pF(Ceramic),Tr:XP161A1355PR



Vout = 3.3V, Fosc : 180kHz L=22  $\mu$  H,CL=94  $\mu$  F(Tantalum),CIN=94  $\mu$  F(Tantalum) Rsen=50m  $\Omega$ , CDD=1  $\mu$  F(Ceramic) SD:U3FWJ44N,CGAIN=470pF(Ceramic),Tr:XP161A1355PR



Output Current : IOUT (mA)

VOUT = 5.0V, Fosc : 180kHz L=22 µ H,CIN=220 µ F(Electrolytic)+10 µ F(Ceramic) CL=40 μ F(Ceramic),Rsen=50m Ω,Coo=1 μ F(Ceramic) SD:U3FWJ44N,CGAIN=470pF(Ceramic),Tr:XP161A1355PR





VOUT = 12.0V, Fosc : 330kHz L=22  $\mu$  H,CIN=220  $\mu$  F(Electrolytic)+10  $\mu$  F(Ceramic) CL=40  $\mu$  F(Ceramic),Rsen=50m  $\Omega$ ,CDD=1  $\mu$  F(Ceramic) SD:U3FWJ44N,CGAIN=470pF(Ceramic),Tr:XP161A1265PR



Vout = 5.0V, Fosc : 180kHz L=22 µ H,CL=94 µ F(Tantalum),CIN=94 µ F(Tantalum) Rsen=50m  $\Omega$ ,CDD=1  $\mu$  F(Ceramic) SD:U3FWJ44N,CGAIN=470pF(Ceramic),Tr:XP161A1355PR



Note : If the difference between the input and output voltage is large or small, switching ON / OFF time will be shortened. As such, the external components used and their values ( inductance value of the coil, resistor connected to CLK, capacitor etc. ) may have a critical influence on the actual operation of the IC.

