# silicon systems® # SSI 32R526R 4-Channel Thin Film Read/Write Device # **Preliminary Data** July, 1990 #### DESCRIPTION The SSI 32R526 is an integrated read/write circuit designed for use with non-center tapped thin film heads in disk drive systems. Each chip controls four heads and has three modes of operation: read, write, and idle. The circuit contains four channels of read amplifiers and write drivers and also has an internal write current source. A current monitor (IMF) output is provided that allows a multichip enable fault to be detected. An enabled chip's output will produce one unit of current. An open collector output, write select verify (WSV), will go low if the write current source transistor is forward biased. The circuit operates on +5 volt, and -5 volt power and is available in 24-pin Flatpack and 24-pin SOL packages. #### **FEATURES** High performance Read Mode Gain = 100 V/V Input Noise = 0.6 nV/\( \sqrt{Hz} \) max Input Capacitance = 65 pF max Write Current Range = 17 mA to 50 mA Write Current Rise Time = 12 ns max Head Voltage Swing = 8.0 Vpp min - Write unsafe detection - -5V, +5V power supplies #### **BLOCK DIAGRAM** #### **PIN DIAGRAM** 24-Pin Flatpack CAUTION: Use handling procedures necessary for a static sensitive component. #### **FUNCTIONAL DESCRIPTION** #### WRITE MODE In Write Mode (R/ $\overline{W}$ and $\overline{CS}$ low) the circuit functions as a differential current switch. The Head Select Inputs (HS1 and HS2) determine the selected head. The recording current is steered through the head in a direction determined by the state of a toggle flip-flop. The Write Data Inputs (WD, $\overline{WD}$ ) determine the polarity of the head current. The write current magnitude is adjusted by an external resistor Rex between WC and VEE. $$\left[\frac{\text{Vwc}}{\text{Rex}} = \text{Iw}\left(1 + \frac{\text{Rh}}{90}\right) - \text{loffset}\right]$$ ## WRITE MODE FAULT DETECT CIRCUIT Several circuits are dedicated to detecting fault conditions associated with the write mode. A logical high (off) level will be present at the Write Unsafe (WUS) terminal if any of the following write fault conditions are present: - Open head circuit - · Resistive component of head shorted - · Head shorted to ground - No write current - Write current transition frequency too low - Head select input(s) open circuit - · Write mode not logically selected The Write Unsafe output is open-collector and is usually terminated by an external resistor connected to Vcc. Additionally, power voltage monitoring circuits are used to detect Vcc and Vee voltage levels. If either is too low to permit valid data recording, write current is inhibited. With any combination of Vcc and VEE voltage above the inhibiting levels, logical control of write current is provided by the mode selection inputs. #### READ MODE In Read Mode, (R/ $\overline{W}$ high and $\overline{CS}$ low), the circuit functions as a low noise differential amplifier. The read amplifier input terminals are determined by the Head Select inputs. The read amplifier outputs (RD, $\overline{RD}$ ) are open collector, requiring external load resistors connected to Vcc. The amplifier gain polarity is non-inverting between HX, Y inputs and RD outputs. The switch from Write to Read Modes also changes the resistance across HnX and HnY from its write damping valve of $100\Omega$ to its Read Mode input valve of $500\Omega$ . #### IDLE MODE Taking $\overline{CS}$ high selects the idle mode which switches the RD and $\overline{RD}$ outputs into a high impedance state and deactivates the internal write current source. This facilitates multi-device installations by allowing the read outputs to be wired OR'ed. ## MODE SELECTION AND INDICATION CIRCUIT Logical control inputs which select mode and head channel are TTL compatible. Their functions are described in Tables 1 and 2. Selection of the write mode is indicated by a low (on) state of the Write Select Verify (WSV) terminal. The open collector output is usually terminated by an external resistor connected to Vcc. The selection of either the write or read mode is indicated by the flow of a unit of current into the Current Monitor (IMF) terminal. By summing the currents from multiple circuits, the user can determine that one, and only one, circuit is active. Table 1: Head Select Table | Head Selected | HS2 | HS1 | |---------------|-----|-----| | 0 | 0 | 0 | | 1 | 0 | 1 | | 2 | 1 | 0 | | 3 | 1 | 1 | Table 2: Mode Select Table | | ode<br>lect | | Indicating &<br>Fault Outputs | | | |--------------------------------------|-------------|------------------|-------------------------------|-----|-----| | <del>CS</del> | R/W | Selected<br>Mode | IMF | wsv | wus | | 1 | X | Idle | off | off | off | | 0 | 1 | Read | on | off | off | | 0 | 0 | Write | on | on | on* | | *Provided that no fault is detected. | | | | | | ## **PIN DESCRIPTIONS** | NAME | TYPE | DESCRIPTION | |------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | CONTROL IN | | | | CONTROL INP | UT PINS | | | CS | | Chip Select input. A logical low level enables the circuit for a read or write operation. Has internal pull up. | | R/W | I | Read/Write select. A logical low level enables the write mode (when $\overline{\text{CS}}$ is low). Has internal pull up. | | HS1,HS2 | - 1 | Head Select inputs. Logical combinations (Table 1) select one of four heads. | | HEAD TERMIN | AL PINS | | | H0X - H3X<br>H0Y - H3Y | I/O | Connection to read/write magnetic head terminals | | DATA INPUT/C | UTPUT PIN | S | | WD, WD | i | Differential Write Toggle inputs used to write data patterns on the disk | | RD, RD | I | Differential Read Data pattern output amplified play back from the disk. These outputs are normally terminated in $100\Omega$ resistors to Vcc. | | EXTERNAL CO | MPONENT | CONNECTION PINS | | wc | ı | Resistor connected to VEE to provide desired value of write current | | CURRENT MOI | NITOR PINS | | | WSV | 0 | Write Select Verify is an open collector output with the on state indicating that the circuit has been selected for a write operation. It is normally terminated to +Vcc through a resistor. | | wus | 0 | Write Unsafe is an open collector output with the off state indicating that conditions are not proper for a write operation. | | IMF | 0 | High impedance output sinks a unit of monitor current when the chip is enabled. | | POWER, GROU | IND PINS | | | Vcc | Ī | Positive power supply voltage for circuit functions | | Vcc1 | | Positive power supply voltage for head current | | VEE | ı | Negative power supply voltage | | GND | 1/0 | Power supply common | ## **ELECTRICAL CHARACTERISTICS** Unless otherwise specified, $4.75 \le VCC \le 5.25$ , $-5.50 \le VEE \le -4.75V$ , $0^{\circ} \le T$ (junction) $\le 125^{\circ}C$ . #### ABSOLUTE MAXIMUM RATINGS | PARAMETER | RATING | UNIT | |--------------------------------------|------------------------------|------| | Positive Supply Voltage, Vcc | 6 | VDC | | Negative Supply Voltage, VEE | -6 | VDC | | Operating Junction Temperature | -20 to +130 | °C | | Storage Temperature | -65 to 130 | °C | | Lead Temperature (Soldering, 10 sec) | 260 | °C | | Input Voltages | | | | Head Select (HS) | -0.4 to Vcc + 0.3 | V | | Chip Enable (CS) | -0.4 to Vcc+ 0.3 | V | | Read Select (R/W) | -0.4V to Vcc + 0.3 | | | Write Data (WD, WD) | -VEE to 0.3 | V | | Head Inputs (Read Mode) | -0.6 to 0.4 | V | | Outputs | | | | Read Data (RD, RD) | Vcc - 2.5 to Vcc + 0.3 | V | | Write Unsafe (WUS) | -0.4V to Vcc + 0.3 and 20 mA | V | | Write Select Verify (WSV) | -0.4V to Vcc + 0.3 and 20 mA | V | | Current Monitor (IMF) | -0.4 to Vcc + 0.3 | V | | Current Reference (WC) | -100 mA to 1.0 mA | mA | | Head Outputs (Write Mode) | -100 mA to 1.0 mA | mA | ## **POWER SUPPLY** | PARAMETER | CONDITIONS | MIN | NOM | MAX | UNIT | |-------------------------------|------------|-----|-----|--------------------|------| | Power Dissipation | Idle | | | 187 | mW | | , | Read | | | 540 | mW | | | Write mode | | | 550 + 10.5<br>x lw | mW | | Positive Supply Current (ICC) | Idle Mode | | | 15 | mA | | | Read Mode | | | 35 | mA | | | Write Mode | | | 35 | mA | ## POWER SUPPLY (Continued) | PARAMETER | CONDITIONS | MIN | NOM | MAX | UNIT | |--------------------------------|------------|-----|-----|----------|------| | Positive Supply Current (ICC1) | Idle Mode | | | 5 | mA | | | Read Mode | | | 5 | mA | | | Write Mode | | | 20 + lw | mA | | Negative Supply Current (IEE) | Idle Mode | | | -15 | mA | | | Read Mode | | | -60 | mA | | | Write Mode | | | -50 - lw | mA | #### DC CHARACTERISTICS | PARAMETER | CONDITIONS | MIN | NOM | MAX | UNIT | |-----------------------------------------------------|-------------------------------------------|-------|----------|-----------|------| | Chip Select High Voltage (VHCS) | Idle Mode | 2.0 | <u> </u> | | V | | Chip Select Low Voltage (VLCS) | Read or Write Mode | | | 0.8 | V | | Chip Select Low Current (ILCS) | VLCS = 0.4V | | | -0.40 | mA | | Chip Select High Current (IHCS) | VHCS = 2.7V | | | 20 | μА | | Read Select High Voltage (VHR/ $\overline{W}$ ) | Read or Idle Mode | 2.0 | | | v | | Read Select Low Voltage (VLR/W) | Write or Idle Mode | | | 0.8 | V | | Read Select high Current (IHR/W) | VHR/W = 2.0V | | | 20 | μА | | Read Select Low Current (ILR/W) | VLR/W = 0V | | | -0.40 | mA | | Head Select High Voltage (VHHS) | | 2.0 | | | V | | Head Select Low Voltage (VLHS) | | | | 0.8 | V | | Head Select High Current (IHHS) | VHHS = 2.7V | | | 0.25 | mA | | Head Select Low Current (ILHS) | VLHS = 0.4V | | | 0.25 | mA | | WUS, WSV Low Level Voltage | ILUS = 8 mA<br>(denotes safe condition) | | | 0.5 | ٧ | | WUS, WSV High Level Current | VHUS = 5.0V<br>(denotes unsafe condition) | | | 100 | μА | | IMF on Current | | 2.2 | | 3.7 | mA | | IMF off Current | | | | 0.02 | mA | | IMF Voltage Range | | 0.5 | | VCC + 0.3 | ٧ | | VCC Fault Voltage | | | | 3.5 | V | | VEE Fault Voltage | | | | -3.5 | V | | Differential Data Voltage,<br>(WD – <del>WD</del> ) | | 0.20 | | | ٧ | | Data Input Voltage Range | | -1.87 | | +0.1 | V | | Data Input Current (per side) | Chip Enabled | | | 150 | μА | | Data Input Capacitance | per side to GND | | | 10 | pF | ## **ELECTRICAL CHARACTERISTICS** (Continued) #### READ MODE Tests performed with 100 $\Omega$ load resistors from RD and $\overline{RD}$ through series isolation diodes to VCC. | PARAMETER | CONDITIONS | MIN | NOM | MAX | UNIT | |---------------------------------|-----------------------------------------------------------------------------------|-----------|-----|-----------|-------| | Differential Voltage Gain | Vin = 1m Vpp, f = 300 KHz | 75 | | 125 | V/V | | Voltage Bandwidth (-3dB) | $Zs < 5\Omega$ , $Vin = 1m Vpp -3dB$ | 55 | | 100 | MHz | | , , | f midband = 300 KHz -1dB | 20 | | 100 | MHz | | Input Noise Voltage | $Zs = 0\Omega$ , $Vin = 0V$ , Power Bandwidth = 34 MHz | | | 0.6 | nV√Hz | | Differential Input Capacitance | Vin = 0V, f = 5 MHz | | | 65 | pF | | Differential Input Resistance | Vin = 0V, f = 5 MHz | 250 | | 1000 | Ω | | Dynamic Range | DC input voltage where AC gain falls to 90% of the gain with .5m Vpp input signal | -2.0 | | 2.0 | mV | | Common Mode Rejection Ratio | Vin = 100m Vpp, 0V DC<br>1 MHz ≤ f ≤10 MHz | 50 | | | dB | | | f = 20 MHz | 46 | | | dB | | Power Supply Rejection Ratio | VCC or VEE = 100m Vpp<br>1 MHz ≤ f ≤ 10 MHz | 65 | | | dB | | | f = 20 MHz | 40 | | | dB | | Channel Separation | The three unselected channels are driven with Vin = 20m Vpp 1 MHz ≤ f ≤ 10 MHz | 46 | | | dB | | | f = 20 MHz | 37 | | | dB | | Output Offset Voltage | | -360 | | 360 | mV | | Output Leakage Current | Idle Mode | | | 0.01 | mA | | Output Common Mode Voltage | | VCC - 0.9 | | VCC - 0.3 | V | | Single Ended Output Resistance | | 10 | | | ΚΩ | | Single Ended Output Capacitance | | | | 10 | pF | #### WRITE MODE | Current Tolerance | Current set to nominal value<br>by Rx = 425 to 180Ω, Tj = 50°C | -8 | | +8 | % | |---------------------------------|----------------------------------------------------------------|-----|------|------|-----| | (lw) (Rh) Product | | 0.3 | | 1.25 | V | | Differential Head voltage swing | lw = 45 mA | 8.0 | | | Vpp | | loffset | | | 6.0 | | mA | | Write Current Voltage | $Rex = 46\Omega$ | | 2.25 | | V | ## WRITE MODE (continued) | PARAMETER | CONDITIONS | MIN | NOM | MAX | UNIT | |---------------------------------------|----------------------------------------------------------------------------------------------------------------|-----|-----|-----|------| | Unselected Head<br>Transient Current | $lw = 45$ mA, $Lh = 0.5$ μH, $Rh = 20\Omega$ , non-adjacent heads tested to minimize external coupling effects | | | 1 | mAp | | Current Range (lw) | | 17 | | 50 | mA | | Differential Output<br>Resistance, Rd | | 70 | 100 | 130 | Ω | | Differential Output<br>Capacitance | | | | 30 | pF | | WD, WD Transition Frequency | WUS = low | 5.0 | | | MHz | ## SWITCHING CHARACTERISTICS Rh = 0, Lh = 0 (Unless otherwise specified) | Idle to Read/Write Transition Time | HIT = 0, LIT = 0 (Utiless otherwis | | 0.4 | 1 | |-------------------------------------------------------|------------------------------------------------------------------------------------------------------------|--|------|----| | Read/Write to Idle Transition Time | | | 0.4 | μs | | | | | 0.4 | μs | | Read to Write Transition Time | VLCS = 0.8V,<br>Delay to 90% of lw | | 0.4 | μs | | Write to Read Transition Time | VLCS = 0.8V, Delay to 90% of<br>20 MHz Read Signal<br>envelope, lw decay to 10% | | 0.4 | μs | | Head Select Switching Delay | Read or Write Mode | | 0.2 | μs | | Head Current Transition Time<br>10% to 90% | $lw$ = 40 mA, Lh = 0.56 μH, Rh = 20 $\Omega$ | | 12 | ns | | Head Current Overshoot | $iw = 40$ mA, $Lh = 0.56 \mu H$ , $Rh = 20\Omega$ , relative to total current change | | 15 | % | | Head Current Switching Time<br>Symmetry | $lw$ = 40 mA, Lh = 0.56 μH, Rh = 20Ω, WD & $\overline{WD}$ transitions 2nS, switching time symmetry 0.2 nS | | 0.5 | ns | | WSV Transition Time | Delay from 50% of write select swing to 90% of final WSV voltage, Load = 2KΩ // 20 pF | | 0.3 | μѕ | | Unsafe to Safe Delay After<br>Write Data Begins (WUS) | fwoi = 10 MHz | | 0.2 | μs | | Safe to Unsafe Delay, (WUS) | Head open or shorted to GND, no write current, head select input open | | 0.5 | μѕ | | Safe to Unsafe Delay, (WUS) | Non-switching write data | | 0.5 | μs | | IMF Switching Time | Delay from 50% of CS to 90% of final IMF current | | 0.25 | μs | ### PACKAGE PIN DESIGNATIONS (TOP VIEW) 24-Pin SOL 24-Pin Flatpack ## ORDERING INFORMATION | PART DESCRIPTION | ORDERING NO. | PKG. MARK | |------------------|----------------|------------| | SSI 32R526R | | | | 24-Pin Flatpack | SSI 32R526R-4F | 32R526R-4F | | 24-Pin SOL | SSI 32R526R-4L | 32R526R-4L | Preliminary Data: Indicates a product not completely released to production. The specifications are based on preliminary evaluations and are not guaranteed. Small quantities are available, and Silicon Systems should be consulted for current information. No responsibility is assumed by Silicon Systems for use of this product nor for any infringements of patents and trademarks or other rights of third parties resulting from its use. No license is granted under any patents, patent rights or trademarks of Silicon Systems. Silicon Systems reserves the right to make changes in specifications at any time without notice. Accordingly, the reader is cautioned to verify that the data sheet is current before placing orders. Silicon Systems, Inc., 14351 Myford Road, Tustin, CA 92680 (714) 731-7110, FAX (714) 731-5457