# HYB18T512161CF-[16/20] 512-Mbit x16 DDR2 SDRAM DDR2 SDRAM EU RoHS compliant Rev. 1.11 | HYB18T512 | HYB18T512161CF-[16/20] | | | | | |--------------------------------------|----------------------------------------------|--|--|--|--| | Revision History: 2008-08, Rev. 1.11 | | | | | | | Page | Subjects (major changes since last revision) | | | | | | All | Removed 400 MHz | | | | | | Previous R | Previous Revision:1.10, 2007-07 | | | | | | All | Adapted Internet Edition | | | | | #### **We Listen to Your Comments** Any information within this document that you feel is wrong, unclear or missing at all? Your feedback will help us to continuously improve the quality of this document. Please send your proposal (including a reference to this document) to: techdoc@qimonda.com ## 1 Overview This chapter gives an overview of the 512-Mbit Double-Data-Rate-Two SDRAM product family for graphics applications and describes its main characteristics. ### 1.1 Features The 512-Mbit Double-Data-Rate-Two SDRAM offers the following key features: - 1.8 V $\pm$ 0.1 V $V_{\rm DD}$ for [–16/–20] - 1.8 V $\pm$ 0.1 V $V_{\rm DDQ}$ for [–16/–20] - · DRAM organizations with 16 data in/outputs - Double Data Rate architecture: - two data transfers per clock cycle - four internal banks for concurrent operation - Programmable CAS Latency: 3, 4, 5, 6, 7 - · Programmable Burst Length: 4 and 8 - Differential clock inputs (CK and CK) - Bi-directional, differential data strobes (DQS and DQS) are transmitted / received with data. Edge aligned with read data and center-aligned with write data. - · DLL aligns DQ and DQS transitions with clock - DQS can be disabled for single-ended data strobe operation - Commands entered on each positive clock edge, data and data mask are referenced to both edges of DQS - · Data masks (DM) for write data - Posted CAS by programmable additive latency (0-6) for better command and data bus efficiency - Off-Chip-Driver impedance adjustment (OCD) and On-Die-Termination (ODT) for better signal quality. - Auto-Precharge operation for read and write bursts - Auto-Refresh, Self-Refresh and power saving Power-Down modes - Average Refresh Period 7.8 $\mu s$ at a $T_{\rm CASE}$ lower than 85°C, 3.9 $\mu s$ between 85°C and 95°C - Full Strength and reduced Strength (60%) Data-Output Drivers - · 2 K page size - Package: P-TFBGA-84 - RoHS Compliant Products<sup>1)</sup> ## TABLE 1 | | | ruering information for Kor | 13 compliant products | |------------------------|------|-----------------------------|-----------------------| | Product Number | Org. | Clock (MHz) | Package | | HYB18T512161CF-[16/20] | ×16 | 600/500 | P-TFBGA-84 | <sup>1)</sup> RoHS Compliant Product: Restriction of the use of certain hazardous substances (RoHS) in electrical and electronic equipment as defined in the directive 2002/95/EC issued by the European Parliament and of the Council of 27 January 2003. These substances include mercury, lead, cadmium, hexavalent chromium, polybrominated biphenyls and polybrominated biphenyl ethers. ### 1.2 Description The 512-Mbit DDR2 SDRAM is a high-speed Double-Data-Rate-Two CMOS Synchronous DRAM device containing 536, 870, 912 bits and internally configured as a quad bank DRAM. The 512-Mb device is organized as 8 Mbit $\times$ 16 I/O $\times$ 4 banks chip. These synchronous devices achieve high speed transfer rates starting at 800 Mb/sec/pin for general applications. The device is designed to comply with all DDR2 DRAM key features: - 1. posted CAS with additive latency, - 2. write latency = read latency 1, - 3. normal and weak strength data-output driver, - 4. Off-Chip Driver (OCD) impedance adjustment - 5. On-Die Termination (ODT) function. All of the control and address inputs are synchronized with a pair of externally supplied differential clocks. Inputs are latched at the cross point of differential clocks (CK rising and $\overline{\text{CK}}$ falling). All I/Os are synchronized with a single ended DQS or differential DQS- $\overline{\text{DQS}}$ pair in a source synchronous fashion. A 15-bit address bus is used to convey row, column and bank address information in a RAS-CAS multiplexing style. An Auto-Refresh and Self-Refresh mode is provided along with various power-saving power-down modes. The functionality described and the timing specifications included in this data sheet are for the DLL Enabled mode of operation. The DDR2 SDRAM is available in P-TFBGA package. # 2 Configuration ## 2.1 Chip Configuration The chip configuration of a DDR2 SDRAM is listed by function in **Table 2**. The abbreviations used in the Ball# and Buffer Type columns are explained in **Table 3** and **Table 4** respectively. The ball numbering for the FBGA package is depicted in **Figure 1**. | | | | | TABLE 2 | |-----------------|------|-----------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | | | | _ | Chip Configuration of DDR2 SDRAM | | Ball# | Name | Ball Type | Buffer Type | Function | | Clock Signals | ' | | • | | | J8 | CK | I | SSTL | Clock Signal CK, Complementary Clock Signal CK | | K8 | СК | I | SSTL | Note: CK and $\overline{\text{CK}}$ are differential system clock inputs. All address and control inputs are sampled on the crossing of the positive edge of CK and negative edge of $\overline{\text{CK}}$ . Output (read) data is referenced to the crossing of CK and $\overline{\text{CK}}$ (both direction of crossing) | | K2 | CKE | I | SSTL | Clock Enable | | | | | | Note: CKE HIGH activates and CKE LOW deactivates internal clock signals and device input buffers and output drivers. Taking CKE LOW provides Precharge Power-Down and Self-Refresh operation (all banks idle), or Active Power-Down (row Active in any bank). CKE is synchronous for power down entry and exit and for self-refresh entry. Input buffers excluding CKE are disabled during self-refresh. CKE is used asynchronously to detect self-refresh exit condition. Self-refresh termination itself is synchronous. After $V_{REF}$ has become stable during power-on and initialisation sequence, it must be maintained for proper operation of the CKE receiver. For proper self-refresh entry and exit, $V_{REF}$ must be maintained to this input. CKE must be maintained HIGH throughout read and write accesses. Input buffers, excluding CK, $\overline{CK}$ , ODT and CKE are disabled during power-down | | Control Signals | | | | | | K7 | RAS | I | SSTL | Row Address Strobe (RAS), Column Address Strobe | | L7 | CAS | I | SSTL | (CAS), Write Enable (WE) | | K3 | WE | I | SSTL | | | L8 | CS | I | SSTL | Chip Select | | Address Signals | | | | | | L2 | BA0 | I | SSTL | Bank Address Bus 1:0 | | L3 | BA1 | I | SSTL | | | | | | | | | Ball# | Name | Ball Type | Buffer Type | Function | |--------------|------|-----------|-------------|------------------------------------------------------------------------------------| | M8 | A0 | I | SSTL | Address Signal 12:0, Address Signal 10/Autoprecharge | | M3 | A1 | I | SSTL | | | M7 | A2 | I | SSTL | | | N2 | A3 | I | SSTL | | | N8 | A4 | I | SSTL | | | N3 | A5 | I | SSTL | | | N7 | A6 | I | SSTL | | | P2 | A7 | I | SSTL | | | P8 | A8 | I | SSTL | | | P3 | A9 | I | SSTL | | | M2 | A10 | I | SSTL | | | | AP | I | SSTL | | | P7 | A11 | I | SSTL | | | R2 | A12 | I | SSTL | | | Data Signals | | - | • | | | G8 | DQ0 | I/O | SSTL | Data Signal 15:0 | | G2 | DQ1 | I/O | SSTL | Note: Bi-directional data bus. DQ[15:0] | | H7 | DQ2 | I/O | SSTL | | | H3 | DQ3 | I/O | SSTL | | | H1 | DQ4 | I/O | SSTL | | | H9 | DQ5 | I/O | SSTL | | | F1 | DQ6 | I/O | SSTL | | | F9 | DQ7 | I/O | SSTL | | | C8 | DQ8 | I/O | SSTL | | | C2 | DQ9 | I/O | SSTL | | | D7 | DQ10 | I/O | SSTL | | | D3 | DQ11 | I/O | SSTL | | | D1 | DQ12 | I/O | SSTL | | | D9 | DQ13 | I/O | SSTL | ] | | B1 | DQ14 | I/O | SSTL | ] | | B9 | DQ15 | I/O | SSTL | ] | | Data Strobe | | | | | | B7 | UDQS | I/O | SSTL | Data Strobe Upper Byte | | A8 | UDQS | I/O | SSTL | Note: UDQS corresponds to the data on DQ[15:8] | | F7 | LDQS | I/O | SSTL | Data Strobe Lower Byte | | E8 | LDQS | I/O | SSTL | Note: LDQS corresponds to the data on DQ[7:0] | | Data Mask | 1 | | | | | B3 | UDM | I | SSTL | Data Mask Upper/Lower Byte | | F3 | LDM | I | SSTL | Note: LDM and UDM are the input mask signals and control the lower or upper bytes. | | Ball# | Name | Ball Type | Buffer Type | Function | | | | | |------------------------|---------------------|-----------|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | A9,C1,C3,C7,C9 | $V_{DDQ}$ | PWR | _ | I/O Driver Power Supply | | | | | | A1 | $V_{DD}$ | PWR | _ | Power Supply | | | | | | A7,B2,B8,D2,D8 | $V_{SSQ}$ | PWR | _ | I/O Driver Power Supply | | | | | | A3,E3 | $V_{\rm SS}$ | PWR | _ | Power Supply | | | | | | Power Supplies | | | | | | | | | | J2 | $V_{REF}$ | Al | _ | I/O Reference Voltage | | | | | | E9, G1, G3, G7, G9 | $V_{DDQ}$ | PWR | _ | I/O Driver Power Supply | | | | | | J1 | $V_{DDL}$ | PWR | _ | Power Supply | | | | | | E1, J9, M9, R1 | $V_{DD}$ | PWR | _ | Power Supply | | | | | | E7, F2, F8, H2, H8 | $V_{SSQ}$ | PWR | _ | I/O Driver Power Supply | | | | | | J7 | $V_{\mathrm{SSDL}}$ | PWR | _ | Power Supply | | | | | | A3, E3,J3,N1,P9 | $V_{\rm SS}$ | PWR | _ | Power Supply | | | | | | Not Connected | | | | | | | | | | A2, E2, R3, R7, R8, L1 | NC | NC | _ | Not Connected | | | | | | Other Balls | | | | | | | | | | K9 | ODT | I | SSTL | On-Die Termination Control | | | | | | | | | | Note: ODT is applied to each DQ, UDQS, UDQS, LDQS, LDQS, UDQS, UDM and LDM signal. An EMRS(1) control bit enables or disables the ODT functionality. | | | | | # TABLE 3 | | | Abbreviations for Ball Type | |--------------|---------------------------------------------|-----------------------------| | Abbreviation | Description | | | I | Standard input-only ball. Digital levels. | | | 0 | Output. Digital levels. | | | I/O | I/O is a bidirectional input/output signal. | | | Al | Input. Analog levels. | | | PWR | Power | | | GND | Ground | | | NC | Not Connected | | ### **TABLE 4** ### **Abbreviations for Buffer Type** | | 7.00.01.01.01.01.01.01.01.01.01.01.01.01. | |--------------|------------------------------------------------------------------------------------------------------------------------------------------| | Abbreviation | Description | | SSTL | Serial Stub Terminated Logic (SSTL_18) | | LV-CMOS | Low Voltage CMOS | | CMOS | CMOS Levels | | OD | Open Drain. The corresponding ball has 2 operational states, active low and tristate, and allows multiple devices to share as a wire-OR. | # FIGURE 1 Chip Configuration, PG-TFBGA-84 (top view) | | | | | | • • • • • • • • • • • • • • • • • • • • | роспп | garatio | , . • . | |--------------|---------------|--------------|---|---|-----------------------------------------|---------------|---------------|--------------| | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | | $V_{DD}$ | NC | $V_{\rm SS}$ | | Α | | $V_{\rm SSQ}$ | UDQS | $V_{DDQ}$ | | DQ14 | $V_{\rm SSQ}$ | UDM | | В | | UDQS | $V_{\rm SSQ}$ | DQ15 | | $V_{DDQ}$ | DQ9 | $V_{DDQ}$ | | С | | $V_{DDQ}$ | DQ8 | $V_{DDQ}$ | | DQ12 | $V_{\rm SSQ}$ | DQ11 | | D | | DQ10 | $V_{\rm SSQ}$ | DQ13 | | $V_{DD}$ | NC | $V_{\rm SS}$ | | E | | $V_{SSQ}$ | LDQS | $V_{DDQ}$ | | DQ6 | $V_{\rm SSQ}$ | LDM | | F | | LDQS | $V_{\rm SSQ}$ | DQ7 | | $V_{DDQ}$ | DQ1 | $V_{DDQ}$ | | G | | $V_{DDQ}$ | DQ0 | $V_{DDQ}$ | | DQ4 | $V_{\rm SSQ}$ | DQ3 | | Н | | DQ2 | $V_{\rm SSQ}$ | DQ5 | | $V_{DDL}$ | $V_{REF}$ | $V_{\rm SS}$ | | J | | VSSDL | СК | $V_{DD}$ | | | CKE | WE | | К | | RAS | ск | ODT | | NC | BA0 | BA1 | | L | | CAS | cs | | | | A10/AP | A1 | | М | | A2 | A0 | $V_{DD}$ | | $V_{\rm SS}$ | А3 | <b>A</b> 5 | | N | | A6 | A4 | | | | A7 | <b>A</b> 9 | | Р | | A11 | A8 | $V_{\rm SS}$ | | $V_{DD}$ | A12 | NC | | R | | NC | NC | | | | | | | | | | | MPPT012 | #### **Notes** - 1. UDQS/UDQS is data strobe for DQ[15:8], LDQS/LDQS is data strobe for DQ[7:0] - 2. LDM is the data mask signal for DQ[7:0], UDM is the data mask signal for DQ[15:8] - 3. $V_{\rm DDL}$ and $V_{\rm SSDL}$ are power and ground for the DLL. $V_{\rm DDL}$ is connected to $V_{\rm DD}$ on the device. $V_{\rm DD}$ , $V_{\rm DDQ}$ , $V_{\rm SSDL}$ , $V_{\rm SS}$ and $V_{\rm SSQ}$ are isolated on the device. #### 2.2 **DDR2 Addressing** This chapter describes the DDR2 addressing. | | | TABLE 5 DDR2 Addressing | |-------------------------------|-------------------------|-------------------------| | Configuration | 32 Mb x16 <sup>1)</sup> | Note | | Bank Address | BA[1:0] | | | Number of Banks | 4 | | | Auto Precharge | A10 / AP | | | Row Address | A[12:0] | | | Column Address | A[9:0] | | | Number of Column Address Bits | 10 | 2) | | Number of I/Os | 16 | | | Page Size [Bytes] | 2048 (2 K) | 3) | <sup>1)</sup> Referred to as 'org' <sup>2)</sup> Referred to as 'colbits' 3) PageSize = 2<sup>colbits</sup> × org/8 [Bytes] # 3 Functional Description | | BA1 | BA0 | A 12 | A11 | A10 | Α9 | A8 | Α7 | A6 | A5 | A4 | A3 | A2 | A1 | A0 | |---|--------|------|------|-----|-----------|----|-----|----|----|----|----|----|----|------|-------| | | 0 | 0 | PD | | I I<br>WR | | DLL | TM | | CL | l | ВТ | | BL | | | , | reg. a | addr | W | w | | W | W | | W | | W | | W | | | | | | | | | | | | | | | | | | MPBT | Г0690 | # **TABLE 6**Mode Register Definition (BA[1:0] = 00<sub>B</sub>) | Field | Bits | Type <sup>1)</sup> | Description | | | | | | | |-------|--------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | BA1 | 14 | reg. addr. | Bank Address [1] 0 <sub>B</sub> BA1 Bank Address | | | | | | | | BA0 | 13 | | Bank Address [0] 0 <sub>B</sub> BA0 Bank Address | | | | | | | | PD | 12 | W | Active Power-Down Mode Select 0 <sub>B</sub> PD Fast exit 1 <sub>B</sub> PD Slow exit | | | | | | | | WR | [11:9] | W | Write Recovery <sup>2)</sup> Note: All other bit combinations are illegal. 001 <sub>B</sub> WR 2 010 <sub>B</sub> WR 3 011 <sub>B</sub> WR 4 100 <sub>B</sub> WR 5 101 <sub>B</sub> WR 6 110 <sub>B</sub> WR 7 | | | | | | | | DLL | 8 | w | DLL Reset 0 <sub>B</sub> DLL No 1 <sub>B</sub> DLL Yes | | | | | | | | TM | 7 | w | Test Mode 0 <sub>B</sub> TM Normal Mode 1 <sub>B</sub> TM Vendor specific test mode | | | | | | | | CL | [6:4] | W | CAS Latency Note: All other bit combinations are illegal. 011 <sub>B</sub> CL 3 100 <sub>B</sub> CL 4 101 <sub>B</sub> CL 5 110 <sub>B</sub> CL 6 111 <sub>B</sub> CL 7 | | | | | | | | Field | Bits | Type <sup>1)</sup> | Description | |-------|-------|--------------------|----------------------------------------------------------------------------------------------------------| | ВТ | 3 | w | Burst Type 0 <sub>B</sub> BT Sequential 1 <sub>B</sub> BT Interleaved | | BL | [2:0] | W | Burst Length Note: All other bit combinations are illegal. 010 <sub>B</sub> BL 4 011 <sub>B</sub> BL 8 | <sup>1)</sup> w = write only register bits <sup>2)</sup> Number of clock cycles for write recovery during auto-precharge. WR in clock cycles is calculated by dividing $t_{WR}$ (in ns) by $t_{CK}$ (in ns) and rounding up to the next integer: WR [cycles] $\geq t_{WR}$ (ns) / $t_{CK}$ (ns). The mode register must be programmed to fulfill the minimum requirement for the analogue $t_{WR}$ timing WR<sub>MIN</sub> is determined by $t_{CK.MIAX}$ and WR<sub>MAX</sub> is determined by $t_{CK.MIN}$ . | _ | BA1 | BA0 | A12 | A11 | A10 | Α9 | A8 | A7 | A6 | A5 | A4 | А3 | A2 | A1 | A0 | |---|-----------|-----|---------------|-----|-----|----|------------------|---------------|-----------------|----|----|----|-----------------|------|------| | | 0 | 1 | $Q_{\rm off}$ | 0 | DQS | ос | i<br>D Prog<br>I | ı<br>ram<br>ı | R <sub>tt</sub> | | AL | 1 | R <sub>tt</sub> | DIC | DLL | | , | reg. addr | | | W | | W | | W | | W | | W | W | W | | | | | | | | | | | | | | | | | MPRT | 0700 | ### TABLE 7 ### Extended Mode Register Definition (BA[1:0] = 01<sub>B</sub>) | Field | Bits | Type <sup>1)</sup> | Description | |----------------|-------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | BA1 | 14 | reg. addr. | Bank Address [1] 0 <sub>B</sub> BA1 Bank Address | | BA0 | 13 | | Bank Address [0] 1 <sub>B</sub> BA0 Bank Address | | Qoff | 12 | w | Output Disable 0 <sub>B</sub> QOff Output buffers enabled 1 <sub>B</sub> QOff Output buffers disabled | | A11 | 11 | w | Address Bus [11] 0 <sub>B</sub> A11 Address bit 11 | | DQS | 10 | w | Complement Data Strobe (DQS Output) 0 <sub>B</sub> DQS Enable 1 <sub>B</sub> DQS Disable | | OCD<br>Program | [9:7] | w | Off-Chip Driver Calibration Program 000 <sub>B</sub> OCD OCD calibration mode exit, maintain setting 001 <sub>B</sub> OCD Drive (1) 010 <sub>B</sub> OCD Drive (0) 100 <sub>B</sub> OCD Adjust mode 111 <sub>B</sub> OCD OCD calibration default | HYB18T512161CF 512-Mbit Double-Data-Rate-Two SDRAM | Field | Bits | Type <sup>1)</sup> | Description | |-----------------|-------|--------------------|---------------------------------------------------------------------------------| | AL | [5:3] | w | Additive Latency | | | | | Note: All other bit combinations are illegal. | | | | | 000 <sub>B</sub> <b>AL</b> 0 | | | | | 001 <sub>B</sub> <b>AL</b> 1 | | | | | 010 <sub>B</sub> <b>AL</b> 2<br>011 <sub>B</sub> <b>AL</b> 3 | | | | | 100 <sub>B</sub> AL 4 | | | | | 101 <sub>B</sub> <b>AL</b> 5 | | | | | 110 <sub>B</sub> <b>AL</b> 6 | | R <sub>TT</sub> | 6,2 | w | Nominal Termination Resistance of ODT | | | | | Note: See Table 18 "ODT DC Electrical Characteristics" on Page 18 | | | | | 00 <sub>B</sub> RTT ∞ (ODT disabled) | | | | | 01 <sub>B</sub> RTT 75 Ohm | | | | | 10 <sub>B</sub> <b>RTT</b> 150 Ohm | | DIO | 4 | | 11 <sub>B</sub> RTT 50 Ohm | | DIC | 1 | W | Off-chip Driver Impedance Control 0 <sub>B</sub> DIC Full (Driver Size = 100%) | | | | | 1 <sub>B</sub> <b>DIC</b> Reduced | | DLL | 0 | w | DLL Enable | | | | | 0 <sub>B</sub> <b>DLL</b> Enable | | | | | 1 <sub>B</sub> <b>DLL</b> Disable | <sup>1)</sup> w = write only register bits A0 is used for DLL enable or disable. A1 is used for enabling half-strength data-output driver. A2 and A6 enables On-Die termination (ODT) and sets the Rtt value. A[5:3] are used for additive latency settings and A[9:7] enables the OCD impedance adjustment mode. A10 enables or disables the differential DQS. Address bit A12 have to be set to 0 for normal operation. With A12 set to 1 the SDRAM outputs are disabled and in Hi-Z. 1 on BA0 and 0 for BA1 have to be set to access the EMRS(1). MPBT0710 ### TABLE 8 ### EMRS(2) Programming Extended Mode Register Definition (BA[1:0]= $10_B$ ) | Field | Bits | Type <sup>1)</sup> | Description | |-------|--------|--------------------|--------------------------------------------------| | BA1 | 14 | reg. addr., | Bank Address [1] 1 <sub>B</sub> BA1 Bank Address | | BA0 | 13 | | Bank Address [0] 0 <sub>B</sub> BA0 Bank Address | | А | [12:8] | w | Address Bus<br>00000 <sub>B</sub> A Address bits | | Field | Bits | Type <sup>1)</sup> | Description | | | | | | |---------|-----------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--| | SRF | 7 | w | Address Bus, High Temperature Self Refresh Rate for $T_{\rm CASE}$ > 85°C $0_{\rm B}$ A7 disable $1_{\rm B}$ A7 enable $^{2)}$ | | | | | | | A | [6:3] | w | ddress Bus 000 <sub>B</sub> A Address bits | | | | | | | Partial | Self Refi | esh for 4 | banks | | | | | | | PASR | [2:0] | w | Address Bus, Partial Array Self Refresh for 4 Banks <sup>3)</sup> 000 <sub>B</sub> PASR0 Full Array 001 <sub>B</sub> PASR1 Half Array (BA[1:0]=00, 01) 010 <sub>B</sub> PASR2 Quarter Array (BA[1:0]=00) 011 <sub>B</sub> PASR3 Not defined 100 <sub>B</sub> PASR4 3/4 array (BA[1:0]=01, 10, 11) 101 <sub>B</sub> PASR5 Half array (BA[1:0]=10, 11) 110 <sub>B</sub> PASR6 Quarter array (BA[1:0]=11) 111 <sub>B</sub> PASR7 Not defined | | | | | | - 1) w = write only - 2) When DRAM is operated at 85°C ≤ T<sub>Case</sub> ≤ 95°C the extended self refresh rate must be enabled by setting bit A7 to "1" before the self refresh mode can be entered. - 3) If PASR (Partial Array Self Refresh) is enabled, data located in areas of the array beyond the specified location will be lost if self refresh is entered. Data integrity will be maintained if $t_{REF}$ conditions are met and no Self Refresh command is issued # **TABLE 9** EMR(3) Programming Extended Mode Register Definition( BA[1:0]=11<sub>R</sub>) | Field | Bits | Type <sup>1)</sup> | Description | |-------|--------|--------------------|-------------------------------------------------------| | BA1 | 14 | reg.addr | Bank Adress 1 <sub>B</sub> BA1 Bank Address | | BA0 | 13 | | Bank Adress 1 <sub>B</sub> BA0 Bank Address | | A | [12:0] | w | Address Bus<br>000000000000 <sub>B</sub> Address bits | <sup>1)</sup> w = write only # TABLE 10 ODT Truth Table | | | ODI Truth Table | |-----------|-------------------------|-------------------------| | Input Pin | EMRS(1) Address Bit A10 | EMRS(1) Address Bit A11 | | DQ[7:0] | Х | | | DQ[15:8] | X | | | LDQS | X | | | LDQS | 0 | X | | UDQS | X | | | UDQS | 0 | X | | LDM | X | | | UDM | X | | Note: X = don't care; 0 = bit set to low; 1 = bit set to high ## TABLE 11 | | | В | urst Length and Sequence | |--------------|--------------------------------|---------------------------------|---------------------------------| | Burst Length | Starting Address<br>(A2 A1 A0) | Sequential Addressing (decimal) | Interleave Addressing (decimal) | | 4 | × 0 0 | 0, 1, 2, 3 | 0, 1, 2, 3 | | | × 0 1 | 1, 2, 3, 0 | 1, 0, 3, 2 | | | ×1 0 | 2, 3, 0, 1 | 2, 3, 0, 1 | | | ×1 1 | 3, 0, 1, 2 | 3, 2, 1, 0 | | 8 | 0 0 0 | 0, 1, 2, 3, 4, 5, 6, 7 | 0, 1, 2, 3, 4, 5, 6, 7 | | | 0 0 1 | 1, 2, 3, 0, 5, 6, 7, 4 | 1, 0, 3, 2, 5, 4, 7, 6 | | | 0 1 0 | 2, 3, 0, 1, 6, 7, 4, 5 | 2, 3, 0, 1, 6, 7, 4, 5 | | | 0 1 1 | 3, 0, 1, 2, 7, 4, 5, 6 | 3, 2, 1, 0, 7, 6, 5, 4 | | | 100 | 4, 5, 6, 7, 0, 1, 2, 3 | 4, 5, 6, 7, 0, 1, 2, 3 | | | 101 | 5, 6, 7, 4, 1, 2, 3, 0 | 5, 4, 7, 6, 1, 0, 3, 2 | | | 110 | 6, 7, 4, 5, 2, 3, 0, 1 | 6, 7, 4, 5, 2, 3, 0, 1 | | | 111 | 7, 4, 5, 6, 3, 0, 1, 2 | 7, 6, 5, 4, 3, 2, 1, 0 | ### **Notes** - Page Size and Length is a function of I/O organization: Page Size = 2 KByte; Page Length = 1024 - 2. Order of burst access for sequential addressing is "nibble-based" and therefore different from SDR or DDR components # 4 Truth Tables | | | | | | | | | | Com | | BLE 12<br>ruth Table | |------------------------------|-------------------|------------------|----|-----|-----|----|-----|----------|-----|--------|------------------------| | Function | CKE | | cs | RAS | CAS | WE | BA0 | A[12:11] | A10 | A[9:0] | Note <sup>1)2)3)</sup> | | | Previous<br>Cycle | Current<br>Cycle | | | | | BA1 | | | | | | (Extended) Mode Register Set | Н | Н | L | L | L | L | ВА | OP Code | | | 4)5) | | Auto-Refresh | Н | Н | L | L | L | Н | Х | Х | Х | Х | 4) | | Self-Refresh Entry | Н | L | L | L | L | Н | Х | Х | Х | Х | 4)6) | | Self-Refresh Exit | L | Н | Н | Х | Х | Х | Х | Х | Х | Х | 4)6)7) | | | | | L | Н | Н | Н | | | | | | | Single Bank Precharge | Н | Н | L | L | Н | L | ВА | Х | L | Х | 4)5) | | Precharge all Banks | Н | Н | L | L | Н | L | Х | Х | Н | Х | 4) | | Bank Activate | Н | Н | L | L | Н | Н | ВА | Row Addr | ess | | 4)5) | | Write | Н | Н | L | Н | L | L | ВА | Column | L | Column | 4)5)8) | | Write with Auto-Precharge | Н | Н | L | Н | L | L | ВА | Column | Н | Column | 4)5)8) | | Read | Н | Н | L | Н | L | Н | ВА | Column | L | Column | 4)5)8) | | Read with Auto-Precharge | Н | Н | L | Н | L | Н | ВА | Column | Н | Column | 4)5)8) | | No Operation | Н | Х | L | Н | Н | Н | Х | Х | Х | Х | 4) | | Device Deselect | Н | Х | Н | Х | Х | Х | Х | Х | Х | Х | 4) | | Power Down Entry | Н | L | Н | Х | Х | Х | Х | Х | Х | Х | 4)9) | | | | | L | Н | Н | Н | ] | | | | | | Power Down Exit | L | Н | Н | Х | Х | Х | Х | Х | Х | Х | 4)9) | | | | | L | Н | Н | Н | | | | | | - 1) The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. - 2) "X" means "H or L (but a defined logic level)". - 3) Operation that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. - 4) All DDR2 SDRAM commands are defined by states of $\overline{\text{CS}}$ , $\overline{\text{WE}}$ , $\overline{\text{RAS}}$ , $\overline{\text{CAS}}$ , and CKE at the rising edge of the clock. - 5) Bank addresses BA[1:0] determine which bank is to be operated upon. For (E)MRS BA[1:0] selects an (Extended) Mode Register. - 6) $V_{\rm REF}$ must be maintained during Self Refresh operation. - 7) Self Refresh Exit is asynchronous. - 8) Burst reads or writes at BL = 4 cannot be terminated. - 9) The Power Down Mode does not perform any refresh operations. ### **TABLE 13** ### Clock Enable (CKE) Truth Table for Synchronous Transitions | Current State <sup>1)</sup> | CKE | | | Action (N) <sup>2)</sup> | Note <sup>4)5)</sup> | |-----------------------------------|------------------------------------|---------------------------------|----------------------------------------|--------------------------|----------------------| | | Previous Cycle <sup>6)</sup> (N-1) | Current Cycle <sup>6)</sup> (N) | CAS, WE, CS | | | | Power-Down | L L | | Х | Maintain Power-Down | 7)8)11) | | | L | Н | DESELECT or NOP | Power-Down Exit | 7)9)10)11) | | Self Refresh | L | L | Х | Maintain Self Refresh | 8)11)12) | | | L | Н | DESELECT or NOP | Self Refresh Exit | 9)12)13)14) | | Bank(s)Active | Н | L | DESELECT or NOP | Active Power-Down Entry | 7)9)10)11)15) | | All Banks Idle | Н | L | DESELECT or NOP Precharge Power-Down E | | 9)10)11)15) | | | Н | L | AUTOREFRESH | Self Refresh Entry | 7)11)14)16) | | Any State other than listed above | Н | Н | Refer to the Command Truth Table | | 17) | - 1) Current state is the state of the DDR2 SDRAM immediately prior to clock edge N. - 2) Command (N) is the command registered at clock edge N, and Action (N) is a result of Command (N) - 3) The state of ODT does not affect the states described in this table. The ODT function is not available during Self Refresh. - 4) CKE must be maintained HIGH while the device is in OCD calibration mode. - 5) Operation that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. - 6) CKE (N) is the logic state of CKE at clock edge N; CKE (N-1) was the state of CKE at the previous clock edge. - 7) The Power-Down Mode does not perform any refresh operations. The duration of Power-Down Mode is therefor limited by the refresh requirements - 8) "X" means "don't care (including floating around $V_{\rm REF}$ )" in Self Refresh and Power Down. However ODT must be driven HIGH or LOW in Power Down if the ODT function is enabled (Bit A2 or A6 set to "1" in EMRS(1)). - 9) All states and sequences not shown are illegal or reserved unless explicitly described elsewhere in this document. - 10) Valid commands for Power-Down Entry and Exit are NOP and DESELECT only. - 11) t<sub>CKE MIN</sub> of 3 clocks means CKE must be registered on three consecutive positive clock edges. CKE must remain at the valid input level the entire time it takes to achieve the 3 clocks of registration. Thus, after any CKE transition, CKE may not transition from its valid level during the time period of $t_{IS}$ + 2× $t_{CKE}$ + $t_{IH}$ . - 12) $V_{\mathsf{RFF}}$ must be maintained during Self Refresh operation. - 13) On Self Refresh Exit DESELECT or NOP commands must be issued on every clock edge occurring during the tXSNR period. Read commands may be issued only after $t_{\rm XSRD}$ (200 clocks) is satisfied. - 14) Valid commands for Self Refresh Exit are NOP and DESELCT only. - 15) Power-Down and Self Refresh can not be entered while Read or Write operations, (Extended) mode Register operations, Precharge or Refresh operations are in progress. - 16) Self Refresh mode can only be entered from the All Banks Idle state. - 17) Must be a legal command as defined in the Command Truth Table. | | | T. | <b>ABL</b> | .E | 14 | |------|------|------|------------|------|-----| | Data | Mask | (DM) | Truti | n Ta | ble | | Name (Function) | DM | DQs | Note | |-----------------|----|-------|------| | Write Enable | L | Valid | 1) | | Write Inhibit | Н | Х | 1) | <sup>1)</sup> Used to mask write data; provided coincident with the corresponding data. ## 5 Electrical Characteristics This chapter describes the Electrical Characteristics. ### 5.1 Absolute Maximum Ratings Caution is needed not to exceed absolute maximum ratings of the DRAM device listed in Table 18 at any time. | | | | Absolu | | ABLE 15 | |-------------------|-----------------------------------------------------------------|-------------|--------|------|---------| | Symbol | Parameter | Rating | | Unit | Note | | | | Min. | Max. | | | | $V_{DD}$ | Voltage on $V_{\rm DD}$ pin relative to $V_{\rm SS}$ | -1.0 | +2.3 | V | 1) | | $V_{DDQ}$ | Voltage on $V_{\rm DDQ}$ pin relative to $V_{\rm SS}$ | -0.5 | +2.3 | V | 1)2) | | $V_{DDL}$ | Voltage on $V_{\mathrm{DDL}}$ pin relative to $V_{\mathrm{SS}}$ | -0.5 | +2.3 | V | 1)2) | | $V_{IN}, V_{OUT}$ | Voltage on any pin relative to $V_{\rm SS}$ | -0.5 | +2.3 | V | 1) | | $T_{J}$ | Junction Temperature | _ | +125 | °C | 1) | | $T_{STG}$ | Storage Temperature | <b>–</b> 55 | +150 | °C | 1)2) | <sup>1)</sup> When $V_{\rm DD}$ and $V_{\rm DDQ}$ and $V_{\rm DDL}$ are less than 500 mV; $V_{\rm REF}$ may be equal to or less than 300 mV. Attention: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. | TABLE 16 DRAM Component Operating Temperature Range | | | | | | TABLE 16 erature Range | | | |------------------------------------------------------|-----------------------|--|--------|------|--------|------------------------|------|------| | Symbol | Parameter | | Rating | | Rating | | Unit | Note | | | | | Min. | Max. | | | | | | $T_{CASE}$ | Operating Temperature | | 0 | 95 | °C | 1)2)3)4) | | | <sup>1)</sup> Operating Temperature is the case surface temperature on the center / top side of the DRAM. <sup>2)</sup> Storage Temperature is the case surface temperature on the center/top side of the DRAM. <sup>2)</sup> The operating temperature range are the temperatures where all DRAM specification will be supported. During operation, the DRAM case temperature must be maintained between 0 - 95 °C under all other specification parameters. <sup>3)</sup> Above 85 °C the Auto-Refresh command interval has to be reduced to $t_{\rm REFI}$ = 3.9 $\mu \rm s$ <sup>4)</sup> When operating this product in the 85 °C to 95 °C $T_{CASE}$ temperature range, the High Temperature Self Refresh has to be enabled by setting EMR(2) bit A7 to "1". When the High Temperature Self Refresh is enabled there is an increase of $I_{DD6}$ by approximately 50% ### 5.2 DC Characteristics | | TABLE 17 Recommended DC Operating Conditions (SSTL_18) | | | | | | | | | |------------|--------------------------------------------------------|--------------------------------|------------------------|--------------------------------|---|------|--|--|--| | Symbol | Parameter | Rating | Rating | | | | | | | | | | Min. | Тур. | Max. | | | | | | | $V_{DD}$ | Supply Voltage | 1.7 | 1.8 | 1.9 | V | 1)2) | | | | | $V_{DDDL}$ | Supply Voltage for DLL | 1.7 | 1.8 | 1.9 | V | 1)2) | | | | | $V_{DDQ}$ | Supply Voltage for Output | 1.7 | 1.8 | 1.9 | V | 1)2) | | | | | $V_{REF}$ | Input Reference Voltage | $0.49 \times V_{\mathrm{DDQ}}$ | $0.5 imes V_{ m DDQ}$ | $0.51 \times V_{\mathrm{DDQ}}$ | V | 3)4) | | | | | $V_{TT}$ | Termination Voltage | $V_{\sf REF} - 0.04$ | $V_{REF}$ | V <sub>REF</sub> + 0.04 | V | 5) | | | | - 1) HYB18T512161CF-[16/20] - 2) $V_{\rm DDQ}$ tracks with $V_{\rm DD}$ , $V_{\rm DDDL}$ tracks with $V_{\rm DD}$ . AC parameters are measured with $V_{\rm DD}$ , $V_{\rm DDQ}$ and $V_{\rm DDDL}$ tied together. - 3) The value of $V_{\text{REF}}$ may be selected by the user to provide optimum noise margin in the system. Typically the value of $V_{\text{REF}}$ is expected to be about 0.5 × $V_{\text{DDQ}}$ of the transmitting device and $V_{\text{REF}}$ is expected to track variations in $V_{\text{DDQ}}$ . - 4) Peak to peak ac noise on $V_{\rm REF}$ may not exceed $\pm$ 2% $V_{\rm REF}$ (dc) - 5) $V_{\text{TT}}$ is not applied directly to the device. $V_{\text{TT}}$ is a system supply for signal termination resistors, is expected to be set equal to $V_{\text{REF}}$ , and must track variations in die dc level of $V_{\text{REF}}$ . | | | | ODT | DC Electri | | BLE 18 acteristics | |-------------------------------------------------------------------------|----------------------|-------|----------|------------|------|--------------------| | Parameter / Condition | Symbol | Min. | Nom. | Max. | Unit | Note | | Termination resistor impedance value for EMRS(1)[A6,A2] = [0,1]; 75 Ohm | Rtt1(eff) | 60 | 75 | 90 | Ω | 1) | | Termination resistor impedance value for EMRS(1)[A6,A2] =[1,0]; 150 Ohm | Rtt2(eff) | 120 | 150 | 180 | Ω | 1) | | Termination resistor impedance value for EMRS(1)(A6,A2)=[1,1]; 50 Ohm | Rtt3(eff) | 40 | 50 | 60 | Ω | 1) | | Deviation of $V_M$ with respect to $V_{DDQ}$ / 2 | delta V <sub>M</sub> | -6.00 | <u> </u> | + 6.00 | % | 2) | <sup>1)</sup> Measurement Definition for Rtt(eff): Apply $V_{IH(ac)}$ and $V_{IL(ac)}$ to test pin separately, then measure current $I(V_{IHac})$ and $I(V_{ILac})$ respectively. Rtt(eff) = $(V_{IH(ac)} - V_{IL(ac)}) / (I(V_{IHac}) - I(V_{ILac}))$ . <sup>2)</sup> Measurement Definition for V<sub>M</sub>: Turn ODT on and measure voltage (V<sub>M</sub>) at test pin (midpoint) with no load: delta V<sub>M</sub> = ((2 x V<sub>M</sub> / V<sub>DDQ</sub>) – 1) x 100% | | | | | TAE | <b>3LE 19</b> | | | |-----------------------------------|--------------------------------------------------------------|------------|------|------|---------------|--|--| | Input and Output Leakage Currents | | | | | | | | | Symbol | Parameter / Condition | Min. | Max. | Unit | Notes | | | | IIL | Input Leakage Current; any input 0 V < $V$ IN < $V_{\rm DD}$ | -2 | +2 | μА | 1) | | | | IOL | Output Leakage Current; 0 V < VOUT < $V_{\rm DDQ}$ | <b>–</b> 5 | +5 | μΑ | 2) | | | <sup>1)</sup> all other pins not under test = 0 V <sup>2)</sup> DQ's, LDQS, UDQS, UDQS, UDQS, DQS, DQS are disabled and ODT is turned off ### 5.3 DC & AC Characteristics DDR2 SDRAM pin timing are specified for either single ended or differential mode depending on the setting of the EMRS(1) "Enable $\overline{\rm DQS}$ " mode bit; timing advantages of differential mode are realized in system design. The method by which the DDR2 SDRAM pin timing are measured is mode dependent. In single ended mode, timing relationships are measured relative to the rising or falling edges of DQS crossing at $V_{\rm REF}$ . In differential mode, these timing relationships are measured relative to the crosspoint of DQS and its complement, $\overline{DQS}$ . This distinction in timing methods is verified by design and characterization but not subject to production test. In single ended mode, the $\overline{DQS}$ signals are internally disabled and don't care. # TABLE 20 DC & AC Logic Input Levels | | | | DOUAGEO | gio ilipat Ecvels | |--------------|---------------------|--------------------------|-------------------------|-------------------| | Symbol | Parameter | Min. | Max. | Units | | $V_{IH(dc)}$ | DC input logic high | V <sub>REF</sub> + 0.125 | $V_{\rm DDQ}$ + 0.3 | V | | $V_{IL(dc)}$ | DC input low | -0.3 | $V_{\sf REF}$ $-$ 0.125 | V | | $V_{IH(ac)}$ | AC input logic high | $V_{\sf REF}$ + 0.250 | _ | V | | $V_{IL(ac)}$ | AC input low | | $V_{\sf REF} - 0.250$ | V | ## TABLE 21 Single-ended AC Input Test Conditions | | | Single-ended AC inpo | ut rest ot | multions | |--------------------------|-----------------------------------------|--------------------------|------------|----------| | Symbol | Condition | Value | Unit | Notes | | $V_{REF}$ | Input reference voltage | $0.5 \times V_{\rm DDQ}$ | V | 1) | | $V_{\mathrm{SWING.MAX}}$ | Input signal maximum peak to peak swing | 1.0 | V | 1) | | SLEW | Input signal minimum Slew Rate | 1.0 | V / ns | 2)3) | - 1) Input waveform timing is referenced to the input signal crossing through the $V_{\mathsf{REF}}$ level applied to the device under test. - 2) The input signal minimum Slew Rate is to be maintained over the range from $V_{\rm IL(ac),MIN}$ to $V_{\rm REF}$ for rising edges and the range from $V_{\rm REF}$ to $V_{\rm IL(ac),MAX}$ for falling edges as shown in **Figure 2** - 3) AC timings are referenced with input waveforms switching from $V_{\rm IL(ac)}$ to $V_{\rm IH(ac)}$ on the positive transitions and $V_{\rm IH(ac)}$ to $V_{\rm IL(ac)}$ on the negative transitions. ### **TABLE 22** Differential DC and AC Input and Output Logic Levels | Symbol | Parameter | Min. | Max. | Unit | Notes | | | |--------------|--------------------------------------------|----------------------------------|----------------------------------|------|-------|--|--| | $V_{IN(dc)}$ | DC input signal voltage | -0.3 | $V_{\rm DDQ}$ + 0.3 | _ | 1) | | | | $V_{ID(dc)}$ | DC differential input voltage | 0.25 | $V_{DDQ}$ + 0.6 | _ | 2) | | | | $V_{ID(ac)}$ | AC differential input voltage | 0.5 | V <sub>DDQ</sub> + 0.6 | V | 3) | | | | $V_{IX(ac)}$ | AC differential cross point input voltage | $0.5 \times V_{\rm DDQ} - 0.175$ | $0.5 \times V_{\rm DDQ}$ + 0.175 | V | 4) | | | | $V_{OX(ac)}$ | AC differential cross point output voltage | $0.5 \times V_{\rm DDQ} - 0.125$ | $0.5 \times V_{\rm DDQ}$ + 0.125 | V | 5) | | | - 1) $V_{\text{IN(dc)}}$ specifies the allowable DC execution of each input of differential pair such as CK, $\overline{\text{CK}}$ , $\overline{\text{DQS}}$ , $\overline{\text{DQS}}$ etc. - $V_{\rm ID(ac)}$ specifies the input differential voltage $V_{\rm TR}-V_{\rm CP}$ required for switching. The minimum value is equal to $V_{\rm IH(ac)}-V_{\rm IL(ac)}$ . $V_{\rm ID(ac)}$ specifies the input differential voltage $V_{\rm TR}-V_{\rm CP}$ required for switching. The minimum value is equal to $V_{\rm IH(ac)}-V_{\rm IL(ac)}$ . The value of $V_{\rm IX(ac)}$ is expected to equal $0.5 \times V_{\rm DDQ}$ of the transmitting device and $V_{\rm IX(ac)}$ is expected to track variations in $V_{\rm DDQ}$ . $V_{\rm IX(ac)}$ indicates the voltage at which differential input signals must cross. - 5) The value of $V_{\rm OX(ac)}$ is expected to equal 0.5 $\times$ $V_{\rm DDQ}$ of the transmitting device and $V_{\rm OX(ac)}$ is expected to track variations in $V_{\rm DDQ}$ . $V_{\rm OX(ac)}$ indicates the voltage at which differential input signals must cross. ## FIGURE 3 ### 5.4 Output Buffer Characteristics ### **TABLE 23** | | Full Strength Calibrated Pull-up Driver Characteristics | | | | | | | | | |-------------|---------------------------------------------------------|----------------------------------------|---------------------------------|--------------------------------------------|-----------------------------------------|--|--|--|--| | Voltage (V) | | Calibrated Pu | Pull-up Driver Current [mA] | | | | | | | | | Nominal Minimum <sup>1)</sup> (21 Ohms) | Nominal Low <sup>2)</sup> (18.75 Ohms) | Nominal (18 ohms) <sup>3)</sup> | Nominal High <sup>2)</sup><br>(17.25 Ohms) | Nominal Maximum <sup>4)</sup> (15 Ohms) | | | | | | 0.2 | -9.5 | -10.7 | -11.4 | -11.8 | -13.3 | | | | | | 0.3 | -14.3 | -16.0 | -16.5 | -17.4 | -20.0 | | | | | | 0.4 | -18.3 | -21.0 | -21.2 | -23.0 | -27.0 | | | | | - 1) The driver characteristics evaluation conditions are Nominal Minimum 95 °C ( $T_{CASE}$ ). $V_{DDQ}$ = 1.7 V, any process - 2) The driver characteristics evaluation conditions are Nominal Low and Nominal High 25 °C ( $T_{CASE}$ ), $V_{DDQ}$ = 1.8 V, any process - 3) The driver characteristics evaluation conditions are Nominal 25 °C ( $T_{\rm CASE}$ ), $V_{\rm DDQ}$ = 1.8 V, typical process - 4) The driver characteristics evaluation conditions are Nominal Maximum 0 °C ( $T_{CASE}$ ), $V_{DDQ}$ = 1.9 V, any process ### **TABLE 24** | | Full Strength Calibrated Pull-down Driver Characteristic | | | | | | | | |-------------|----------------------------------------------------------|-------------------------------------------|------|--------------------------------------------|-----------------------------------------|--|--|--| | Voltage (V) | | Calibrated Pull-down Driver Current [mA] | | | | | | | | | Nominal Minimum <sup>1)</sup> (21 Ohms) | Nominal Low <sup>2)</sup> (18.75<br>Ohms) | | Nominal High <sup>2)</sup><br>(17.25 Ohms) | Nominal Maximum <sup>4)</sup> (15 Ohms) | | | | | 0.2 | 9.5 | 10.7 | 11.5 | 11.8 | 13.3 | | | | | 0.3 | 14.3 | 16.0 | 16.6 | 17.4 | 20.0 | | | | | 0.4 | 18.7 | 21.0 | 21.6 | 23.0 | 27.0 | | | | - 1) The driver characteristics evaluation conditions are Nominal Minimum 95 °C ( $T_{CASE}$ ). $V_{DDQ}$ = 1.7 V, any process - 2) The driver characteristics evaluation conditions are Nominal Low and Nominal High 25 °C ( $T_{\rm CASE}$ ), $V_{\rm DDQ}$ = 1.8 V any process - 3) The driver characteristics evaluation conditions are Nominal 25 °C ( $T_{\rm CASE}$ ), $V_{\rm DDQ}$ = 1.8 V, typical process - 4) The driver characteristics evaluation conditions are Nominal Maximum 0 °C ( $T_{CASE}$ ), $V_{DDQ}$ = 1.9 V, any process ## 5.5 Input / Output Capacitance | | | | Input / Ou | TABLE 25 utput Capacitance | |--------|----------------------------------------------------|------|------------|----------------------------| | Symbol | Parameter | Min. | Max. | Unit | | CCK | Input capacitance, CK and CK | 1.0 | 2.0 | pF | | CDCK | Input capacitance delta, CK and CK | _ | 0.25 | pF | | CI | Input capacitance, all other input-only pins | 1.0 | 1.75 | pF | | CDI | Input capacitance delta, all other input-only pins | _ | 0.25 | pF | | CIO | Input/output capacitance, DQ, DM, DQS, DQS | 2.5 | 3.5 | pF | | CDIO | Input/output capacitance delta, DQ, DM, DQS, DQS | _ | 0.5 | pF | ### 5.6 Overshoot and Undershoot Specification | | | | TABLE 26 | | | | | |----------------------------------------------------------------------|------------|------|----------|--|--|--|--| | AC Overshoot / Undershoot Specification for Address and Control Pins | | | | | | | | | Parameter | <b>–16</b> | -20 | Unit | | | | | | Maximum peak amplitude allowed for overshoot area | 0.5 | 0.5 | V | | | | | | Maximum peak amplitude allowed for undershoot area | 0.5 | 0.5 | V | | | | | | $\label{eq:maximum} \mbox{Maximum overshoot area above } V_{\rm DD}$ | 0.80 | 0.80 | V.ns | | | | | | Maximum undershoot area below $V_{\rm SS}$ | 0.80 | 0.80 | V.ns | | | | | TABLE 27 AC Overshoot / Undershoot Specification for Clock Data Strobe and Mask Pins | AC Overshoot / Undershoot Specification for Clock, Data, Strobe and Mask Pilis | | | | | | | | | |--------------------------------------------------------------------------------|------|------|------|--|--|--|--|--| | Parameter | -16 | -20 | Unit | | | | | | | Maximum peak amplitude allowed for overshoot area | 0.9 | 0.9 | V | | | | | | | Maximum peak amplitude allowed for undershoot area | 0.9 | 0.9 | V | | | | | | | Maximum overshoot area above $V_{\mathrm{DDQ}}$ | 0.23 | 0.23 | V.ns | | | | | | | Maximum undershoot area below $V_{\mathtt{SSQ}}$ | 0.23 | 0.23 | V.ns | | | | | | ## FIGURE 5 ### 5.7 AC Characteristics ### 5.7.1 Speed Grade Definitions | TABLE 28 Speed Grade Definition | | | | | | | | | | | |---------------------------------|-----------|-----------------|------|------|------|-----------|------|------------|--|--| | Speed Grade | | Symbol | -16 | | -20 | | Unit | Note | | | | Parameter | Parameter | | Min. | Max. | Min. | Min. Max. | | | | | | Clock | @ CL = 3 | $t_{CK}$ | 5 | 8 | 5 | 8 | ns | 1)2)3)4) | | | | Frequency | @ CL = 4 | $t_{CK}$ | 3.75 | 8 | 3.75 | 8 | ns | 1)2)3)4) | | | | | @ CL = 5 | $t_{CK}$ | 3 | 8 | 3 | 8 | ns | 1)2)3)4) | | | | | @ CL = 6 | t <sub>CK</sub> | 2.5 | 8 | 2.5 | 8 | ns | 1)2)3)4) | | | | | @ CL = 7 | $t_{CK}$ | 1.66 | 8 | 2.0 | 8 | ns | 1)2)3)4) | | | | Row Active Tir | me | $t_{RAS}$ | 45 | 70k | 45 | 70k | ns | 1)2)3)4)5) | | | | Row Cycle Tin | ne | $t_{\rm RC}$ | 60 | _ | 60 | _ | ns | 1)2)3)4) | | | | RAS-CAS-Del | ay | $t_{RCD}$ | 15 | _ | 15 | _ | ns | 1)2)3)4) | | | | Row Precharg | e Time | $t_{RP}$ | 15 | _ | 15 | _ | ns | 1)2)3)4) | | | <sup>1)</sup> Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. Timings are further guaranteed for normal OCD drive strength (EMRS(1) A1 = 0) under the "Reference Load for Timing Measurements". <sup>2)</sup> The CK/CK input reference level (for timing reference to CK/CK) is the point at which CK and CK cross. The DQS / DQS, input reference level is the crosspoint when in differential strobe mode. <sup>3)</sup> Inputs are not recognized as valid until $V_{\rm REF}$ stabilizes. During the period before $V_{\rm REF}$ stabilizes, CKE = 0.2 x $V_{\rm DDQ}$ is recognized as low. <sup>4)</sup> The output timing reference voltage level is $V_{\rm TT}$ . <sup>5)</sup> $t_{\text{RAS.MAX}}$ is calculated from the maximum amount of time a DDR2 device can operate without a refresh command which is equal to 9 x $t_{\text{REFI}}$ . ## 5.7.2 AC Timing Parameters List of Timing Parameters | | | | | | - 1 | ΔΒ | LE 29 | |------------------------------------------------------------------|-------------------|--------------------------------------------|---------------------|--------------------------------------------|---------------------|---------------------|------------| | | | | т | iming Para | ameter by | | | | Parameter | | | -20 | | | Notes <sup>1)</sup> | | | | Symbol | Min. | Max. | Min. | Max. | Unit | 2)3)4)5)6) | | DQ output access time from CK / CK | $t_{AC}$ | -400 | +400 | <del>-4</del> 50 | +450 | ps | | | CAS A to CAS B command period | $t_{\rm CCD}$ | 2 | _ | 2 | _ | $t_{CK}$ | | | CK, CK high-level width | t <sub>CH</sub> | 0.45 | 0.55 | 0.45 | 0.55 | $t_{CK}$ | | | CKE minimum high and low pulse width | $t_{CKE}$ | 3 | _ | 3 | _ | $t_{CK}$ | | | CK, CK low-level width | $t_{CL}$ | 0.45 | 0.55 | 0.45 | 0.55 | $t_{CK}$ | | | Auto-Precharge write recovery + precharge time | $t_{DAL}$ | WR + $t_{RP}$ | _ | WR + $t_{RP}$ | _ | $t_{CK}$ | 7)18) | | Minimum time clocks remain ON after CKE asynchronously drops LOW | $t_{DELAY}$ | $t_{\rm IS}$ + $t_{\rm CK}$ + $t_{\rm IH}$ | | $t_{\rm IS}$ + $t_{\rm CK}$ + $t_{\rm IH}$ | | ns | 8) | | DQ and DM input hold time (differential data strobe) | t <sub>DH</sub> | 90 | _ | 145 | _ | ps | 9) | | DQ and DM input hold time (single ended data strobe) | t <sub>DH1</sub> | -160 | _ | -105 | _ | ps | 9) | | DQ and DM input pulse width (each input) | $t_{DIPW}$ | 0.35 | _ | 0.35 | _ | $t_{CK}$ | | | DQS output access time from CK / CK | $t_{DQSCK}$ | -400 | +400 | <del>-4</del> 50 | +450 | ps | 9) | | DQS input low (high) pulse width (write cycle) | $t_{DQSL,H}$ | 0.35 | _ | 0.35 | _ | $t_{CK}$ | | | DQS-DQ skew (for DQS & associated DQ signals) | $t_{DQSQ}$ | _ | 280 | _ | 280 | ps | 10) | | Write command to 1st DQS latching transition | $t_{DQSS}$ | WL - 0.25 | WL + 0.25 | WL - 0.25 | WL + 0.25 | $t_{CK}$ | | | DQ and DM input setup time (differential data strobe) | $t_{DS}$ | -35 | | 20 | | ps | 9) | | DQ and DM input setup time (single ended data strobe) | t <sub>DS1</sub> | -160 | | -105 | | ps | 9) | | DQS falling edge hold time from CK (write cycle) | $t_{DSH}$ | 0.2 | _ | 0.2 | _ | $t_{CK}$ | | | DQS falling edge to CK setup time (write cycle) | $t_{DSS}$ | 0.2 | _ | 0.2 | _ | $t_{CK}$ | | | Clock half period | $t_{HP}$ | MIN. $(t_{CL}, t_{CH})$ | | MIN. $(t_{CL}, t_{CH})$ | | - | 11) | | Data-out high-impedance time from CK / CK | $t_{HZ}$ | _ | t <sub>AC.MAX</sub> | _ | t <sub>AC.MAX</sub> | ps | 12) | | Address and control input hold time | $t_{IH}$ | 475 | _ | 525 | _ | ps | | | Address and control input pulse width (each input) | $t_{IPW}$ | 0.6 | _ | 0.6 | _ | t <sub>CK</sub> | | | Address and control input setup time | $t_{IS}$ | 350 | _ | 400 | _ | ps | | | DQ low-impedance time from CK / CK | $t_{\rm LZ(DQ)}$ | $2 \times t_{AC.MIN}$ | t <sub>AC.MAX</sub> | $2 \times t_{AC.MIN}$ | t <sub>AC.MAX</sub> | ps | 12) | | DQS low-impedance from CK / $\overline{\text{CK}}$ | $t_{\rm LZ(DQS)}$ | t <sub>AC.MIN</sub> | t <sub>AC.MAX</sub> | t <sub>AC.MIN</sub> | t <sub>AC.MAX</sub> | ps | 12) | | Mode register set command cycle time | $t_{MRD}$ | 2 | _ | 2 | _ | $t_{CK}$ | | | OCD drive mode output delay | $t_{OIT}$ | 0 | 12 | 0 | 12 | ns | | | Data output hold time from DQS | $t_{QH}$ | $t_{HP}$ – $t_{QHS}$ | _ | $t_{HP}$ – $t_{QHS}$ | _ | | | | | | | | | | | | | Parameter | Symbol | -16 | | -20 | | | Notes <sup>1)</sup><br>2)3)4)5)6) | |-----------------------------------------------------------------------------|--------------------|-------------------------|----------|-------------------------|------|-----------------|-----------------------------------| | | Syn | Min. | Max. | Min. | Max. | Unit | | | Data hold skew factor | $t_{QHS}$ | _ | 380 | _ | 380 | ps | | | Average periodic refresh Interval | $t_{REFI}$ | _ | 7.8 | _ | 7.8 | μS | 13)14) | | | | _ | 3.9 | _ | 3.9 | μS | 13)15) | | Auto-Refresh to Active/Auto-Refresh command period | $t_{RFC}$ | 105 | _ | 105 | _ | ns | 16) | | Read preamble | $t_{RPRE}$ | 0.9 | 1.1 | 0.9 | 1.1 | $t_{CK}$ | 12) | | Read postamble | $t_{RPST}$ | 0.40 | 0.60 | 0.40 | 0.60 | $t_{CK}$ | 12) | | Active bank A to Active bank B command period | $t_{RRD}$ | 10 | _ | 10 | _ | ns | 14)17) | | Internal Read to Precharge command delay | $t_{RTP}$ | 7.5 | _ | 7.5 | _ | ns | | | Write preamble | $t_{WPRE}$ | 0.35 x t <sub>CK</sub> | _ | 0.35 x t <sub>CK</sub> | _ | $t_{CK}$ | | | Write postamble | $t_{WPST}$ | 0.40 | 0.60 | 0.40 | 0.60 | $t_{CK}$ | 17) | | Write recovery time for write without Auto-<br>Precharge | $t_{WR}$ | 11.6 | _ | 14 | _ | ns | | | Write recovery time for write with Auto-Precharge | WR | $t_{\rm WR}/t_{\rm CK}$ | | $t_{\rm WR}/t_{\rm CK}$ | | $t_{CK}$ | 18) | | Internal Write to Read command delay | $t_{WTR}$ | 7.5 | _ | 7.5 | _ | ns | 19) | | Exit power down to any valid command (other than NOP or Deselect) | t <sub>XARD</sub> | 2 | _ | 2 | _ | t <sub>CK</sub> | 20) | | Exit active power-down mode to Read command (slow exit, lower power) | t <sub>XARDS</sub> | 10 – AL | _ | 10 – AL | _ | $t_{CK}$ | 20) | | Exit precharge power-down to any valid command (other than NOP or Deselect) | $t_{XP}$ | 2 | _ | 2 | _ | $t_{CK}$ | | | Exit Self-Refresh to non-Read command | $t_{XSNR}$ | t <sub>RFC</sub> +10 | <u> </u> | t <sub>RFC</sub> +10 | _ | ns | | | Exit Self-Refresh to Read command | $t_{XSRD}$ | 200 | _ | 200 | _ | $t_{CK}$ | | - 1) $V_{DDQ}$ , $V_{DD}$ refer to **Chapter 1**. - 2) Timing that is not specified is illegal and after such an event, in order to guarantee proper operation, the DRAM must be powered down and then restarted through the specified initialization sequence before normal operation can continue. - 3) Timings are guaranteed with CK/CK differential Slew Rate of 2.0 V/ns. For DQS signals timings are guaranteed with a differential Slew Rate of 2.0 V/ns in differential strobe mode and a Slew Rate of 1 V/ns in single ended mode. For other Slew Rates see Chapter 5 of this data sheet. - 4) The CK / CK input reference level (for timing reference to CK / CK) is the point at which CK and CK cross. The DQS / DQS, input reference level is the crosspoint when in differential strobe mode; The input reference level for signals other than CK/CK, DQS / DQS is defined in Chapter 5.3 of this data sheet. - 5) Inputs are not recognized as valid until $V_{\rm REF}$ stabilizes. During the period before $V_{\rm REF}$ stabilizes, CKE = 0.2 x $V_{\rm DDQ}$ is recognized as low. - 6) The output timing reference voltage level is $V_{\mathsf{TT}}$ . See Chapter 5 for the reference load for timing measurements. - 7) For each of the terms, if not already an integer, round to the next highest integer. t<sub>CK</sub> refers to the application clock period. WR refers to the WR parameter stored in the MR. - 8) The clock frequency is allowed to change during self-refresh mode or precharge power-down mode. In case of clock frequency change during power-down, a specific procedure is required. - 9) Timing is referenced to Industrial standard definition - 10) Consists of data pin skew and output pattern effects, and p-channel to n-channel variation of the output drivers as well as output Slew Rate mis-match between DQS / DQS and associated DQ in any given cycle. - 11) MIN ( $t_{CL}$ , $t_{CH}$ ) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can be greater than the minimum specification limits for $t_{CL}$ and $t_{CH}$ ). - 12) The $t_{\rm HZ}$ , $t_{\rm RPST}$ and $t_{\rm LZ}$ , $t_{\rm RPRE}$ parameters are referenced to a specific voltage level, which specify when the device output is no longer driving ( $t_{\rm HZ}$ , $t_{\rm RPST}$ ), or begins driving ( $t_{\rm LZ}$ , $t_{\rm RPRE}$ ). $t_{\rm HZ}$ and $t_{\rm LZ}$ transitions occur in the same access time windows as valid data transitions. These parameters are verified by design and characterization, but not subject to production test. - 13) The Auto-Refresh command interval has be reduced to 3.9 $\mu$ s when operating the DDR2 DRAM in a temperature range between 85 °C and 95 °C. - 14) 0 °C $\leq T_{\text{CASE}} \leq$ 85 °C - 15) 85 °C $< T_{CASE} \le$ 95 °C - 16) A maximum of eight Auto-Refresh commands can be posted to any given DDR2 SDRAM device. - 17) The maximum limit for the $t_{WPST}$ parameter is not a device limit. The device operates with a greater value for this parameter, but system performance (bus turnaround) degrades accordingly. - 18) WR must be programmed to fulfill the minimum requirement for the $t_{\text{WR}}$ timing parameter, where $WR_{\text{MIN}}[\text{cycles}] = t_{\text{WR}}(\text{ns})/t_{\text{CK}}(\text{ns})$ rounded up to the next integer value. $t_{\text{DAL}} = \text{WR} + (t_{\text{RP}}/t_{\text{CK}})$ . For each of the terms, if not already an integer, round to the next highest integer. $t_{\text{CK}}$ refers to the application clock period. WR refers to the WR parameter stored in the MRS. - 19) Minimum $t_{\text{WTR}}$ is two clocks when operating the DDR2-SDRAM at frequencies $\leq 200$ MHz. - 20) User can choose two different active power-down modes for additional power saving via MRS address bit A12. In "standard active power-down mode" (MR, A12 = "0") a fast power-down exit timing $t_{XARD}$ can be used. In "low active power-down mode" (MR, A12 ="1") a slow power-down exit timing $t_{XARD}$ has to be satisfied. ### 5.7.3 ODT AC Electrical Characteristics # TABLE 30 ODT AC Characteristics and Operating Conditions for all bins | | ועט | AC Characteris | tics and Operating Co | naitions | tor all bin | |----------------|--------------------------------------|-------------------------|--------------------------------------------------|----------|-------------| | Symbol | Parameter / Condition | Values | Unit | Note | | | | | Min. | Max. | | | | $t_{AOND}$ | ODT turn-on delay | 2 | 2 | $n_{CK}$ | 1) | | $t_{AON}$ | ODT turn-on | t <sub>AC.MIN</sub> | $t_{AC.MAX}$ + 0.7 ns | ns | 1)2) | | $t_{AONPD}$ | ODT turn-on (Power-Down Modes) | $t_{\rm AC.MIN}$ + 2 ns | 2 t <sub>CK +</sub> t <sub>AC.MAX</sub> + 1 ns | ns | 1) | | $t_{AOFD}$ | ODT turn-off delay | 2.5 | 2.5 | $n_{CK}$ | 1) | | $t_{AOF}$ | ODT turn-off | t <sub>AC.MIN</sub> | $t_{AC.MAX}$ + 0.6 ns | ns | 1)3) | | $t_{AOFPD}$ | ODT turn-off (Power-Down Modes) | $t_{\rm AC.MIN}$ + 2 ns | 2.5 t <sub>CK +</sub> t <sub>AC.MAX</sub> + 1 ns | ns | 1) | | $t_{\sf ANPD}$ | ODT to Power Down Mode Entry Latency | 3 | _ | $n_{CK}$ | 1) | | $t_{AXPD}$ | ODT Power Down Exit Latency | 8 | _ | $n_{CK}$ | 1) | - 1) Unit " $t_{\text{CK.AVG}}$ " represents the actual $t_{\text{CK.AVG}}$ of the input clock under operation. Unit " $n_{\text{CK}}$ " represents one clock cycle of the input clock, counting the actual clock edges. Example: $t_{\text{XP}} = 2 [n_{\text{CK}}]$ means; if Power Down exit is registered at $T_{\text{m}}$ , an Active command may be registered at $T_{\text{m}} + 2$ , even if $(T_{\text{m}} + 2 T_{\text{m}})$ is 2 x $t_{\text{CK.AVG}} + t_{\text{ERR.2PER(Min)}}$ . - 2) ODT turn on time min is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn on time max is when the ODT resistance is fully on. Both are measured from t<sub>AOND</sub>, which is interpreted differently per speed bin. t<sub>AOND</sub> is 2 clock cycles after the clock edge that registered a first ODT HIGH counting the actual input clock edges. - 3) ODT turn off time min is when the device starts to turn off ODT resistance. ODT turn off time max is when the bus is in high impedance. Both are measured from t<sub>AOFD</sub>, which is interpreted differently per speed bin. If t<sub>CK(avg)</sub> = 3 ns is assumed, t<sub>AOFD</sub> is 1.5 ns (= 0.5 x 3 ns) after the second trailing clock edge counting from the clock edge that registered a first ODT LOW and by counting the actual input clock edges. # 6 Currents Measurement Conditions ### TABLE 31 | $I_{ extsf{DD}}$ Measurement Cond | | | | | | | | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|----------------|--|--|--|--|--| | Parameter | Symbol | Note | | | | | | | Operating Current - One bank Active - Precharge $t_{\text{CK}} = t_{\text{CK(IDD)}}, t_{\text{RC}} = t_{\text{RC(IDD)}}, t_{\text{RAS}} = t_{\text{RAS.MIN(IDD)}}, \text{ CKE is HIGH, } \overline{\text{CS}} \text{ is HIGH between valid commands.}$ Address and control inputs are switching; Databus inputs are switching. | $I_{DD0}$ | 1)2)3)4)5)6)7) | | | | | | | Operating Current - One bank Active - Read - Precharge $I_{\text{OUT}} = 0 \text{ mA}$ , BL = 4, $t_{\text{CK}} = t_{\text{CK(IDD)}}$ , $t_{\text{RC}} = t_{\text{RC(IDD)}}$ , $t_{\text{RAS}} = t_{\text{RAS.MIN(IDD)}}$ , $t_{\text{RCD}} = t_{\text{RCD(IDD)}}$ , AL = 0, CL = CL(IDD); CKE is HIGH, CS is HIGH between valid commands. Address and control inputs are switching; Databus inputs are switching. | $I_{DD1}$ | 1)2)3)4)5)6)7) | | | | | | | Precharge Power-Down Current All banks idle; CKE is LOW; $t_{\text{CK}} = t_{\text{CK(IDD)}}$ ;Other control and address inputs are stable; Data bus inputs are floating. | $I_{DD2P}$ | 1)2)3)4)5)6)7) | | | | | | | Precharge Standby Current All banks idle; $\overline{CS}$ is HIGH; CKE is HIGH; $t_{CK} = t_{CK(IDD)}$ ; Other control and address inputs are switching, Data bus inputs are switching | $I_{\rm DD2N}$ | 1)2)3)4)5)6)7) | | | | | | | Precharge Quiet Standby Current All banks idle; $\overline{CS}$ is HIGH; CKE is HIGH; $t_{CK} = t_{CK(IDD)}$ ; Other control and address inputs are stable, Data bus inputs are floating. | $I_{DD2Q}$ | 1)2)3)4)5)6)7) | | | | | | | Active Power-Down Current All banks open; $t_{CK} = t_{CK(IDD)}$ , CKE is LOW; Other control and address inputs are stable; Data bus inputs are floating. MRS A12 bit is set to "0" (Fast Power-down Exit). | $I_{DD3P(0)}$ | 1)2)3)4)5)6)7) | | | | | | | Active Power-Down Current All banks open; $t_{CK} = t_{CK(IDD)}$ , CKE is LOW; Other control and address inputs are stable, Data bus inputs are floating. MRS A12 bit is set to 1 (Slow Power-down Exit); | $I_{\mathrm{DD3P(1)}}$ | 1)2)3)4)5)6)7) | | | | | | | Active Standby Current All banks open; $t_{\text{CK}} = t_{\text{CK(IDD)}}$ ; $t_{\text{RAS}} = t_{\text{RAS.MAX(IDD)}}$ , $t_{\text{RP}} = t_{\text{RP(IDD)}}$ ; CKE is HIGH, $\overline{\text{CS}}$ is HIGH between valid commands. Address inputs are switching; Data Bus inputs are switching; | $I_{DD3N}$ | 1)2)3)4)5)6)7) | | | | | | | Operating Current Burst Read: All banks open; Continuous burst reads; BL = 4; AL = 0, CL = $CL_{(IDD)}$ ; $t_{CK} = t_{CK(IDD)}$ ; $t_{RAS} = t_{RAS.MAX.(IDD)}$ , $t_{RP} = t_{RP(IDD)}$ ; CKE is HIGH, $\overline{CS}$ is HIGH between valid commands. Address inputs are switching; Data Bus inputs are switching; $I_{OUT} = 0$ mA. | $I_{\rm DD4R}$ | 1)2)3)4)5)6)7) | | | | | | | Operating Current Burst Write: All banks open; Continuous burst writes; BL = 4; AL = 0, CL = $CL_{(IDD)}$ ; $t_{CK} = t_{CK(IDD)}$ ; $t_{RAS} = t_{RAS.MAX(IDD)}$ , $t_{RP} = t_{RP(IDD)}$ ; CKE is HIGH, $\overline{CS}$ is HIGH between valid commands. Address inputs are switching; Data Bus inputs are switching; | $I_{DD4W}$ | 1)2)3)4)5)6)7) | | | | | | | Burst Refresh Current $t_{\text{CK}} = t_{\text{CK}(\text{IDD})}$ , Refresh command every $t_{\text{RFC}} = t_{\text{RFC}(\text{IDD})}$ interval, CKE is HIGH, $\overline{\text{CS}}$ is HIGH between valid commands, Other control and address inputs are switching, Data bus inputs are switching. | $I_{\mathrm{DD5B}}$ | 1)2)3)4)5)6)7) | | | | | | | Distributed Refresh Current $t_{\text{CK}} = t_{\text{CK(IDD)}}$ , Refresh command every $t_{\text{REFI}} = 7.8 \mu \text{s}$ interval, CKE is LOW and $\overline{\text{CS}}$ is HIGH between valid commands, Other control and address inputs are switching, Data bus inputs are switching. | $I_{DD5D}$ | 1)2)3)4)5)6)7) | | | | | | | Parameter | Symbol | Note | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|------------------| | Self-Refresh Current CKE $\leq$ 0.2 V; external clock off, CK and $\overline{\text{CK}}$ at 0 V; Other control and address inputs are floating, Data bus inputs are floating. | $I_{DD6}$ | 1)2)3)4)5)6)7) | | Operating Bank Interleave Read Current All banks interleaving reads, $I_{\text{OUT}} = 0$ mA; $BL = 4$ , $CL = CL_{(\text{IDD})}$ , $AL = t_{\text{RCD}(\text{IDD})} - 1 \times t_{\text{CK}(\text{IDD})}$ ; $t_{\text{CK}} = t_{\text{CK}(\text{IDD})}$ , $t_{\text{RRD}} = t_{\text{RRD}(\text{IDD})}$ ; CKE is HIGH, $\overline{\text{CS}}$ is HIGH between valid commands. Address bus inputs are stable during deselects; Data bus is switching. | $I_{DD7}$ | 1)2)3)4)5)6)7)8) | - 1) $V_{\rm DDQ}$ = 1.8 V ± 0.1 V; $V_{\rm DD}$ = 1.8 V ± 0.1 V; 2) HYB18T512161CF–16/20 - 3) $\ I_{\rm DD}$ specifications are tested after the device is properly initialized - 4) $I_{\mathrm{DD}}$ parameter are specified with ODT disabled - 5) Data Bus consists of DQ, DM, DQS, DQS, LDQS, LDQS, UDQS and UDQS - 6) Definitions for $I_{\rm DD}$ : see Table 32 - 7) Timing parameter minimum and maximum values for $I_{\rm DD}$ current measurements signals not including mask or strobes 8) A = Activate, RA = Read with Auto-Precharge, D=DESELECT | | Definition for I <sub>DD</sub> | |-----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Parameter | Description | | LOW | defined as $V_{\rm IN} \leq V_{\rm IL(ac),MAX}$ | | HIGH | defined as $V_{\text{IN}} \ge V_{\text{IH(ac).MIN}}$ | | STABLE | defined as inputs are stable at a HIGH or LOW level | | FLOATING | defined as inputs are $V_{\rm REF}$ = $V_{\rm DDQ}$ / 2 | | SWITCHING | defined as: Inputs are changing between high and low every other clock (once per two clocks) for address and control signals, and inputs changing between high and low every other clock (once per clock) for DQ | | Speed Grade | -16 | -20 | Unit | Note | | | | |------------------------|-----|------|------|------|--|--|--| | Symbol | typ | typ. | | | | | | | $I_{DD0}$ | 93 | 84 | mA | | | | | | $I_{DD1}$ | 101 | 92 | mA | | | | | | $I_{DD2P}$ | 6 | 6 | mA | | | | | | $I_{DD2N}$ | 60 | 53 | mA | | | | | | $I_{DD2Q}$ | 58 | 51 | mA | | | | | | $I_{\mathrm{DD3P(0)}}$ | 27 | 23 | mA | 1) | | | | | $I_{\mathrm{DD3P(1)}}$ | 8 | 8 | mA | 2) | | | | | $I_{DD3N}$ | 67 | 60 | mA | | | | | | $I_{DD4R}$ | 221 | 189 | mA | | | | | | $I_{DD4W}$ | 206 | 177 | mA | | | | | | $I_{DD5B}$ | 122 | 115 | mA | | | | | | $I_{DD5D}$ | 7 | 7 | mA | 3) | | | | | $I_{DD6}$ | 4 | 4 | mA | 3) | | | | | $I_{DD7}$ | 197 | 190 | mA | | | | | <sup>1)</sup> MRS(12)=0 ## 6.1 I<sub>DD</sub> Test Conditions For testing the $I_{\rm DD}$ parameters, the following timing parameters are used: | Parameter | | Symbol | -16 | -20 | Unit | Notes | | | |------------------------------------------------------|-----------------------------------------------------------------|--------------------------|------|-----|-----------------|-------|--|--| | CAS Latency | | CL <sub>IDD</sub> | 7 | 7 | t <sub>CK</sub> | | | | | Clock Cycle Time | | $t_{CKIDD}$ | 1.66 | 2.0 | ns | | | | | Active to Read or Write delay | | $t_{RCD.IDD}$ | 15 | 15 | ns | | | | | Active to Active / Auto-Refresh comr | nand period | $t_{ m RC.IDD}$ | 60 | 60 | ns | | | | | Active bank A to Active bank B comr | nand delay | $t_{RRD.IDD}$ | 10 | 10 | ns | 1) | | | | Active to Precharge Command | | t <sub>RAS.MIN.IDD</sub> | 45 | 45 | ns | | | | | | | $t_{RAS.MAX.IDD}$ | 70k | 70k | ns | | | | | Precharge Command Period | | $t_{RP.IDD}$ | 15 | 15 | ns | | | | | Auto-Refresh to Active / Auto-Refresh command period | | $t_{RFC.IDD}$ | 105 | 105 | ns | | | | | Average periodic Refresh interval | $0^{\circ}\text{C} \le T_{\text{CASE}} \le 85^{\circ}\text{C}$ | $t_{REFI}$ | 7.8 | 7.8 | μS | | | | | | $85^{\circ}\text{C} \le T_{\text{CASE}} \le 95^{\circ}\text{C}$ | | 3.9 | 3.9 | μS | | | | <sup>1) 2</sup> kB page size <sup>2)</sup> MRS(12)=1 <sup>3)</sup> $0^{\circ}C \le T_{CASE} \le 85^{\circ}C$ ### 6.1.1 On Die Termination (ODT) Current The ODT function adds additional current consumption to the DDR2 SDRAM when enabled by the EMRS(1). Depending on address bits A6 & A2 in the EMRS(1) a "weak" or "strong" termination can be selected. The current consumption for any terminated input pin depends on whether the input pin is in tri-state or driving "0" or "1", as long a ODT is enabled during a given period of time. See **Table 35** | TABLE 35 ODT current per terminated input pi | | | | | | | | | |---------------------------------------------------------------------------------|------------|----------------|------|------|-------|-------|--|--| | ODT Current | | EMRS(1) State | Min. | Тур. | Max. | Unit | | | | Enabled ODT current per DQadded I <sub>DDQ</sub> current for | $I_{ODTO}$ | A6 = 0, A2 = 1 | 5 | 6 | 7.5 | mA/DQ | | | | ODT enabled;ODT is HIGH; Data Bus inputs are | | A6 = 1, A2 = 0 | 2.5 | 3 | 3.75 | mA/DQ | | | | floating | | A6 = 1, A2 = 1 | 7.5 | 9 | 11.25 | mA/DQ | | | | Active ODT current per DQadded I <sub>DDQ</sub> current for | $I_{ODTT}$ | A6 = 0, A2 = 1 | 10 | 12 | 15 | mA/DQ | | | | ODT enabled;ODT is HIGH; worst case of Data Bus inputs are stable or switching. | | A6 = 1, A2 = 0 | 5 | 6 | 7.5 | mA/DQ | | | | | | A6 = 1, A2 = 1 | 15 | 18 | 22.5 | mA/DQ | | | Note: For power consumption calculations the ODT duty cycle has to be taken into account # 7 Package ### 7.1 Package Dimension #### **Notes** - 1. Drawing according to ISO 8015 - 2. Dimensions in mm - 3. General tolerances +/- 0.15 ## 7.2 Package Thermal Characteristics | | | | | TABLE 3 | | | | | | |-------------|------------------------------|------------------------|-------|---------|-------|-------|---|--|--| | | Package thermal characterist | | | | | | | | | | JESD51 | | Theta_jA <sup>1)</sup> | | | | | | | | | JEDEC Board | 1s0p | | | 2s0p | | | | | | | Air Flow | 0 m/s | 1 m/s | 3 m/s | 0 m/s | 1 m/s | 3 m/s | | | | | Rth[K/W] | 69 | 53 | 47 | 41 | 35 | 33 | 5 | | | <sup>1)</sup> Junction to Ambient thermal resistance. The value has been obtained by simulation using the conditions stated in the Industrial standard. <sup>2)</sup> Junction to Case thermal resistance. The value has been obtained by simulation. # **List of Illustrations** | Figure 1 | Chip Configuration, PG-TFBGA-84 (top view) | 8 | |----------|-------------------------------------------------------------------------|----| | Figure 2 | Single-ended AC Input Test Conditions Diagram | 20 | | Figure 3 | Differential DC and AC Input and Output Logic Levels Diagram | 20 | | Figure 4 | AC Overshoot / Undershoot Diagram for Address and Control Pins | 23 | | Figure 5 | AC Overshoot / Undershoot Diagram for Clock, Data, Strobe and Mask Pins | 24 | | Figure 6 | Package Outline P(G)-TFBGA-84. | 33 | # **List of Tables** | Table 1 | Ordering Information for RoHS compliant products | 3 | |----------|----------------------------------------------------------------------------------|----| | Table 2 | Chip Configuration of DDR2 SDRAM | 5 | | Table 3 | Abbreviations for Ball Type | 7 | | Table 4 | Abbreviations for Buffer Type | 7 | | Table 5 | DDR2 Addressing | 9 | | Table 6 | Mode Register Definition (BA[1:0] = 00 <sub>B</sub> ) | 10 | | Table 7 | Extended Mode Register Definition (BA[1:0] = 01 <sub>B</sub> ) | 11 | | Table 8 | EMRS(2) Programming Extended Mode Register Definition (BA[1:0]=10 <sub>B</sub> ) | 12 | | Table 9 | EMR(3) Programming Extended Mode Register Definition(BA[1:0]=11 <sub>B</sub> ) | 13 | | Table 10 | ODT Truth Table | 14 | | Table 11 | Burst Length and Sequence | 14 | | Table 12 | Command Truth Table | 15 | | Table 13 | Clock Enable (CKE) Truth Table for Synchronous Transitions | 16 | | Table 14 | Data Mask (DM) Truth Table | 16 | | Table 15 | Absolute Maximum Ratings | 17 | | Table 16 | DRAM Component Operating Temperature Range | 17 | | Table 17 | Recommended DC Operating Conditions (SSTL_18) | | | Table 18 | ODT DC Electrical Characteristics | 18 | | Table 19 | Input and Output Leakage Currents | 18 | | Table 20 | DC & AC Logic Input Levels | 19 | | Table 21 | Single-ended AC Input Test Conditions | 19 | | Table 22 | Differential DC and AC Input and Output Logic Levels | 20 | | Table 23 | Full Strength Calibrated Pull-up Driver Characteristics | | | Table 24 | Full Strength Calibrated Pull-down Driver Characteristics | | | Table 25 | Input / Output Capacitance | | | Table 26 | AC Overshoot / Undershoot Specification for Address and Control Pins | | | Table 27 | AC Overshoot / Undershoot Specification for Clock, Data, Strobe and Mask Pins | | | Table 28 | Speed Grade Definition | | | Table 29 | Timing Parameter by Speed Grade | | | Table 30 | ODT AC Characteristics and Operating Conditions for all bins | | | Table 31 | I <sub>DD</sub> Measurement Conditions | 29 | | Table 32 | Definition for I <sub>DD</sub> | | | Table 33 | I <sub>DD</sub> Specification | | | Table 34 | I <sub>DD</sub> Measurement Test Condition | | | Table 35 | ODT current per terminated input pin | 32 | | Table 36 | Package thermal characteristics | 34 | # Contents | <b>1</b><br>1.1 | Overview Features | - | |-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------| | 1.1 | Description | | | <b>2</b><br>2.1<br>2.2 | Configuration | 5 | | 3 | Functional Description | 10 | | 4 | Truth Tables | 15 | | 5<br>5.1<br>5.2<br>5.3<br>5.4<br>5.5<br>5.6<br>5.7<br>5.7.1<br>5.7.2<br>5.7.3 | Electrical Characteristics Absolute Maximum Ratings DC Characteristics DC & AC Characteristics Output Buffer Characteristics Input / Output Capacitance Overshoot and Undershoot Specification AC Characteristics Speed Grade Definitions AC Timing Parameters ODT AC Electrical Characteristics | 17 18 19 21 22 25 25 | | 6 | Currents Measurement Conditions | 29 | | 6.1<br>6.1.1 | I <sub>DD</sub> Test Conditions | 31 | | 7 | Package | 33 | | 7.1 | Package Dimension | | | 7.2 | Package Thermal Characteristics | 34 | Edition 2008-08 Published by Qimonda AG Gustav-Heinemann-Ring 212 D-81739 München, Germany © Qimonda AG 2008. All Rights Reserved. #### Legal Disclaimer THE INFORMATION GIVEN IN THIS INTERNET DATA SHEET SHALL IN NO EVENT BE REGARDED AS A GUARANTEE OF CONDITIONS OR CHARACTERISTICS. WITH RESPECT TO ANY EXAMPLES OR HINTS GIVEN HEREIN, ANY TYPICAL VALUES STATED HEREIN AND/OR ANY INFORMATION REGARDING THE APPLICATION OF THE DEVICE, QIMONDA HEREBY DISCLAIMS ANY AND ALL WARRANTIES AND LIABILITIES OF ANY KIND, INCLUDING WITHOUT LIMITATION WARRANTIES OF NON-INFRINGEMENT OF INTELLECTUAL PROPERTY RIGHTS OF ANY THIRD PARTY. #### Information For further information on technology, delivery terms and conditions and prices please contact your nearest Qimonda Office. #### Warnings Due to technical requirements components may contain dangerous substances. For information on the types in question please contact your nearest Qimonda Office. Under no circumstances may the Qimonda product as referred to in this Internet Data Sheet be used in - 1. Any applications that are intended for military usage (including but not limited to weaponry), or - 2. Any applications, devices or systems which are safety critical or serve the purpose of supporting, maintaining, sustaining or protecting human life (such applications, devices and systems collectively referred to as "Critical Systems"), if - a) A failure of the Qimonda product can reasonable be expected to directly or indirectly - - (i) Have a detrimental effect on such Critical Systems in terms of reliability, effectiveness or safety; or - (ii) Cause the failure of such Critical Systems; or - b) A failure or malfunction of such Critical Systems can reasonably be expected to directly or indirectly - - (i) Endanger the health or the life of the user of such Critical Systems or any other person; or - (ii) Otherwise cause material damages (including but not limited to death, bodily injury or significant damages to property, whether tangible or intangible).