# BURST CellularRAM™ #### MT45W2MW16BAFB #### **Features** - Single device supports asynchronous, page, and burst operations - VCC, VCCQ Voltages 1.70V-1.95V VCC 1.70V-2.25V VCCQ (Option W) 2.30V-2.70V VCcQ (Option V—contact factory) 2.70V-3.30V VCCQ (Option L—contact factory) - Random Access Time: 70ns - Burst Mode Write Access Continuous burst • Burst Mode Read Access 4, 8, or 16 words, or continuous burst MAX clock rate: 104 MHz (<sup>t</sup>CLK = 9.62ns) Burst initial latency: 39ns (4 clocks) @ 104 MHz <sup>t</sup>ACLK: 6.5ns @ 104 MHz Page Mode Read Access Sixteen-word page size Interpage read access: 70ns Intrapage read access: 20ns Low Power Consumption Asynchronous READ < 25mA Intrapage READ < 15mA Initial access, burst READ: (39ns [4 clocks] @ 104 MHz) < 35mA Continuous burst READ < 15mA Standby: 90µA Low-power; 110µA Standard Deep power-down < 10µA Low-Power Features Temperature Compensated Refresh (TCR) On-Chip Sensor Control Partial Array Refresh (PAR) Deep Power-Down (DPD) Mode | Figure 1: | <b>Ball Assignment 54-Ball Fl</b> | 3GA | |-----------|-----------------------------------|-----| | | | | See Table 1 on page 6 for ball descriptions, and Figure 44 on page 52 for 54-ball mechanical drawing. | Options | Designator | |------------------------------------------------------------------------------------------|-----------------------| | <ul> <li>Configuration:</li> <li>2 Meg x 16</li> <li>VCC Core Voltage Supply:</li> </ul> | MT45W <u>2</u> Mx16BA | | 1.80V – MT45 <u>W</u> xMx16BA • VCCQ I/O Voltage | W | | $3.0V - MT45WxM\underline{L}16BA$ | $L^1$ | | 2.5V – MT45WxM <u>V</u> 16BA | $V^1$ | | 1.8V – MT45WxM <u>W</u> 16BA • Package | W | | 54-ball FBGA | FB | | <ul><li>54-ball FBGA—Lead-free</li><li>Timing</li></ul> | $\mathrm{BB}^1$ | | 60ns access | $-60^{1}$ | | 70ns access | -70 | | 85ns access | -85 | | Options (continued) | Designato | |-------------------------------------------------------------------------------------------|----------------------------| | • Frequency<br>66 MHz<br>104 MHz | 6<br>1 <sup>1</sup> | | Standby Power Standard Low-power | None | | • Operating Temperature Range<br>Wireless (-25°C to +85°C)<br>Industrial (-40°C to +85°C) | L<br>WT<br>IT <sup>1</sup> | | | | #### NOTE: 1. Contact factory. Part Number Example: MT45W2MW16BAFB-706LWT # **Table of Contents** | Features | | |----------------------------------------------------|----------| | Table of Contents | 2 | | List of Tables | 3 | | List of Figures | 4 | | General Description | | | Functional Description | 9 | | Power-Up Initialization | 9 | | Bus Operating Modes | | | Asynchronous Mode | | | Page Mode READ Operation | 10 | | Burst Mode Operation | | | Mixed-Mode Operation | 12 | | Wait Operation | | | LB#/UB# Operation | 12 | | Low-Power Operation | 14 | | Standby Mode Operation | | | Temperature Compensated Refresh | 14 | | Partial Array Refresh | | | Deep Power-Down Operation | | | Configuration Registers | . 14 | | Access Using CRE | | | Software Access | | | Bus Configuration Register | | | Burst Length (BCR[2:0]) | | | Burst Wrap (BCR[3]) | | | Output Impedance (BCR[5]) | | | WAIT Configuration (BCR[8]) | | | WAIT Polarity (BCR[10]) | | | Latency Counter (BCR[13:11]) | | | Operating Mode (BCR[15]) | | | Refresh Configuration Register | | | Partial Array Refresh (RCR[2:0]) | | | Deep Power-Down (RCR[4]) | | | Temperature Compensated Refresh (RCR[6:5]) | | | Page Mode Operation (RCR[7]) | | | Absolute Maximum Ratings | | | Timing Diagrams | | | Data Sheet Designation: PRELIMINARY | | | Appendix A | | | How Extended Timings Impact CellularRAM Operation | | | Introduction | | | Asynchronous WRITE Operation | | | Extended WRITE Timing—Asynchronous WRITE Operation | | | Page Mode READ Operation | | | Burst-Mode Operation | | | Summary | 54<br>55 | | KEVISION MISIOTY | - 55 | ### **List of Tables** | Table 1: | FBGA Ball Descriptions | . 6 | |-----------|----------------------------------------------------------------------------------------|-----| | Table 2: | Bus Operations – Asynchronous Mode | . 7 | | Table 3: | Bus Operations – Burst Mode | | | Table 4: | Abbreviated Component Marks – CellularRAM FBGA-Packaged Components | . 8 | | Table 5: | Bus Configuration Register Definition | 17 | | Table 6: | Sequence and Burst Length | 18 | | Table 7: | Latency Configuration | 20 | | Table 8: | Refresh Configuration Register Mapping | 21 | | Table 9: | 32Mb Address Patterns for PAR (RCR[4] = 1) | 22 | | Table 10: | Electrical Characteristics and Operating Conditions | | | Table 11: | Temperature Compensated Refresh Specifications and Conditions | 23 | | Table 12: | Partial Array Refresh Specifications and Conditions | | | Table 13: | Deep Power-Down Specifications | | | Table 14: | Capacitance | | | Table 15: | Output Load Circuit | 25 | | Table 16: | Asynchronous READ Cycle Timing Requirements | | | Table 17: | Burst READ Cycle Timing Requirements | | | Table 18: | Asynchronous WRITE Cycle Timing Requirements | | | Table 19: | Burst WRITE Cycle Timing Requirements | | | Table 20: | Initialization Timing Parameters | | | Table 21: | Asynchronous READ Timing Parameters | | | Table 22: | Asynchronous READ Timing Parameters Using ADV# | | | Table 23: | Asynchronous READ Timing Parameters—Page Mode Operation | | | Table 24: | Burst READ Timing Parameters—Single Access | | | Table 25: | Burst READ Timing Parameters—4-Word Burst | | | Table 26: | Burst READ Timing Parameters—4-Word Burst with LB#/UB# | | | Table 27: | Burst READ Timing Parameters—Burst Suspend | | | Table 28: | Burst READ Timing Parameters—BCR[8] = 0 | | | Table 29: | Asynchronous WRITE Timing Parameters—CE#-Controlled | | | Table 30: | Asynchronous WRITE Timing Parameters—LB#/UB#-Controlled | | | Table 31: | Asynchronous WRITE Timing Parameters—WE#-Controlled | | | Table 32: | Asynchronous WRITE Timing Parameters Using ADV# | | | Table 33: | Burst WRITE Timing Parameters | | | Table 34: | Burst WRITE Timing Parameters—BCR[8] = 0 | | | Table 35: | WRITE Timing Parameters—Burst WRITE Followed by Burst READ | | | Table 36: | READ Timing Parameters—Burst WRITE Followed by Burst READ | | | Table 37: | WRITE Timing Parameters—Async WRITE Followed by Burst READ | | | Table 38: | READ Timing Parameters—Async WRITE Followed by Burst READ | | | Table 39: | WRITE Timing Parameters—Async WRITE Followed by Burst READ—ADV# LOW | | | Table 40: | READ Timing Parameters—Async WRITE Followed by Burst READ—ADV# LOW | | | Table 41: | Burst READ Timing Parameters—Burst READ Followed by Async WRITE (WE#-Control) | | | Table 42: | Asynchronous WRITE Timing Parameters—Burst READ Followed by Async WRITE (WE#-Control). | | | Table 43: | Burst READ Timing Parameters—Burst READ Followed by Async WRITE Using ADV# | | | Table 44: | Asynchronous WRITE Timing Parameters—Burst READ Followed by Async WRITE Using ADV# | | | Table 45: | WRITE Timing Parameters—Async WRITE Followed by Async READ—ADV# LOW | | | Table 46: | READ Timing Parameters—Async WRITE Followed by Async READ—ADV# LOW | | | Table 47: | WRITE Timing Parameters—Async WRITE Followed by Async READ | | | Table 48: | READ Timing Parameters—Async WRITE Followed by Async READ | | | Table 49: | Extended Cycle Impact on READ and WRITE Cycles | 5.3 | ## **List of Figures** | Figure 1 | Ball Assignment 54-Ball FBGA | 1 | |-----------|-----------------------------------------------------------------------------------|----| | Figure 2 | Functional Block Diagram – 4 Meg x 16 and 2 Meg x 16 | 5 | | Figure 3 | Power-Up Initialization Timing | 9 | | Figure 4 | READ Operation (ADV = LOW) | 9 | | Figure 5 | WRITE Operation (ADV = LOW) | 9 | | Figure 6 | Page Mode READ Operation (ADV = LOW) | 10 | | Figure 7 | Burst Mode READ (4-word burst) | 11 | | Figure 8 | Burst Mode WRITE (4-word burst) | 11 | | Figure 9 | Wired or WAIT Configuration | 12 | | Figure 10 | Refresh Collision During READ Operation | 13 | | Figure 11 | Refresh Collision During WRITE Operation | 13 | | Figure 12 | Configuration Register WRITE in Asynchronous Mode Followed by READ | 15 | | Figure 13 | Configuration Register WRITE in Synchronous Mode Followed by READ | 15 | | Figure 14 | Load Configuration Register | 16 | | Figure 15 | Read Configuration Register | 16 | | Figure 16 | WAIT Configuration (BCR[8] = 0) | 19 | | Figure 17 | WAIT Configuration (BCR[8] = 1) | | | Figure 18 | WAIT Configuration During Burst Operation | 19 | | Figure 19 | Latency Counter | 20 | | Figure 20 | AC Input/Output Reference Waveform | | | Figure 21 | Output Load Circuit | | | Figure 22 | Initialization Period | | | Figure 23 | Asynchronous READ | | | Figure 24 | Asynchronous READ Using ADV# | | | Figure 25 | Page Mode READ | | | Figure 26 | Single-Access Burst READ Operation | | | Figure 27 | 4-Word Burst READ Operation | | | Figure 28 | 4-Word Burst READ Operation (with LB#/UB#) | | | Figure 29 | READ Burst Suspend | | | Figure 30 | Continuous Burst READ with Output Delay, $BCR[8] = 0(1)$ for End-of-Row Condition | | | Figure 31 | CE#-Controlled Asynchronous WRITE | | | Figure 32 | LB#/UB#-Controlled Asynchronous WRITE | | | Figure 33 | WE#-Controlled Asynchronous WRITE | | | Figure 34 | Asynchronous WRITE Using ADV# | | | Figure 35 | Burst WRITE Operation | | | Figure 36 | Continuous Burst WRITE with Output Delay, BCR[8] = 0(1) for End-of-Row Condition | | | Figure 37 | Burst WRITE Followed by Burst READ | | | Figure 38 | Asynchronous WRITE Followed by Burst READ | | | Figure 39 | Asynchronous WRITE Followed By Burst READ—ADV# LOW | | | Figure 40 | Burst READ Followed by Asynchronous WRITE (WE#-Controlled) | | | Figure 41 | Burst READ Followed by Asynchronous WRITE Using ADV# | | | Figure 42 | Asynchronous WRITE Followed by Asynchronous READ—ADV# LOW | | | Figure 43 | Asynchronous WRITE Followed by Asynchronous READ | | | Figure 44 | 54-Ball FBGA | | | Figure 45 | Extended Timing for <sup>t</sup> CEM, Page Mode Disabled | | | Figure 46 | Extended Timing for <sup>t</sup> TM | | | Figure 47 | Extended WRITE Operation | 54 | #### **General Description** Micron<sup>®</sup> CellularRAM™ products are high-speed, CMOS dynamic random access memories developed for low-power, portable applications. The MT45W2MW16BA is a 32Mb device organized as 2 Meg x 16 bits. These devices include an industry-standard burst mode Flash interface that dramatically increases read/write bandwidth compared with other low-power SRAM or Pseudo SRAM offerings. To operate seamlessly on a burst Flash bus, Cellular-RAM products incorporate a transparent self-refresh mechanism. The hidden refresh requires no additional support from the system memory controller and has no significant impact on device read/write performance. Two user-accessible control registers define device operation. The bus configuration register (BCR) defines how the CellularRAM device interacts with the system memory bus and is nearly identical to its counterpart on burst mode Flash devices. The refresh configuration register (RCR) is used to control how refresh is performed on the DRAM array. These registers are automatically loaded with default settings during power-up and can be updated anytime during normal operation. Special attention has been focused on standby current consumption during self refresh. CellularRAM products include three system-accessible mechanisms to minimize standby current. Partial array refresh (PAR) limits refresh to only that part of the DRAM array that contains essential data. Temperature compensated refresh (TCR) uses an on-chip sensor to adjust the refresh rate to match the device temperature. The refresh rate decreases at lower temperatures to minimize current consumption during standby. TCR can also be set by the system for maximum device temperatures of +85°C, +45°C, and +15°C. Deep power-down (DPD) halts the refresh operation altogether and is used when no vital information is stored in the device. These three refresh mechanisms are accessed through the RCR. Figure 2: Functional Block Diagram—2 Meg x 16 #### NOTE: Functional block diagrams illustrate simplified device operation. See truth table, ball descriptions, and timing diagrams for detailed information. # **Table 1: FBGA Ball Descriptions** | FBGA<br>ASSIGNMENT | SYMBOL | TYPE | DESCRIPTION | |---------------------------------------------------------------------------------------------------|----------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | A3, A4, A5, B3,<br>B4, C3, C4, D4,<br>H2, H3, H4, H5,<br>G3, G4, F3, F4,<br>E4, D3, H1, G2,<br>H6 | A[20:0] | Input | Address Inputs: Inputs for addresses during READ and WRITE operations. Addresses are internally latched during READ and WRITE cycles. The address lines are also used to define the value to be loaded into the bus configuration register or the refresh configuration register. | | J2 | CLK | Input | Clock: Synchronizes the memory to the system operating frequency during synchronous operations. When configured for synchronous operation, the address is latched on the first rising CLK edge when ADV# is active. CLK is static (HIGH or LOW) during asynchronous access READ and WRITE operations and during PAGE READ ACCESS operations. | | J3 | ADV# | Input | Address Valid: Indicates that a valid address is present on the address inputs. Addresses can be latched on the rising edge of ADV# during asynchronous READ and WRITE operations. ADV# can be held LOW during asynchronous READ and WRITE operations. | | A6 | CRE | Input | Configuration Register Enable: When CRE is HIGH, WRITE operations load the refresh configuration register or bus configuration register. | | В5 | CE# | Input | Chip Enable: Activates the device when LOW. When CE# is HIGH, the device is disabled and goes into standby or deep power-down mode. | | A2 | OE# | Input | Output Enable: Enables the output buffers when LOW. When OE# is HIGH, the output buffers are disabled. | | G5 | WE# | Input | Write Enable: Determines if a given cycle is a WRITE cycle. If WE# is LOW, the cycle is a WRITE to either a configuration register or to the memory array. | | A1 | LB# | Input | Lower Byte Enable. DQ[7:0] | | B2 | UB# | Input | Upper Byte Enable. DQ[15:8] | | B6, C5, C6, D5,<br>E5, F5, F6, G6,<br>B1, C1, C2, D2,<br>E2, F2, F1, G1 | DQ[15:0] | Input/<br>Output | Data Inputs/Outputs. | | J1 | WAIT | Output | Wait: Provides data-valid feedback during burst READ and WRITE operations. The signal is gated by CE#. WAIT is used to arbitrate collisions between refresh and READ/WRITE operations. WAIT is asserted when a burst crosses a row boundary. WAIT is also used to mask the delay associated with opening a new internal page. WAIT is asserted and should be ignored during asynchronous and page mode operations. WAIT is High-Z when CE# is HIGH. | | E3, J4, J5, J6 | NC | _ | Not internally connected. | | D6 | Vcc | Supply | Device Power Supply: (1.70V–1.95V) Power supply for device core operation. | | E1 | VccQ | Supply | I/O Power Supply: (1.70V–1.95V) Power supply for input/output buffers. | | E6 | Vss | Supply | Vss must be connected to ground. | | D1 | VssQ | Supply | VssQ must be connected to ground. | #### NOTE: The CLK and ADV# inputs can be tied to Vss if the device is always operating in asynchronous or page mode. WAIT will be asserted but should be ignored during asynchronous and page mode operations. # **Table 2: Bus Operations—Asynchronous Mode** | MODE | POWER | CLK <sup>1</sup> | ADV# | CE# | OE# | WE# | CRE | LB#/<br>UB# | WAIT <sup>2</sup> | DQ[15:0] <sup>3</sup> | NOTES | |---------------------------|--------------------|------------------|------|-----|-----|-----|-----|-------------|-------------------|-----------------------|-------| | Read | Active | Х | L | L | L | Н | L | L | Low-Z | Data-Out | 4 | | Write | Active | Х | L | L | Х | L | L | L | Low-Z | Data-In | 4 | | Standby | Standby | Х | Х | Н | Х | Х | L | Х | High-Z | High-Z | 5, 6 | | No Operation | Idle | Х | Х | L | Х | Х | L | Х | Low-Z | Х | 4, 6 | | Configuration<br>Register | Active | Х | L | L | Н | L | Н | Х | Low-Z | High-Z | | | DPD | Deep<br>Power-Down | Х | Х | Н | Х | Х | Х | Х | High-Z | High-Z | 7 | # **Table 3: Bus Operations—Burst Mode** | MODE | POWER | CLK <sup>1</sup> | ADV# | CE# | OE# | WE# | CRE | LB#/<br>UB# | WAIT <sup>2</sup> | DQ[15:0] <sup>3</sup> | NOTES | |---------------------------|--------------------|------------------|------|-----|-----|-----|-----|-------------|-------------------|------------------------|-------| | Async Read | Active | Х | L | L | L | Н | L | L | Low-Z | Data-Out | 4 | | Async Write | Active | Х | L | L | Х | L | L | L | Low-Z | Data-In | 4 | | Standby | Standby | Х | Х | Н | Х | Х | L | Х | High-Z | High-Z | 5, 6 | | No Operation | Idle | Х | Х | L | Х | Х | L | Х | Low-Z | Х | 4, 6 | | Initial Burst<br>Read | Active | £ | L | L | Х | Н | L | L | Low-Z | Data-Out | 4, 8 | | Initial Burst<br>Write | Active | £ | L | L | Н | L | L | Х | Low-Z | Data-In | 4, 8 | | Burst<br>Continue | Active | £ | Н | L | Х | Х | L | Х | Low-Z | Data-In or<br>Data-Out | 4, 8 | | Burst Suspend | Active | Х | Х | L | Н | Х | L | Х | Low-Z | High-Z | 4, 8 | | Configuration<br>Register | Active | £ | L | L | Н | L | Н | Х | Low-Z | High-Z | 8 | | DPD | Deep<br>Power-Down | Х | Х | Н | Х | Х | Х | Х | High-Z | High-Z | 7 | - 1. CLK may be HIGH or LOW, but must be static during async read, async write, burst suspend, and DPD modes; and to achieve standby power during standby and active modes. - 2. The WAIT polarity is configured through the bus configuration register (BCR[10]). - 3. When LB# and UB# are in select mode (LOW), DQ[15:0] are affected. When only LB# is in select mode, DQ[7:0] are affected. When only UB# is in the select mode, DQ[15:8] are affected. - 4. The device will consume active power in this mode whenever addresses are changed. - 5. When the device is in standby mode, address inputs and data inputs/outputs are internally isolated from any external influence. - 6. VIN = VCCQ or 0V; all device balls must be static (unswitched) in order to achieve standby current. - 7. DPD is maintained until RCR is reconfigured. - 8. Burst mode operation is initialized through the bus configuration register (BCR[15]). # Table 4: Abbreviated Component Marks— CellularRAM FBGA-Packaged Components | PART NUMBER | ENGINEERING<br>SAMPLE | QUALIFIED<br>SAMPLE | |-----------------------|-----------------------|---------------------| | MT45W2MW16BAFB-701 WT | PX408 <sup>1</sup> | PW408 <sup>1</sup> | | MT45W2MW16BAFB-706 WT | PX406 | PW406 | | MT45W2MW16BAFB-856 WT | PX409 | PW409 | #### NOTE: 1. Contact factory for availability. ### **Functional Description** In general, the MT45W2MW16BA device is a high-density alternative to SRAM and Pseudo SRAM products, popular in low-power, portable applications. The MT45W2MW16BA contains 33,554,432 bits organized as 2,097,152 addresses by 16 bits. The device implements the same high-speed bus interface found on burst mode Flash products. The CellularRAM bus interface supports both asynchronous and burst mode transfers. Page mode accesses are also included as a bandwidth-enhancing extension to the asynchronous read protocol. #### Power-Up Initialization CellularRAM products include an on-chip voltage sensor used to launch the power-up initialization process. Initialization will configure the BCR and the RCR with their default settings (see Table 5 on page 17 and Table 8 on page 21). VCC and VCCQ must be applied simultaneously. When they reach a stable level at or above 1.70V, the device will require 150µs to complete its self-initialization process. During the initialization period, CE# should remain HIGH. When initialization is complete, the device is ready for normal operation. Figure 3: Power-Up Initialization Timing #### **Bus Operating Modes** The MT45W2MW16BA CellularRAM product incorporates a burst mode interface found on Flash products targeting low-power, wireless applications. This bus interface supports asynchronous, page mode, and burst mode read and write transfers. The specific interface supported is defined by the value loaded into the bus configuration register. Page mode is controlled by the refresh configuration register (RCR[7]). #### **Asynchronous Mode** CellularRAM products power up in the asynchronous operating mode. This mode uses the industry-standard SRAM control bus (CE#, OE#, WE#, LB#/UB#). READ operations (Figure 4) are initiated by bringing CE#, OE#, and LB#/UB# LOW while keeping WE# HIGH. Valid data will be driven out of the I/Os after the specified access time has elapsed. WRITE operations (Figure 5) occur when CE#, WE#, and LB#/ UB# are driven LOW. During asynchronous WRITE operations, the OE# level is a "Don't Care," and WE# will override OE#. The data to be written is latched on the rising edge of CE#, WE#, or LB#/UB# (whichever occurs first). Asynchronous operations (page mode disabled) can either use the ADV input to latch the address, or ADV can be driven LOW during the entire READ/WRITE operation. During asynchronous operation, the CLK input must be static (HIGH or LOW—no transition). WAIT will be driven while the device is enabled and its state should be ignored. Figure 4: READ Operation (ADV = LOW) NOTE: ADV must remain LOW for page mode operation. Figure 5: WRITE Operation (ADV = LOW) #### Page Mode READ Operation Page mode is a performance-enhancing extension to the legacy asynchronous READ operation. In page-mode-capable products, an initial asynchronous read access is performed, then adjacent addresses can be read quickly by simply changing the low-order address. Addresses A[3:0] are used to determine the members of the 16-address CellularRAM page. Addresses A[4] and higher must remain fixed during the entire page mode access. Figure 6 shows the timing for a page mode access. Page mode takes advantage of the fact that adjacent addresses can be read in a shorter period of time than random addresses. WRITE operations do not include comparable page mode functionality. During asynchronous page mode operation, the CLK input must be held LOW. CE# must be driven HIGH upon completion of a page mode access. WAIT will be driven while the device is enabled and its state should be ignored. Page mode is enabled by setting RCR[7] to HIGH. WRITE operations do not include comparable page mode functionality. ADV must be driven LOW during all page mode read accesses. Figure 6: Page Mode READ Operation (ADV = LOW) #### **Burst Mode Operation** Burst mode operations enable high-speed synchronous READ and WRITE operations. Burst operations consist of a multi-clock sequence that must be performed in an ordered fashion. After CE# goes LOW, the address to access is latched on the next rising edge of CLK that ADV# is LOW. During this first clock rising edge, WE# indicates whether the operation is going to be a READ (WE# = HIGH, Figure 7 on page 11) or WRITE (WE# = LOW, Figure 8 on page 11). The size of a burst can be specified in the BCR as either a fixed length or continuous. Fixed-length bursts consist of four, eight, or sixteen words. Continuous bursts have the ability to start at a specified address and burst through the entire memory. The latency count stored in the BCR defines the number of clock cycles that elapse before the initial data value is transferred between the processor and CellularRAM device. The WAIT output will be asserted as soon as a burst is initiated, and will be de-asserted to indicate when data is to be transferred into (or out of) the memory. WAIT will again be asserted if the burst crosses a row boundary. Once the CellularRAM device has restored the previous row's data and accessed the next row, WAIT will be de-asserted and the burst can continue (see Figure 30 on page 38). The processor can access other devices without incurring the timing penalty of the initial latency for a new burst by suspending burst mode. Bursts are suspended by stopping CLK. CLK can be stopped HIGH or LOW. If another device will use the data bus while the burst is suspended, OE# should be taken HIGH to disable the CellularRAM outputs; otherwise, OE# can remain LOW. Note that the WAIT output will continue to be active, and as a result no other devices should directly share the WAIT connection to the controller. To continue the burst sequence, OE# is taken LOW, then CLK is restarted after valid data is available on the bus. See the APPENDIX A on page 53 for restrictions on the maximum CE# LOW time during burst operations. If a burst suspension will cause CE# to remain LOW for longer than <sup>t</sup>CEM, CE# should be taken HIGH and the burst restarted with a new CE# LOW/ADV# LOW cycle. #### NOTE: 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. #### NOTE: 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. #### **Mixed-Mode Operation** The device can support a combination of synchronous READ and asynchronous WRITE operations when the BCR is configured for synchronous operation. The asynchronous WRITE operation requires that the clock (CLK) remain static (HIGH or LOW) during the entire sequence. The ADV# signal can be used to latch the target address, or it can remain LOW during the entire WRITE operation. CE# must return HIGH when transitioning between mixed-mode operations. Note that the <sup>t</sup>CKA period is the same as a READ or WRITE cycle. This time is required to ensure adequate refresh. Mixed-mode operation facilitates a seamless interface to legacy burst mode Flash memory controllers. See Figure 38 on page 46 for the "Asynchronous WRITE Followed by Burst READ" timing diagram. ### **WAIT Operation** The WAIT output on a CellularRAM device is typically connected to a shared, system-level WAIT signal (see Figure 9 below). The shared WAIT signal is used by the processor to coordinate transactions with multiple memories on the synchronous bus. **Figure 9: Wired or WAIT Configuration** Once a READ or WRITE operation has been initiated, WAIT goes active to indicate that the Cellular-RAM device requires additional time before data can be transferred. For READ operations, WAIT will remain active until valid data is output from the device. For WRITE operations, WAIT will indicate to the memory controller when data will be accepted into the CellularRAM device. When WAIT transitions to an inactive state, the data burst will progress on successive clock edges. CE# must remain asserted during WAIT cycles (WAIT asserted and WAIT configuration BCR[8] = 1). Bringing CE# HIGH during WAIT cycles may cause data corruption. (Note that for BCR[8] = 0, the actual WAIT cycles end one cycle after WAIT deasserts, and for row boundary crossings, start one cycle after the WAIT signal asserts.) The WAIT output also performs an arbitration role when a READ or WRITE operation is launched while an on-chip refresh is in progress. If a collision occurs, the WAIT pin is asserted for additional clock cycles until the refresh has completed (see Figures 10 and 11 on page 13). When the refresh operation has completed, the READ or WRITE operation will continue normally. WAIT is also asserted when a continuous READ or WRITE burst crosses a row boundary. The WAIT assertion allows time for the new row to be accessed, and permits any pending refresh operations to be performed. #### LB#/UB# Operation The LB# enable and UB# enable signals support byte-wide data transfers. During READ operations, the enabled byte(s) are driven onto the DQs. The DQs associated with a disabled byte are put into a High-Z state during a READ operation. During WRITE operations, any disabled bytes will not be transferred to the RAM array and the internal value will remain unchanged. During an asynchronous WRITE cycle, the data to be written is latched on the rising edge of CE#, WE#, LB#, or UB#, whichever occurs first. When both the LB# and UB# are disabled (HIGH) during an operation, the device will disable the data bus from receiving or transmitting data. Although the device will seem to be deselected, it remains in an active mode as long as CE# remains LOW. #### NOTE: 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. #### NOTE: 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. #### **Low-Power Operation** ### **Standby Mode Operation** During standby, the device current consumption is reduced to the level necessary to perform the DRAM refresh operation. Standby operation occurs when CE# is HIGH. The device will enter a reduced power state upon completion of a READ or WRITE operation, or when the address and control inputs remain static for an extended period of time. This mode will continue until a change occurs to the address or control inputs. #### **Temperature Compensated Refresh** Temperature compensated refresh (TCR) allows for adequate refresh at different temperatures. This CellularRAM device includes an on-chip temperature sensor. When the sensor is enabled, it continually adjusts the refresh rate according to the operating temperature. The on-chip sensor is enabled by default. Three fixed refresh rates are also available, corresponding to temperature thresholds of +15°C, +45°C, and +85°C. The setting selected must be for a temperature higher than the case temperature of the Cellular-RAM device. If the case temperature is +35°C, the system can minimize self-refresh current consumption by selecting the +45°C setting. The +15°C setting would result in inadequate refreshing and cause data corruption. # **Partial Array Refresh** Partial array refresh (PAR) restricts refresh operation to a portion of the total memory array. This feature enables the device to reduce standby current by refreshing only that part of the memory array required by the host system. The refresh options are full array, three-quarters array, one-half array, one-quarter array, or none of the array. The mapping of these partitions can start at either the beginning or the end of the address map (see Table 9 on page 22). READ and WRITE operations to address ranges receiving refresh will not be affected. Data stored in addresses not receiving refresh will become corrupted. When reenabling additional portions of the array, the new portions are available immediately upon writing to the RCR. ## **Deep Power-Down Operation** Deep power-down (DPD) operation disables all refresh-related activity. This mode is used if the system does not require the storage provided by the Cellular-RAM device. Any stored data will become corrupted when DPD is enabled. When refresh activity has been re-enabled by rewriting the RCR, the CellularRAM device will require 150µs to perform an initialization procedure before normal operations can resume. During this 150µs period, the current consumption will be higher than the specified standby levels, but considerably lower than the active current specification. DPD cannot be enabled or disabled by writing to the RCR using the software access sequence; the RCR should be accessed using CRE instead. ## **Configuration Registers** Two user-accessible configuration registers define the device operation. The bus configuration register (BCR) defines how the CellularRAM interacts with the system memory bus and is nearly identical to its counterpart on burst mode Flash devices. The refresh configuration register (RCR) is used to control how refresh is performed on the DRAM array. These registers are automatically loaded with default settings during power-up, and can be updated any time the devices are operating in a standby state. #### Access Using CRE The configuration registers are loaded using either a synchronous or an asynchronous WRITE operation when the configuration register enable (CRE) input is HIGH (see Figures 12 and 13 on page 15). When CRE is LOW, a READ or WRITE operation will access the memory array. The register values are placed on address pins A[20:0]. In an asynchronous WRITE, the values are are latched into the configuration register on the rising edge of ADV#, CE#, or WE#, whichever occurs first; LB# and UB# are "Don't Care." Access using CRE is WRITE only. The BCR is accessed when A[19] is HIGH; the RCR is accessed when A[19] is LOW. Figure 12: Configuration Register WRITE in Asynchronous Mode Followed by READ ARRAY Operation NOTE: 1. A[19] = LOW to load RCR; A[19] = HIGH to load BCR. Figure 13: Configuration Register WRITE in Synchronous Mode Followed by READ ARRAY Operation<sup>1</sup> - 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. - 2. A[19] = LOW to load RCR; A[19] = HIGH to load BCR. - 3. CE# must remain LOW to complete a burst-of-one WRITE. WAIT must be monitored—additional WAIT cycles caused by refresh collisions require a corresponding number of additional CE# LOW cycles. #### Software Access Software access of the configuration registers uses a sequence of asynchronous READ and asynchronous WRITE operations. The contents of the configuration registers can be read or modified using the software sequence. The configuration registers are loaded using a fourstep sequence consisting of two asynchronous READ operations followed by two asynchronous WRITE operations (see Figure 14). The read sequence is virtually identical except that an asynchronous READ is performed during the fourth operation (see Figure 15). The address used during all READ and WRITE operations is the highest address of the CellularRAM device being accessed (1FFFFFh for 32Mb); the contents of this address are not changed by using this sequence. The data value presented during the third operation (WRITE) in the sequence defines whether the BCR or the RCR is to be accessed. If the data is 0000h, the sequence will access the RCR; if the data is 0001h, the sequence will access the BCR. During the fourth operation, the data bus is used to transfer data in to or out of the configuration registers. The use of the software sequence does not affect the ability to perform the standard (CRE-controlled) method of loading the configuration registers. However, the software nature of this access mechanism eliminates the need for the control register enable (CRE) pin. If the software mechanism is used, the CRE pin can simply be tied to Vss. The port line often used for CRE control purposes is no longer required. Software access of the RCR should not be used to enter or exit DPD. # **Figure 14: Load Configuration Register** **Figure 15: Read Configuration Register** #### NOTE: CE# must be HIGH for 150ns before performing the cycle that reads a configuration register. ### **Bus Configuration Register** The BCR defines how the CellularRAM device interacts with the system memory bus. Page mode operation is enabled by a bit contained in the RCR. Table 5 on page 17 describes the control bits in the BCR. At power-up, the BCR is set to 9D4Fh. The BCR is accessed using CRE and A[19] HIGH, or through the configuration register software sequence with DQ = 0001h on the third cycle. **Table 5: Bus Configuration Register Definition** #### NOTE: 1. All burst WRITEs are continuous. ### **Table 6: Sequence and Burst Length** | BURST WRAP | | WRAP STARTING BURS LENGT | | 8-WORD<br>BURST LENGTH | 16-WORD BURST LENGTH | CONTINUOUS BURST | | | |------------|------|--------------------------|---------|------------------------|-------------------------------------------|----------------------|--|--| | BCR[3] | WRAP | (DECIMAL) | LINEAR | LINEAR | LINEAR | LINEAR | | | | | | 0 | 0-1-2-3 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7-8-9-10-11-12-13-14-15 | 0-1-2-3-4-5-6 | | | | | | 1 | 1-2-3-0 | 1-2-3-4-5-6-7-0 | 1-2-3-4-5-6-7-8-9-10-11-12-13-14-15-0 | 1-2-3-4-5-6-7 | | | | | | 2 | 2-3-0-1 | 2-3-4-5-6-7-0-1 | 2-3-4-5-6-7-8-9-10-11-12-13-14-15-0-1 | 2-3-4-5-6-7-8 | | | | | | 3 | 3-0-1-2 | 3-4-5-6-7-0-1-2 | 3-4-5-6-7-8-9-10-11-12-13-14-15-0-1-2 | 3-4-5-6-7-8-9 | | | | | | 4 | | 4-5-6-7-0-1-2-3 | 4-5-6-7-8-9-10-11-12-13-14-15-0-1-2-3 | 4-5-6-7-8-9-10 | | | | 0 | Yes | 5 | | 5-6-7-0-1-2-3-4 | 5-6-7-8-9-10-11-12-13-14-15-0-1-2-3-4 | 5-6-7-8-9-10-11 | | | | | | 6 | | 6-7-0-1-2-3-4-5 | 6-7-8-9-10-11-12-13-14-15-0-1-2-3-4-5 | 6-7-8-9-10-11-12- | | | | | | 7 | | 7-0-1-2-3-4-5-6 | 7-8-9-10-11-12-13-14-15-0-1-2-3-4-5-6 | 7-8-9-10-11-12-13 | | | | | | | | | | | | | | | | 14 | | | 14-15-0-1-2-3-4-5-6-7-8-9-10-11-12-13 | 14-15-16-17-18-19-20 | | | | | | 15 | | | 15-0-1-2-3-4-5-6-7-8-9-10-11-12-13-14 | 15-16-17-18-19-20-21 | | | | | | 0 | 0-1-2-3 | 0-1-2-3-4-5-6-7 | 0-1-2-3-4-5-6-7-8-9-10-11-12-13-14-15 | 0-1-2-3-4-5-6 | | | | | | 1 | 1-2-3-4 | 1-2-3-4-5-6-7-8 | 1-2-3-4-5-6-7-8-9-10-11-12-13-14-15-16 | 1-2-3-4-5-6-7 | | | | | 2 | | 2-3-4-5 | 2-3-4-5-6-7-8-9 | 2-3-4-5-6-7-8-9-10-11-12-13-14-15-16-17 | 2-3-4-5-6-7-8 | | | | | | 3 | 3-4-5-6 | 3-4-5-6-7-8-9-10 | 3-4-5-6-7-8-9-10-11-12-13-14-15-16-17-18 | 3-4-5-6-7-8-9 | | | | | | 4 | | 4-5-6-7-8-9-10-11 | 4-5-6-7-8-9-10-11-12-13-14-15-16-17-18-19 | 4-5-6-7-8-9-10 | | | | 1 | No | 5 | | 5-6-7-8-9-10-11-12 | 5-6-7-8-9-10-11-12-1315-16-17-18-19-20 | 5-6-7-8-9-10-11 | | | | | | 6 | | 6-7-8-9-10-11-12-13 | 6-7-8-9-10-11-12-13-1416-17-18-19-20-21 | 6-7-8-9-10-11-12 | | | | | | 7 | | 7-8-9-10-11-12-13-14 | 7-8-9-10-11-12-13-1417-18-19-20-21-22 | 7-8-9-10-11-12-13 | | | | | | | | | | | | | | | | 14 | | | 14-15-16-17-18-1923-24-25-26-27-28-29 | 14-15-16-17-18-19-20 | | | | | | 15 | | | 15-16-17-18-19-2024-25-26-27-28-29-30 | 15-16-17-18-19-20-21 | | | # Burst Length (BCR[2:0]) Default = Continuous Burst Burst lengths define the number of words the device outputs during a burst READ operation. The device supports a burst length of 4, 8, or 16 words. The device can also be set in continuous burst mode where data is output sequentially without regard to address boundaries. WRITE bursts are always performed using continuous burst mode. #### Burst Wrap (BCR[3]) Default = Burst No Wrap The burst wrap option determines if a 4-, 8-, or 16-word burst READ wraps within the burst length or steps through sequential addresses. If the wrap option is not enabled, the device outputs data from sequential addresses without regard to burst boundaries. When continuous burst operation is selected, the internal address wraps to 000000h if the device is read past the last address. # Output Impedance (BCR[5]) Default = Outputs Use Full Drive Strength The output driver strength can be altered to adjust for different data bus loading scenarios. The reduced-strength option should be more than adequate in stacked chip (Flash + CellularRAM) environments when there is a dedicated memory bus. The reduced-drive-strength option is included to minimize noise generated on the data bus during READ operations. Normal output impedance should be selected when using a discrete CellularRAM device in a more heavily loaded data bus environment. Partial drive is approximately one-quarter full drive strength. Outputs are configured at full drive strength during testing. # WAIT Configuration (BCR[8]) Default = WAIT Transitions One Clock Before Data Valid/Invalid The WAIT configuration bit is used to determine when WAIT transitions between the asserted and the de-asserted state with respect to valid data presented on the data bus. The memory controller will use the WAIT signal to coordinate data transfer during synchronous READ and WRITE operations. When BCR[8] = 0, data will be valid or invalid on the clock edge immediately after WAIT transitions to the de-asserted or asserted state, respectively (Figures 16 and 18). When A8 = 1, the WAIT signal transitions one clock period prior to the data bus going valid or invalid (Figures 17 and 16). # WAIT Polarity (BCR[10]) Default = WAIT Active HIGH The WAIT polarity bit indicates whether an asserted WAIT output should be HIGH or LOW. This bit will determine whether the WAIT signal requires a pull-up or pull-down resistor to maintain the de-asserted state. ## Figure 16: WAIT Configuration (BCR[8] = 0) #### NOTE: Note: Data valid/invalid immediately after WAIT transitions (BCR[8] = 0). See Figure 18. #### Figure 17: WAIT Configuration (BCR[8] = 1) #### NOTE: 1. Note: Valid/invalid data delayed for one clock after WAIT transitions (BCR[8] = 1). See Figure 18. #### NOTE: 1. Non-default BCR setting: WAIT active LOW. # Latency Counter (BCR[13:11]) Default = Three-Clock Latency The latency counter bits determine how many clocks occur between the beginning of a READ or WRITE operation and the first data value transferred. Only latency code two (three clocks) or latency code three (four clocks) is allowed (see Table 7 and Figure 19 below). # Operating Mode (BCR[15]) Default = Asynchronous Operation The operating mode bit selects either synchronous burst operation or the default asynchronous mode of operation. **Table 7: Latency Configuration** | LATENCY CONFIGURATION CODE | MAX INPUT CLK FREQUENCY (MHz) | | | | | | | |----------------------------|-------------------------------|--------------------------|--------------------------|--|--|--|--| | LAILNET CONTIGURATION CODE | -701 | -706 | -856 | | | | | | 2 (3 clocks) | 66 (15.2ns) | 44 <sup>1</sup> (22.7ns) | 44 <sup>1</sup> (22.7ns) | | | | | | 3 (4 clocks) – default | 104 (9.62ns) | 66 (15.2ns) | 66 (15.2ns) | | | | | #### NOTE: 1. Clock rates below 50 MHz are allowed as long as <sup>t</sup>CSP specifications are met. **Figure 19: Latency Counter** ### Refresh Configuration Register The refresh configuration register (RCR) defines how the CellularRAM device performs its transparent self refresh. Altering the refresh parameters can dramatically reduce current consumption during standby mode. Page mode control is also embedded into the RCR. Table 8 below describes the control bits used in the RCR. At power-up, the RCR is set to 0010h. The RCR is accessed using CRE and A[19] LOW; or through the configuration register software access sequence with DQ = 0000h on the third cycle (see Configuration Registers on page 14.) ### Partial Array Refresh (RCR[2:0]) Default = Full Array Refresh The PAR bits restrict refresh operation to a portion of the total memory array. This feature allows the device to reduce standby current by refreshing only that part of the memory array required by the host system. The refresh options are full array, three-quarters array, one-half array, one-quarter array, or none of the array. The mapping of these partitions can start at either the beginning or the end of the address map (see Table 9 on page 22. **Table 8: Refresh Configuration Register Mapping** ### **Table 9: 32Mb Address Patterns for PAR (RCR[4] = 1)** | RCR[2] | RCR[1] | RCR[0] | ACTIVE SECTION | ADDRESS SPACE | SIZE | DENSITY | |--------|--------|--------|-----------------------|-----------------|--------------|---------| | 0 | 0 | 0 | Full die | 000000h-1FFFFFh | 2 Meg x 16 | 32Mb | | 0 | 0 | 1 | Three-quarters of die | 000000h-17FFFFh | 1.5 Meg x 16 | 24Mb | | 0 | 1 | 0 | One-half of die | 000000h-0FFFFh | 1 Meg x 16 | 16Mb | | 0 | 1 | 1 | One-quarter of die | 000000h-07FFFh | 512K x 16 | 8Mb | | 1 | 0 | 0 | None of die | 0 | 0 Meg x 16 | 0Mb | | 1 | 0 | 1 | Three-quarters of die | 080000h-1FFFFFh | 1.5 Meg x 16 | 24Mb | | 1 | 1 | 0 | One-half of die | 100000h-1FFFFFh | 1 Meg x 16 | 16Mb | | 1 | 1 | 1 | One-quarter of die | 180000h-1FFFFFh | 512K x 16 | 8Mb | # Deep Power-Down (RCR[4]) Default = DPD Disabled The deep power-down bit enables and disables all refresh-related activity. This mode is used if the system does not require the storage provided by the Cellular-RAM device. Any stored data will become corrupted when DPD is enabled. When refresh activity has been re-enabled, the CellularRAM device will require 150µs to perform an initialization procedure before normal operations can resume. Deep power-down is enabled when RCR[4] = 0, and remains enabled until RCR[4] is set to "1." DPD should not be enabled or disabled with the software access sequence; instead, use CRE to access the RCR. # Temperature Compensated Refresh (RCR[6:5]) Default = On-Chip Temperature Sensor This CellularRAM device includes an on-chip temperature sensor that automatically adjusts the refresh rate according to the operating temperature. The on-chip TCR is enabled by clearing both of the TCR bits in the refresh configuration register (RCR[6:5] = 00b). Any other TCR setting enables a fixed refresh rate. When the on-chip temperature sensor is enabled, the device continually adjusts the refresh rate according to the operating temperature. The TCR bits also allow for adequate fixed-rate refresh at three different temperature thresholds (+15°C, +45°C, and +85°C). The setting selected must be for a temperature higher than the case temperature of the CellularRAM device. If the case temperature is +35°C, the system can minimize self refresh current consumption by selecting the +45°C setting. The +15°C setting would result in inadequate refreshing and cause data corruption. # Page Mode Operation (RCR[7]) Default = Disabled The page mode operation bit determines whether page mode is enabled for asynchronous READ operations. In the power-up default state, page mode is disabled. ### Absolute Maximum Ratings\* | voltage to Any Ball Except VCC, VCCQ | |------------------------------------------------------------| | Relative to Vss | | $\dots$ -0.50V to (4.0V or VCCQ + 0.3V, whichever is less) | | Voltage on VCC Supply Relative to Vss0.2V to +2.45V | | Voltage on VCCQ Supply Relative to Vss0.2V to +4.0V | | Storage Temperature (plastic)55°C to +150°C | | Operating Temperature (case) | | Wireless25°C to +85°C | | Industrial40°C to +85°C | | Soldering Temperature and Time | | 10s (lead only) +260°C | \*Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. ### **Table 10: Electrical Characteristics and Operating Conditions** Wireless Temperature (-25°C < T<sub>C</sub> < +85°C); Industrial Temperature (-40°C < T<sub>C</sub> < +85°C) | DESCRIPTION | CONDITIONS | 9 | YMBOL | MIN | MAX | UNITS | NOTES | |----------------------------|-------------------------------|------|---------------|-----------|------------|-------|-------| | Supply Voltage | | Vcc | | 1.70 | 1.95 | V | | | I/O Supply Voltage | | VccQ | W: 1.8V | 1.70 | 2.25 | V | | | | | | V: 2.5V | 2.30 | 2.70 | V | | | | | | L: 3.0V | 2.70 | 3.30 | V | | | Input High Voltage | | VIH | | 1.40 | VccQ + 0.2 | V | 1 | | Input Low Voltage | | VIL | | -0.20 | 0.4 | V | 2 | | Output High Voltage | Iон = -0.2mA | Vон | | 0.80 VccQ | | V | 3 | | Output Low Voltage | IOL = +0.2mA | Vol | | | 0.20 VccQ | V | 3 | | Input Leakage Current | VIN = 0 to VccQ | ILI | | | 1 | μΑ | | | Output Leakage Current | OE# = VIH or<br>Chip Disabled | llo | | | 1 | μΑ | | | Operating Current | | | | | | | | | Asynchronous Random | VIN = VCCQ or 0V | Icc1 | -70 | | 25 | mA | 4 | | READ | Chip Enabled, | | -85 | | 20 | | | | Asynchronous Page READ | IOUT = 0 | | -70 | | 15 | | | | | | | -85 | | 12 | | | | Initial Access, Burst READ | VIN = VCCQ or 0V | Icc1 | 104 MHz | | 35 | mA | 4 | | | Chip Enabled, | | 66 MHz | | 30 | | | | Continuous Burst READ | IOUT = 0 | | 104 MHz | | 11 | | | | | | | 66 MHz | | 11 | | | | WRITE Operating Current | VIN = VCCQ or 0V | Icc2 | -70 | | 25 | mA | | | | Chip Enabled | | -85 | | 20 | | | | Standby Current | VIN = VCCQ or 0V | Isb | Standard | | 110 | μΑ | 5 | | | CE# = VccQ | | Low-Power (L) | | 90 | | | - 1. Input signals may overshoot to VccQ + 1.0V for periods less than 2ns during transitions. - 2. Input signals may undershoot to Vss 1.0V for periods less than 2ns during transitions. - 3. BCR[5:4] = 00b. - 4. This parameter is specified with the outputs disabled to avoid external loading effects. The user must add the current required to drive output capacitance expected in the actual system. - 5. ISB (MAX) values measured with PAR set to FULL ARRAY and TCR set to +85°C. In order to achieve low standby current, all inputs must be driven to either VCCQ or Vss. # **Table 11: Temperature Compensated Refresh Specifications and Conditions** | DESCRIPTION | CONDITIONS | SYMBOL | POWER | MAX CASE<br>TEMPERATURE<br>SETTING (RCR[6:5]) | MAX | UNITS | |-----------------|------------------|--------|-------------|-----------------------------------------------|-----|-------| | Temperature | VIN = VCCQ or 0V | ITCR | Standard | +85°C | 110 | μΑ | | Compensated | CE# = VccQ | | Power | +45°C | TBD | | | Refresh Standby | | | (no desig.) | +15°C | TBD | | | Current | | | Low-Power | +85°C | 90 | μA | | | | | Option (L) | +45°C | TBD | | | | | | | +15°C | TBD | | NOTE: ITCR (MAX) values measured with PAR set to FULL ARRAY. **Table 12: Partial Array Refresh Specifications and Conditions** | DESCRIPTION | CONDITIONS | SYMBOL | POWER | ARRAY PARTITION | MAX | UNITS | |-----------------|---------------------|--------|-------------|-----------------|-----|-------| | Partial Array | VIN = VCCQ or 0V, | IPAR | Standard | Full | 110 | μΑ | | Refresh Standby | CE# = VccQ | | Power | 3/4 | TBD | | | Current | | | (no desig.) | 1/2 | TBD | | | | | | | 1/4 | TBD | | | | | | | 0 | TBD | | | | | | Low-Power | Full | 90 | μΑ | | | | | Option (L) | 3/4 | TBD | | | | | | | 1/2 | TBD | | | | | | | 1/4 | TBD | | | | | | | 0 | TBD | | NOTE: IPAR (MAX) values measured with TCR set to 85°C. **Table 13: Deep Power-Down Specifications** | DESCRIPTION | CONDITIONS | SYMBOL | TYP | UNITS | |-----------------|---------------------------|--------|-----|-------| | Deep Power-Down | VIN = VCCQ or 0V; +25°C | lzz | 10 | μΑ | **Table 14: Capacitance** | DESCRIPTION | CONDITIONS | SYMBOL | MIN | MAX | UNITS | NOTES | |-------------------------------|----------------------------------------------|--------|-----|-----|-------|-------| | Input Capacitance | $T_C = +25^{\circ}C$ ; $f = 1 \text{ MHz}$ ; | CIN | _ | 6 | pF | 1 | | Input/Output Capacitance (DQ) | VIN = 0V | Cio | _ | 6 | pF | 1 | #### NOTE: 1. These parameters are verified in device characterization and are not 100% tested. **Figure 20: AC Input/Output Reference Waveform** #### NOTE: - 1. AC test inputs are driven at VccQ for a logic 1 and Vss for a logic 0. Input rise and fall times (10% to 90%) < 1.6ns. - 2. Input timing begins at Vcc/2. Due to the possibility of a difference between Vcc and VccQ, the input test point may not be shown to scale. - 3. Output timing ends at VccQ/2. **Figure 21: Output Load Circuit** #### NOTE: All tests are performed with the outputs configured for full drive strength (BCR[5] = 0). **Table 15: Output Load Circuit** | VccQ | R1/R2 | |------|--------| | 1.8V | 2.7K Ω | | 2.5V | 3.7K Ω | | 3.0V | 4.5K Ω | # **Table 16: Asynchronous READ Cycle Timing Requirements**<sup>1</sup> | | | -701, -706 -856 | | -856 | | | | |---------------------------------------------------|-------------------|-----------------|-----|------|-----|-------|-------| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNITS | NOTES | | Address Access Time | <sup>t</sup> AA | | 70 | | 85 | ns | | | ADV# Access Time | <sup>t</sup> AADV | | 70 | | 85 | ns | | | Page Access Time | <sup>t</sup> APA | | 20 | | 25 | ns | | | Address Hold from ADV# HIGH | <sup>t</sup> AVH | 5 | | 5 | | ns | | | Address Setup to ADV# HIGH | <sup>t</sup> AVS | 10 | | 10 | | ns | | | LB#/UB# Access Time | <sup>t</sup> BA | | 70 | | 85 | ns | | | LB#/UB# Disable to DQ High-Z Output | <sup>t</sup> BHZ | | 8 | | 8 | ns | 4 | | LB#/UB# Enable to Low-Z Output | <sup>t</sup> BLZ | 10 | | 10 | | ns | 3 | | CE# HIGH between Subsequent Mixed-Mode Operations | <sup>t</sup> CBPH | 5 | | 5 | | ns | | | Maximum CE# Pulse Width | <sup>t</sup> CEM | | 10 | | 10 | μs | 2 | | CE# LOW to WAIT Valid | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | | Chip Select Access Time | <sup>t</sup> CO | | 70 | | 85 | ns | | | CE# LOW to ADV# HIGH | <sup>t</sup> CVS | 10 | | 10 | | ns | | | Chip Disable to DQ and WAIT High-Z Output | <sup>t</sup> HZ | | 8 | | 8 | ns | 4 | | Chip Enable to Low-Z Output | <sup>t</sup> LZ | 10 | | 10 | | ns | 3 | | Output Enable to Valid Output | <sup>t</sup> OE | | 20 | | 20 | ns | | | Output Hold from Address Change | <sup>t</sup> OH | 5 | | 5 | | ns | | | Output Disable to DQ High-Z Output | <sup>t</sup> OHZ | | 8 | | 8 | ns | 4 | | Output Enable to Low-Z Output | <sup>t</sup> OLZ | 5 | | 5 | | ns | 3 | | Page Cycle Time | <sup>t</sup> PC | 20 | | 25 | | ns | | | READ Cycle Time | <sup>t</sup> RC | 70 | | 85 | | ns | | | ADV# Pulse Width LOW | <sup>t</sup> VP | 10 | | 10 | | ns | | | ADV# Pulse Width HIGH | <sup>t</sup> VPH | 10 | | 10 | | ns | | - 1. All tests are performed with the outputs configured for full drive strength (BCR[5] = 0). - 2. See the Appendix at the end of this data sheet. - 3. High-Z to Low-Z timings are tested with the circuit shown in Figure 21 on page 25. The Low-Z timings measure a 100mV transition away from the High-Z (VccQ/2) level toward either Voh or Vol. - 4. Low-Z to High-Z timings are tested with the circuit shown in Figure 21 on page 25. The High-Z timings measure a 100mV transition from either VOH or VOL toward VCCQ/2. # **Table 17: Burst READ Cycle Timing Requirements**<sup>1</sup> | | | -7 | 01 | -706, -856 | | | | |---------------------------------------------------|-------------------|------|-----|------------|-----|-------|-------| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNITS | NOTES | | Burst to READ Access Time | <sup>t</sup> ABA | | 35 | | 55 | ns | | | CLK to Output Delay | <sup>t</sup> ACLK | | 6.5 | | 10 | ns | | | Burst OE# LOW to Output Delay | <sup>t</sup> BOE | | 20 | | 20 | ns | | | CE# HIGH between Subsequent Mixed-Mode Operations | <sup>t</sup> CBPH | 5 | | 5 | | ns | | | CE# LOW to WAIT Valid | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | | CLK Period | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | 4 | | CE# Setup Time to Active CLK Edge | <sup>t</sup> CSP | 4 | 20 | 5 | 20 | ns | | | Hold Time from Active CLK Edge | <sup>t</sup> HD | 2 | | 2 | | ns | | | Chip Disable to DQ and WAIT High-Z Output | <sup>t</sup> HZ | | 8 | | 8 | ns | 2 | | CLK Rise or Fall Time | <sup>t</sup> KHKL | | 1.6 | | 1.6 | ns | | | CLK to WAIT Valid | <sup>t</sup> KHTL | | 6.5 | | 10 | ns | | | CLK to DQ High-Z Output | <sup>t</sup> KHZ | 3 | 8 | 3 | 8 | ns | | | CLK to Low-Z Output | <sup>t</sup> KLZ | 2 | 5 | 2 | 5 | ns | | | Output HOLD from CLK | <sup>t</sup> KOH | 2 | | 2 | | ns | | | CLK HIGH or LOW Time | <sup>t</sup> KP | 3 | | 3 | | ns | | | Output Disable to DQ High-Z Output | <sup>t</sup> OHZ | | 8 | | 8 | ns | 2 | | Output Enable to Low-Z Output | <sup>t</sup> OLZ | 5 | | 5 | | ns | 3 | | Setup Time to Active CLK Edge | <sup>t</sup> SP | 3 | | 3 | | ns | | - 1. All tests are performed with the outputs configured for full drive strength (BCR[5] = 0). - 2. Low-Z to High-Z timings are tested with the circuit shown in Figure 21 on page 25. The High-Z timings measure a 100mV transition from either VOH or VOL toward VCCQ/2. - 3. High-Z to Low-Z timings are tested with the circuit shown in Figure 21 on page 25. The Low-Z timings measure a 100mV transition away from the High-Z (VccQ/2) level toward either Voh or Vol. - 4. Clock rates below 50 MHz (<sup>t</sup>CLK > 20ns) are allowed as long as <sup>t</sup>CSP specifications are met. # **Table 18: Asynchronous WRITE Cycle Timing Requirements** | | | -701, | , -706 | -856 | | | | |----------------------------------------|------------------|-------|--------|------|-----|-------|-------| | PARAMETER | SYMBOL | MIN | МАХ | MIN | MAX | UNITS | NOTES | | Address and ADV# LOW Setup Time | <sup>t</sup> AS | 0 | | 0 | | ns | | | Address Hold from ADV# Going HIGH | <sup>t</sup> AVH | 5 | | 5 | | ns | | | Address Setup to ADV# Going HIGH | <sup>t</sup> AVS | 10 | | 10 | | ns | | | Address Valid to End of Write | <sup>t</sup> AW | 70 | | 85 | | ns | | | LB#/UB# Select to End of Write | <sup>t</sup> BW | 70 | | 85 | | ns | | | Maximum CE# Pulse Width | <sup>t</sup> CEM | | 10 | | 10 | μs | 1 | | CE# LOW to WAIT Valid | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | | Async Address-to-Burst Transition Time | <sup>t</sup> CKA | 70 | | 85 | | ns | | | CE# Low to ADV# HIGH | <sup>t</sup> CVS | 10 | | 10 | | ns | | | Chip Enable to End of Write | <sup>t</sup> CW | 70 | | 85 | | ns | | | Data Hold from Write Time | <sup>t</sup> DH | 0 | | 0 | | ns | | | Data WRITE Setup Time | <sup>t</sup> DW | 23 | | 23 | | ns | 1 | | Chip Disable to WAIT High-Z Output | <sup>t</sup> HZ | | 8 | | 8 | ns | | | Chip Enable to Low-Z Output | <sup>t</sup> LZ | 10 | | 10 | | ns | 3 | | End WRITE to Low-Z Output | tOW | 5 | | 5 | | ns | 3 | | ADV# Pulse Width | <sup>t</sup> VP | 10 | | 10 | | ns | | | ADV# Pulse Width HIGH | <sup>t</sup> VPH | 10 | | 10 | | ns | | | ADV# Setup to End of WRITE | <sup>t</sup> VS | 70 | | 85 | | ns | | | WRITE Cycle Time | <sup>t</sup> WC | 70 | | 85 | | ns | | | WRITE to DQ High-Z Output | <sup>t</sup> WHZ | | 8 | | 8 | ns | 2 | | WRITE Pulse Width | <sup>t</sup> WP | 46 | | 55 | | ns | 1 | | WRITE Pulse Width HIGH | <sup>t</sup> WPH | 10 | | 10 | | ns | | | WRITE Recovery Time | <sup>t</sup> WR | 0 | | 0 | | ns | | - 1. See the Appendix at the end of this data sheet. - 2. Low-Z to High-Z timings are tested with the circuit shown in Figure 21 on page 25. The High-Z timings measure a 100mV transition from either VOH or VOL toward VCCQ/2. - 3. High-Z to Low-Z timings are tested with the circuit shown in Figure 21 on page 25. The Low-Z timings measure a 100mV transition away from the High-Z (VccQ/2) level toward either VoH or VoL. # **Table 19: Burst WRITE Cycle Timing Requirements** | | | -701 | | -706, | -856 | | | |---------------------------------------------------|-------------------|------|-----|-------|------|-------|-------| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNITS | NOTES | | CE# HIGH between Subsequent Mixed-Mode Operations | <sup>t</sup> CBPH | 5 | | 5 | | ns | | | CE# LOW to WAIT Valid | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | | Clock Period | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | 1 | | CE# Setup to CLK Active Edge | <sup>t</sup> CSP | 4 | 20 | 5 | 20 | ns | | | Hold Time from Active CLK Edge | <sup>t</sup> HD | 2 | | 2 | | ns | | | Chip Disable to WAIT High-Z Output | <sup>t</sup> HZ | | 8 | | 8 | ns | | | CLK Rise or Fall Time | <sup>t</sup> KHKL | | 1.6 | | 1.6 | ns | | | Clock to WAIT Valid | <sup>t</sup> KHTL | | 6.5 | | 10 | ns | | | CLK HIGH or LOW Time | <sup>t</sup> KP | 3 | | 3 | | ns | | | Setup Time to Activate CLK Edge | <sup>t</sup> SP | 3 | | 3 | | ns | | #### NOTE: 1. Clock rates below 50 MHz ( ${}^{t}$ CLK > 20ns) are allowed as long as ${}^{t}$ CSP specifications are met. # **TIMING DIAGRAMS** Figure 22: Initialization Period **Table 20: Initialization Timing Parameters** | | | -701, -706 | | -856 | | | | |-----------------------------------------------------------|-----------------|------------|-----|------|-----|-------|------| | PARAMETER | SYMBOL | MIN | MAX | MIN | MAX | UNITS | NOTE | | Initialization Period (required before normal operations) | <sup>t</sup> PU | | 150 | | 150 | μs | | Figure 23: Asynchronous READ **Table 21: Asynchronous READ Timing Parameters** | | -701, | -701, -706 -856 | | 56 | | |-------------------|-------|-----------------|-----|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AA | | 70 | | 85 | ns | | <sup>t</sup> BA | | 70 | | 85 | ns | | <sup>t</sup> BHZ | | 8 | | 8 | ns | | <sup>t</sup> BLZ | 10 | | 10 | | ns | | <sup>t</sup> CBPH | 5 | | 5 | | ns | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CO | | 70 | | 85 | ns | | | -701, -706 | | -8 | | | |------------------|------------|-----|-----|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> LZ | 10 | | 10 | | ns | | <sup>t</sup> OE | | 20 | | 20 | ns | | <sup>t</sup> OHZ | | 8 | | 8 | ns | | <sup>t</sup> OLZ | 5 | | 5 | | ns | | <sup>t</sup> RC | 70 | | 85 | | ns | Figure 24: Asynchronous READ Using ADV# **Table 22: Asynchronous READ Timing Parameters Using ADV#** | | -701, -706 | | -856 | | | |-------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AA | | 70 | | 85 | ns | | <sup>t</sup> AADV | | 70 | | 85 | ns | | <sup>t</sup> AVH | 5 | | 5 | | ns | | <sup>t</sup> AVS | 10 | | 10 | | ns | | <sup>t</sup> BA | | 70 | | 85 | ns | | <sup>t</sup> BHZ | | 8 | | 8 | ns | | <sup>t</sup> BLZ | 10 | | 10 | | ns | | <sup>t</sup> CBPH | 5 | | 5 | | ns | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> CO | | 70 | | 85 | ns | | <sup>t</sup> CVS | 10 | | 10 | | ns | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> LZ | 10 | | 10 | | ns | | <sup>t</sup> OE | | 20 | | 20 | ns | | <sup>t</sup> OHZ | | 8 | | 8 | ns | | <sup>t</sup> OLZ | 5 | | 5 | | ns | | <sup>t</sup> VP | 10 | | 10 | | ns | | <sup>t</sup> VPH | 10 | | 10 | | ns | Figure 25: Page Mode READ **Table 23: Asynchronous READ Timing Parameters—Page Mode Operation** | | -701, -706 | | -856 | | | |-------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AA | | 70 | | 85 | ns | | <sup>t</sup> APA | | 20 | | 25 | ns | | <sup>t</sup> BA | | 70 | | 85 | ns | | <sup>t</sup> BHZ | | 8 | | 8 | ns | | <sup>t</sup> BLZ | 10 | | 10 | | ns | | <sup>t</sup> CBPH | 5 | | 5 | | ns | | <sup>t</sup> CEM | | 10 | | 10 | μs | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CO | | 70 | | 85 | ns | | | -701, | -701, -706 -856 | | 56 | | |------------------|-------|-----------------|-----|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> LZ | 10 | | 10 | | ns | | <sup>t</sup> OE | | 20 | | 20 | ns | | <sup>t</sup> OH | 5 | | 5 | | ns | | <sup>t</sup> OHZ | | 8 | | 8 | ns | | <sup>t</sup> OLZ | 5 | | 5 | | ns | | <sup>t</sup> PC | 20 | | 25 | | ns | | <sup>t</sup> RC | 70 | | 85 | | ns | - 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. - 2. Clock rates below 50 MHz (<sup>t</sup>CLK > 20ns) are allowed as long as <sup>t</sup>CSP specifications are met. **Table 24: Burst READ Timing Parameters—Single Access** | -7 | | -701 -706, -8 | | -856 | | |-------------------|------|---------------|-----|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> ABA | | 35 | | 55 | ns | | <sup>t</sup> ACLK | | 6.5 | | 10 | ns | | <sup>t</sup> BOE | | 20 | | 20 | ns | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | | <sup>t</sup> CSP | 4 | 20 | 5 | 20 | ns | | <sup>t</sup> HD | 2 | | 2 | | ns | | <sup>t</sup> HZ | | 8 | | 8 | ns | | | -701 | | -706, -856 | | | |-------------------|------|-----|------------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> KHKL | | 1.6 | | 1.6 | ns | | <sup>t</sup> KHTL | | 6.5 | | 10 | ns | | <sup>t</sup> KOH | 2 | | 2 | | ns | | <sup>t</sup> KP | 3 | | 3 | | ns | | <sup>t</sup> OHZ | | 8 | | 8 | ns | | <sup>t</sup> OLZ | 5 | | 5 | | ns | | <sup>t</sup> SP | 3 | | 3 | | ns | - 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. - 2. Clock rates below 50 MHz ( ${}^{t}$ CLK > 20ns) are allowed as long as ${}^{t}$ CSP specifications are met. **Table 25: Burst READ Timing Parameters—4-Word Burst** | | -701 | | -706, | -856 | | |-------------------|------|-----|-------|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> ABA | | 35 | | 55 | ns | | <sup>t</sup> ACLK | | 6.5 | | 10 | ns | | <sup>t</sup> BOE | | 20 | | 20 | ns | | <sup>t</sup> CBPH | 5 | | 5 | | ns | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | | <sup>t</sup> CSP | 4 | 20 | 5 | 20 | ns | | <sup>t</sup> HD | 2 | | 2 | | ns | | | -701 | | -706, -856 | | | |-------------------|------|-----|------------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> KHKL | | 1.6 | | 1.6 | ns | | <sup>t</sup> KHTL | | 6.5 | | 10 | ns | | <sup>t</sup> KOH | 2 | | 2 | | ns | | <sup>t</sup> KP | 3 | | 3 | | ns | | <sup>t</sup> OHZ | | 8 | | 8 | ns | | <sup>t</sup> OLZ | 5 | | 5 | | ns | | <sup>t</sup> SP | 3 | | 3 | | ns | - 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. - 2. Clock rates below 50 MHz (<sup>t</sup>CLK > 20ns) are allowed as long as <sup>t</sup>CSP specifications are met. BCR configured with a burst length of four. Table 26: Burst READ Timing Parameters—4-Word Burst with LB#/UB# | | -701 | | -706, -856 | | | |-------------------|------|-----|------------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> ABA | | 35 | | 55 | ns | | <sup>t</sup> ACLK | | 6.5 | | 10 | ns | | <sup>t</sup> BOE | | 20 | | 20 | ns | | <sup>t</sup> CBPH | 5 | | 5 | | ns | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | | <sup>t</sup> CSP | 4 | 20 | 5 | 20 | ns | | <sup>t</sup> HD | 2 | | 2 | | ns | | | -701 | | -706, -856 | | | |-------------------|------|-----|------------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | tHZ | | 8 | | 8 | ns | | <sup>t</sup> KHTL | | 6.5 | | 10 | ns | | <sup>t</sup> KHZ | 3 | 8 | 3 | 8 | ns | | <sup>t</sup> KLZ | 2 | 5 | 2 | 5 | ns | | <sup>t</sup> KOH | 2 | | 2 | | ns | | <sup>t</sup> OHZ | | 8 | | 8 | ns | | <sup>t</sup> OLZ | 5 | | 5 | | ns | | <sup>t</sup> SP | 3 | | 3 | | ns | Figure 29: READ Burst Suspend<sup>1</sup> - 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. - 2. Clock rates below 50 MHz (<sup>t</sup>CLK > 20ns) are allowed as long as <sup>t</sup>CSP specifications are met. **Table 27: Burst READ Timing Parameters—Burst Suspend** | | -701 | | -706, -856 | | | |-------------------|------|-----|------------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> ACLK | | 6.5 | | 10 | ns | | <sup>t</sup> BOE | | 20 | | 20 | ns | | <sup>t</sup> CBPH | 5 | | 5 | | ns | | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | | <sup>t</sup> CSP | 4 | 20 | 5 | 20 | ns | | tHD | 2 | | 2 | | ns | | | -701 | | -706, | | | |------------------|------|-----|-------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> KOH | 2 | | 2 | | ns | | <sup>t</sup> OHZ | | 8 | | 8 | ns | | <sup>t</sup> OLZ | 5 | | 5 | | ns | | <sup>t</sup> SP | 3 | | 3 | | ns | # Figure 30: Continuous Burst READ Showing an Output Delay with BCR[8] = 0 for End-of-Row Condition<sup>1</sup> - 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. - 2. Clock rates below 50 MHz ( ${}^{t}CLK > 20$ ns) are allowed as long as ${}^{t}CSP$ specifications are met. Table 28: Burst READ Timing Parameters—BCR[8] = 0 | | -70 | 701 -706, -8 | | -856 | | |-------------------|------|--------------|-----|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> ACLK | | 6.5 | | 10 | ns | | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | | | -7 | -701 -706, | | -856 | | |-------------------|-----|------------|-----|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> KHTL | | 6.5 | | 10 | ns | | <sup>t</sup> KOH | 2 | | 2 | | ns | twc A[20:0] VALID ADDRESS taw twR ADV# tCEM tcw CE# t<sub>BW</sub> LB#/UB# OE# VIL tWPH twp WE# tDW DQ[15:0] High-Z VALID INPUT IN $V_{\mathsf{IL}}$ tWHZ DQ[15:0] OUT tCEW tHZ\_ WAIT High-Z - Figure 31: CE#-Controlled Asynchronous WRITE **Table 29: Asynchronous WRITE Timing Parameters—CE#-Controlled** | | -701, | -701, -706 | | -856 | | |------------------|-------|------------|-----|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AS | 0 | | 0 | | ns | | <sup>t</sup> AW | 70 | | 85 | | ns | | <sup>t</sup> BW | 70 | | 85 | | ns | | <sup>t</sup> CEM | | 10 | | 10 | μs | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CW | 70 | | 85 | | ns | | <sup>t</sup> DH | 0 | | 0 | | ns | | <sup>t</sup> DW | 23 | | 23 | | ns | | | -701, | -706 | -8 | 56 | | |------------------|-------|------|-----|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> LZ | 10 | | 10 | | ns | | <sup>t</sup> WC | 70 | | 85 | | ns | | <sup>t</sup> WHZ | | 8 | | 8 | ns | | <sup>t</sup> WP | 46 | | 55 | | ns | | <sup>t</sup> WPH | 10 | | 10 | | ns | | <sup>t</sup> WR | 0 | | 0 | | ns | DON'T CARE Figure 32: LB#/UB#-Controlled Asynchronous WRITE Table 30: Asynchronous WRITE Timing Parameters—LB#/UB#-Controlled | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AS | 0 | | 0 | | ns | | <sup>t</sup> AW | 70 | | 85 | | ns | | <sup>t</sup> BW | 70 | | 85 | | ns | | <sup>t</sup> CEM | | 10 | | 10 | μs | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CW | 70 | | 85 | | ns | | <sup>t</sup> DH | 0 | | 0 | | ns | | <sup>t</sup> DW | 23 | | 23 | | ns | | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> LZ | 10 | | 10 | | ns | | <sup>t</sup> WC | 70 | | 85 | | ns | | <sup>t</sup> WHZ | | 8 | | 8 | ns | | tWP | 46 | | 55 | | ns | | <sup>t</sup> WPH | 10 | | 10 | | ns | | <sup>t</sup> WR | 0 | | 0 | | ns | Figure 33: WE#-Controlled Asynchronous WRITE **Table 31: Asynchronous WRITE Timing Parameters—WE#-Controlled** | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AS | 0 | | 0 | | ns | | <sup>t</sup> AW | 70 | | 85 | | ns | | <sup>t</sup> BW | 70 | | 85 | | ns | | <sup>t</sup> CEM | | 10 | | 10 | μs | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CW | 70 | | 85 | | ns | | <sup>t</sup> DH | 0 | | 0 | | ns | | <sup>t</sup> DW | 23 | | 23 | | ns | | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> LZ | 10 | | 10 | | ns | | <sup>t</sup> OW | 5 | | 5 | | ns | | <sup>t</sup> WC | 70 | | 85 | | ns | | <sup>t</sup> WHZ | | 8 | | 8 | ns | | <sup>t</sup> WP | 46 | | 55 | | ns | | tWPH | 10 | | 10 | | ns | | <sup>t</sup> WR | 0 | | 0 | | ns | Figure 34: Asynchronous WRITE Using ADV# **Table 32: Asynchronous WRITE Timing Parameters Using ADV#** | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AS | 0 | | 0 | | ns | | <sup>t</sup> AVH | 5 | | 5 | | ns | | <sup>t</sup> AVS | 10 | | 10 | | ns | | <sup>t</sup> AW | 70 | | 85 | | ns | | <sup>t</sup> BW | 70 | | 85 | | ns | | <sup>t</sup> CEM | | 10 | | 10 | μs | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CW | 70 | | 85 | | ns | | <sup>t</sup> DH | 0 | | 0 | | ns | | <sup>t</sup> DW | 23 | | 23 | | ns | | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> LZ | 10 | | 10 | | ns | | <sup>t</sup> OW | 5 | | 5 | | ns | | <sup>t</sup> VP | 10 | | 10 | | ns | | <sup>t</sup> VPH | 10 | | 10 | | ns | | <sup>t</sup> VS | 70 | | 85 | | ns | | <sup>t</sup> WHZ | | 8 | | 8 | ns | | <sup>t</sup> WP | 46 | | 55 | | ns | | <sup>t</sup> WPH | 10 | | 10 | | ns | Figure 35: Burst WRITE Operation<sup>1</sup> - 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. - 2. Clock rates below 50 MHz (<sup>t</sup>CLK > 20ns) are allowed as long as <sup>t</sup>CSP specifications are met. **Table 33: Burst WRITE Timing Parameters** | | -701 | | -706, -856 | | | |-------------------|------|-----|------------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> CBPH | 5 | | 5 | | ns | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | | <sup>t</sup> CSP | 4 | 20 | 5 | 20 | ns | | <sup>t</sup> HD | 2 | | 2 | | ns | | | -701 | | -706, | | | |-------------------|------|-----|-------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> KHKL | | 1.6 | | 1.6 | ns | | <sup>t</sup> KHTL | | 6.5 | | 10 | ns | | <sup>t</sup> KP | 3 | | 3 | | ns | | <sup>t</sup> SP | 3 | | 3 | | ns | # Figure 36: Continuous Burst WRITE Showing an Output Delay with BCR[8] = 0 for End-of-Row Condition<sup>1</sup> - 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. - 2. Clock rates below 50 MHz (<sup>t</sup>CLK > 20ns) are allowed as long as <sup>t</sup>CSP specifications are met. Table 34: Burst WRITE Timing Parameters—BCR[8] = 0 | | -701 | | -706, -856 | | | |------------------|------|-----|------------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | | <sup>t</sup> HD | 2 | | 2 | | ns | | | -701 | | -706, -856 | | | |-------------------|------|-----|------------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> KHTL | | 6.5 | | 10 | ns | | <sup>t</sup> SP | 3 | | 3 | | ns | #### NOTE: - 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. - 2. To allow self-refresh operations to occur between transactions, CE# must remain HIGH for at least 5ns (<sup>t</sup>CBPH) to schedule the appropriate internal refresh operation. - 3. Clock rates below 50 MHz (<sup>t</sup>CLK > 20ns) are allowed as long as <sup>t</sup>CSP specifications are met. Table 35: WRITE Timing Parameters—Burst WRITE Followed by Burst READ | | -701 | | -706, | | | |-------------------|------|-----|-------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> CBPH | 5 | | 5 | | ns | | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | | <sup>t</sup> CSP | 4 | 20 | 5 | 20 | ns | | | -701 | | -706, | | | |-----------------|------|-----|-------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HD | 2 | | 2 | | ns | | <sup>t</sup> SP | 3 | | 3 | | ns | ## **Table 36: READ Timing Parameters—Burst WRITE Followed by Burst READ** | | -701 | | -706, | | | |-------------------|------|-----|-------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> ABA | | 35 | | 55 | ns | | <sup>t</sup> ACLK | | 6.5 | | 10 | ns | | <sup>t</sup> BOE | | 20 | | 20 | ns | | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | | <sup>t</sup> CSP | 4 | 20 | 5 | 20 | ns | | | | 01 -706, -856 | | -856 | | |------------------|-----|---------------|-----|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HD | 2 | | 2 | | ns | | <sup>t</sup> KOH | 2 | | 2 | | ns | | <sup>t</sup> OHZ | | 8 | | 8 | ns | | <sup>t</sup> SP | 3 | | 3 | | ns | Figure 38: Asynchronous WRITE Followed by Burst READ<sup>1</sup> #### NOTE: - 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. - 2. When transitioning between asynchronous and burst operations, CE# must go HIGH. CE# must remain HIGH for at least 5ns (<sup>t</sup>CBPH) to schedule the appropriate internal refresh operation. - 3. Clock rates below 50 MHz (<sup>t</sup>CLK > 20ns) are allowed as long as <sup>t</sup>CSP specifications are met. ### Table 37: WRITE Timing Parameters—Async WRITE Followed by Burst READ | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AS | 0 | | 0 | | ns | | <sup>t</sup> AVH | 5 | | 5 | | ns | | <sup>t</sup> AVS | 10 | | 10 | | ns | | <sup>t</sup> AW | 70 | | 85 | | ns | | <sup>t</sup> BW | 70 | | 85 | | ns | | <sup>t</sup> CKA | 70 | | 85 | | ns | | <sup>t</sup> CVS | 10 | | 10 | | ns | | <sup>t</sup> CW | 70 | | 85 | | ns | | <sup>t</sup> DH | 0 | | 0 | | ns | | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> DW | 20 | | 23 | | ns | | <sup>t</sup> VP | 10 | | 10 | | ns | | <sup>t</sup> VPH | 10 | | 10 | | ns | | tVS | 70 | | 85 | | ns | | tWC | 70 | | 85 | | ns | | tWHZ | | 8 | | 8 | ns | | <sup>t</sup> WP | 46 | | 55 | | ns | | <sup>t</sup> WPH | 10 | | 10 | | ns | | <sup>t</sup> WR | 0 | | 0 | | ns | ## **Table 38: READ Timing Parameters—Async WRITE Followed by Burst READ** | | -701 | | -706, | | | |-------------------|------|-----|-------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> ABA | | 35 | | 55 | ns | | <sup>t</sup> ACLK | | 6.5 | | 10 | ns | | <sup>t</sup> BOE | | 20 | | 20 | ns | | <sup>t</sup> CBPH | 5 | | 5 | | ns | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | | | -701 | | -706, | | | |------------------|------|-----|-------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> CSP | 4 | 20 | 5 | 20 | ns | | <sup>t</sup> HD | 2 | | 2 | | ns | | <sup>t</sup> KOH | 2 | | 2 | | ns | | <sup>t</sup> OHZ | | 8 | | 8 | ns | | <sup>t</sup> SP | 3 | | 3 | | ns | Figure 39: Asynchronous WRITE Followed By Burst READ—ADV# LOW1 - 1. Non-default BCR settings: Latency code two (three clocks); WAIT active LOW; WAIT asserted during delay. - 2. When transitioning between asynchronous and burst operations, CE# must go HIGH. CE# must remain HIGH for at least 5ns (<sup>t</sup>CBPH) to schedule the appropriate internal refresh operation. - 3. Clock rates below 50 MHz ( ${}^{t}CLK > 20ns$ ) are allowed as long as ${}^{t}CSP$ specifications are met. Table 39: Asynchronous WRITE Timing Parameters—ADV# LOW | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AW | 70 | | 85 | | ns | | <sup>t</sup> BW | 70 | | 85 | | ns | | <sup>t</sup> CKA | 70 | | 85 | | ns | | <sup>t</sup> CW | 70 | | 85 | | ns | | <sup>t</sup> DH | 0 | | 0 | | ns | | <sup>t</sup> DW | 23 | | 23 | | ns | | | -701, -706 | | -8 | | | |------------------|------------|-----|-----|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> WC | 70 | | 85 | | ns | | <sup>t</sup> WHZ | | 8 | | 8 | ns | | <sup>t</sup> WP | 46 | | 55 | | ns | | <sup>t</sup> WPH | 10 | | 10 | | ns | | <sup>t</sup> WR | 0 | | 0 | | ns | **Table 40: Burst READ Timing Parameters** | | -701 | | -706, | | | |-------------------|------|-----|-------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> ABA | | 35 | | 55 | ns | | <sup>t</sup> ACLK | | 6.5 | | 10 | ns | | <sup>t</sup> BOE | | 20 | | 20 | ns | | <sup>t</sup> CBPH | 5 | | 5 | | ns | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | | | -701 | | -706, -856 | | | |------------------|------|-----|------------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> CSP | 4 | 20 | 5 | 20 | ns | | <sup>t</sup> HD | 2 | | 2 | | ns | | <sup>t</sup> KOH | 2 | | 2 | | ns | | <sup>t</sup> OHZ | | 8 | | 8 | ns | | <sup>t</sup> SP | 3 | | 3 | | ns | ## Figure 40: Burst READ Followed by Asynchronous WRITE (WE#-Controlled) **Table 41:** | | -701 | | -706, -856 | | | |-------------------|------|-----|------------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> ABA | | 35 | | 55 | ns | | <sup>t</sup> ACLK | | 6.5 | | 10 | ns | | <sup>t</sup> BOE | | 20 | | 20 | ns | | <sup>t</sup> CBPH | 5 | | 5 | | ns | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | | <sup>t</sup> CSP | 4 | 20 | 5 | 20 | ns | | | -701 | | -706, -856 | | | |-------------------|------|-----|------------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HD | 2 | | 2 | | ns | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> KHTL | | 6.5 | | 10 | ns | | <sup>t</sup> KOH | 2 | | 2 | | ns | | <sup>t</sup> OHZ | | 8 | | 8 | ns | | <sup>t</sup> SP | 3 | | 3 | | ns | ## **Table 42: Asynchronous WRITE Timing Parameters—WE# Controlled** | | -701, -706 | | -8 | | | |------------------|------------|-----|-----|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AS | 0 | | | 0 | ns | | <sup>t</sup> AW | 70 | | 85 | | ns | | <sup>t</sup> BW | 70 | | 85 | | ns | | <sup>t</sup> CEM | | 10 | | 10 | μs | | <sup>t</sup> CW | 70 | | 85 | | ns | | <sup>t</sup> DH | 0 | | 0 | | ns | | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> DW | 23 | | 23 | | ns | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> WC | 70 | | 85 | | ns | | <sup>t</sup> WP | 46 | | 55 | | ns | | <sup>t</sup> WPH | 10 | | 10 | | ns | | <sup>t</sup> WR | 0 | | 0 | | ns | Figure 41: Burst READ Followed by Asynchronous WRITE Using ADV# **Table 43: Burst READ Timing Parameters** | | -701 | | -706, -856 | | | |-------------------|------|-----|------------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> ABA | | 35 | | 55 | ns | | <sup>t</sup> ACLK | | 6.5 | | 10 | ns | | <sup>t</sup> BOE | | 20 | | 20 | ns | | <sup>t</sup> CBPH | 5 | | 5 | | ns | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CLK | 9.62 | 20 | 15 | 20 | ns | | <sup>t</sup> CSP | 4 | 20 | 5 | 20 | ns | | | -701 | | -706, | | | |-------------------|------|-----|-------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HD | 2 | | 2 | | ns | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> KHTL | | 6.5 | | 10 | ns | | <sup>t</sup> KOH | 2 | | 2 | | ns | | <sup>t</sup> OHZ | | 8 | | 8 | ns | | <sup>t</sup> SP | 3 | | 3 | | ns | **Table 44: Asynchronous WRITE Timing Parameters Using ADV#** | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AS | 0 | | 0 | | ns | | <sup>t</sup> AVH | 5 | | 5 | | ns | | <sup>t</sup> AVS | 10 | | 10 | | ns | | <sup>t</sup> AW | 70 | | 85 | | ns | | <sup>t</sup> BW | 70 | | 85 | | ns | | <sup>t</sup> CEM | | 10 | | 10 | μs | | <sup>t</sup> CEW | 1 | 7.5 | 1 | 7.5 | ns | | <sup>t</sup> CW | 70 | | 85 | | ns | | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> DH | 0 | | 0 | | ns | | <sup>t</sup> DW | 23 | | 23 | | ns | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> VP | 10 | | 10 | | ns | | <sup>t</sup> VPH | 10 | | 10 | | ns | | tVS | 70 | | 85 | | ns | | <sup>t</sup> WP | 46 | | 55 | | ns | | <sup>t</sup> WPH | 10 | | 10 | | ns | Figure 42: Asynchronous WRITE Followed by Asynchronous READ—ADV# LOW NOTE: 1. CE# must remain HIGH for at least 5ns (<sup>t</sup>CBPH) to schedule the appropriate internal refresh operation. **Table 45: WRITE Timing Parameters—ADV# LOW** | | -701, -706 | | -856 | | | |-----------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AW | 70 | | 85 | | ns | | <sup>t</sup> BW | 70 | | 85 | | ns | | <sup>t</sup> CW | 70 | | 85 | | ns | | <sup>t</sup> DH | 0 | | 0 | | ns | | <sup>t</sup> DW | 23 | | 23 | | ns | | <sup>t</sup> HZ | | 8 | | 8 | ns | | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> WC | 70 | | 85 | | ns | | <sup>t</sup> WHZ | | 8 | | 8 | ns | | <sup>t</sup> WP | 46 | | 55 | | ns | | <sup>t</sup> WPH | 10 | | 10 | | ns | | <sup>t</sup> WR | 0 | | 0 | | ns | **Table 46: READ Timing Parameters—ADV# LOW** | | -701, -706 | | -8 | | | |-------------------|------------|-----|-----|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AA | | 70 | | 85 | ns | | <sup>t</sup> BHZ | | 8 | | 8 | ns | | <sup>t</sup> BLZ | 10 | | 10 | | ns | | <sup>t</sup> CBPH | 5 | | 5 | | ns | | <sup>t</sup> CEM | | 10 | | 10 | μs | | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> LZ | 10 | | 10 | | ns | | <sup>t</sup> OE | | 20 | | 20 | ns | | <sup>t</sup> OHZ | | 8 | | 8 | ns | | <sup>t</sup> OLZ | 5 | | 5 | | ns | Figure 43: Asynchronous WRITE Followed by Asynchronous READ NOTE: 1. CE# must remain HIGH for at least 5ns (<sup>t</sup>CBPH) to schedule the appropriate internal refresh operation. Table 47: WRITE Timing Parameters—Async WRITE Followed by Async READ | | -701, | , -706 | -8 | 56 | | |------------------|-------|--------|-----|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AS | 0 | | 0 | | ns | | <sup>t</sup> AVH | 5 | | 5 | | ns | | <sup>t</sup> AVS | 10 | | 10 | | ns | | <sup>t</sup> AW | 70 | | 85 | | ns | | <sup>t</sup> BW | 70 | | 85 | | ns | | <sup>t</sup> CVS | 10 | | 10 | | ns | | <sup>t</sup> CW | 70 | | 85 | | ns | | <sup>t</sup> DH | 0 | | 0 | | ns | | <sup>t</sup> DW | 23 | | 23 | | ns | | | -701, | -701, -706 | | -856 | | |------------------|-------|------------|-----|------|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> VP | 10 | | 10 | | ns | | <sup>t</sup> VPH | 10 | | 10 | | ns | | <sup>t</sup> VS | 70 | | 85 | | ns | | <sup>t</sup> WC | 70 | | 85 | | ns | | <sup>t</sup> WHZ | | 8 | | 8 | ns | | <sup>t</sup> WP | 46 | | 55 | | ns | | <sup>t</sup> WPH | 10 | | 10 | | ns | | <sup>t</sup> WR | 0 | | 0 | | ns | | | | | | | | Table 48: READ Timing Parameters—Async WRITE Followed by Async READ | | -701, -706 | | -8 | | | |-------------------|------------|-----|-----|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> AA | | 70 | | 85 | ns | | <sup>t</sup> BHZ | | 8 | | 8 | ns | | <sup>t</sup> BLZ | 10 | | 10 | | ns | | <sup>t</sup> CBPH | 5 | | 5 | | ns | | <sup>t</sup> CEM | | 10 | | 10 | μs | | | -701, -706 | | -856 | | | |------------------|------------|-----|------|-----|-------| | SYMBOL | MIN | MAX | MIN | MAX | UNITS | | <sup>t</sup> HZ | | 8 | | 8 | ns | | <sup>t</sup> LZ | 10 | | 10 | | ns | | <sup>t</sup> OE | | 20 | | 20 | ns | | <sup>t</sup> OHZ | | 8 | | 8 | ns | | <sup>t</sup> OLZ | 5 | | 5 | | ns | ### Figure 44: 54-Ball FBGA ### NOTE: - 1. All dimensions in millimeters; MAX/MIN, or typical, as noted. - 2. Package width and length do not include mold protrusion; allowable mold protrusion is 0.25mm per side. ### **Data Sheet Designation: ADVANCE** This data sheet contains initial descriptions of products still in development. 8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900 E-mail: prodmktg@micron.com, Internet: http://www.micron.com, Customer Comment Line: 800-932-4992 Micron, and the Micron and M Logos are trademarks and/or service marks of Micron Technology, Inc. CellularRAM is a trademark of Micron Technology, Inc., inside the U.S. and a trademark of Infineon Technologies outside the U.S. All other trademarks are the property of their respective owners. ## **APPENDIX A** # How Extended Timings Impact CellularRAM<sup>™</sup> Operation #### Introduction This note describes CellularRAM™ timing requirements in systems that perform extended operations. CellularRAM products use a DRAM technology that periodically requires refresh to ensure against data corruption. CellularRAM devices include on-chip circuitry that performs the required refresh in a manner that is completely transparent in systems with normal bus timings. The refresh circuitry imposes constraints on timings in systems that take longer than 10µs to complete an operation. WRITE operations are affected if the device is configured for asynchronous operation. Both READ and WRITE operations are affected if the device is configured for page or burst-mode operation. ### **Asynchronous WRITE Operation** The timing parameters provided in Table 18 on page 28 require that all WRITE operations must be completed within 10µs. After completing a WRITE operation, the device must either enter standby (by transitioning CE# HIGH), or else perform a second operation (READ or WRITE) using a new address. Figures 45 and 46 demonstrate these constraints as they apply during an asynchronous (page-mode-disabled) operation. Either the CE# active period (<sup>t</sup>CEM in Figure 45) or the address valid period (<sup>t</sup>TM in Figure 46) must be less than 10µs during any WRITE operation, otherwise, the extended WRITE timings must be used. Figure 45: Extended Timing for <sup>t</sup>CEM Figure 46: Extended Timing for <sup>t</sup>TM **Table 49: Extended Cycle Impact on READ and WRITE Cycles** | PAGE MODE | TIMING CONSTRAINT | READ CYCLE | WRITE CYCLE | |------------------------------------|-------------------------------------------------------------------------------|-----------------------|----------------------------------------------------------------| | Asynchronous<br>Page Mode Disabled | <sup>t</sup> CEM and <sup>t</sup> TM > 10μs<br>(See Figures 45 and 46 above.) | No impact. | Must use extended WRITE timing.<br>(See Figure 47 on page 54.) | | Asynchronous<br>Page Mode Enabled | <sup>t</sup> CEM > 10µs<br>(See Figure 45 above.) | Not a | allowed. | | Burst | <sup>t</sup> CEM > 10µs<br>(See Figure 45 above.) | Burst must cross a ro | w boundary within 10µs. | ## Extended WRITE Timing— Asynchronous WRITE Operation Modified timings are required during extended WRITE operations (see Figure 47 below). An extended WRITE operation requires that both the write pulse width (<sup>t</sup>WP) and the data valid period (<sup>t</sup>DW) be lengthened to at least the minimum WRITE cycle time (<sup>t</sup>WC [MIN]). These increased timings ensure that time is available for both a refresh operation and a successful completion of the WRITE operation. ### **Figure 47: Extended WRITE Operation** ### Page Mode READ Operation When a CellularRAM device is configured for page mode operation, the address inputs are used to accelerate read accesses and cannot be used by the on-chip circuitry to schedule refresh. If CE# is LOW longer than the <sup>t</sup>CEM maximum time of 10µs, no refresh will occur and data may be lost. Page mode should only be used in systems that can limit CE#-LOW times to less than 10µs. ### **Burst-Mode Operation** When configured for burst-mode operation, it is necessary to allow the device to perform a refresh within any 10µs window. One of two conditions will enable the device to schedule a refresh within 10µs. The first condition is when all burst operations complete within 10µs. A burst completes when the CE# signal is registered HIGH on a rising clock edge. The second condition that allows a refresh is when a burst access crosses a row boundary. The row-boundary crossing causes WAIT to be asserted while the next row is accessed and enables the scheduling of refresh. ### Summary CellularRAM products are designed to ensure that any possible asynchronous timings do not cause data corruption due to lack of refresh. Slow bus timings on asynchronous WRITE operations require that <sup>t</sup>WP and <sup>t</sup>DW be lengthened. Asynchronous page bus timings must limit CE# LOW to less than 10µs. Burst mode timings must allow the device to perform a refresh within any 10µs period. A burst operation must either complete (CE# registered HIGH) or cross a row boundary within 10µs to ensure successful refresh scheduling. These timing requirements are likely to have little or no impact when interfacing a CellularRAM device with a low-speed memory bus. | Revision History | | |--------------------------------------------------------------------------------------------------------------------|-----------| | Rev. A, Advance | <br>2/04 | | <ul> <li>CR WRITE diagram titles updated to reflect WRITEs<br/>followed by READ <u>ARRAY</u> operation.</li> </ul> | | | Rev. A, Advance | <br>1/04 | | <ul> <li>Last address not changed by software access<br/>sequence.</li> </ul> | | | Rev. A, Advance | 1/04 | | Clarified software access. | <br> | | Rev. A, Advance | <br>12/03 | | Initial Release | |