# MIL-STD-1553A/B NOTICE 2 RT and BC/RT/MT, ADVANCED COMMUNICATION ENGINE (ACE) SEE ALSO USER'S GUIDE #### **FEATURES** #### **DESCRIPTION** DDC's BU-65170 RT and BU-61580 BC/RT/MT Advanced Communication Engine (ACE) family of terminals comprise complete integrated interfaces between a host processor and a MIL-STD-1553 bus. The ACE series of components provides RT-only and BC/RT/MT functions in the identical 1.9 square inch package footprint. The ACE components integrate dual transceiver, protocol, memory management and processor interface logic, and 4K words of internal buffered RAM in the choice of 70-pin DIP, flatpack, or J-lead packages. Transceiver options include +5(only), +5/-15, and +5/-12V. To minimize board space and "glue" logic, the ACE terminals provide ultimate flexibility in interfacing to a host processor and internal/external RAM. The ACE components provide complete multiprotocol support of MIL-STD-1553A/B/McAir and STANAG 3838. The advanced functional architecture of the ACE terminals provides software compatibility to DDC's previous AIM series hybrids. In addition, the ACE Terminals incorporate a multiplicity of architectural enhancements allowing flexible operation while off-loading the host processor, ensuring data consistency, and supporting bulk data transfers. The ACE hybrids may be operated at either 12 or 16MHz. Wire bond options allow for programmable RT address (hardwired is standard), interface to 17-bit RAM for parity generation/checking, and a direct interface to fiber optic (MIL-STD-1773) transceivers. The ACE terminals operate over the full military temperature range of -55 to +125 °C. Available screened to MIL-STD-883B, the terminals are ideal for demanding military and industrial processor-to-1553 applications. - Fully Integrated 1553A/B Notice 2, STANAG 3838 Interface Terminal - Small Ceramic Package - RT or BC/RT/MT in Same Footprint - Flexible Processor/Memory Interface: 16-Bit Buffered and Transparent, 8-Bit Buffered, Zero Walt, and 16-Bit DMA; 4K Words Internal Ram - Advanced BC Features: Automatic Retries, Programmable Gap Times, Frame Auto-Repeat - Advanced RT Features: Programmable Illegalization and Busy; Choice of Single Message, Double Buffering, and Circular Buffering - Advanced Monitor Features: Choice of Word Monitor, Selective Message Mcnitor, or Simultaneous RT/Monitor Modes FIGURE1. BU-61580/65170 BLOCK DIAGRAM | TABLE 1. BU-61580 SERIES SPECIFICA | TIONS | | | | |---------------------------------------------------------------|--------------|----------|------------|--------| | PARAMETER | MIN | TYP | MAX | UNITS | | ABSOLUTE MAXIMUM RATINGS | | | | | | Supply Voltage | | | | ٠,, | | ■ Logic +5V | -0.3<br>-0.5 | | 7.0<br>7.0 | V<br>V | | ■Transceiver +5V<br>■-15V | +0.3 | | -18.0 | v | | ■-12V | +0.3 | | -18.0 | Ý | | Logic | | | | | | ■ Voltage Input Range | -0.3 | | VCC+0.3 | | | Differential Input Resistance | | | | | | ■ (BU-65170/61580X1,BU- | 11 | | | kohm | | 65170/61580X2) (Notes 1-6) | | | · ' | | | ■ (BU-65170/61580X3,BU- | 1.5 | | | kohm | | 65170/61580X6) (Notes 1-6) | | | | | | Differential Input Capacitance<br>■ (BU-65170/61580X1.BU- | | | 10 | рF | | | | | l '° | pΓ | | 65170/61580X2) (Notes 1-6)<br>(BU-65170/61580X3,BU- | | | 5 | ρF | | 65170/61580X6) (Notes 1-6) | | | | F. | | Threshold Voltage, Transformer | | | 0.860 | Vp.p | | Coupled, Measured on Stub | | | | | | Common Mode Voltage (Note 7) | | | 10 | Vpeak | | TRANSMITTER Differential Cultury Voltage | | | 1 | | | Differential Output Voltage B Direct Coupled Across 35 ohms, | 6 | | 9 | Vp.p | | Measured on Bus | ľ | | | | | ■ Transformer Coupled, Measured | | | | | | on Stub | | | | | | • BU-65170/61580X1 | 20 | 22 | 27 | Vp.p | | • BU-65170/61580X2 | 18 | 21<br>21 | 27 | Vp.p | | • BU-65170/61580X3,BU- | 18 | 21 | 27 | Vp.p | | 65170/61580X6 Output Noise, Differential (Direct | | | 10 | mVp. | | Coupled) | i | | '* | P,diff | | Output Offset Voltage, Transformer | -250 | | 250 | mV | | Coupled Across 70 ohms | | | | | | Rise/Fall Time | 100 | 150 | 300 | nsec | | LOGIC<br>VIH | 2.0 | | | v | | VIH<br>VIL | 2.0 | | 0.8 | Ιv̈́ | | IIH (VCC=5.5V, VIN=5.0V) | -10 | | 10 | μĀ | | IH (VCC=5.5V, VIN=2.4V) | -346 | | -42 | μΑ | | IIL (VCC=5.5V, VIN=0V) | -397 | | -50 | μA | | VOH (VCC=4.5V, VIH=2.4V, VIL=0.7V, | 2.4 | | ] | J * | | IOH=max}<br> VOL (VCC=4.5V, VIH=2.4V, VIL=0.7V, | | | 0.4 | Ιv | | IOL=max) | | | 0.4 | ' | | lot-inax) | | | | | | ■ DB0-DB15, A0-A15, | 6.4 | | | mA | | MEMOE/ADDR_LAT, | | | J | } | | MEMWR/ZEROWAIT, | | | | | | DTREQ/16/8, | | 1 | 1 | l | | DTACK/POLARITY_SEL | ۱ | | ì | ١. | | ■INCMD, INT, MEMENA_OUT, | 3.2 | | | mA | | READYD, IOEN | | 1 | 1 | | | IOH<br>■ (DB0-DB15, A0-A15, | | | 6.4 | mA | | MEMOE/ADDR LAT. | 1 | | 3.3 | l, | | MEMWR/ZEROWAIT. | | | ł | | | DTREQ/16/8. | ļ | 1 | 1 | | | DTACK/POLABITY SEL) | | | 1 | | | ■INCMD, INT, MEMENA_OUT, | | | 3.2 | mA | | READYD, IOEN | | Ц_ | <u> </u> | | | TABLE 1. BU-61580 SERIES SPECIFICA | MIN | TYP | MAY | LIMITO | |------------------------------------------------------------------------------------------------------|----------|----------------|--------------|------------| | PARAMETER POWER SUPPLY REQUIREMENTS | MHA | ITF | MAX | UNITS | | Voltages/Tolerances | | | | | | ■+5V (Logic) | 4.5 | | 5.5 | V | | ■+5V (CH. Å, CH. B) • (BU-65170/61580X1,BU- | 4.5 | | 5.5 | v | | 65170/61580X2)<br>• (BU-65170/61580X3,BU- | 4.75 | | 5.5 | v | | 65170/61580X6)<br>■-15V (CH. A, CH. B) | | | | | | • (BU-65170/61580X1)<br>■-12V (CH. A, CH. B) | -15.75 | | -14.25 | ٧ | | (BU-65170/61580X2) Current Drain (Total Hybrid) | -12.6 | | -11.4 | V | | ■+5V (BU-65170/61580X1) (Note 10)<br>■+5V (BU-65170/61580X2) (Note 10)<br>■+5V (BU-65170/61580X3,BU- | <u>'</u> | 95<br>95 | 190<br>190 | mA<br>mA | | 65170/61580X6) (Note 10) | | | | l | | • Idle | | 130 | 200 | mA | | • 25% Duty Cycle | 1 | 245 | 400<br>600 | mA ] | | 50% Duty Cycle 100% Duty Cycle | | 360<br>590 | 1000 | mA<br>mA | | ■-15V (BU-65170/61580X1) | | 350 | 1000 | "'^ | | • Idle | | 30 | 60 | mA | | • 25% Duty Cycle | | 68 | 108 | mA | | 50% Duty Cycle 100% Duty Cycle | | 105<br>180 | 160<br>255 | mA mA | | ■-12V (BU-65170/61580X2) | | 100 | 255 | ""^ | | • Idle | | 30 | 60 | mA | | 25% Duty Cycle | l | 80 | 120 | mA | | 50% Duty Cycle | | 130 | 185 | mA | | • 100% Duty Cycle | | 230 | 305 | _mA_ | | POWER DISSIPATION | | | | | | Total Hybrid<br><b>m</b> (BU-65170/61580X1) | | | | | | • Idle | | 0.85 | 1.85 | l w l | | 25% Duty Cycle | | 1.195 | 2.25 | w | | 50% Duty Cycle | | 1.450 | 2.72 | w | | • 100% Duty Cycle<br>■ (BU-65170/61580X2) | | 1.975 | 3.52 | w | | • Idle | | 0.835 | 1.67 | l w l | | • 25% Duty Cycle | 1 | 1.135 | 2.10 | Ι₩Ι | | 50% Duty Cycle | | 1.435 | 2.59 | ΙÿΙ | | <ul> <li>100% Duty Cycle</li> </ul> | | 2.035 | 3.46 | l w | | ■ (BU-65170/61580X3,BU- | | 1 | ļ | | | 65170/61580X6) | | | | | | • Idle | | 0.650 | 1.00 | W | | 25% Duty Cycle | l | 0.925 | 1.71 | W | | 50% Duty Cycle 100% Duty Cycle | | 1.200<br>1.750 | 2.42<br>3.85 | w | | Hottest Die | 1 | 1.750 | 3.63 | " | | ■ (BU-65170/61580X1) | | | ŀ | Į l | | • Idle | | 0.335 | 0.68 | W | | 25% Duty Cycle | 1 | 0.600 | 1.06 | [ W | | • 50% Duty Cycle | 1 | 0.860 | 1.45 | W I | | 100% Duty Cycle ■(BU-65170/61580X2) | 1 | 1.385 | 2.23 | W | | • Idle | | 0.290 | 0.59 | l w l | | • 25% Duty Cycle | 1 | 0.590 | 0.92 | w | | 50% Duty Cycle | [ | 0.890 | 1.36 | W | | • 100% Duty Cycle | 1 | 1.490 | 2.16 | W | | ■ (BU-65170/61580X3,BU- | | 1 | <b>!</b> | ' | | 65170/61580X6) | | 0.00 | 0.05 | 1 12 | | Idle 25% Duty Cycle | | 0.20 | 0.25 | W | | 50% Duty Cycle 50% Duty Cycle | | 0.46 | 1.67 | l W | | • 100% Duty Cycle | | 1.30 | 3.10 | <u>l ŵ</u> | | TABLE 1. BU-61580 SERIES SPECIFICATIONS | | | | | |----------------------------------------------|-------------|--------------|--------------|-------------------------------------| | PARAMETER | MIN | TYP | MAX | UNITS | | CLOCK INPUT | | | | | | Frequency | i | i | | | | ■ Nominal Value (programmable) | | 400 | | 4411- | | default | | 16.0<br>12.0 | | MHz<br>MHz | | option Long Term Tolerance | | 12.0 | | 1411 12 | | 1553A Compliance | | - 1 | 0.01 | % | | 1553B Compliance | 1 | | 0.1 | % | | ■Short Term Tolerance, 1 second | | 1 | | | | 1553A Compliance | | | 0.001 | % | | 1553B Compliance | | - | 0.01 | % | | ■ Duty Cycle | 22 | | 67 | % | | • 16MHz<br>• 12MHz | 33<br>40 | | 60 | % | | 1553 MESSAGE TIMING | | | | | | Completion of CPU Write (BC Start-to- | | 2.5 | | μs | | Start of First BC Message) | | | | i ' | | BC Intermessage Gap(Note 8) | | 9.5 | | με | | BC/RT/MT Response Timeout(Note 9) | | | _ | | | ■ 18.5 nominal | 17.5 | 18.5 | 19.5 | μs | | ■22.5 nominal | 21.5 | 22.5 | 23.5<br>51.5 | μs | | ■50.5 nominal | 49.5<br>127 | 50.5<br>128 | 129 | μs<br>μs | | ■ 128.0 nominal Transmitter Watchdog Timeout | 12/ | 668 | 129 | μs | | RT Response Timeout (Note 11) | 4 | 5 | 7 | นร | | THERMAL | | _ | | , | | Thermal Resistance, Junction-to-Case, | | | | l | | Hottest Die (eJC) | | | | l | | ■ (BU-65170/61580X1,BU- | | 5.54 | | .cw | | 65170/61580X2) | | | | | | ■ (BU-65170/61580X3,BU- | 1 | 6.8 | | .cw | | 65170/61580X6) | | l | | | | Operating Junction Temperature | -55 | | 160 | o.c | | Storage Temperature | -65 | | 150<br>+300 | | | Lead Temperature (soldering, 10 | | | +300 | | | seconds) PHYSICAL CHARACTERISTICS | | | | | | Size | l | | | | | ■ 70-pin DIP, FLATPACK, J-LEAD | 1.9 | X 1.0 X | 0.215 | in | | = 70 pin bit ,1 B 111 7101 , 3 EE 110 | | | X 5.46) | (mm) | | Weight | 1,70.20 | | 0.40,<br> | \\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\\ | | ■ 70-pin DIP, FLATPACK, J-LEAD | İ | 0.6 | Ì | oz | | , , , | l | (17) | l . | _(g) | NOTES: Notes 1 through 6 are applicable to the Receiver Differential Resistance and Differential Capacitance specifications: (1) Specifications include both transmitter and receiver (tied together - internally). (2) Measurement of impedance is directly between pins TX/RX A(B) - (2) Measurement of impedance is directly between pins TX/RX A(B) and TX/RX A(B) of the BU-65170/61580XX hybrid. - (3) Assuming the connection of all power and ground inputs to the hybrid.(4) The specifications are applicable for both unpowered and powered - (4) The specifications are applicable for both unpowered and powered conditions. - (5) The specifications assume a 2 volt rms balanced, differential, sinusoidal input. The applicable frequency range is 75kHz to 1MHz. - (6) Minimum resistance and maximum capacitance parameters are guaranteed, but not tested, over the operating range. - (7) Assumes a common mode voltage within the frequency range of dc to 2MHz, applied to pins of the isolation transformer on the stub side (either direct or transformer coupled), referenced to hybrid ground. Use a DDC recommended transformer or other transformer that provides an equivalent minimum CMRR. - (8) Typical value for minimum intermessage gap time. Under software control, may be lengthened to (65,535µs minus message time), in increments of 1µs. - (9) Software programmable (4 options). Includes RT-to-RT Timeout (Mid-Parity of Transmit Command to Mid-Sync of Transmitting RT Status). - (10) For both +5V logic and transceiver. +5V for channels A and B. - (11) Measured from mid-parity crossing of Command Word to midsync crossing of RT's Status Word. #### INTRODUCTION DDC's ACE series of Integrated BC/RT/MT hybrids provide a complete, flexible interface between a microprocessor and a MIL-STD-1553A, B Notice 2, McAir, or STANAG 3838 bus, implementing Bus Controller, Remote Terminal (RT) and Monitor Terminal (MT) modes. Packaged in a single 1.9 square inch 70-pin DIP or surface mountable flatpack or J-lead package, the ACE series contains dual low-power transceivers and encoder/decoders, complete BC/RT/MT multi-protocol logic, memory management and interrupt logic, 4K X 16 of shared static RAM and a direct, buffered interface to a host processor bus. The BU-65170/61580 contains internal address latches and bidirectional data buffers to provide a direct interface to a host processor bus. The BU-65170/61580 may be interfaced directly to both 16-bit and 8-bit microprocessors in a buffered shared RAM configuration. In addition, the ACE may connect to a 16-bit processor bus via a Direct Memory Access (DMA) interface. The BU-65170/61580 includes 4K words of buffered RAM. Alternatively, the ACE may be interfaced to as much as 64K words of external RAM in either the shared RAM or DMA configurations. The ACE RT mode is multiprotocol, supporting MIL-STD-1553A, MIL-STD-1553B Notice 2, STANAG 3838 (including EFAbus), and the McAir A3818, A5232, and A5690 protocols. Full compliance to the McAir specs, however, requires the use of a sinusoidal transceiver (transceiver option 5). Refer to the BU-61590 data sheet for additional information on McAir terminals. The memory management scheme for RT mode provides an option for separation of broadcast data, in compliance with 1553B Notice 2. Both double buffer and circular buffer options are programmable by subaddress. These features serve to ensure data consistency and to off-load the host processor for bulk data transfer applications. The ACE series implements three monitor modes: a word monitor, a selective message monitor, and a combined RT/selective monitor. Other features include options for automatic retries and programmable intermessage gap for BC mode, an internal Time Tag Register, an Interrupt Status Register and internal command illegalization for RT mode. #### **FUNCTIONAL OVERVIEW** #### **TRANSCEIVERS** The transceivers in the BU-65170/61580X3(X6) are fully monolithic, requiring only a +5Volt power input. Besides eliminating the need for an additional power supply, the use of a 5 volt (only) transceiver requires the use of step-up, rather than step-down, isolation transformers. This provides the advantage of a higher terminal input impedance than is possible for a 15 volt or 12 volt transmitter. As a result, there is greater margin for the input impedance test, mandated for 1553 validation testing. This allows for longer cable lengths between an LRU's system connector and the isolation transformers of an embedded 1553 terminal. For the +5V and -15V/-12V front end, the BU-65170/61580X1(X2) uses low-power bipolar analog monolithic and thick-film hybrid technology. The transceiver requires +5 V and -15V (-12V) only (requiring no +15V/+12V) and includes voltage source transmitters. The voltage source transmitters provide superior line driving capability for long cables and heavy amounts of bus loading. In addition, the monolithic transceivers in the BU-65170/61580X1 provide a minimum stub voltage level of 20 volts peak-to-peak transformer coupled, making them suitable for MIL-STD-1760 applications. The receiver sections of the BU-65170/61580 are fully compliant with MIL-STD-1553B in terms of front end overvoltage protection, threshold, common mode rejection, and word error rate. In addition, the receiver filters have been designed for optimal operation with the J' chip's Manchester II decoders. #### J' DIGITAL MONOLITHIC The J' digital monolithic represents the cornerstone element of the ACE family of terminals. The development of the J' chip represented the fifth generation of 1553 protocol and interface design for DDC. Over the years, DDC's 1553 protocol and interface design has evolved from: (1) discrete component sets, consisting of multiple hybrids (with large numbers of chips inside the individual hybrids) and programmable logic devices, to (2) multiple custom ASICs to perform the functions of encoder/decoder and RT protocol within a single hybrid, to (3) the BUS-61553 Advanced Integrated Mux Hybrid (AIM-HY) series, containing, in addition to a dual monolithic/thick-film transceiver and discrete RAM chips, a custom protocol chip and a separate custom memory management/processor interface chip; (4) the BUS-61559 Advanced Integrated Mux Hybrids with Enhanced RT Features (AIM-HY'er); the AIM-HY'er series includes memory management and processor interface functions beyond those of the AIM-HY series; (5) the full integration of the J' chip. The J' chip consists of a dual encoder/decoder, complete protocol for Bus Controller (BC), 1553A/B/McAir Remote Terminal (RT), and Monitor (MT) modes; memory management and interrupt logic; a flexible, buffered interface to a host processor bus and optional external RAM; and 4K words of on-chip RAM. Reference the region within the dotted line of Figure 1. Besides realizing all the protocol, memory management, and interface functions of the earlier AIM-HY'er series, the J' chip includes a large number of enhancements to facilitate hardware and software design, and to further off-load the 1553 terminal's host processor. #### **DECODERS** The default mode of operation for the BU-65170 RT and BU-61580 BC/RT/MT requires a 16MHz clock input. If needed, a software programmable option allows the device to be operated from a 12MHz clock input. Most current 1553 decoders sample using a 10MHz or 12MHz clock. In the 16MHz mode (default following a hardware or software reset), the ACE decoders sample 1553 serial data using the 16MHz clock. In the 12MHz mode, the decoders sample using both clock edges; this provides a sampling rate of 24MHz. The faster sampling rate for the J-prime's Manchester II decoders provides superior performance in terms of bit error rate and zero-crossing distortion tolerance. For interfacing to fiber optic transceivers for MIL-STD-1773 applications, a transceiverless version of the J' chip, the BU-65620, can be used. These versions provide a pin programmable option for a direct interface to the single-ended outputs of a fiber optic receiver. No external logic is needed. #### TIME TAGGING The ACE includes an internal read/writable Time Tag Register. This register is a CPU read/writable 16-bit counter with a programmable resolution of either 2, 4, 8, 16, 32, or 64 µs per LSB. Also, the Time Tag Register may be clocked from an external oscillator. Another option allows software controlled incrementing of the Time Tag Register. This supports self-test for the Time Tag Register. For each message processed, the value of the Time Tag register is loaded into the second location of the respective descriptor stack entry ("TIME TAG WORD") for both BC and RT modes. Additional provided options will: clear the Time Tag Register following a Synchronize (without data) mode command or load the Time Tag Register following a Synchronize (with data) mode command; enable an interrupt request and a bit setting in the Interrupt Status Register when the Time Tag Register rolls over from 0000 to FFFF. Assuming the Time Tag Register is not loaded or reset, this will occur at approximately 4-second time intervals, for 64 µs/LSB resolution, down to 131 ms intervals, for 2 µs/LSB resolution. Another programmable option for RT mode is the automatic clearing of the Service Request Status Word bit following the ACE's response to a Transmit Vector Word mode command. #### INTERRUPTS The ACE series components provide many programmable options for interrupt generation and handling. The interrupt output pin (INT) has three software programmable modes of operation: a pulse, a level output cleared under software control, or a level output automatically cleared following a read of the Interrupt Status Register. Individual interrupts are enabled by the Interrupt Mask Register. The host processor may easily determine the cause of the interrupt by using the Interrupt Status Register. The Interrupt Status Register provides the current state of the interrupt conditions. The Interrupt Status Register may be updated in two ways. In the standard interrupt handling mode, a particular bit in the Interrupt Status Register will be updated only if the condition exists and the corresponding bit in the Interrupt Mask Register is enabled. In the enhanced interrupt handling mode, a particular bit in the Interrupt Status Register will be updated if the condition exists regardless of the contents of the corresponding Interrupt Mask Register bit. In any case, the respective Interrupt Mask Register bit enables an interrupt for a particular condition. ## ADDRESSING, INTERNAL REGISTERS, AND MEMORY MANAGEMENT The software interface of the BU-65170/61580 to the host processor consists of 17 internal operational registers for normal operation, an additional 8 test registers, plus 64K X 16 of shared memory address space. The BU-65170/61580's 4K X 16 of internal RAM resides in this address space. Definition of the address mapping and accessibility for the ACE's 17 non-test registers, and the test registers, is as follows:. | | | | | I | ABI | LE 2. ADDRESS MAPPING | |---------------|-----------------------|----------|----------|----------|------------------------------------|--------------------------------------------| | ADDRESS LINES | | | NES | } | REGISTER DESCRIPTION/ACCESSIBILITY | | | ΗEX | <b>A4</b> | A3 | 22 | A1 | A0 | | | 00 | 0 | 0 | 0 | 0 | 0 | Interrupt Mask Register (RD/WR) | | 01 | 0 | 0 | 0 | 0 | 1 | Configuration Register # 1 (RD/WR) | | 02 | 0 | 0 | 0 | 1 | 0 | Configuration Register # 2 (RD/WR) | | 03 | 0 | 0 | 0 | 1 | 1 | Start/Reset Register (WR) | | 03 | 0 | 0 | 0 | 1 | 1 | BC/RT Command Stack Pointer Register (RD) | | 04 | 0 | 0 | 1 | 0 | ٥ | BC Control Word*/RT Subaddress Control | | \$ | ١ | Ľ | Ľ | Ľ | Ľ | Word Register (RD/WR) | | 05 | 0 | 0 | 1 | 0 | 1 | Time Tag Register (RD/WR) | | 06 | 0 | 0 | 1 | Ŀ | 0 | Interrupt Status Register (RD) | | 07 | 0 | 0 | 1 | 1 | | Configuration Register #3 | | 08 | ٥ | 1 | 0 | 0 | _ | Configuration Register #4 | | 09 | 0 | 1 | 0 | 0 | 1 | Configuration Register #5 | | OA | 0 | 1 | 0 | 1 | 0 | Data Stack Address Register (RD/WR) | | OB | 0 | 1 | 0 | 1 | 1 | BC Frame Time Remaining Register (RD)* | | ၀င | ١٥ | lı | Ιı | ١٥ | ١٥ | BC Time Remaining to Next Message Register | | | Ľ | Ľ | Ľ | Ľ | Ľ | (RD)* | | OD | ١ | Ι, | ١, | | ١, | BC Frame Time*/RT Last Command/MT Trig- | | UU | Ľ | Ľ | Ľ | Ľ. | Ľ | ger Word* Register (RD/WR) | | 0E | 0 | 1 | 1 | 1 | 0 | RT Status Word Register (RD) | | 0F | 0 | 1 | 1 | 1 | 1 | RT BIT Word Register (RD) | | 10 | 1 | 0 | 0 | 0 | 0 | Test Mode Register 0 | | · | | L | | L | L | | | · | | L | | L | L | | | ட் | | <u> </u> | <u> </u> | <u> </u> | L | | | 17 | 1 | 0 | 1 | 1 | 1 | Test Mode Register 7 | | 18 | 1 | 1 | Q | 0 | 0 | reserved | | Ŀ | | 上 | <u> </u> | 上 | _ | | | Ŀ | L | _ | 上 | ┖ | L | | | · | | 丄 | 丄 | ╙ | 丄 | | | <u>1F</u> | 11 | 1 | 1 | 1 | 1 | | | NOT | NOTE: * BU-61580 Only | | | | | | Interrupt Mask Register: used to enable and disable interrupt requests for various conditions. Configuration Registers #1 and #2: used to select the BU-61580's mode of operation, and for software control of RT Status Word bits, Active Memory Area, BC Stop-on-Error, RT Memory Management mode selection, and control of the Time Tag operation. Start/Reset Register: used for "command" type functions, such as software reset, BC/MT Start, Interrupt Reset, Time Tag Reset, and Time Tag Register Test. The Start/Reset Register includes provisions for stopping the BC in its auto-repeat mode, either at the end of the current message or at the end of the current BC frame. BC/RT Command Stack Pointer Register: allows the host CPU to determine the pointer location for the current or most recent message when the BU-61580 is in BC or RT modes. BC Control Word/RT Subaddress Control Word Register: In BC mode, allows host access to the current or most recent BC Control Word. The BC Control Word contains bits that select the active bus and message format, enable off-line self-test, masking of Status Word bits, enable retries and interrupts, and specify MIL-STD-1553A or-1553B error handling. In RT mode, this register allows host access to the current or most recent Subaddress Control Word. The Subaddress Control Word is used to select the memory management scheme and enable interrupts for the current message. The read/write accessibility can be used as an aid for testing the ACE. Time Tag Register: maintains the value of a real-time clock. The resolution of this register is programmable from among 2, 4, 8, 16, 32, and 64 µs/LSB. The TAG\_CLK input signal also may cause an external oscillator to clock the Time Tag Register. Start-of-Message (SOM) and End-of-Message (EOM) sequences in BC, RT, and Message Monitor modes cause a write of the current value of the Time Tag Register to the stack area of RAM. Interrupt Status Register: mirrors the Interrupt Mask Register and contains a Master Interrupt bit. It allows the host processor to determine the cause of an interrupt request by means of a single READ operation. Configuration Registers #3, #4, and #5: used to enable many of the BU-61580's advanced features. These include all the enhanced mode features; that is, all the functionality beyond that of the previous generation product, the BUS-61559 Advanced Integrated Mux Hybrid with Enhanced RT Features (AIM-HY'er). For all three modes, use of the Enhanced Mode enables the various read-only bits in Configuration Register #1. For BC mode, the enhanced mode features include the expanded BC Control Word and BC Block Status Word, additional Stop-On-Error and Stop-On-Status Set functions, frame autorepeat, programmable intermessage gap times, automatic retries, expanded Status Word Masking, and the capability to generate interrupts following the completion of any selected message. For RT mode, the enhanced mode features include the expanded RT Block Status Word, the combined RT/Selective Message Monitor mode, internal wrapping of the "RTFAIL" output signal (from the J' chip) to the "RTFLAG" RT Status Word bit, the double buffering scheme for individual receive (broadcast) subaddresses, and the alternate (fully software programmable) RT Status Word. For MT mode, use of the enhanced mode enables use of the Selective Message Monitor, the combined RT/Selective Monitor modes, and the monitor triggering capability. Data Stack Address Register: used to point to the current address location in shared RAM used for storing message words (second Command Words, Data Words, RT Status Words) in the Selective Word Monitor mode. Frame Time Remaining Register: provides a read only indication of the time remaining in the current BC frame. The resolution of this register is $100 \,\mu\text{s/LSB}$ . Message Time Remaining Register: provides a read only indication of the time remaining before the start of the next message in a BC frame. The resolution of this register is 1 $\mu$ s/LSB. BC Frame/RT Last Command/MT Trigger Word Register: In BC mode, it programs the BC frame time, for use in the frame auto-repeat mode. The resolution of this register is 100 µs/LSB, with a range of 6.55 seconds; in RT mode, this register stores the current (or most previous) 1553 Command Word processed by the ACE RT; in the Word Monitor mode, this register specifies a 16-bit Trigger (Command) Word. The Trigger Word may be used to start or stop the monitor, or to generate interrupts. Status Word Register and BIT Word Registers: provide read-only indications of the BU-65170/61580's RT Status and BIT Words. Test Mode Registers 0-7: these registers may be used to facilitate production or maintenance testing of the BU-65170/61580 and systems incorporating the BU-65170/61580. | BIT | DESCRIPTION | | | | |---------|-----------------------------------------------|--|--|--| | 15(MSB) | RESERVED | | | | | 14 | RAM PARITY ERROR | | | | | 13 | BC/RT TRANSMITTER TIMEOUT | | | | | 12 | BC/RT COMMAND STACK ROLLOVER | | | | | 11 | MT COMMAND STACK ROLLOVER | | | | | 10 | MT DATA STACK ROLLOVER | | | | | 9 | HS FAIL | | | | | 8 | IBC RETRY | | | | | 7 | RT ADDRESS PARITY ERROR | | | | | 6 | TIME TAG ROLLOVER | | | | | 5 | RT CIRCULAR BUFFER ROLLOVER | | | | | 4 | RT SUBADDRESS CONTROL WORD EOM | | | | | 3<br>2 | BC END OF FRAME | | | | | 2 | FORMAT ERROR | | | | | 1 | BC STATUS SET/RT MODE CODE/MT PATTERN TRIGGER | | | | | 0 (LSB) | 0 (LSB) END OF MESSAGE | | | | | F | FIGURE 2. INTERRUPT MASK REGISTER | | | | | | (READ/WRITE 00h) | | | | | | BC FUNCTION | RT WITHOUT ALTERNATE | RT WITH ALTERNATE STATUS | MONITOR FUNCTION | | |-------------|------------------------------------------------------|--------------------------------------------------------------|---------------------------------------|----------------------------------|--| | BIT | (bits 11-0 Enhanced Mode only) | STATUS | (Enhanced Mode Only) | (Enhanced Mode Only, bits 12-0) | | | 15<br>(MSB) | RT/BC-MT (logic 0) | (logic 1) | (logic 1) | (logic 0) | | | 14 | MT/BC-RT (logic 0) | (logic 0) | (logic 0) | (logic 1) | | | 13_ | CURRENT AREA B/A | CURRENT AREA B/A | CURRENT AREA B/A | CURRENT AREA B/A | | | 12 | MESSAGE STOP-ON-ERROR | MESSAGE MONITOR ENABLED (MMT) | | MESSAGE MONITOR ENABLED (MMT) | | | 11 | FRAME STOP-ON-ERROR | DYNAMIC BUS CONTROL AC-<br>CEPTANCE | S10 | TRIGGER ENABLED WORD | | | 10 | STATUS SET STOP-ON-MES-<br>SAGE | BUSY | S09 | START-ON-TRIGGER | | | 9 | STATUS SET STOP-ON-FRAME | SERVICE REQUEST | S08 | STOP-ON-TRIGGER | | | 8 | FRAME AUTO-REPEAT | SUBSYSTEM FLAG | | NOT USED | | | 7 | EXTERNAL TRIGGER ENABLED | RTFLAG (enhanced mode only) | \$06 | EXTERNAL TRIGGER ENABLED | | | 6 | INTERNAL TRIGGER ENABLED | NOT USED | S05 | NOT USED | | | 5 | INTER-MESSAGE GAP TIMER<br>ENABLED | NOT USED | S04 | NOT USED | | | 4 | RETRY ENABLED | NOT USED | \$03 | NOT USED | | | 3 | DOUBLE/SINGLE RETRY | NOT USED | S02 | NOT USED | | | 2 | BC ENABLED (Read Only) | NOT USED | S01 | MONITOR ENABLED<br>(Read Only) | | | 1 | BC FRAME IN PROGRESS<br>(Read Only) | NOT USED | S00 | MONITOR TRIGGERED<br>(Read Only) | | | (LSB) | BC MESSAGE IN PROGRESS<br>(Read only) | RT MESSAGE IN PROGRESS (En-<br>hanced Mode only) (Read Only) | RT MESSAGE IN PROGRESS<br>(Read Only) | MONITOR ACTIVE<br>(Read Only) | | | , | FIGURE 3. CONFIGURATION REGISTER #1 (READ/WRITE 01h) | | | | | | BIT | DESCRIPTION | | | | |----------|-------------------------------------|--|--|--| | 15 (MSB) | ENHANCED INTERRUPTS | | | | | 14 | Logic "0" | | | | | 13 | BUSY LOOKUP TABLE ENABLE | | | | | 12 | RX SA DOUBLE BUFFER ENABLE | | | | | 11 | OVERWRITE INVALID DATA | | | | | 10 | 256-WORD BOUNDR DISBL | | | | | 9 | TIME TAG RESOLUTION 2 (TTR2) | | | | | 8 | TIME TAG RESOLUTION 1 (TTR1) | | | | | 7 | TIME TAG RESOLUTION (TTR0) | | | | | 6<br>5 | CLEAR TIME TAG ON SYNCHRONIZE | | | | | 5 | LOAD TIME TAG ON SYNCHRONIZE | | | | | 4 | INTERRUPT STATUS AUTO CLEAR | | | | | 3 | LEVEL/PULSE INTERRUPT REQUEST | | | | | 2 | CLEAR SERVICE REQUEST | | | | | 1 | ENHANCED RT MEMORY MANAGEMENT | | | | | 0 (LSB) | 0 (LSB) SEPARATE BROADCAST DATA | | | | | FIG | FIGURE 4. CONFIGURATION REGISTER #2 | | | | | | (READ/WRITE 02h) | | | | | BIT | DESCRIPTION | |----------|--------------------------------| | 15 (MSB) | RESERVED | | | • | | • | • | | • | • | | 7 | RESERVED | | 6 | BC/MT STOP-ON-MESSAGE | | 5 | BC STOP-ON-FRAME | | 4 | TIME TAG TEST CLOCK | | 3 | TIME TAG RESET | | 2 | INTERRUPT RESET | | 1 | BC/MT START | | 0 (LSB) | RESET | | | FIGURE 5. START/RESET REGISTER | | | (WRITE 03h) | | BIT | DESCRIPTION | | | |----------|---------------------------------------|--|--| | 15 (MSB) | COMMAND STACK POINTER 15 | | | | | • | | | | • | • | | | | • | • | | | | 0 (LSB) | COMMAND STACK POINTER 0 | | | | FIGU | FIGURE 6. BC/RT COMMAND STACK POINTER | | | | L | REGISTER (READ 03h) | | | | BIT | DESCRIPTION | | | |----------|------------------------------------|--|--| | 15 (MSB) | RESERVED | | | | 14 | M.E. MASK | | | | 13 | SERVICE REQUEST BIT MASK | | | | 12 | SUBSYS BUSY BIT MASK | | | | 11 | SUBSYS FLAG BIT MASK | | | | 10 | TERMINAL FLAG BIT MASK | | | | 9<br>8 | RESERVED BITS MASK | | | | 8 | RETRY ENABLED | | | | 75<br>43 | BUS CHANNEL AVB | | | | 6 | OFF LINE SELF TEST | | | | 5 | MASK BROADCAST BIT | | | | 4 | EOM INTERRUPT ENABLE | | | | 3 | 1553A/B SELECT | | | | 2 | MODE CODE FORMAT | | | | 1 | BROADCAST FORMAT | | | | 0 (LSB) | RT-RT FORMAT | | | | FIC | FIGURE 7. BC CONTROL WORD REGISTER | | | | | (READ/WRITE 04h, BU-61580 only) | | | | BIT | DESCRIPTION | | | | |---------|--------------------------------------|--|--|--| | | RX DOUBLE BUFFER ENABLE | | | | | 14 | TX: EOM INT | | | | | 13 | TX: CIRC BUF INT | | | | | 12 | TX: MEMORY MANGEMENT 2 (MM2) | | | | | 11 | TX: MEMORY MANGEMENT 1 (MM1) | | | | | 10 | TX: MEMORY MANGEMENT 0 (MM0) | | | | | 9 | RX: EOM INT | | | | | 8 | RX: CIRC BUF INT | | | | | 7 | RX: MEMORY MANGEMENT 2 (MM2) | | | | | 7<br>6 | RX: MEMORY MANGEMENT 1 (MM1) | | | | | 5<br>4 | RX: MEMORY MANGEMENT 0 (MM0) | | | | | 4 | BCST: EOM INT | | | | | 3 | BCST: CIRC BUF INT | | | | | 2 | BCST: MEMORY MANGEMENT 2 (MM2) | | | | | 1 | BCST: MEMORY MANGEMENT 1 (MM1) | | | | | 0 (LSB) | BCST: MEMORY MANGEMENT 0 (MM0) | | | | | FIGL | FIGURE 8. RT SUBADDRESS CONTROL WORD | | | | | | REGISTER (READ/WRITE 04h) | | | | | BIT | DESCRIPTION | | | |----------|-----------------------------|--|--| | 15 (MSB) | TIME TAG 15 | | | | • | • | | | | • | <u> </u> | | | | • | • | | | | 0 (LSB) | TIME TAG 0 | | | | | FIGURE 9. TIME TAG REGISTER | | | | | (READ/WRITE 05h) | | | | BIT | DESCRIPTION | | |------------|-----------------------------------------------|--| | 15(MSB) | MASTER INTERRUPT | | | 14 | RAM PARITY ERROR | | | 13 | BC/RT TRANSMITTER TIMEOUT | | | 12 | BC/RT COMMAND STACK ROLLOVER | | | 11 | MT COMMAND STACK ROLLOVER | | | 10 | MT DATA STACK ROLLOVER | | | 9 | HS FAIL | | | 8 | BC RETRY | | | 7 | RT ADDRESS PARITY ERROR | | | 6 | TIME TAG ROLLOVER | | | 5 | RT CIRCULAR BUFFER ROLLOVER | | | 4 | RT SUBADDRESS CONTROL WORD EOM | | | 3 | BC END OF FRAME | | | 2 | FORMAT ERROR | | | 1 | BC STATUS SET/RT MODE CODE/MT PATTERN TRIGGER | | | O(LSB) | END OF MESSAGE | | | FIC | FIGURE 10. INTERRUPT STATUS REGISTER | | | (READ 06h) | | | | BIT | DESCRIPTION | |--------------------------------------|------------------------------| | 15 (MSB) | ENHANCED MODE ENABLE | | 14 | BC/RT COMMAND STACK SIZE 1 | | 13 | BC/RT COMMAND STACK SIZE 0 | | 12 | MT COMMAND STACK SIZE 1 | | 11 | MT COMMAND STACK SIZE 0 | | 10 | MT DATA STACK SIZE 2 | | 9 | MT DATA STACK SIZE 1 | | 9<br>8<br>7<br>6<br>5 | MT DATA STACK SIZE 0 | | 7 | ILLEGALIZATION DISABLED | | 6 | OVERRIDE MODE T/R ERROR | | 5 | ALTERNATE STATUS WORD ENABLE | | 4 | ILLEGAL RX TRANSFER DISABLE | | 3 | BUSY RX TRANSFER DISABLE | | 2 | RTFAIL-FLAG WRAP ENABLE | | 1 | 1553A MODE CODES ENA | | 0 (LSB) | ENHANCED MODE CODE HANDLING | | FIGURE 11. CONFIGURATION REGISTER #3 | | | (READ/WRITE 07h) | | | BIT | DESCRIPTION | |-------------------------------------------------------|---------------------------------| | 15 (MSB) | EXTERNAL BIT WORD ENABLE | | 14 | INHIBIT BIT WORD IF BUSY | | 13 | MODE COMMAND OVERRIDE BUSY | | 12 | EXPANDED BC CONTROL WORD ENABLE | | 11 | BROADCAST MASK ENA/XOR | | 10 | RETRY IF -A AND M.E. | | 9 | RETRY IF STATUS SET | | 9<br>8 | 1ST RETRY ALT/SAME BUS | | 7 | 2ND RETRY ALT/SAME BUS | | | VALID M.E./NO DATA | | 6<br>5<br>4 | VALID BUSY/NO DATA | | 4 | MT TAG GAP OPTION | | 3 | LATCH RT ADDR WITH CONFIG #5 | | 2 | TEST MODE 2 | | 1 | TEST MODE 1 | | 0 (LSB) | TEST MODE 0 | | FIGURE 12. CONFIGURATION REGISTER #4 (READ/WRITE 08h) | | | BIT | DESCRIPTION | |-----------------------------------------------------------------------|---------------------------------------------------| | | 12MHZ CLOCK SELECT | | 14 | Logic "0" | | 13 | EXTERNAL TX INHIBIT A, read only BU-65170/61580X6 | | 12 | EXTERNAL TX INHIBIT B, read only BU-65170/61580X6 | | 11 | EXPANDED CROSSING ENABLED | | 10 | RESPONSE TIMEOUT SELECT 1 | | 9 | RESPONSE TIMEOUT SELECT 0 | | 8 | GAP CHECK ENABLED | | 7 | BROADCAST DISABLED | | 6 | RT ADDR LATCH/TRANSPARENT (see note) | | 5 | RT ADDRESS 4 | | 4 | RT ADDRESS 3 | | 3 | RT ADDRESS 2 | | 2 | RT ADDRESS 1 | | 1 | RT ADDRESS 0 | | 0 (LSB) | RT ADDRESS PARITY | | Note: read only, logic "0" for 65170/61580, logic "1" for 65171/61581 | | | FIGURE 13, CONFIGURATION REGISTER #5 | | | (READ/WRITE 09h) | | | BIT | DESCRIPTION | |--------------------------------------|-------------------------------| | 15 (MSB) | MONITOR DATA STACK ADDRESS 15 | | | • | | • | • | | | • | | 0 (LSB) | MONITOR DATA STACK ADDRESS 0 | | FIGURE14. MONITOR DATA STACK ADDRESS | | | REGISTER (READ/WRITE 0Ah) | | | BIT | DESCRIPTION | | |------------------------------------|-----------------------------------|--| | 15 (MSB) | BC FRAME TIME REMAINING 15 | | | • | • | | | | • | | | • | • | | | 0 (LSB) | BC FRAME TIME REMAINING 0 | | | Note: res | Note: resolution = 100 µs per LSB | | | FIGURE 15. BC FRAME TIME REMAINING | | | | REGISTER (READ/WRITE 0Bh) | | | | BIT | DESCRIPTION | | |--------------------------------------|---------------------------------|--| | 15 (MSB) | BC MESSAGE TIME REMAINING 15 | | | • | • | | | | • | | | | • | | | 0 (LSB) | BC MESSAGE TIME REMAINING 0 | | | Note: res | Note: resolution = 1 µs per LSB | | | FIGURE 16. BC MESSAGE TIME REMAINING | | | | | REGISTER (READ 0Ch) | | | ВП | DESCRIPTION | |---------------------------------------------------------------------------------------|-------------| | 15 (MSB) | BIT 15 | | • | • | | • | • | | • | • | | 0 (LSB) | BIT 0 | | FIGURE 17. BC FRAME TIME/RT LAST COM-<br>MAND/MT TRIGGER REGISTER<br>(READ/WRITE 0Dh) | | | BIT | DESCRIPTION | | |-------------|------------------------------------|--| | 15 (MSB) | RT ADDRESS 4 | | | 14 | RT ADDRESS 3 | | | 13 | RT ADDRESS 2 | | | 12 | RT ADDRESS 1 | | | 11 | RT ADDRESS 0 | | | 10 | MESSAGE ERROR | | | 9 | INSTRUMENTATION | | | 9<br>8<br>7 | SERVICE REQUEST | | | 7 | RESERVED | | | 6<br>5 | RESERVED | | | 5 | RESERVED | | | 4 | BROADCAST COMMAND RECEIVED | | | 3 | BUSY | | | 2 | SUBSYSTEM FLAG | | | 1 | DYNAMIC BUS CONTROL ACCEPT | | | 0 (LSB) | TERMINAL FLAG | | | FI | FIGURE 18. RT STATUS WORD REGISTER | | | | (READ 0Eh) | | | BIT | DESCRIPTION | | |-------------|----------------------------------|--| | 15 (MSB) | TRANSMITTER TIMEOUT | | | 14 | LOOP TEST FAILURE B | | | 13 | LOOP TEST FAILURE A | | | 12 | HANDSHAKE FAILURE | | | 11 | TRANSMITTER SHUTDOWN B | | | 10 | TRANSMITTER SHUTDOWN A | | | 9 | TERMINAL FLAG INHIBITED | | | 8 | CHANNEL B/A | | | 9<br>8<br>7 | HIGH WORD COUNT | | | 6 | LOW WORD COUNT | | | 6<br>5 | INCORRECT SYNC RECEIVED | | | 4 | PARITY/MANCHESTER ERROR RECEIVED | | | 3 | RT-RT GAP/SYNC/ADDRESS ERROR | | | 2 | RT-RT NO RESPONSE ERROR | | | 1 | RT-RT 2ND COMMAND WORD ERROR | | | 0 (LSB) | COMMAND WORD CONTENTS ERROR | | | | FIGURE 19. RT BIT WORD REGISTER | | | | (READ 0Fh) | | | ВП | DESCRIPTION | | |----------|--------------------------------------|--| | 15 (MSB) | EOM | | | 14 | SOM | | | 13 | CHANNEL B/Ā | | | 12 | ERROR FLAG | | | 11 | STATUS SET | | | 10 | FORMAT ERROR | | | 9 | NO RESPONSE TIMEOUT | | | 8<br>7 | LOOP TEST FAIL | | | 7 | MASKED STATUS SET | | | 6<br>5 | RETRY COUNT 1 | | | 5 | RETRY COUNT 0 | | | 4 | GOOD DATA BLOCK TRANSFER | | | 3 | WRONG STATUS ADDRESS/NO GAP | | | 2 | WORD COUNT ERROR | | | 1 | INCORRECT SYNC TYPE | | | 0 (LSB) | INVALID WORD | | | FIGU | FIGURE 20. BC MODE BLOCK STATUS WORD | | | BIT | DESCRIPTION | | |----------|--------------------------------------|--| | 15 (MSB) | EOM | | | 14 | SOM | | | 13 | CHANNEL B/Ā | | | 12 | ERROR FLAG | | | 11 | RT-RT FORMAT ERROR | | | 10 | FORMAT ERROR | | | 9 | NO RESPONSE TIMEOUT | | | 8 | LOOP TEST FAIL | | | 7 | DATA STACK ROLLOVER | | | 6 | ILLEGAL COMMAND WORD | | | 5 | WORD COUNT ERROR | | | 4 | INCORRECT DATA SYNC | | | 3 | INVALID WORD | | | 2 | RT-RT GAP/SYNC/ADDRESS ERROR | | | 1 | RT-RT 2ND COMMAND ERROR | | | 0 (LSB) | COMMAND WORD CONTENTS ERROR | | | FIGI | FIGURE 21. RT MODE BLOCK STATUS WORD | | | BIT | DESCRIPTION | |----------------------------------------|---------------------| | 15 (MSB) | GAP TIME | | • | • | | • | • | | • | • | | 8 | GAP TIME | | 7 | WORD FLAG | | 6 | THIS RT | | 5 | BROADCAST | | 4 | ERROR | | 3 | COMMAND/DATA | | 2 | CHANNEL B/A | | 1 | CONTIGUOUS DATA/GAP | | 0 (LSB) | MODE CODE | | FIGURE 22. WORD MONITOR IDENTIFICATION | | | | WORD | | BIT | DESCRIPTION | |---------------------------------------|------------------------------| | 15 (MSB) | EOM | | 14 | SOM | | 13 | CHANNEL B/A | | 12 | ERROR FLAG | | 11 | RT-RT TRANSFER | | 10 | FORMAT ERROR | | 9<br>8 | NO RESPONSE TIMEOUT | | 8 | GOOD DATA BLOCK TRANSFER | | 7 | DATA STACK ROLLOVER | | 6 | RESERVED | | 5 | WORD COUNT ERROR | | 4 | INCORRECT SYNC | | 3 | INVALID WORD | | 2 | RT-RT GAP/SYNC/ADDRESS ERROR | | 1 | RT-RT 2ND COMMAND ERROR | | 0 (LSB) | COMMAND WORD CONTENTS ERROR | | FIGURE 23. MESSAGE MONITOR MODE BLOCK | | | STATUS WORD | | #### **BUS CONTROLLER (BC) ARCHITECTURE** The BC protocol of the BU-61580 implements all MIL-STD-1553B message formats. Message format is programmable on a message-by-message basis by means of bits in the BC Control Word and the T/R bit of the Command Word for the respective message. The BC Control Word allows 1553 message format, 1553A/B type RT, bus channel, self-test, and Status Word masking to be specified on an individual message basis. In addition, automatic retries and/or interrupt requests may be enabled or disabled for individual messages. The BC performs all error checking required by MIL-STD-1553B. This includes validation of response time, sync type and sync encoding, Manchester II encoding, parity, bit count, word count, Status Word RT Address field, and various RT-to-RT transfer errors. The BU-61580's BC response timeout value is programmable with choices of 18, 22, 50, and 130 us. The longer response timeout values allow for operation over long buses and/or the use of repeaters. Figure 24 illustrates BC intermessage gap and frame timing. The BU-61580 may be programmed to process BC frames of up to 512 messages with no processor intervention. It is possible to program for either single frame or frame auto-repeat operation. In the auto-repeat mode, the frame repetition rate may be controlled either internally, using a programmable BC frame timer, or from an external trigger input. The internal BC frame time is programmable up to 6.55 seconds in increments of 100 µs. In a start of the current message gap time, defined as the start of the current message to the start of the subsequent message, is programmable on an individual message basis. The time between individual successive messages is programmable up to 65.5 ms. in increments of 1 µs. #### **BC MEMORY ORGANIZATION** Table 3 illustrates a typical memory map for BC mode. It is important to note that the only fixed locations for the BU-61580 in the Standard BC mode are for the two Stack Pointers (address locations 0100 (hex) and 0104) and for the two Message Count locations (0101 and 0105). Enabling the Frame Auto-Repeat mode will reserve four more memory locations for use in the Enhanced BC mode; these locations are for the two Initial Stack Pointers (address locations 102 (hex) and 106) and for the Initial Message Count locations (103 and 107). The user is free to locate the Stack and BC Message Blocks anywhere else within the 64K (4K internal) shared RAM address space. For simplicity of illustration, assume the allocation of the maximum length of a BC message for each message block in the typical BC memory map of Table 3. The maximum size of a BC message block is 38 words, for an RT-to-RT transfer of 32 Data Words (Control + 2 Commands + Loopback + 2 Status Words + 32 Data Words). Note, however, that this example assumes the disabling of the 256-word boundaries. | TAB | LE 3. TYPICAL BC MEMORY ORGANIZATION<br>(shown for 4K RAM) | |-----------|------------------------------------------------------------| | ADDRESS | DESCRIPTION | | (HEX) | | | 0000-00FF | Stack A | | 0100 | Stack Pointer A (fixed location) | | 0101 | Message Count A (fixed location) | | 0102 | Initial Stack Pointer A (see note)(Auto-Frame Repeat | | | Mode) | | 0103 | Initial Message Count A (see note) | | | (Auto-Frame Repeat Mode) | | 0104 | Stack Pointer B | | 0105 | Message Count B | | 0106 | Initial Stack Pointer B (see note) | | | (Auto-Frame Repeat Mode) | | 0107 | Initial Message Count B (see note) | | | (Auto-Frame Repeat Mode) | | 0108-012D | Message Block 0 | | 012E-0153 | Message Block 1 | | 0154-0179 | Message Block 2 | | • | • | | • | • | | • | • | | 0ED6-0EFB | Message Block 93 | | 0EFC-0EFF | Not Used | | 0F00-0FFF | Stack B | Note: Used only in the Enhanced BC mode with Frame Auto-Repeat enabled. #### **BC MEMORY MANAGEMENT** Figure 25 illustrates the BU-61580's BC memory management scheme. One of the BC memory management features is the global double buffering mechanism. This provides for two sets of the various BC mode data structures: Stack Pointer and Message Counter locations, Descriptor Stack areas, and BC message blocks. Bit 13 of Configuration Register #1 selects the current active area. At any point in time, the BU-61580's internal 1553 memory management logic may access only the various data structures within the "active" area. Figure 25 delineates the FIGURE 24. BC INTERMESSAGE GAP AND FRAME TIMING "active" and "inactive" areas by the non-shaded and shaded areas, respectively; however, at any point in time, both the "active" and "non-active" areas are accessible by the host processor. In most applications, the host processor will access the "non-active" area, while the 1553 bus processes the "active" area messages. The BC may be programmed to transmit multi-message frames of up to 512 messages. The number of messages to be processed is programmable by the Active Area Message Count location in the shared RAM, initialized by the host processor. In addition, the host processor must initialize another location, the Active Area Stack Pointer. The Stack Pointer references the four-word message block descriptor in the Stack area of shared RAM for each message to be processed. The BC Stack size is programmable with choices of 256, 512, 1024, and 2048 words. In the BC Frame Auto-Repeat mode, the Initial Stack Pointer and Initial Message Counter locations must be loaded by the host prior to the processing of the first frame. The single frame mode does not use these two locations. The third and fourth words of the BC block descriptor are the Intermessage Gap Time and the Message Block Address for the respective message. These two memory locations must be written by the host processor prior to the start of message processing. Use of the Intermessage Gap Time is optional. The Block Address pointer specifies the starting location for each message block. The first word of each BC message block is the BC Control Word. At the start and end of each message, the Block Status and Time Tag Words write to the message block descriptor in the stack. The Block Status Word includes indications of message in process or message completion, bus channel, Status Set, response timeout, retry count, Status address mismatch, loop test (on-line self-test) failure, and other error conditions. Figure 20 illustrated the bit mapping of the BC Block Status word. The 16-bit Time Tag Word will reflect the current contents of the internal Time Tag Register. This read/writable register, which operates for all three modes, has programmable resolution of from 2 to 64 µs/LSB. In addition, the Time Tag register may be clocked from an external source. #### BC Message Block Formats and BC Control Word. In BC mode, the BU-61580 supports all MIL-STD-1553 message formats. For each 1553 message format, the BU-61580 mandates a specific sequence of words within the BC Message Block. This includes locations for the Control, Command and (transmitted) Data Words that are to be read from RAM by the FIGURE 25. BC MODE MEMORY MANAGEMENT BC protocol logic. In addition, subsequent contiguous locations must be allocated for storage of received Loopback, RT Status and Data Words. Figure 26 illustrates the organization of the BC message blocks for the various MIL-STD-1553 message formats. Note that for all of the message formats, the BC Control Word is located in the first location of the message block. For each of the BC Message Block formats, the first word in the block is the BC Control Word. The BC Control Word is not transmitted on the 1553 bus. Instead, it contains bits that select the active bus and message format, enable off-line self-test, masking of Status Word bits, enable retries and interrupts, and specify MIL-STD-1553A or -1553B error handling. The bit mapping and definitions of the BC Control Word are illustrated in Figure 7. The BC Control Word is followed by the Command Word to be transmitted, and subsequently by a second Command Word (for an RT-to-RT transfer), followed by Data Words to be transmitted (for Receive commands). The location after the last word to be transmitted is reserved for the Loopback Word. The Loopback Word is an on-line self-test feature. The subsequent locations after the Loopback Word are reserved for received Status Words and Data Words (for Transmit commands). #### **AUTOMATIC RETRIES** The BU-61580 BC implements automatic message retries. When enabled, retries will occur, following response timeout or format error conditions. As additional options, retries may be enabled when the Message Error Status Word bit is set by a 1553A RT or following a "Status Set" condition. For a failed message, either one or two message retries will occur, the bus channel (same or alternate) is independently programmable for the first and second retry attempts. Retries may be enabled or disabled on an individual message basis. #### **BC INTERRUPTS** BC interrupts may be enabled by the Interrupt Mask Register for Stack Rollover, Retry, End-of-Message (global), End-of-Message (in conjunction with the BC Control Word for individual messages), response timeout, message error, end of BC frame, and Status Set conditions. The definition of "Status Set" is programmable on an individual message basis by means of the BC Control Word. This allows for masking ("care/don't care") for the individual RT Status Word bits. | BC-to-RT Transfer | | |-------------------------|------| | Control Word | | | Receive Command Wo | rd | | Data Word #1 | | | Data Word #2 | | | | | | : | | | | | | Last Data Word | | | Last Data Word Looped B | Back | | Status Received | | | RT-to-BC Transfer | |------------------------------| | Control Word | | Transmit Command Word | | Transmit Command Looped Back | | Status Received | | Data Word #1 | | Data Word #2 | | | | : | | • | | Last Data Word | | Last Data Word | | RT-to-RT Transfer | |-------------------| | Control Word | | Receive Command | | Transmit Command | | Transmit Command | | Looped Back | | Tx RT Status Word | | Data #1 | | Data #2 | | | | : | | <u> </u> | | Last Data | | Rx RT Status Word | | Mode Code; | |-----------------| | No Data | | Control Word | | Mode Command | | Looped Back | | Status Received | | Tx Mode Code | |-----------------| | With Deta | | Control Word | | Tx Mode | | Command | | Mode Command | | Looped Back | | Status Received | | Data Word | | | | Rx Mode Code | |-----------------| | With Data | | Control Word | | Rx Mode | | Command | | Data Word | | Data Word | | Looped Back | | Status Received | | | | Broadcast | |--------------| | Control Word | | Broadcast | | Command | | Data #1 | | Data #2 | | | | ; | | | | Last Data | | Last Data | | Looped Back | | RT-to-RTs (Broadcast) | ) | |-----------------------|---| | Transfer | | | Control Word | | | Rx Broadcast Command | , | | Tx Command | | | Tx Command Looped | | | Back | | | Tx RT Status | | | Data #1 | | | Data #2 | | | _ | | | : | | | • | | | Last Data | | | Broadcast Mode Code; | |------------------------| | No Data | | Control Word | | Broadcast Mode Command | | Broadcast Mode Command | | Looped Back | | | | Broadcast Mode Code | |------------------------| | With Date | | Control Word | | Broadcast Mode Command | | Data Word | | Data Word Looped Back | FIGURE 26. BC MESSAGE BLOCK FORMATS #### REMOTE TERMINAL (RT) ARCHITECTURE The RT protocol design of the BU-65170/61580 represents DDC's fifth generation implementation of a 1553 RT. One of the salient features of the ACE's RT architecture is its true multiprotocol functionality. This includes programmable options for support of MIL-STD-1553A, the various McAir protocols, and MIL-STD-1553B Notice 2. The BU-65170/61580 RT response time is 2 to 5 $\mu$ s dead time (4 to 7 $\mu$ s per 1553B), providing compliance to all the 1553 protocols. Additional multiprotocol features of the BU-65170/61580 include options for full software control of RT Status and Built-in-Test (BIT) words. Alternatively, for 1553B applications, these words may be formulated in real time by the BU-65170/61580 protocol logic. The BU-65170/61580 RT protocol design implements all the MIL-STD-1553B message formats and dual redundant mode codes. This design is based largely on previous generation products that have passed SEAFAC testing for MIL-STD-1553B compliance. The ACE RT performs comprehensive error checking, word and format validation, and checks for various RT-to-RT transfer errors. Other key features of the BU-65170/61580 RT include a set of interrupt conditions, internal command illegalization, and programmable busy by subaddress. #### RT MEMORY ORGANIZATION Table 4 illustrates a typical memory map for the BUS-61580 in RT mode. As in BC mode, the two Stack Pointers reside in fixed locations in the shared RAM address space: address 0100 (hex) for the Area A Stack Pointer and address 0104 for the Area B Stack Pointer. Besides the Stack Pointer, for RT mode there are several other areas of the ACE address space designated as fixed locations. All RT modes of operation require the Area A and Area B Lookup Tables. Also allocated, are several fixed locations for optional features: Command Illegalization Lookup Table, Mode Code Selective Interrupt Table, Mode Code Data Table, and Busy Bit Lookup Table. It should be noted that any unenabled optional fixed locations may be used for general purpose storage (data blocks). The RT Lookup tables, which provide a mechanism for mapping data blocks for individual Tx/Rx/Bcst-subaddresses to areas in the RAM, occupy address range locations are 0140 to 01BF for Area A and 01C0 to 023F for Area B. The RT lookup tables include Subaddress Control Words and the individual Data Block Pointers. If used, address range 0300-03FF will be dedicated as the illegalizing section of RAM. The actual Stack RAM area and the individual data blocks may be located in any of the non-fixed areas in the shared RAM address space. | TABLE 4. TYP | ICAL RT MEMORY MAP (shown for 4K RAM) | |---------------|--------------------------------------------------| | ADDRESS (HEX) | DESCRIPTION | | 0000-00FF | Stack A | | 0100 | Stack Pointer A (fixed location) | | 0101-0103 | RESERVED | | 0104 | Stack Pointer B (fixed location) | | 0105-0107 | RESERVED | | 0108-010F | Mode Code Selective Interrupt Table (fixed area) | | 0110-013F | Mode Code Data (fixed area) | | 0140-01BF | Lookup Table A (fixed area) | | 01C0-023F | Lookup Table B (fixed area) | | 0240-0247 | Busy Bit Lookup Table (fixed area) | | 0248-025F | (not used) | | 0260-027F | Data Block 0 | | 0280-02FF | Data Blocks 1-4 | | 0300-03FF | Command Illegalizing Table (fixed area) | | 0400-041F | Data Block 5 | | 0420-043F | Data Block 6 | | • | | | • | • | | • | • | | 0FEO-0FFF | Data Block 100 | #### RT MEMORY MANAGEMENT One of the salient features of the ACE series products is the flexibility of its RT memory management architecture. The RT architecture allows the memory management scheme for each transmit, receive, or broadcast subaddress to be programmable on a subaddress basis. Also, in compliance with MIL-STD-1553B Notice 2, the BU-65170/61580 provides an option to separate data received from broadcast messages from non-broadcast received data. Besides supporting a global double buffering scheme (as in BC mode), the ACE RT provides a pair of 128-word Lookup Tables for memory management control, programmable on a subaddress basis (refer to Table 5). The 128-word tables include 32-word tables for transmit message pointers and receive message pointers. There is also a third, optional Lookup Table for broadcast message pointers, providing Notice 2 compliance, if necessary. The fourth section of each of the RT Lookup Tables stores the 32 Subaddress Control Words (refer to Figure 8 and Table 6). The individual Subaddress Control Words may be used to select the RT memory management option and interrupt scheme for each transmit, receive, and (optionally) broadcast subaddress. For each transmit subaddress, there are two possible memory management schemes: (1) single message; and (2) circular buffer. For each receive (and optionally broadcast) subaddress, there are three possible memory management schemes: (1) single message; (2) double buffered; and (3) circular buffer. For each transmit, receive and broadcast subaddress, there are two interrupt conditions programmable by the respective Subaddress Control Word: (1) after every message to the subaddress; (2) after a circular buffer rollover. An additional table in RAM may be used to enable interrupts following selected mode code messages. When using the circular buffer scheme for a given subaddress, the size of the circular buffer is programmable by three bits of the Subaddress Control Word (see Table 6). The options for circular buffer size are 128, 256, 512, 1024, 2048, 4096, and 8192 Data Words. | | TABLE 5. RT LOOK-UP TABLES | | | | | | | |--------|----------------------------|----------------|--------------------|--|--|--|--| | AREA A | AREA B | DESCRIPTION | COMMENT | | | | | | 0140 | 01C0 | Rx(/Bcst)_SA0 | | | | | | | | | | Receive | | | | | | | | | (/Broadcast) | | | | | | | | | Lookup Table | | | | | | 015F | 01DF | Rx(/Bost) SA31 | | | | | | | 0160 | 01E0 | Tx_SA0 | | | | | | | | | | Transmit | | | | | | | | | | | | | | | | | | Lookup Table | | | | | | 017F | 01FF | Tx SA31 | | | | | | | 0180 | 0200 | Bcst_SA0 | | | | | | | | | | Broadcast | | | | | | | | | Lookup Table | | | | | | | | | (Optional) | | | | | | 019F | 021F | Bost_SA31 | | | | | | | 01A0 | 0220 | SACW_SA0 | | | | | | | | | | Subaddress Control | | | | | | | | | Word Lookup Table | | | | | | | | | (Optional) | | | | | | 01BF | 023F | SACW_SA31 | | | | | | | | TABLE 6. SUBADDRESS CONTROL WORD Memory Management Subaddress Buffer Scheme | | | | | | | |-----|------------------------------------------------------------------------------|-----|------------------|--------------------|--|--|--| | MM2 | MM1 | MMO | DESCRIPTION | COMMENT | | | | | 0 | 0 | 0 | Single Message o | r Double Buffered | | | | | 0 | 0 | 1 | 128-Word | | | | | | 0 | 1 | 0 | 256-Word | | | | | | 0 | 1 | 1 | 512-Word | Circular Buffer of | | | | | 1 | 0 | 0 | 1024-Word | Specified Size | | | | | 1 | 0 | 1 | 2048-Word | | | | | | 1 | 1 | 0 | 4096-Word | | | | | | 1 | 1 | 1 | 8192-Word | | | | | #### SINGLE MESSAGE MODE Figure 27 illustrates the RT Single Message memory management scheme. When operating the BU-65170/61580 in its "AIM-HY" (default) mode, the Single Message scheme is implemented for all transmit, receive, and broadcast subaddresses. In the Single Message mode (also in the Double Buffer and Circular Buffer modes), there is a global double buffering scheme, controlled by bit 13 of Configuration Register #1. This selects from between the two sets of the various data structures shown in the figure: the Stack Pointers (fixed addresses), Descriptor Stacks (user defined addresses), RT Lookup Tables (fixed addresses), and RT Data Word blocks (user defined addresses). Figures 27, 28, and 29 delineate the "active" and "non-active" areas by the non-shaded and shaded areas, respectively. As shown, the ACE stores the Command Word from each message received, in the fourth location within the message descriptor (in the stack) for the respective message. The T/R bit, subaddress field, and (optionally) broadcast/own address, index into the active area Lookup Table, to locate the data block pointer for the current message. The BU-65170/61580 RT memory management logic then accesses the data block pointer to locate the starting address for the Data Word block for the current message. The maximum size for an RT Data Word block is 32 words. For a particular subaddress in the Single Message mode, there is overwriting of the contents of the data blocks for receive/broadcast subaddresses — or overreading, for transmit subaddresses. In the single message mode, it is possible to access multiple data blocks for the same subaddress. This, however, requires the intervention of the host processor to update the respective Lookup Table pointer. To implement a data wrap-around subaddress, as required by Notice 2 of MIL-STD-1553B, the Single Message scheme should be used for the wrap-around subaddress. Notice 2 recommends subaddress 30 as the wrap-around subaddress. #### **CIRCULAR BUFFER MODE** Figure 28 illustrates the RT circular buffer memory management scheme. The circular buffer mode facilitates bulk data transfers. The size of the RT circular buffer, shown on the right side of the figure, is programmable from 128 to 8192 words (in even powers of 2) by the respective Subaddress Control Word. As in the single message mode, the host processor initially loads the individual Lookup Table entries. At the start of each message, the ACE stores the Lookup Table entry in the third position of the respective message block descriptor in the stack area of RAM, as in the Single Message mode. The ACE transfers Receive or Transmit Data Words to (from) the circular buffer, starting at the location referenced by the Lookup Table pointer. At the end of a valid (or, optionally, invalid) message, the value of the Lookup Table entry updates to the next location after the last address accessed for the current message. As a result, Data Words for the next message directed to the same Tx/RX(/Bcst) subaddress will be accessed from the next contiguous block of address locations within the circular buffer. As a recommended option, the Lookup Table pointers may be programmed to not update following an invalid receive (or broadcast) message. This allows the 1553 bus controller to retry the failed message, resulting in the valid (retried) data overwriting the invalid data. This eliminates overhead for the RT's host processor. When the pointer reaches the lower boundary of the circular buffer (located at 128, 256, ... 8192-word boundaries in the BU-65170/61580 address space), the pointer moves to the top boundary of the circular buffer, as Figure 28 shows. #### Implementing Bulk Data Transfers The use of the Circular Buffer scheme is ideal for bulk data transfers; that is, multiple messages to/from the same subaddress. The recommendation for such applications is to enable the circular buffer interrupt request. By so doing, the routine transfer of multiple messages to the selected subaddress, including errors and retries, is transparent to the RT's host processor. By strategically initializing the subaddresses's Lookup Table FIGURE 27. RT MEMORY MANAGEMENT: SINGLE MESSAGE MODE FIGURE 28. RT MEMORY MANAGEMENT: CIRCULAR BUFFER MODE pointer prior to the start of the bulk transfer, the BU-65170/61580 may be configured to issue an interrupt request only after it has received the anticipated number of valid Data Words to the designated subaddress. #### SUBADDRESS DOUBLE BUFFERING MODE For receive (and broadcast) subaddresses, the BU-65170/61580 RT offers a third memory management option, Subaddress Double Buffering. Subaddress double buffering provides a means of ensuring data consistency. Figure 29 illustrates the RT Subaddress Double Buffering scheme. Like the Single Message and Circular Buffer modes, the Double Buffering mode may be selected on a subaddress basis by means of the Subaddress Control Word. The purpose of the Double Buffering mode is to provide the host processor a convenient means of accessing the most recent, valid data received to a given subaddress. This serves to ensure the highest possible degree of data consistency by allocating two 32-bit Data Word blocks for each individual receive (and/or broadcast) subaddress. At a given point in time, one of the two blocks will be designated as the "active" 1553 data block while the other will be designated as the "inactive" block. The Data Words from the next receive message to that subaddress will be stored in the "active" block. Upon completion of the message, provided that the message was valid and Subaddress Double Buffering is enabled, the BU-65170/61580 will automatically switch the "active" and "inactive" blocks for the respective subaddress. The ACE accomplishes this by toggling bit 5 of the subaddress's Lookup Table Pointer and re-writing the pointer. As a result, the most recent valid block of received Data Words will always be readily accessible to the host processor. As a means of ensuring data consistency, the host processor is able to reliably access the most recent valid, received Data Word block by performing the following sequence: - Disable the double buffering for the respective subaddress by the Subaddress Control Word. That is, temporarily switch the subaddress's memory management scheme to the Single Message mode. - (2) Read the current value of the receive (or broadcast) subaddress's Lookup Table pointer. This points to the current "active" Data Word block. By inverting bit 5 of this pointer value, it is possible to locate the start of the "inactive" Data Word block. This block will contain the Data Words received during the most recent valid message to the subaddress. FIGURE 29. RT MEMORY MANAGEMENT: SUBADDRESS DOUBLE BUFFERING MODE - (3) Read out the words from the "inactive" (most recent) Data Word Block. - (4) Re-enable the Double Buffering mode for the respective subaddress by the Subaddress Control Word. #### RT INTERRUPTS As in BC mode, the BU-65170/61580 RT provides many maskable interrupts. RT interrupt conditions include End of (every) Message, Message Error, Selected Subaddress (Subaddress Control Word) Interrupt, Circular Buffer Rollover, Selected Mode Code Interrupt, and Stack Rollover. #### DESCRIPTOR STACK At the beginning and end of each message, the BU-65170/61580 RT stores a 4-word message descriptor in the active area stack. The RT stack size is programmable, with choices of 256, 512, 1024, and 2048 words. Figures 27, 28, and 29 show the four words: Block Status Word, Time Tag Word, Data Block Pointer, and the 1553 received Command Word. The RT Block Status Word includes indications of message inprogress or message complete, bus channel, RT-to-RT transfer and RT-to-RT transfer errors, message format error, loop test (self-test) failure, circular buffer rollover, illegal command, and other error conditions. Figure 21 shows the bit mapping of the RT Block Status Word. As in BC mode, the Time Tag Word stores the current contents of the BU-65170/61580's read/writable Time Tag Register. The resolution of the Time Tag Register is programmable from among 2, 4, 8, 16, 32, and 64 $\mu$ s/LSB. Also, incrementing of the Time Tag counter may be from an external clock source or via software command. The ACE stores the contents of the accessed Lookup Table location for the current message, indicating the starting location of the Data Word block, as the Data Block Pointer. This serves as a convenience in locating stored message data blocks. The ACE stores the full 16-bit 1553 Command Word in the fourth location of the RT message descriptor. #### RT COMMAND ILLEGALIZATION The BU-65170/61580 provides an internal mechanism for RT command illegalization. In addition, there is a means for allowing the setting of the Busy Status Word bit to be only for a programmed subset of the transmit/receive/broadcast subaddresses. The illegalization scheme uses a 256-word area in the BU-65170/61580's address space. A benefit of this feature is the reduction of printed circuit board requirements, by eliminating the need for an external PROM, PLD, or RAM device that does the illegalizing function. The BU-65170/61580's illegalization scheme provides maximum flexibility, allowing any subset of the 4096 possible combinations of broadcast/own address, T/R bit, subaddress, and word count/mode code to be illegalized. Another advantage of the RAM-based illegalization technique is that it provides for a high degree of self-testability. #### Addressing the Illegalization Table. Figure 30 illustrates the addressing scheme of the illegalization RAM. As shown, the base address of the illegalizing RAM is 0300 (hex). The ACE formulates the index into the Illegalizing Table based on the values of BROADCAST/OWN ADDRESS, T/R bit, Subaddress, and the MSB of the Word Count/Mode Code field (WC/MC4) of the current Command Word. | вп | DESCRIPTION | | | |----------|------------------------------------------------|--|--| | 15 (MSB) | | | | | 14 | 0 | | | | 13 | 0 | | | | 12 | 0 | | | | 11 | 0 | | | | 10 | 0 | | | | 9 | 1 | | | | 8 | 1 | | | | 7 | BROADCAST/OWN ADDRESS | | | | 6 | T/Ā | | | | 5 | SA4 | | | | 4 | SA3 | | | | 3 | SA2 | | | | 2 | SA1 | | | | 1 | SAO | | | | 0 (LSB) | WC4/MC4 | | | | FIC | FIGURE 30. ILLEGALIZING RAM ADDRESS DEFINITION | | | The internal RAM has 256 words reserved for command illegalization. Broadcast commands may be illegalized separately from non-broadcast receive commands and mode commands. Commands may be illegalized down to the word count level. For example, a one-word receive command to subaddress 1 may be legal, while a 2-word receive command to subaddress 1 may be illegalized. The first 64 words of the Illegalization Table refer to broadcast receive commands (two words per subaddress). The next 64 words refer to broadcast transmit commands. Since non-mode code broadcast transmit commands are by definition invalid, this section of the table (except for subaddresses 0 and 31) does not need to be initialized by the user. The next 64 words correspond to non-broadcast receive commands. The final 64 words refer to non-broadcast transmit commands. Messages with Word Count/ Mode Code (WC/MC) fields between 0 and 15 may be illegalized by setting the corresponding data bits for the respective even-numbered address locations in the illegalization table. Likewise, messages with WC/MC fields between 16 and 31 may be illegalized by setting the corresponding data bits for the respective odd-numbered address locations in the illegalization table. The following should be noted with regards to command illegalization: (1) To illegalize a particular word count for a given broadcast/own address-T/R subaddress, the appropriate bit position in the respective illegalization word should be set to logic 1. A bit value of logic 0 designates the respective Command Word as a legal command. The BUS-61559 will respond to an illegalized non-broadcast command with the Message Error bit set in its RT Status Word. - (2) For subaddresses 00001 through 11110, the "WC/MC" field specifies the Word Count field of the respective Command Word. For subaddresses 00000 and 11111, the "WC/MC" field specifies the Mode Code field of the respective Command Word. - (3) Since non-mode code broadcast transmit messages are not defined by MIL-STD-1553B, the sixty (60) words in the illegalization RAM, addresses 0342 through 037D, corresponding to these commands do not need to be initialized. The BUS-61559 will not respond to a non-mode code broadcast transmit command, but will automatically set the Message Error bit in its internal Status Register, regardless of whether or not corresponding bit in the illegalization RAM has been set. If the next message is a Transmit Status or Transmit Last Command mode code, the BUS-61559 will respond with its Message Error bit set. #### PROGRAMMABLE BUSY As a means of providing compliance with Notice 2 of MIL-STD-1553B, the BU-65170/61580 RT provides a software controllable means for setting the Busy Status Word bit as a function of subaddress. By a Busy Lookup Table in the BU-65170/61580 address space, it is possible to set the Busy bit based on command broadcast/own address, T/R bit, and subaddress. Another programmable option, allows received Data Words to be either stored or not stored for messages, when the Busy bit is set. #### OTHER RT FUNCTIONS The BU-65170/61580 allows the hardwired RT Address to be read by the host processor. Also, there are options for the RT FLAG Status Word bit to be set under software control and/or automatically following a failure of the loopback self-test. Other software controllable RT options include software programmable RT Status and RT BIT words, automatic clearing of the Service Request Status Word bit following a Transmit Vector Word mode command, capabilities to clear and/or load the Time Tag Register following receipt of Synchronize mode commands, options regarding Data Word transfers for the Busy and/or Message Error (Illegal) Status Word bits, and for handling of 1553A and reserved mode codes. #### MONITOR (MT) ARCHITECTURE The BU-61580 provides three bus monitor (MT) modes: - The "AIM-HY" (default) or "AIM-HY'er" Word Monitor mode. - (2) A Selective Message Monitor mode. - (3) A Simultaneous Remote Terminal/Selective Message Monitor mode. The strong recommendation for new applications is the use of the Selective Message Monitor, rather than the Word Monitor. Besides providing monitor filtering based on RT Address, T/R bit, and Subaddress, the Message Monitor eliminates the need to determine the start and end of messages by software. The development of such software tends to be a tedious task. Moreover, at run time, it tends to entail a high degree of CPU overhead. #### WORD MONITOR In the Word Monitor mode, the BU-61580 monitors both 1553 buses. After initializing the Word Monitor and putting it on-line the BU-61580 stores all Command, Status, and Data Words received from both buses. For each word received from either bus, the BU-61580 stores a pair of words in RAM. The first word is the 16 bits of data from the received word. The second word is the Monitor Identification (ID), or "Tag" word. The ID Word contains information relating to bus channel, sync type, word validity, and inter-word time gaps. The BU-61580 stores data and ID words in a circular buffer in the shared RAM address space. Figure 22 shows the bit mapping for the Monitor ID word. #### MONITOR TRIGGER WORD There is a Trigger Word Register that provides additional flexibility for the Word Monitor mode. The BU-61580 stores the value of the 16-bit Trigger Word in the MT Trigger Word Register. The contents of this register represent the value of the Trigger Command Word. The BU-61580 has programmable options to start or stop the Word Monitor, and/or to issue an interrupt request following receipt of the Trigger Command Word from the 1553 bus. #### SELECTIVE MESSAGE MONITOR MODE The BU-61580 Selective Message Monitor provides features to greatly reduce the software and processing burden of the host CPU. The Selective Message Monitor implements selective monitoring of messages from a dual 1553 bus, with the monitor filtering based on the RT Address, T/R bit, and Subaddress fields of received 1553 Command Words. The Selective Message Monitor mode greatly simplifies the host processor software by distinguishing between Command and Status Words. The Selective Message Monitor maintains two stacks in the BU-61580 RAM: a Command Stack and a Data Stack. #### Simultaneous RT/Message Monitor Mode The Selective Message Monitor may function as a purely passive monitor or may be programmed to function as a simultaneous RT/Monitor. The RT/Monitor mode provides complete Remote Terminal (RT) operation for the BU-61580's strapped RT address and bus monitor capability for the other 30 nonbroadcast RT addresses. This allows the BU-61580 to simultaneously operate as a full function RT and "snoop" on all or a subset of the bus activity involving the other RTs on a bus. This type of operation is sometimes needed to implement a backup bus controller. The combined RT/Selective Monitor maintains three stack areas in the BU-61580 address space: an RT Command Stack, a Monitor Command Stack, and a Monitor Data Stack. The pointers for the various stacks have fixed locations in the BU-61580 address space. #### Selective Message Monitor Memory Organization Table 7 illustrates a typical memory map for the ACE in the Selective Message Monitor mode. This mode of operation defines several fixed locations in the RAM. These locations allocate in a manner that is compatible with the combined RT/Selective Message Monitor mode. Refer to Table 7 for an example of a typical Selective Message Monitor Memory Map. The fixed memory map consists of two Monitor Command Stack Pointers (location 102h and 106h), two Monitor Data Stack Pointers (locations 103h and 107h), and a Selective Message Monitor Lookup Table (0280-02FFh) based on RT Address, T/R, and subaddress. Assume a Monitor Command Stack size of 1K words, and a Monitor Data Stack size of 2K words. | TABLE 7. TYPIC | TABLE 7. TYPICAL SELECTIVE MESSAGE MONITOR MEMORY MAP (shown for 4K RAM) | | | | | |----------------|--------------------------------------------------------------------------|--|--|--|--| | ADDRESS (HEX) | DESCRIPTION | | | | | | 0000-0101 | Not Used | | | | | | 0102 | Monitor Command Stack Pointer A (fixed location) | | | | | | 0103 | Monitor Data Stack A (fixed location) | | | | | | 0104-105 | Not Used | | | | | | 0106 | Monitor Command Stack Pointer B (fixed location) | | | | | | 0107 | Monitor Data Stack Pointer B (fixed location) | | | | | | 0108-027F | Not Used | | | | | | 0280-02FF | Selective Monitor Lookup Table (fixed area) | | | | | | 0300-03FF | Not Used | | | | | | 0400-07FF | Monitor Command Stack A | | | | | | 0800-0FFF | Monitor Data Stack A | | | | | Refer to Figure 31 for an illustration of the Selective Message Monitor operation. Upon receipt of a valid Command Word, the BU-61580 will reference the Selective Monitor Lookup Table (a fixed block of addresses) to check for the condition (disabled/enabled) of the current command. If disabled, the BU-61580 will ignore (and not store) the current message; if enabled, the BU-61580 will create an entry in the Monitor Command Stack at the address location referenced by the Monitor Command Stack Pointer. FIGURE 31. SELECTIVE MESSAGE MONITOR MEMORY MANAGEMENT #### DDG ILC DATA DEVICE CORPORATION® # BU-65170 and BU-61580 Similar to RT mode, The ACE stores a Block Status Word, 16-bit Time Tag Word, and Data Block Pointer in the Message Descriptor, along with the received 1553 Command Word following reception of the Command Word. The ACE writes the Block Status and Time Tag Words at both the start and end of the message. The Monitor Block Status Word contains indications of message in-progress or message complete, bus channel, Monitor Data Stack Rollover, RT-to-RT transfer and RT-to-RT transfer errors, message format error, and other error conditions. Figure 23 shows the Message Monitor Block Status Word. The Data Block Pointer references the first word stored in the Monitor Data Stack (the first word following the Command Word) for the current message. The BU-61580 will then proceed to store the subsequent words from the message (possible second Command Word, Data Word(s), Status Word(s)) into consecutive locations in the Monitor Data Stack. The size of the Monitor Command Stack is programmable to 256, 1K, 4K, or 16K words. The Monitor Data Stack size is programmable to 512, 1K, 2K, 4K, 8K, 16K, 32K, or 64K words. Monitor interrupts may be enabled for Monitor Command Stack Rollover, Monitor Data Stack Rollover, and/or End-of-Message conditions. In addition, in the Word Monitor mode there may be an interrupt enabled for a Monitor Trigger condition. #### PROCESSOR AND MEMORY INTERFACE The ACE terminals provide much flexibility for interfacing to a host processor and optional external memory. Figure 1 shows that there are 14 control signals, 6 of which are dual purpose, for the processor/memory interface. Figures 31 through 36 illustrate six of the configurations that may be used for interfacing a BU-65170 or BU-61580 to a host processor bus. The various possible configurations serve to reduce to an absolute minimum the amount of glue logic required to interface to 8-, 16-, and 32-bit processor buses. Also included are features to facilitate interfacing to processors that do not have a "wait state" type of handshake acknowledgement. Finally, the ACE supports a reliable interface to an external dual port RAM. This type of interface minimizes the portion of the available processor bandwidth required to access the 1553 RAM. The 16-bit buffered mode (Figure 32) is the most common configuration used. It provides a direct, shared RAM interface to a 16-bit or 32-bit microprocessor. In this mode, the ACE's internal address and data buffers provide the necessary isolation between the host processor's address and data buses and the corresponding internal memory buses. In the buffered mode, the 1553 shared RAM address space limit is the BU-65170/61580's 4K words of internal RAM. The 16-bit buffered mode provides a pair of pin-programmable options: - (1) The logic sense of the RD/WR control input is selectable by the POLARITY\_SEL input; for example, write when RD/WR is low for Motorola 680X0 processors; write when RD/WR is high for the Intel i960 series microprocessors. - (2) By strapping the input signal ZERO\_WAIT to logic "1", the ACE terminals may interface to processors that have an acknowledge type of handshake input to accommodate hardware controlled wait states; most current processor chips have such an input. In this case, the BU-65170/61580 will assert its READYD output low only after it has latched WRITE data internally or has presented READ data on D15-D0. By strapping ZERO\_WAIT to logic "0", it is possible to easily interface the BU-65170/61580 to processors that do not have an acknowledge type of handshake input. An example of such a processor is Analog Device's ADSP2101 DSP chip. In this configuration, the processor can clear its strobe output before the completion of access to the BU-65170/61580 internal RAM or register. In this case, READYD will go high following the rising edge of STRBD and will stay high until completion of the transfer. READYD will normally be low when ZERO\_WAIT is low. Similar to the 16-bit buffered mode, the 16-bit transparent mode (Figure 33) supports a shared RAM interface to a host CPU. The transparent mode offers the advantage of allowing the buffer RAM size to be expanded to up to 64K words, using external RAM. A disadvantage of the transparent mode is that it requires external address and data buffers to isolate the processor buses from the memory/BU-65170/61580 buses. A modified version of the transparent mode involves the use of dual port RAM, rather than conventional static RAM. Refer to Figure 34. This allows the host to access RAM very quickly, the only limitation being the access time of the dual port RAM. This configuration eliminates the BU-65170/61580 arbitration delays for memory accesses. The worst case delay time occurs only during a simultaneous access by the host and the BU-65170/61580 1553 logic to the same memory address. In general, this will occur very rarely and the ACE limits the delay to approximately 250ns. Figure 35 illustrates the connections for the 16-bit Direct Memory Access (DMA) mode. In this configuration the host processor, rather than the ACE terminal, arbitrates the use of the address and data buses. The arbitration involves the two DMA output signals Request (DTREQ) and Acknowledge (DTACK), and the input signal Grant (DTGRT). The DMA interface allows the ACE components to interface to large amounts of system RAM while eliminating the need for external buffers. For system address spaces larger than 64K words, it is necessary for the host processor to provide a page register for the upper address bits (above A15) when the BU-65170/61580 accesses the RAM (while asserting DTACK low). The internal RAM is accessible through the standard ACE interface (SELECT, STRBD, READYD, etc). The host CPU may access external RAM by the ACE's arbitration logic and output control signals, as illustrated in Figure 35. Alternatively, control of the RAM may be shared by both the host processor and the ACE, as illustrated in Figure 36. The latter requires the use of external logic, but allows the processor to access the RAM directly at the full access speed of the RAM, rather than waiting for the ACE handshake acknowledge output (READYD). Figure 37 illustrates the 8-bit buffered mode. This interface allows a direct connection to 8-bit microprocessors and 8-bit microcontrollers. As in the 16-bit buffered configuration, the buffer RAM limit is the BU-65170/61580's 4K words of internal RAM. In the 8-bit mode, the host CPU accesses the BU-65170/61580's internal registers and RAM by a pair of 8-bit registers embedded in the ACE interface. The 8-bit interface may be further configured by three strappable inputs: ZERO\_WAIT, POLARITY\_SEL, and TRIGGER\_SEL. By connecting ZERO\_WAIT to logic "0", the BU-65170/61580 may be interfaced with minimal "glue" logic to 8-bit microcontrollers, such as the Intel 8051 series, that do not have an Acknowledge type of handshake input. The programmable inputs POLARITY\_SEL and TRIGGER\_SEL allow the BU-65170/61580 to accommodate the different byte ordering conventions and "A0" logic sense utilized by different 8-bit processor families. #### PROCESSOR INTERFACE TIMING Figures 38 and 39 illustrate the timing for the host processor to access the ACE's internal RAM or registers in the 16-bit, non-zero wait buffered mode. Figure 38 illustrates the 16-bit buffered, non-zero wait state mode read cycle timing while Figure 39 shows the 16-bit, buffered, non-zero wait state mode write cycle timing. During a CPU transfer cycle, the signals STRBD and SELECT must be sampled low on the rising edge of the system clock to request access to the BU-65170/61580's internal shared RAM. The transfer will begin on the first rising system clock edge when (SELECT and STRBD) is low and the 1553 protocol/memory management unit is not accessing the internal RAM. The falling edge of the output signal IOEN indicates the start of the transfer. The ACE latches the signals MEM/REG and RD/WR internally on the first falling clock edge after the start of the transfer cycle. The address inputs latch internally on the first rising clock edge after the signal IOEN goes low. Note that the address lines may be latched at any time using the ADDR LAT input signal. The output signal READYD will be asserted low on the third rising system clock edge after IOEN goes low. The assertion of READYD low indicates to the host processor that read data is available on the parallel data bus, or that write data has been stored. At this time, the CPU should bring the signal STRBD high, completing the transfer cycle. #### **Address Latch Timing** Figure 40 illustrates the operation and timing of the address input latches for the buffered interface mode. In the transparent mode, the address buffers are always transparent. Since the transparent mode requires the use of external buffers, external address latches would be required to demultiplex a multiplexed address bus. In the buffered mode however, the ACE's internal address latches may be used to perform the demultiplexing function. The ADDR\_LAT input signal controls address latch operation. When ADDR\_LAT is high, the outputs of the latch (which drive the ACE's internal memory bus) track the state of address inputs A15 – A00. When low, the internal memory bus remains latched at the state of A15 – A00 just prior to the falling edge of ADDR\_LAT. #### MISCELLANEOUS #### SELF-TEST The BU-65170/61580 products incorporate several self-test features. These features include an on-line wrap-around self-test for all messages in BC and RT modes, an off-line wrap-around self-test for BC mode, and several other internal self-test features. The BC/RT on-line loop test involves a wraparound test of the encoder/decoder and transceiver. The BC off-line self-test involves the encoder/decoder, but not the transceiver. These tests entail checking the received version of every transmitted word for validity (sync, encoding, bit count, parity) and checking the received version of the last transmitted word for a bit-by-bit comparison with the encoded word. The loopback test also fails if there is a timeout of the internal transmitter watchdog timer. Note that the timeout value of the watchdog timer depends on the mode of operation selected (1553A or 1553B). A failure of the loop test results in setting a bit in the message's Block Status Word and, if enabled, will result in an interrupt request. With appropriate host processor software, the BC off-line test is able to exercise the parallel and serial data paths, encoder, decoder, and a substantial portion of the BC protocol and memory management logic. There are additional built-in self-test features, involving the use of three configuration register bits and the eight test registers. This allows a test of approximately 99% of the J' chip's internal logic. These tests include an encoder test, a decoder test, a register test, a protocol test, and a test of the fail-safe (transmitter timeout) timer. There is also a test mode. In the test mode, the host processor can emulate arbitrary activity on the 1553 buses by writing to a pair of test registers. The test mode can be operated in conjunction with the Word Monitor mode to facilitate end-to-end self-tests. #### **RAM PARITY GENERATION AND CHECKING** The architecture of the J' monolithic is such that the amount of buffered RAM may be extended beyond the 4K words of on-chip J' RAM. For this off-chip buffered RAM, the J' chip includes provisions to implement parity generation and checking. Parity generation and checking provides a mechanism for checking the data integrity of the internal, buffered memory. Furthermore, 17-bit, rather than 16-bit, wide buffered RAM would be used. For this RAM, the J' chip will generate the 17th bit (parity bit) for all (host and 1553) write accesses and check the parity bit for all read accesses. If a parity error occurs, an interrupt request may be issued, and the corresponding bit in the Interrupt Status Register would be set. Additionally, this 17-bit RAM can be used in conjunction with the BU-65620. This 17-bit RAM feature will be incorporated in future versions of the hybrid. Contact the factory for the availability of these devices. #### NOTES: - 1. CPU ADDRESS LATCH SIGNAL PROVIDED BY - 1. CPU ADDRESS LATCH SIGNAL PROVIDED BY PROCESSORS WITH MULTIPLEXED ADDRESS/DATA BUSES. 2. IF POL\_SEL = "1", RD/WR IS HIGH TO READ, LOW TO WRITE. IF PRO\_SEL = "0" RD/WR IS LOW TO READ, HIGH TO WRITE. - 3. ZERO\_WAIT SHOULD BE STRAPPED TO LOGIC "1" FOR NON-ZERO WAIT, INTERFACE AND TO LOGIC "0" FOR ZERO WAIT INTERFACE. CPU ACKNOWLEDGE PROCESSOR INPUT ONLY - FOR NON-ZERO WAIT TYPE OF INTERFACE. FIGURE 32. 16-BIT BUFFERED MODE FIGURE 33. 16-BIT TRANSPARENT MODE FIGURE 34. 16-BIT TRANSPARENT MODE USING DUAL PORT RAM FIGURE 35. 16-BIT DIRECT MEMORY ACCESS (DMA) MODE FIGURE 36. 16-BIT DMA MODE WITH EXTERNAL LOGIC TO REDUCE PROCESSOR ACCESS TIME TO EXTERNAL RAM #### NOTES: - CPU D7 CONNECTS TO D15 AND D7... CPU D0 CONNECTS TO D8 AND D0. - 2. CPU ADDRESS LATCH SIGNAL PROVIDED BY PROCESSORS WITH MULTIPLEXED ADDRESS/DATA BUFFERS. - 3. IF POLARITY SEL IS CONNECTED TO LOGIC "1", THEN MSB/ LSB SELECTS THE MOST SIGNIFICANT BYTE WHEN LOW, AND THE LEAST SIGNIFICANT BYTE WHEN HIGH. IF POLARITY SEL IS CONNECTED TO LOGIC "0". THEN MSB/ LSB SELECTS THE LEAST SIGNIFICANT BYTE WHEN LOW, AND THE MOST SIGNIFICANT BYTE WHEN HIGH. - 4. ZERO WAIT SHOULD BE STRAPPED TO LOGIC "1" FOR NON-ZERO WAIT INTERFACE AND TO LOGIC "0" FOR ZERO WAIT INTERFACE. - 5. OPERATION OF TRIGGER\_SELECT INPUT IS AS FOLLOWS: FOR NON-ZERO WAIT INTERFACE (ZERO WAIT = "1"): IF TRIGGER SEL = "1". THEN INTERNAL 16-BIT TRANSFERS ARE TRIGGERED BY THE MOST SIGNIFICANT BYTE TRANSFER FOR READ ACCESSES AND BY THE LEAST SIGNIFICANT BYTE TRANSFER FOR WRITE ACCESSES. IF TRIGGER SEL = "0", THEN INTERNAL 16-BIT TRANSFERS ARE TRIGGERED BY THE LEAST SIGNIFICANT BYTE TRANSFER FOR READ ACCESSES AND BY THE MOST SIGNIFICANT BYTE TRANSFER FOR WRITE ACCESSES. FOR ZERO WAIT INTERFACE (ZERO WAIT = "0"): IF TRIGGER SEL = "1", THEN INTERNAL 16-BIT TRANSFERS ARE TRIGGERED BY THE LEAST SIGNIFICANT BYTE TRANSFER, FOR BOTH READ AND WRITE ACCESSES. IF TRIGGER SEL = "0", THEN INTERNAL 16-BIT TRANSFERS ARE TRIGGERED BY THE MOST SIGNIFICANT BYTE TRANSFER, FOR BOTH READ AND WRITE ACCESSES. BYTE TRANSFER, FOR BOTH READ AND WRITE ACCESSES. 6. CPU ACKNOWLEDGE PROCESSOR INPUT ONLY FOR NON-ZERO WAIT TYPE OF INTERFACE. #### FIGURE 37. 8-BIT BUFFERED MODE | CPU READING RAM OR REGISTERS (SHOWN FOR 16-BIT, BUFFERED, NON-ZERO WAIT MODE) | | | | | | | |-------------------------------------------------------------------------------|-------------------------------------------------------------|-----|-------|-----|-------|-------------------| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | NOTE<br>REFERENCE | | t1 | Address setup time prior to SELECT and STRBD low | 0 | | | ns | | | t2 | SELECT and STRBD low setup time prior to clock rising edge | 10 | | | ns | note 2 | | t3 | SELECT and STRBD low delay to IOEN low (uncontended access) | | | 85 | ns | notes 2.6 | | t3 | SELECT and STRBD low delay to IOEN low (contended access) | | | 2.6 | μs | notes 2.6 | | t4 | SELECT hold time following IOEN falling | 0 | | | ns | note 2 | | t5 | MEWREG, RD/WR setup time prior to clock falling edge | | | | ns | notes 3,4,5 | | t6 | MEWREG, RD/WR hold time following clock falling edge | 0 | | | ns | notes 3,4,5 | | t7 | Address hold time following clock rising edge | 20 | | | ns | note 9 | | t8 | IOEN falling delay to READYD falling (@16MHz) | 175 | 187.5 | 200 | ns. | note 6 | | t8 | IOEN falling delay to READYD falling (@12MHz) | 235 | 250 | 265 | ns | note 6 | | t9 | Output Data valid prior to READYD falling (@16MHz) | 33 | | | ns | note 6 | | t9 | Output Data valid prior to READYD falling (@12MHz) | 54 | | | ns | note 6 | | t10 | Clock rising delay to READYD falling | | | 40 | ns | note 6 | | t11 | READYD falling to STRBD rising release time | | | œ | กร | | | t12 | STRBD rising delay to IOEN rising and READYD rising | 1 | | 31 | ns | note 6 | | 113 | Output Data hold time following STRBD rising | 0 | | | ns | | | t14 | STRBD rising delay to output Data tri-state | | | 25 | ns | · | | t15 | STRBD high hold time from READYD rising | 0 | | | ns | | FIGURE 38. CPU READING RAM (SHOWN FOR 16-BIT, BUFFERED, NON-ZERO WAIT MODE) #### NOTES: - For the 16-bit buffered configuration, the inputs TRIGGER\_SEL and MSB/LSB may be left unconnected (N/C). For the non-zero wait interface, ZERO\_WAIT must be connected to logic "1". - SELECT and STRBD may be tied together. IOEN goes low on the first rising CLK edge when SELECT-STRBD is sampled low (satisfying te) and the BU-65170/61580's protocol/memory management logic is not accessing the internal RAM. When this occurs, IOEN goes low, starting the transfer cycle. After IOEN goes low, SELECT may be released high. - MEM/REG must be presented high for memory access, low for register access. - MEWREG and RD/WR are buffered transparently until the first falling edge of CLK after IOEN goes low. After this CLK edge, MEM/REG and RD/WR become latched internally. - The logic sense for RD/WR in the diagram assumes that POLARITY\_SEL is connected to logic "1". If POLARITY\_SEL is connected to logic "0", RD/WR must be asserted low to read. - The timing for IOEN, READYD and D15-D0 assumes a 50pF load. For loading above 50pF, the validity of IOEN, READYD, and D15-D0 is delayed by an additional 0.14ns/pF typ, 0.28ns/pF max. - Timing for A15-A0 assumes ADDR-LAT is connected to logic "1". Refer to Address Latch timing for additional details. - Internal RAM is accessed by A11 through A0. Registers are accessed by A4 through A0. - The address bus A15-A0 is internally buffered transparently until the first rising edge of CLK after IOEN goes low. After this CLK edge, A15-A0 become latched internally. | CPU WRITING RAM OR REGISTERS (SHOWN FOR 16-BIT, BUFFERED, NON-ZERO WAIT MODE) | | | | | | NOTE<br>REFERENCE | |-------------------------------------------------------------------------------|-----------------------------------------------------------------|-----|-------|-----|-------|-------------------| | SYMBOL | DESCRIPTION | MIN | TYP | MAX | UNITS | | | t1 | Address and input Data setup time prior to SELECT and STRBD low | 0 | | | ns | | | 12 | SELECT and STRBD low setup time prior to clock rising edge | 10 | | | ns | note 2 | | ដ | SELECT and STRBD low delay to IOEN low (uncontended access) | | | 85 | ns | notes 2,6 | | t3 | SELECT and STRBD low delay to IOEN low (contended access) | | | 2.6 | με | notes 2,6 | | 14 | SELECT hold time following IOEN falling | Ö | | | ns | note 2 | | <b>t</b> 5 | MEM/REG, RD/WR setup time prior to clock falling edge | 31 | | | ns | notes 3,4,5 | | 16 | MEM/REG, RD/WR hold time following clock falling edge | 0 | | | ns | notes 3,4,5 | | t7 | Address and Data hold time following clock rising | 20 | L | L | ns | note 9 | | 18 | IOEN falling delay to READYD falling (@16MHz) | 175 | 187.5 | 200 | ns | note 6 | | t8 | OEN falling delay to READYD falling (@12MHz) | 235 | 250 | 265 | ns | note 6 | | 19 | Clock rising delay to READYD falling | | | 40 | ns | | | t10 | READYD falling to STRBD rising release time | | | | ns | | | t11 | STRBD rising delay to IOEN rising, READYD rising | | | 31 | ns | | | t12 | STRBD high hold time from READYD rising | 0 | | 1 | ns | | FIGURE 39. CPU WRITING RAM (SHOWN FOR 16-BIT, NON-ZERO WAIT STATE, BUFFERED MODE) #### **NOTES** - For the 16-bit buffered configuration, the inputs TRIGGER\_SEL and MSB/LSB may be left unconnected (N/C). For the non-zero wait interface, ZERO\_WAIT must be connected to logic "1". - SELECT and STRBD may be tied together. IOEN goes low on the first rising CLK edge when SELECT-STRBD is sampled low (satisfying te) and the BU-65170/61580's protocol/memory management logic is not accessing the internal RAM. When this occurs, IOEN goes low, starting the transfer cycle. After IOEN goes low, SELECT may be released high. - MEM/REG must be presented high for memory access, low for register access. - MEM/REG and RD/WR are buffered transparently until the first falling edge of CLK after IOEN goes low. After this CLK edge, MEM/REG and RD/WR become latched internally. - The logic sense for RD/WR in the diagram assumes that POLARITY\_SEL is connected to logic "1". If POALARITY\_SEL is connected to logic "0", RD/WR must be asserted high to write. - The timing for IOEN and READYD outputs assumes a 50pF load. For loading above 50pF, the validity of IOEN and READYD is delayed by an additional 0.14ns/pF typ, 0.28 s/pF max. - Timing for A15-A0 assumes ADDR-LAT is connected to logic "1". Refer to Address Latch timing for additional details. - Internal RAM is accessed by A11 through A0. Registers are accessed by A4 through A0. - The address bus A15-A0 and data bus D15-D0 are internally buffered transparently until the first rising edge of CLK after IOEN goes low. After this CLK edge, A15-A0 become latched internally. | | ADDRESS LATCH TIMING | | | | | | | |----------------------------------------------------------------------------|----------------------------------------------------|-----|-----|-----|-------|--|--| | REF | DESCRIPTION | MIN | TYP | MAX | UNITS | | | | tl | ADDR_LAT pulse width | 20 | | | ns | | | | 12 | ADDR_LAT high delay to internal signals valid | | | 30 | ns . | | | | t3 Propigation delay from external input signals to internal signals valid | | | | 30 | ns | | | | t4 Input setup time prior to falling edge of ADDR_LAT 30 ns | | | | | ns | | | | ıs | Input hold time following falling edge of ADDR_LAT | 10 | | | ns | | | #### NOTES: - Applicable to buffered mode only. Address, SELECT\*, MSB/LSB\*, and MEM/REG\* latches are always transparent in the transparent mode of operation. - 2. Latches are transparent when ADDR\_LAT is high. Internal values to no update when ADDR\_LAT is low. - MSB/LSB\* input signal is applicable to 8-bit mode only (16/8\* input = logic "0"). MSB/LSB\* input is a "don't care" for 16-bit operation. ### SIGNAL DESCRIPTIONS, BU-55170/61580 76-PIN PACKAGE | | | PROCESSOR/MEMORY INTERFACE AND CONTROL (15) | |-----------------------------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | SIGNAL NAME | PIN | DESCRIPTION | | TRANSPARENT/ | | Used to select between the Transparent/DMA mode (when strapped to logic 1) and the Buffered mode (when strapped to logic | | BUFFERED (I) | ~ | 0) for the host processor interface. | | STRBD (I) | 4 | Strobe Data. Used with SELECT to initiate and control the data transfer cycle between the host processor and the BU- | | | | <u>65170/61580.</u> | | SELECT (I) | 3 | Generally connected to a CPU address decoder output to select the BU-65170/61580 for a transfer to/from either RAM or register. May be tied to STRBD. | | MEM/REG (I) | 5 | Memory/Register. Generally connected to either a CPU address line or address decoder output. Selects between memory ac- | | | Ш | cess (MEM/REG = 1) or register access (MEM/REG = 0). | | RD∕WA (I) | 6 | Read/Write. For a host processor access, selects between reading and writing. In the 16-bit buffered mode, if polarity select is logic 0, them RD/WR is low (logic 0) for read accesses and high (logic 1) for write accesses. If polarity select is logic 1 or the configuration of the interface is a mode other than 16-bit buffered mode, then RD/WR is high (logic 1) for read accesses and low (logic 0) for write accesses. | | IOEN (O) | 67 | | | READYD (O) | 66 | Handshake output to host processor. For a non-zero wait state read access, signals that data is available to be read on D15 through D0. For a non-zero wait state write cycle, signals the completion of data transfer to a register or RAM location. In the buffered zero wait state mode, active high output signal (following the rising edge of STRBD) used to indicate the latching of address and data (write only) and that an internal transfer between the address/data latches and the RAM/registers is on-going. | | INT (O) | 65 | Interrupt request output. If the LEVEL/PULSE interrupt bit (bit 3) of Configuration Register #2 is low, a negative pulse of approximately 500 ns in width is output on INT. If bit 3 is high, a low level interrupt request output will be asserted on INT. | | DTREQ (O) | 31 | Data Transfer Request or 16-bit/8-bit Transfer Mode Select. In transparent mode, active low output signal used to request ac- | | /16/8 (I) | ۱۳' | cess to the processor interface bus (address,data, and control buses). In buffered mode, input signal used to select between the | | , IGO (1) | 1 | 16-bit data transfer mode (16/8 = logic 1) and the 8 bit data transfer mode (16/8 = logic 0). | | DTGRT (I) | 26 | | | /MSB/LSB (I) | | response to the DTREQ output, to indicate that access to the processor buses has been granted to the BU-65170/61580. In 8-bit buffered mode, input signal used to indicate which byte is being transferred (MSB or LSB). The POLARITY_SEL input controls the logic sense of MSB/LSB. (Note: only the 8-bit buffered mode uses MSB/LSB.) See description of POLARITY_SEL signal. N/C in 16-bit buffered mode. | | DTACK (O)/ | 32 | | | POLARITY_SEL (I) | I | processor interface bus in response to a data transfer grant (DTGRT). | | | | In 16-bit buffered mode (TRANSPARENT/ BUFFERED = logic 0 and 16/8 = logic 1), input signal used to control the logic sense of the RD/WR signal. When POLARITY_SEL is logic 1, RD/WR must be asserted high (logic 1) for a read operation and low (logic 0) for a write operation. When POLARITY_SEL is logic 0, RD/WR must be asserted low (logic 0) for a read operation and high (logic 1) for a write operation. In 8-bit buffered mode (TRANSPARENT/BUFFERED = logic 0 and 16/8 = logic 0), input signal used to control the logic sense of the MSB/LSB signal. When POLARITY_SEL is logic 0, MSB/LSB must be asserted low (logic 0) to indicate the transfer of the most significant byte. When POLARITY_SEL is logic 1, MSB/LSB must be asserted high (logic 1) to indicate the transfer of the least significant byte and low (logic 0) to indicate the transfer of the least significant byte and low (logic 0) to indicate the transfer of the most significant byte. | | MEMENA-OUT (O) | 28 | | | CAPTURE TO AN | 100 | cycles. Used as a memory chip select (CS) signal for external RAM in the transparent mode. | | MEMENA-ÎN (I)<br>/TRIGGER_SEL (I) | | Memory Enable Input or Trigger Select. In transparent mode, MEMENA-IN is an active low Chip Select (CS) input to the 4K X 16 of internal shared RAM. When only using internal RAM, connect directly to MEMENA-OUT. In 8-bit buffered mode, the input signal (TRIGGER_SEL) indicates the order of byte pairs transfer to or from the BU-65170/61580 by the host processor. This signal has no operation (can be N/C) in the 16-bit buffered mode. In the 8-bit buffered mode, TRIGGER_SEL should be asserted high (logic 1) if the byte order for both read operations and write operations is MSB followed by LSB. TRIGGER_SEL should be asserted low (logic 0) if the byte order for both read operations and write operations is LSB followed by MSB. | | MEMOE (O)/ | 29 | Memory Output Enable or Address Latch. In transparent mode, MEMOE output will be used to enable data outputs for external | | ADDR_LAT (I) | | RAM read cycles (normally connected to the OE signal on external RAM chips). In buffered mode, ADDR_LAT input will be used to configure the internal address latches in latched mode (when low) or transparent mode (when high). | | MEMWR (O) | 30 | | | /ZERO_WAIT (I) | 30 | write transfers to strobe data into internal or external RAM (normally connected to the WR signal on external RAM chips). In buf-<br>fered mode, input signal (ZERO_WAIT) will be used to select between the zero wait mode (ZERO_WAIT = logic 0) and the non-<br>zero wait mode (ZERO_WAIT = logic 1). | ### SIGNAL DESCRIPTIONS, BU-65170/61580 70-PIN PACKAGE - continued | POWER AND GROUND (8) | | | | | |----------------------|-----------------------------|--------------------------|--|--| | SIGNAL NAME | SIGNAL NAME PIN DESCRIPTION | | | | | +5V LOGIC | 54 | Logic +5V Supply | | | | LOGIC GND | 18 | Logic Ground | | | | -15(-12)VA | 70 | CH. A -15V(-12V) Supply* | | | | +5VA | 68_ | CH. A +5V Supply | | | | GNDA | 69 | CH. A Transceiver Ground | | | | -15(-12)VB | 36_ | CH. B -15V(-12V) Supply* | | | | +5VB | 38 | CH. B +5V Supply | | | | GNDB | 37 | CH. B Transceiver Ground | | | NOTE: No Connects (N/Cs) for BU-65170/61580X3 and TX\_INH input for BU-65170/61580X6. | DATA BUS (16) | | | | | | | | | |---------------|-----|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--| | SIGNAL NAME | PIN | DESCRIPTION | | | | | | | | D15 (MSB) | 62 | 16-bit bidirectional data bus. This bus inter- | | | | | | | | D14 | 61 | faces the host processor to the internal | | | | | | | | D13 | 60 | registers and 4K words of RAM. In addition, in | | | | | | | | D12 | 59 | the transparent mode, this bus allows data | | | | | | | | D11 | 58 | transfers to take place between the internal | | | | | | | | D10 | 57 | protocol/memory management logic and up to | | | | | | | | D09 | 56 | 64K X 16 of external RAM. Most of the time, the outputs for D15 through D0 are in their high impedance state. They drive outward in the buffered or transparent mode when the host CPU reads the internal RAM or registers. | | | | | | | | D08 | 55 | | | | | | | | | D07 | 53 | | | | | | | | | D06 | 52 | | | | | | | | | D05 | 51 | | | | | | | | | D04 | 50 | Or, in the trasparent mode, when the | | | | | | | | D03 | 49 | protocol/memory management logic is access-<br>ing (either reading or writing) internal RAM or | | | | | | | | D02 | 48 | writing to external RAM. | | | | | | | | D01 | 47 | MINING TO OAKITHON I KTITI. | | | | | | | | D00 (LSB) | 46 | | | | | | | | | ADDRESS BUS (16) | | | | | | |------------------|-----|-----------------------------------------------------------------------------------------------------------------|--|--|--| | SIGNAL<br>NAME | PIN | DESCRIPTION | | | | | A15 (MSB) | 8 | 16-bit bidirectional address bus. In both the buf- | | | | | A14 | 9 | fered and transparent modes, the host CPU ac- | | | | | A13 | 10 | cesses the BU-65170/61580 registers and 4K | | | | | A12 | 11 | words of internal RAM by A11 through A0. The | | | | | A11 | 12 | host CPU performs register selection by A4 | | | | | A10 | 13 | through A0.in the buffered mode, A15-A0 are | | | | | A09 | 14 | inputs only. In the transparent mode, A15-A0 | | | | | 80A | 15 | are inputs during CPU accesses and drive out- | | | | | A07 | 16 | ward (towards the CPU) when the 1553 | | | | | A06 | 17 | protocol/memory management logic accesses up to 64K X 16 of external RAM. The address | | | | | A05 | 20 | | | | | | A04 | 21 | bus drives outward only in the transparent | | | | | A03 | 22 | when the signal DTACK is low (indicating that | | | | | A02 | 23 | the 61590 has control of the processor inter-<br>face bus) and IOEN is high (indicating that this | | | | | A01 | 24 | is not a CPU access). Most of the time, includ- | | | | | A00 | 25 | ing immediately after power turn-on RESET, the A15-A0 outputs will be in their disabled (high impedance) state. | | | | | 1553 ISOLATION TRANSFORMER INTERFACE (4) | | | | | |------------------------------------------|-----|-----------------------------------------------|--|--| | SIGNAL NAME | PIN | DESCRIPTION | | | | TX/RX-A (I/O) | 1 | Analog Transmit/Receive Input/Outputs. Con- | | | | TX/RX-A (I/O) | 2 | nect directly to 1553 isolation transformers. | | | | TX/RX-B (I/O) | 34 | | | | | TX/RX-B (I/O) | 35 | | | | | RT ADDRESS (6) | | | | | |-----------------|-----|---------------------------------------------------------------------------------------------------------------------------------------------------|--|--| | SIGNAL NAME | PIN | DESCRIPTION | | | | RTAD4 (MSB) (I) | 43 | Remote Terminal Address Inputs | | | | RTAD3 (I) | 42 | 1 | | | | RTAD2 (I) | 41 | | | | | RTAD1 (I) | 40 | | | | | RTADO (LSB) (I) | 39 | | | | | RTADP (I) | 44 | Remote Terminal Address Parity. Must pro-<br>vide odd parity sum with RTAD4-RTAD0 in<br>order for the RT to respond to non-broadcast<br>commands. | | | #### SIGNAL DESCRIPTIONS, BU-65170/61580 70-PIN PACKAGE - continued | | MICATI LANGUIG (T | | | | | |-----------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--| | 0101111111 | MISCELLANEOUS (7) | | | | | | SIGNAL NAME | PIN | DESCRIPTION | | | | | CLOCK IN (I) | 19 | 16MHz (or 12MHz) clock input. | | | | | MSTCLR (I) | 7 | Master Clear. Negative true Reset input, normally asserted low following power turn-on. Requires a minimum 100ns negative pulse to reset all internal logic to its "power turn-on" state. | | | | | INCMD (O) | | In Command. In BC mode, asserted low throughout processing cycle for each message. In RT mode or Message Monitor mode, asserted low following receipt of Command Word and kept low until completion of current message sequence. In Word Monitor mode, goes low following MONITOR START command, kept low while monitor is on-line, goes high following RESET command. | | | | | SSFLAG (I)/<br>EXT_TRIG (I) | | Subsystem Flag or External Trigger input. In the Remote Terminal mode, asserting this input, will set the Subsystem Flag bit in the BU-65170/61580's RT Status Word. A low on the SSFLAG input overrides a logic "1" of the respective bit (bit 8) of Configuration Register #1. In the Bus Controller mode, an enabled external BC Start option (bit 7 of Configuration Register #1) and a low-to-high transition on this input will issue a BC Start command, starting execution of the current BC frame. In the Word Monitor mode, an enabled external trigger (bit 7 of Configuration Register #1) and a low-to-high transition on this input will issue a monitor trigger. | | | | | TAG_CLK (I) | 63 | External Time Tag Clock input. Use may be designated by bits 7, 8, and 9 of Configuration Register #2. When used it increments the internal Time Tag Register/Counter. If not used, should be connected to +5V or ground. | | | | | TX_INH_A (I) | 70 | Option for BU-65170/61580X6. Inhibits (disables) the respective (A/B) MIL-STD-1553 transmitter when asserted to logic "1." | | | | | TX_INH_B (I) | 36 | · · | | | | #### BU-61580/65170 PIN LISTING (70-Pin DIP, Flatpack, or J-Lead) | В | BU-61580/65170 PIN LISTING | | | | |------|-----------------------------------|--|--|--| | (70- | (70-Pin DIP, Flatpack, or J-Lead) | | | | | PIN | NAME | | | | | 1 | TX/RX-A | | | | | 2 | TX/RX-A | | | | | 3 | SELECT | | | | | 4 | STRBD | | | | | 5 | MEW/REG | | | | | 6 | RD/WR | | | | | 7 | MSTCLR | | | | | 8 | A15 | | | | | 9 | A14 | | | | | 10 | A13 | | | | | 11 | A12 | | | | | 12 | A11 | | | | | 13 | A10 | | | | | 14 | A09 | | | | | 15 | A08 | | | | | 16 | A07 | | | | | 17 | A06 | | | | | 18 | GND | | | | | 19 | CLK | | | | | 20 | A05 | | | | | 21 | A04 | | | | | 22 | A03 | | | | | 23 | A02 | | | | | 24 | A01 | | | | | 25 | A00 | | | | | 26 | DTGRT/MSB/LSB | | | | | 27 | SSFLAG/EXT_TRIG | | | | | 28 | MEMENA_OUT | | | | | 29 | MEMOE/ADDR_LAT | | | | | 30 | MEMWR/ZERO_WAIT | | | | | 31 | DTREQ/16/8 | | | | | 32 | DTACK/POLARITY_SEL | | | | | BU-61580/65170 PIN LISTING | | | | |-----------------------------------|-----------------------|--|--| | (70-Pin DIP, Flatpack, or J-Lead) | | | | | PIN | NAME | | | | 33 | MEMENA_IN/TRIGGER_SEL | | | | 34 | TX/RX-B | | | | 35 | TX/RX-B | | | | 36 | -VB (see note) | | | | 37 | GNDB | | | | 38 | +5VB | | | | 39 | RTAD0 | | | | 40 | RTAD1 | | | | 41 | RTAD2 | | | | 42 | RTAD3 | | | | 43 | RTAD4 | | | | 44 | RTADP | | | | 45 | INCMO | | | | 46 | D00 | | | | 47 | D01 | | | | 48 | D02 | | | | 49 | D03 | | | | 50 | D04 | | | | 51 | D05 | | | | 52 | D06 | | | | 53 | D07 | | | | 54 | +5V LOGIC | | | | 55 | D08 | | | | 56 | D09 | | | | 57 | D10 | | | | 58 | D11 | | | | 59 | D12 | | | | 60 | D13 | | | | 61 | D14 | | | | 62 | D15 | | | | 63 | TAG_CLK | | | | 64 | TRANSPARENT/BUFFERED | | | | BU-61580/65170 PIN LISTING<br>(70-Pin DIP, Flatpack, or J-Lead) | | | | |-----------------------------------------------------------------|----------------|--|--| | PIN | NAME | | | | 65 | INT | | | | 66 | READYD | | | | 67 | IOEN | | | | 68 | +5VA | | | | 69 | GNDA | | | | 70 | -VA (see note) | | | - -15V for BU-65170/61580X1. -12V for BU-65170/61580X2. N/C for BU-65170/61580X3. For BU-65170/61580X6: pin 36 is TX\_INH\_B pin 70 is TX\_INH\_A #### INTERFACE TO MIL-STD-1553 BUS Figure 41 illustrates the interface from the various versions of the ACE series terminals to a 1553 bus. The figure also indicates connections for both direct (short stub) and transformer (long stub) coupling, plus the peak-to-peak voltage levels that appear at various points (when transmitting). Table 8 lists the characteristics of the required isolation transformers for the various ACE terminals, the DDC and Beta Transformer Technology Corporation corresponding part number, and the MIL (DESC) drawing number (if applicable). Beta Transformer Technology is a direct subsidiary of DDC. For both coupling configurations, the isolation transformer is the transformer that interfaces directly to the ACE component. For the transformer (long stub) coupling configuration, the transformer that interfaces the stub to the bus is the coupling transformer. The turns ratio of the isolation transformer varies, depending upon the peak-to-peak output voltage of the specific ACE terminal. The transmitter voltage of each model of the BU-65170/61580 varies directly as a function of the power supply voltage. The turns ratios of the respective transformers will yield a secondary voltage of approximately 28 volts peak-to-peak on the outer taps (used for direct coupling) and 20 volts peak-to-peak on the inner taps (used for stub coupling). In accordance with MIL-STD-1553B, the turns ratio of the coupling transformer is 1.0 to 1.4. Both coupling configurations require an isolation resistor to be in series with each leg connecting to the 1553 bus; this protects the bus against short circuit conditions in the transformers, stubs, or terminal components. | TABLE 8. ISOLATION TRANSFORMER GUIDE | | | | | | |--------------------------------------|--------------------|--------------------|---------------------------------------|---------------------------------------------------------------------------------------------------------|--| | ACE PART | TURNS | RATIO | RECOMENDED XFORMER | | | | NUMBER | | XFORMER<br>COUPLED | | SURFACE<br>MOUNT | | | BU-65170X1<br>or<br>BU-61580X1 | 1.41:1 | 2:1 | BUS-25679,<br>B-2203,<br>M21038/27-02 | B-2387,<br>M21038/27-12,<br>B-2343,<br>M21038/27-17,<br>LPB-5002,<br>LPB-5009,<br>HLP-6002,<br>HLP-6009 | | | BU-65170X2<br>or<br>BU-61580X2 | 1.20:1 | 1:0.6 | BUS-29854 | LPB-5001<br>LPB-5008<br>HLP-6001<br>HLP-6008 | | | | 1.25:1<br>(Note 5) | | B-2204,<br>M21038/27-03 | B-2388,<br>M21038/27-13,<br>B-2344,<br>M21038/27-18 | | | BU-65170X3<br>or<br>BU-61580X3 | 1:2.5 | 1:1.79 | B-3067 | B-3072 | | #### Notes for Table 8 and Figure 41: - Shown for one of two redundant buses that interface to the BU-65170 or BU-61580. - (2) Transmitted voltage level on 1553 bus is 6 Vp-p min, 7 Vp-p nominal, 9 Vp-p max. - (3) Required tolerance on isolation resistors is 2%. Instantaneous power dissipation (when transmitting) is approximately 0.5 W (typ), 0.8 W (max). - (4) Transformer pin numbering is correct for the DDC (e.g., BUS-25679) transformers. For the Beta transformers (e.g., B-2203) or the QPL-21038-31 transformers (e.g., M21038/27-02), the winding sense and turns ratio are mechanically the same, but with reversed pin numbering; therefore, it is necessary to reverse pins 8 and 4 or pins 7 and 5 for the Beta or QPL transformers (Note: DDC transformer part numbers begin with a BUS- prefix, while Beta transformer part numbers begin with a B- prefix). - (5)The B-2204, B-2388, and B-2344 transformers have a slightly different turns ratio on the direct coupled taps then the turns ratio of the BUS-29854 direct coupled taps. They do, however, have the same transformer coupled ratio. For transformer coupled applications, either transformer may be used. The transcevier in the BU-65170X2 and the BU-61580X2 was designed to work with a 1.0.83 ratio for direct coupled applications. For direct coupled applications, the 1.20:1 turns ration is recommended, but the 1.25:1 may be used. The 1.25:1 turns ratio will result in a slightly lower transmitter amplitude. (Approximateley 3.6% lower) and a slight shift in the ACE's receiver threshold. FIGURE 41. BU-65170/61580 INTERFACE TO A 1553 BUS FIGURE 42. BU-65170/61580DX, 70-PIN DIP PACKAGE, MECHANICAL OUTLINE FIGURE 43. BU-65170/61580FX, 70-PIN FLATPACK PACKAGE, MECHANICAL OUTLINE FIGURE 44. BU-65170/61580JX, 70-PIN J-LEAD PACKAGE, MECHANICAL OUTLINE #### ORDERING INFORMATION Note: Contact factory for more details and availability.