# OVERVIEW

The SED1520 family of dot matrix LCD drivers are designed for the display of characters and graphics. The drivers generate LCD drive signals derived from bit mapped data stored in an internal RAM.

The drivers are available in two configurations

The SED1520 family drivers incorporate innovative circuit design strategies to achieve very low power dissipation at a wide range of operating voltages.

These features give the designer a flexible means of implementing small to medium size LCD displays for compact, low power systems.

- The SED1520 which is able to drive two lines of twelve characters each.
- The SED1521 which is able to drive 80 segments for extention.
- The SED1522 which is able to drive one line of thirteen characters each.

# **FEATURES**

- Fast 8-bit MPU interface compatible with 80- and 68family microcomputers
- Many command set
- Total 80 (segment + common) drive sets
- Low power  $30 \,\mu\text{W}$  at 2 kHz external clock
- Wide range of supply voltages VDD – VSS: -2.4 to -7.0 V VDD – V5: -3.5 to -13.0 V
- Low-power CMOS

| Product    | Clock Fr | equency  | Appliachla Driver      | Number  | Number  | Duty        |
|------------|----------|----------|------------------------|---------|---------|-------------|
| Name       | On-Chip  | External | Applicable Driver      | Drivers | Drivers | Duty        |
| SED1520*0* | 18 kHz   | 18 kHz   | SED1520*0*, SED1521*0* | 61      | 16      | 1/16, 1/32  |
| SED1521*0* | —        | 18 kHz   | SED1520*0*, SED1522*0* | 80      | 0       | 1/8 to 1/32 |
| SED1522*0* | 18 kHz   | 18 kHz   | SED1522*0*, SED1521*0* | 69      | 8       | 1/8, 1/16   |
| SED1520*A* | —        | 2 kHz    | SED1520*A*, SED1521*A* | 61      | 16      | 1/16, 1/32  |
| SED1521*A* | _        | 2 kHz    | SED1520*A*, SED1522*A* | 80      | 0       | 1/8 to 1/32 |
| SED1522*A* | _        | 2 kHz    | SED1522*A*, SED1521*A* | 69      | 8       | 1/8, 1/16   |

 Package code (For example SED1520) SED1520T
 SED1520F\*\*: PKG SED1520F\*A (QFP5-100pin) SED1520F\*c (QFP15-100pin)
 SED1520D\*\*: Chip SED1520D\*A (Al-pad) SED1520D\*B (Au-bump)

# Line-up

# **BLOCK DIAGRAM**

# An example of SED1520\*AA:



# PACKAGE OUTLINE QFP5

**QFP15** 



Note: This is an example of SED1520F pin assignment. The modified pin names are given below.

| Product    | Pin/Pad Number |      |                        |       |       |       |  |  |  |  |
|------------|----------------|------|------------------------|-------|-------|-------|--|--|--|--|
| Name       | 74             | 75   | 96 to 100, 1 to 11     | 93    | 94    | 95    |  |  |  |  |
| SED1520F0A | OSC1           | OSC2 | COM0 to COM15*         | M/S   | V4    | V1    |  |  |  |  |
| SED1521F0A | CS             | CL   | SEG76 to SEG61         | SEG79 | SEG78 | SEG77 |  |  |  |  |
| SED1522F0A | OSC1           | OSC2 | COM0 to 7, SEG68 to 61 | M/S   | V4    | V1    |  |  |  |  |
| SED1520FAA | CS             | CL   | COM0 to COM15*         | M/S   | V4    | V1    |  |  |  |  |
| SED1521FAA | CS             | CL   | SEG76 to SEG61         | SEG79 | SEG78 | SEG77 |  |  |  |  |
| SED1522FAA | CS             | CL   | COM0 to 7, SEG68 to 61 | M/S   | V4    | V1    |  |  |  |  |

SED1520: Common outputs COM0 to COM15 of the master LSI correspond to COM31 to COM16 of the slave LSI.

SED1522: Common outputs COM0 to COM15 of the master LSI correspond to COM15 to COM8 of the slave LSI.

# PAD

**Pad Arrangement** 

#### Chip specifications of AL pad package

Chip size: 4.80×7.04×0.400 mm Pad pitch: 100×100 μm

#### Chip specifications of gold bump package

| Chip size:   | 4.80×7.04×0.525 mm                                       |
|--------------|----------------------------------------------------------|
| Bump pitch:  | 199 µm (Min.)                                            |
| Bump height: | 22.5 μm (Typ.)                                           |
| Bump size:   | $132 \times 111 \ \mu m \ (\pm 20 \ \mu m)$ for mushroom |
|              | model                                                    |
|              | 116×92 $\mu$ m (±4 $\mu$ m) for vertical model           |



Note: An example of SED1520DAA die numbers is given. These numbers are the same as the bump package.

# PAD ARRANGEMENT

An example of SED1520DA\* pin names is given. The asterisk (\*) can be A for AL pad package or B for gold bump package.

| Pad<br>No. | Pin<br>Name | x    | Y    | Pad<br>No. | Pin<br>Name | x    | Y    | Pad<br>No. | Pin<br>Name          | Х    | Y    |
|------------|-------------|------|------|------------|-------------|------|------|------------|----------------------|------|------|
| 1          | COM5        | 159  | 6507 | 35         | SEG37       | 1302 | 159  | 69         | SEG3                 | 4641 | 4148 |
| 2          | COM6        | 159  | 6308 | 36         | SEG36       | 1502 | 159  | 70         | SEG2                 | 4641 | 4347 |
| 3          | COM7        | 159  | 6108 | 37         | SEG35       | 1701 | 159  | 71         | SEG1                 | 4641 | 4547 |
| 4          | COM8        | 159  | 5909 | 38         | SEG34       | 1901 | 159  | 72         | SEG0                 | 4641 | 4789 |
| 5          | COM9        | 159  | 5709 | 39         | SEG33       | 2100 | 159  | 73         | A0                   | 4641 | 5048 |
| 6          | COM10       | 159  | 5510 | 40         | SEG32       | 2300 | 159  | 74         | CS                   | 4641 | 5247 |
| 7          | COM11       | 159  | 5310 | 41         | SEG31       | 2499 | 159  | 75         | CL                   | 4641 | 5447 |
| 8          | COM12       | 159  | 5111 | 42         | SEG30       | 2699 | 159  | 76         | E (RD)               | 4641 | 5646 |
| 9          | COM13       | 159  | 4911 | 43         | SEG29       | 2898 | 159  | 77         | $R/W(\overline{WR})$ | 4641 | 5846 |
| 10         | COM14       | 159  | 4712 | 44         | SEG28       | 3098 | 159  | 78         | Vss                  | 4641 | 6107 |
| 11         | COM15       | 159  | 4512 | 45         | SEG27       | 3297 | 159  | 79         | DB0                  | 4641 | 6307 |
| 12         | SEG60       | 159  | 4169 | 46         | SEG26       | 3497 | 159  | 80         | DB1                  | 4641 | 6506 |
| 13         | SEG59       | 159  | 3969 | 47         | SEG25       | 3696 | 159  | 81         | DB2                  | 4295 | 6884 |
| 14         | SEG58       | 159  | 3770 | 48         | SEG24       | 3896 | 159  | 82         | DB3                  | 4095 | 6884 |
| 15         | SEG57       | 159  | 3570 | 49         | SEG23       | 4095 | 159  | 83         | DB4                  | 3896 | 6884 |
| 16         | SEG56       | 159  | 3371 | 50         | SEG22       | 4295 | 159  | 84         | DB5                  | 3696 | 6884 |
| 17         | SEG55       | 159  | 3075 | 51         | SEG21       | 4641 | 482  | 85         | DB6                  | 3497 | 6884 |
| 18         | SEG54       | 159  | 2876 | 52         | SEG20       | 4641 | 681  | 86         | DB7                  | 3297 | 6884 |
| 19         | SEG53       | 159  | 2676 | 53         | SEG19       | 4641 | 881  | 87         | VDD                  | 3098 | 6884 |
| 20         | SEG52       | 159  | 2477 | 54         | SEG18       | 4641 | 1080 | 88         | RES                  | 2898 | 6884 |
| 21         | SEG51       | 159  | 2277 | 55         | SEG17       | 4641 | 1280 | 89         | FR                   | 2699 | 6884 |
| 22         | SEG50       | 159  | 2078 | 56         | SEG16       | 4641 | 1479 | 90         | V5                   | 2499 | 6884 |
| 23         | SEG49       | 159  | 1878 | 57         | SEG15       | 4641 | 1679 | 91         | V3                   | 2300 | 6884 |
| 24         | SEG48       | 159  | 1679 | 58         | SEG14       | 4641 | 1878 | 92         | V2                   | 2100 | 6884 |
| 25         | SEG47       | 159  | 1479 | 59         | SEG13       | 4641 | 2078 | 93         | M/S                  | 1901 | 6884 |
| 26         | SEG46       | 159  | 1280 | 60         | SEG12       | 4641 | 2277 | 94         | V4                   | 1701 | 6884 |
| 27         | SEG45       | 159  | 1080 | 61         | SEG11       | 4641 | 2477 | 95         | V1                   | 1502 | 6884 |
| 28         | SEG44       | 159  | 881  | 62         | SEG10       | 4641 | 2676 | 96         | COM0                 | 1302 | 6884 |
| 29         | SEG43       | 159  | 681  | 63         | SEG9        | 4641 | 2876 | 97         | COM1                 | 1103 | 6884 |
| 30         | SEG42       | 159  | 482  | 64         | SEG8        | 4641 | 3075 | 98         | COM2                 | 903  | 6884 |
| 31         | SEG41       | 504  | 159  | 65         | SEG7        | 4641 | 3275 | 99         | COM3                 | 704  | 6884 |
| 32         | SEG40       | 704  | 159  | 66         | SEG6        | 4641 | 3474 | 100        | COM4                 | 504  | 6884 |
| 33         | SEG39       | 903  | 159  | 67         | SEG5        | 4641 | 3674 |            |                      |      |      |
| 34         | SEG38       | 1103 | 159  | 68         | SEG4        | 4641 | 3948 |            |                      |      |      |

# **SED1520DAB Pad Center Coordinates**

The other SED1520 series packages have the different pin names as shown.

| Package/Pad No. | 74   | 75   | 96 to 100, 1 to 11     | 93    | 94    | 95    |
|-----------------|------|------|------------------------|-------|-------|-------|
| SED1520D0*      | OSC1 | OSC2 | COM0 to COM15 *        | M/S   | V4    | V1    |
| SED1522D0*      | OSC1 | OSC2 | COM0 to 7, SEG68 to 61 | M/S   | V4    | V1    |
| SED1522DA*      | OSC1 | OSC2 | COM0 to 7, SEG68 to 61 | M/S   | V4    | V1    |
| SED1521D0*      | CS   | CL   | SEG76 to SEG61         | SEG79 | SEG78 | SEG77 |
| SED1521DA*      | CS   | CL   | SEG76 to SEG61         | SEG79 | SEG78 | SEG77 |

# **PIN DESCRIPTION**

# (1) Power Pins

| Name               | Description                                                                                                                                                                                                                                                                          |
|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Vdd                | Connected to the +5Vdc power. Common to the Vcc MPU power pin.                                                                                                                                                                                                                       |
| Vss                | 0 Vdc pin connected to the system ground.                                                                                                                                                                                                                                            |
| V1, V2, V3, V4, V5 | Multi-level power supplies for LCD driving. The voltage determined for each liquid crystal cell is divided by resistance or it is converted in impedance by the op amp, and supplied. These voltages must satisfy the following:<br>$V_{DD} \ge V_1 \ge V_2 \ge V_3 \ge V_4 \ge V_5$ |

# (2) System Bus Connection Pins

| D7 to D0 | Three-state I/O.<br>The 8-bit bidirectional data buses to be connected to the 8- or 16-bit standard MPU data buses.                                                                                                                                                                                                                                                                                               |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A0       | Input.<br>Usually connected to the low-order bit of the MPU address bus and used to identify<br>the data or a command.<br>A0=0: D0 to D7 are display control data.<br>A0=1: D0 to D7 are display data.                                                                                                                                                                                                            |
| RES      | Input.<br>When the RES signal goes the 68-series MPU is initialized, and when it<br>goes, the 80-series MPU is initialized. The system is reset during edge<br>sense of the RES signal. The interface type to the 68-series or 80-series MPU is<br>selected by the level input as follows:<br>High level: 68-series MPU interface<br>Low level: 80-series MPU interface                                           |
| CS       | Input. Active low. Effective for an external clock operation model only.<br>An address bus signal is usually decoded by use of chip select signal, and it is<br>entered. If the system has a built-in oscillator, this is used as an input pin to the<br>oscillator amp and an Rf oscillator resistor is connected to it. In such case, the RD,<br>WR and E signals must be ORed with the CS signals and entered. |
| E (RD)   | <ul> <li>If the 68-series MPU is connected:<br/>Input. Active high.<br/>Used as an enable clock input of the 68-series MPU.</li> <li>If the 80-series MPU is connected:<br/>Input. Active low.<br/>The RD signal of the 80-series MPU is entered in this pin. When this signal is<br/>kept low, the SED1520 data bus is in the output status.</li> </ul>                                                          |
| R/W (WR) | <ul> <li>If the 68-series MPU is connected:<br/>Input.<br/>Used as an input pin of read control signals (if R/W is high) or write control signals (if low).</li> <li>If the 80-series MPU is connected:<br/>Input. Active low.<br/>The WR signal of the 80-series MPU is entered in this pin. A signal on the data bus is fetched at the rising edge of WR signal.</li> </ul>                                     |

# (3) LCD Drive Circuit Signals

| Name |                                                                                                                                                                                                                                                                                                                                                        |                                                                                                          | D                                                                                          | escription                                                                                                                                                                     |                                                                                            |                                                                                                     |  |  |  |
|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------|--|--|--|
| CL   | Input. Effective for an external clock operation model only.<br>This is a display data latch signal to count up the line counter and common counter<br>at each signal falling and rising edges. If the system has a built-in oscillator, this is<br>used as an output pin of the oscillator amp and an Rf oscillator resistor is con-<br>nected to it. |                                                                                                          |                                                                                            |                                                                                                                                                                                |                                                                                            |                                                                                                     |  |  |  |
| FR   | Input/output.<br>This is an I/P pin o<br>driver.<br><u>I/O selection</u><br>• Common oscillat<br>• Dedicate segme                                                                                                                                                                                                                                      | f LCD A(<br>or built-i                                                                                   | C signals, a<br>n model:<br>I:                                                             | and connected to the<br>Output if M/S is 1;<br>Input if M/S is 0.<br>Input                                                                                                     | M terminal                                                                                 | of common                                                                                           |  |  |  |
| SEGn | Output.<br>The output pin for I<br>V5 is selected by th<br>FR si<br>Data<br>Outp                                                                                                                                                                                                                                                                       | LCD colu<br>ne combi<br>ignal -<br>-<br>ut level -                                                       | umn (segm<br>ination of c                                                                  | ent) driving. A single<br>lisplay RAM contents<br>1 0 1 0<br>1 0 1 0                                                                                                           | level of Vc<br>and RF sig                                                                  | ор, V2, V3 and<br> nal.<br>-<br>-                                                                   |  |  |  |
| COMn | Output.<br>The output pin for l<br>is selected by the o<br>slave LSI has the r<br>FR sig<br>Count                                                                                                                                                                                                                                                      | LCD con<br>combinat<br>everse c<br>gnal -<br>er output -<br>it level -                                   | nmon (low)<br>tion of com<br>common ou                                                     | driving. A single leve<br>mon counter output a<br>utput scan sequence t<br>1 0 1 0<br>1 0 1 0                                                                                  | el of VDD, V<br>nd RF sign<br>han the ma                                                   | /1, V4 and V5<br>hal. The<br>aster LSI.<br>-                                                        |  |  |  |
| M/S  | Input.<br>The master or slav<br>Connected to VDD<br>slave LSI operatior<br>When this M/S pin<br>OSC2 (CL) pins ar<br>SED1520F0A<br>SED1522F0A<br>* The slave driver<br>driver.                                                                                                                                                                         | e LSI op<br>(to select<br>mode).<br>is set, th<br>e change<br>M/S<br>VDD<br>VSS<br>VDD<br>VSS<br>has the | eration sel<br>t the mast<br>ed.<br>FR<br>Output<br>Input<br>Output<br>Input<br>reverse co | ect pin for the SED15<br>er LSI operation mode<br>s of FR, COM0 to CO<br>COM output<br>COM0 to COM15<br>COM31 to COM16<br>COM0 to COM7<br>COM15 to COM8<br>mmon output scan se | 20 or SED<br>e) or Vss (tr<br>M15, OSC<br>OSC1<br>Input<br>NC<br>Input<br>NC<br>quence tha | 1522.<br>o select the<br>1 (CS), and<br>OSC2<br>Output<br>Input<br>Output<br>Input<br>an the master |  |  |  |

# **BLOCK DESCRIPTION**

## System Bus

#### **MPU** interface

#### 1. Selecting an interface type

The SED1520 series transfers data via 8-bit bidirectional data buses (D0 to D7). As its Reset pin has the MPU interface select function, the 80-series MPU or the 68-series MPU can directly be connected to the MPU bus by the selection of high or low RES signal level after reset (see Table 1).

When the  $\overline{CS}$  signal is high, the SED1520 series is disconnected from the MPU bus and set to stand by. However, the reset signal is entered regardless of the internal setup status.

Table 1

| RES signal input level | MPU type  | A0         | E  | R/W        | CS         | D0 to D7 |
|------------------------|-----------|------------|----|------------|------------|----------|
| C Active               | 68-series | ↑          | ↑  | $\uparrow$ | ↑          | ↑        |
| Active                 | 80-series | $\uparrow$ | RD | WR         | $\uparrow$ | ↑        |

#### Data transfer

The SED1520 and SED1521 drivers use the A0, E (or  $\overline{\text{RD}}$ ) and  $\overline{\text{R/W}}$  (or  $\overline{\text{WR}}$ ) signals to transfer data between the system MPU and internal registers. The combinations used are given in the table blow.

In order to match the timing requirements of the MPU with those of the display data RAM and control registers all data is latched into and out of the driver. This introduces a one cycle delay between a read request for data and the data arriving. For example when the MPU executes a read cycle to access display RAM the current contents of the latch are placed on the system data bus while the desired contents of the display RAM are moved into the latch.

This means that a dummy read cycle has to be executed at the start of every series of reads. See Figure 1.

No dummy cycle is required at the start of a series of writes as data is transferred automatically from the input latch to its destination.

| Common | 68 MPU | 80 N | MPU | Eurotion                             |
|--------|--------|------|-----|--------------------------------------|
| A0     | R/W    | RD   | WR  | Function                             |
| 1      | 1      | 0    | 1   | Read display data                    |
| 1      | 0      | 1    | 0   | Write display data                   |
| 0      | 1      | 0    | 1   | Read status                          |
| 0      | 0      | 1    | 0   | Write to internal register (command) |



Figure 1 Bus Buffer Delay

#### **Busy flag**

When the Busy flag is logical 1, the SED1520 series is executing its internal operations. Any command other than Status Read is rejected during this time. The Busy flag is output at pin D7 by the Status Read command. If an appropriate cycle time (tcyc) is given, this flag needs not be checked at the beginning of each command and, therefore, the MPU processing capacity can greatly be enhanced.

# Display Start Line and Line Count Registers

The contents of this register form a pointer to a line of data in display data RAM corresponding to the first line of the display (COM0), and are set by the Display Start Line command. See section 3.

The contents of the display start line register are copied into the line count register at the start of every frame, that is on each edge of FR. The line count register is incremented by the CL clock once for every display line, thus generating a pointer to the current line of data, in display data RAM, being transferred to the segment driver circuits.

## **Column Address Counter**

The column address counter is a 7-bit presettable counter that supplies the column address for MPU access to the display data RAM. See Figure 2. The counter is incremented by one every time the driver receives a Read or Write Display Data command. Addresses above 50H are invalid, and the counter will not increment past this value. The contents of the column address counter are set with the Set Column Address command.

## **Page Register**

The page resiter is a 2-bit register that supplies the page address for MPU access to the display data RAM. See Figure 2. The contents of the page register are set by the Set Page Register command.

#### **Display Data RAM**

The display data RAM stores the LCD display data, on a 1-bit per pixel basis. The relation-ship between display data, display address and the display is shown in Figure 2.

## **Common Timing Generator Circuit**

Generates common timing signals and FR frame signals from the CL basic clock. The 1/16 or 1/32 duty (for SED1520) or 1/8 or 1/16 duty (for SED1522) can be selected by the Duty Select command. If the 1/32 duty is selected for the SED1520 and 1/16 duty is selected for the SED1522, the 1/32 and 1/16 duties are provided by two chips consisting of the master and slave chips in the common multi-chip mode.

#### SED1520

|         | FR signal<br>(Master output) |                   |
|---------|------------------------------|-------------------|
|         | Master Common                | <br>-(0)(1)()(15) |
|         | Slave Common                 | <br>]             |
| SED1522 | FR signal<br>(Master output) |                   |
|         | Master Common                | <br>-@\1\\7       |
|         | Slave Common                 | <br>5             |

## **Display Data Latch Circuit**

This latch stores one line of display data for use by the LCD driver interface circuitry. The output of this latch is controlled by the Display ON/OFF and Static Drive ON/OFF commands.

## **LCD Driver Circuit**

The LCD driver circuitry generates the 804-level signals used to drive the LCD panel, using output from the display data latch and the common timing generator circuitry.

## **Display Timing Generator**

This circuit generates the internal display timing signal using the basic clock, CL, and the frame signals, FR. FR is used to generate the dual frame AC-drive waveform (type B drive) and to lock the line counter and common timing generator to the system frame rate. CL is used to lock the line counter to the system line scan rate. If a system uses both SED1520s or SED1522 and SED1521s they must have the same CL frequency rating.

# Oscillator Circuit (SED1520\*0A Only)

A low power-consumption CR oscillator for adjusting the oscillation frequency using Rf oscillation resistor only. This circuit generates a display timing signal. Some of SED1520 and SED1522 series models have a built-in oscillator and others use an external clock. This difference must be checked before use.

Connect the Rf oscillation resistor as follows. To suppress the built-in oscillator circuit and drive the MPU using an external clock, enter the clock having the same phase as the OSC2 of mater chip into OSC2 of the slave chip.

• MPU having a built-in oscillator



- \*1 If the parasitic capacitance of this section increases, the oscillation frequency may shift to the lower frequency. Therefore, the Rf oscillation frequency must be reduced below the specified level.
- \*2 A CMOS buffer is required if the oscillation circuit is connected to two or more slave MPU chips.
- MPU driven with an external clock



## **Reset Circuit**

Detects a rising or falling edge of an  $\overline{\text{RES}}$  input and initializes the MPU during power-on.

- Initialization status
  - 1. Display is off.
  - 2. Display start line register is set to line 1.
  - 3. Static drive is turned off.
  - 4. Column address counter is set to address 0.
  - 5. Page address register is set to page 3.
  - 6. 1/32 duty (SED1520) or 1/16 duty (SED1522) is selected.
  - 7. Forward ADC is selected (ADC command D0 is 1 and ADC status flag is 1).
  - 8. Read-modify-write is turned off.

The input signal level at  $\overline{\text{RES}}$  pin is sensed, and an MPU interface mode is selected as shown on Table 1. For the 80-series MPU, the  $\overline{\text{RES}}$  input is passed through the inverter and the active high reset signal must be entered. For the 68-series MPU, the active low reset signal must be entered.

As shown for the MPU interface (reference example), the  $\overline{\text{RES}}$  pin must be connected to the Reset pin and reset at the same time as the MPU initialization.

If the MPU is not initialized by the use of RES pin during power-on, an unrecoverable MPU failure may occur.

When the Reset command is issued, initialization



Figure 2 Display Data RAM Addressing



СОМ0 -

COM1 -

COM2 -

СОМЗ -

COM4 -

COM5 -

COM6 -

COM7 -

COM8 -

COM9 -

COM10 -

COM11 -

COM12 -

COM14 -

COM15 -

COM13 —

H

H

SEG0





# COMMANDS

Summary

| Command            |    |    |    |      |     | Code   |          |            |         |            |          | Function                                     |
|--------------------|----|----|----|------|-----|--------|----------|------------|---------|------------|----------|----------------------------------------------|
| Commanu            | A0 | RD | WR | D7   | D6  | D5     | D4       | <b>D</b> 3 | D2      | <b>D</b> 1 | D0       | Function                                     |
|                    | 0  | 1  | 0  | 1    | 0   | 1      | 0        | 1          | 1       | 1          | 0/1      | Turns display on or off.                     |
|                    | 0  |    | 0  |      | 0   |        | 0        |            |         |            | 0/1      | 1: ON, 0: OFF                                |
| Display start line | 0  | 1  | 0  | 1    | 1   | 0      | Dicol    | ov eto     | urt add | rocc (0    | to 21)   | Specifies RAM line corresponding to top line |
| Display start line | 0  |    | 0  |      |     | 0      | Displ    | ay sia     | in auu  | 1655 (0    | 10 31)   | of display.                                  |
| Set name address   | 0  | 1  | 0  | 1    | 0   | 1      | 1        | 1          | 0       | Page       | (0 to 3) | Sets display RAM page in page address        |
|                    | 0  |    | 0  | '    | 0   |        |          |            |         | 1 age      | (0 10 0) | register.                                    |
| Set column         | 0  | 1  | 0  | 0    |     | Coli   | imn add  | ress       | (0 to 7 | 'Q)        |          | Sets display RAM column address in           |
| (segment) address  | 0  |    | 0  | Ŭ    |     |        |          | 1033       | (0 10 7 | 5)         |          | column address register.                     |
|                    |    |    |    |      |     |        |          |            |         |            |          | Reads the following status:                  |
|                    |    |    |    |      |     |        |          |            |         |            |          | BUSY 1: Busy                                 |
|                    |    |    |    |      |     |        |          |            |         |            |          | 0: Ready                                     |
|                    |    |    |    |      |     |        |          |            |         |            |          | ADC 1: CW output                             |
| Read status        | 0  | 0  | 1  | Busy | ADC | ON/OFF | Reset    | 0          | 0       | 0          | 0        | 0: CCW output                                |
|                    |    |    |    |      |     |        |          |            |         |            |          | ON/OFF 1: Display off                        |
|                    |    |    |    |      |     |        |          |            |         |            |          | 0: Display on                                |
|                    |    |    |    |      |     |        |          |            |         |            |          | RESET 1: Being reset                         |
|                    |    |    |    |      |     |        |          |            |         |            |          | 0: Normal                                    |
| Write display data | 1  | 1  | 0  |      |     |        | Write da | ita        |         |            |          | Writes data from data bus into display RAM.  |
|                    |    |    |    |      |     |        |          |            |         |            |          | Reads data from display RAM onto data        |
| Read display data  | 1  | 0  | 1  |      |     |        | Read da  | ata        |         |            |          | bus.                                         |
| Select ADC         | 0  | 1  | 0  | 1    | 0   | 1      | 0        | 0          | 0       | 0          | 0/1      | 0: CW output, 1: CCW output                  |
| Statis drive       | 0  | 4  | 0  | 4    | _   | 4      | 0        | 0          | 4       | 0          | 0/1      | Selects static driving operation.            |
| ON/OFF             | 0  |    | 0  | '    |     |        | 0        |            |         |            | 0/1      | 1: Static drive, 0: Normal driving           |
| Calast duty        | _  | 4  | _  |      |     | 4      |          | 4          |         |            | 0/4      | Selets LCD duty cycle                        |
| Select duty        | 0  | 1  | 0  | 1    | 0   | 1      | 0        | 1          | 0       | 0          | 0/1      | 1: 1/32, 0: 1/16                             |
| Read-Modify-Write  | 0  | 1  | 0  | 1    | 1   | 1      | 0        | 0          | 0       | 0          | 0        | Read-modify-write ON                         |
| End                | 0  | 1  | 0  | 1    | 1   | 1      | 0        | 1          | 1       | 1          | 0        | Read-modify-write OFF                        |
| Reset              | 0  | 1  | 0  | 1    | 1   | 1      | 0        | 0          | 0       | 1          | 0        | Software reset                               |

## **Command Description**

Table 3 is the command table. The SED1520 series identifies a data bus using a combination of A0 and R/W ( $\overline{RD}$  or  $\overline{WR}$ ) signals. As the MPU translates a command in the internal timing only (independent from the external clock), its speed is very high. The busy check is usually not required.

#### **Display ON/OFF**

|          | Do | D1 | D2 | D3 | D4 | D5 | D6 | D7 | R/W<br>WR | RD | Ao |
|----------|----|----|----|----|----|----|----|----|-----------|----|----|
| AEH, AFI | D  | 1  | 1  | 1  | 0  | 1  | 0  | 1  | 0         | 1  | 0  |

This command turns the display on and off.

• D=1: Display ON

• D=0: Display OFF

#### **Display Start Line**

This command specifies the line address shown in Figure 3 and indicates the display line that corresponds to COM0. The display area begins at the specified line address and continues in the line address increment direction. This area having the number of lines of the specified display duty is displayed. If the line address is changed dynamically by this command, the vertical smooth scrolling and paging can be used.

| Ao | RD | R/W<br>WR | D7 | D6 | D5 | D4 | Dз | D2 | D1 | Do |            |
|----|----|-----------|----|----|----|----|----|----|----|----|------------|
| 0  | 1  | 0         | 1  | 1  | 0  | A4 | Аз | A2 | A1 | Ao | C0H to DFH |

This command loads the display start line register.

| A4 | Аз | A2 | A1 | Ao | Line Address |
|----|----|----|----|----|--------------|
| 0  | 0  | 0  | 0  | 0  | 0            |
| 0  | 0  | 0  | 0  | 1  | 1            |
|    |    | :  |    |    | :            |
|    |    | :  |    |    | :            |
| 1  | 1  | 1  | 1  | 1  | 31           |

See Figure 2.

#### Set Page Address

This command specifies the page address that corresponds to the low address of the display data RAM when it is accessed by the MPU. Any bit of the display data RAM can be accessed when its page address and column address are specified. The display status is not changed even when the page address is changed.

| Ao | RD | R/W<br>WR | D7 | D6 | D5 | D4 | Dз | D2 | D1 | Do |            |
|----|----|-----------|----|----|----|----|----|----|----|----|------------|
| 0  | 1  | 0         | 1  | 0  | 1  | 1  | 1  | 0  | A1 | Ao | B8H to BBH |

This command loads the page address register.

| A1 | A0 | Page |
|----|----|------|
| 0  | 0  | 0    |
| 0  | 1  | 1    |
| 1  | 0  | 2    |
| 1  | 1  | 3    |

See Figure 2.

#### Set Column Address

This command specifies a column address of the display data RAM. When the display data RAM is accessed by the MPU continuously, the column address is incremented by 1 each time it is accessed from the set address. Therefore, the MPU can access to data continuously. The column address stops to be incremented at address 80, and the page address is not changed continuously.

| Ao | RD | R/W<br>WR | D7 | D6 | D5 | D4 | Dз | D2 | D1 | Do |           |
|----|----|-----------|----|----|----|----|----|----|----|----|-----------|
| 0  | 1  | 0         | 0  | A6 | A5 | A4 | Аз | A2 | A1 | Ao | 00H to 4F |

This command loads the column address register.

| A6 | A5 | A4 | Аз | A2 | A1 | A0 | Column Address |
|----|----|----|----|----|----|----|----------------|
| 0  | 0  | 0  | 0  | 0  | 0  | 0  | 0              |
| 0  | 0  | 0  | 0  | 0  | 0  | 1  | 1              |
|    |    |    | :  |    |    |    | :              |
|    |    |    | :  |    |    |    | :              |
| 1  | 0  | 0  | 1  | 1  | 1  | 1  | 79             |

#### **Read Status**

| Ao | RD | R/W<br>WR | D7   | D6  | D5     | D4    | Dз | D2 | D1 | Do |
|----|----|-----------|------|-----|--------|-------|----|----|----|----|
| 0  | 0  | 1         | BUSY | ADC | ON/OFF | RESET | 0  | 0  | 0  | 0  |

Reading the command I/O register (A0=0) yields system status information.

- The busy bit indicates whether the driver will accept a command or not.
  - Busy=1: The driver is currently executing a command or is resetting. No new command will be accepted.
  - Busy=0: The driver will accept a new command.
- The ADC bit indicates the way column addresses are assigned to segment drivers. ADC=1: Normal. Column address  $n \rightarrow$  segment driver n.
- ADC=0: Inverted. Column address 79-u → segment driver u.
  The ON/OFF bit indicates the current status of the display. It is the inverse of the polarity of the display ON/OFF command.
- It is the inverse of the polarity of the display ON/OFF command. ON/OFF=1: Display OFF ON/OFF=0: Display ON
- The RESET bit indicates whether the driver is executing a hardware or software reset or if it is in normal operating mode. RESET=1: Currently executing reset command. RESET=0: Normal operation

#### Write Display Data

| Ao | RD | R/W<br>WR | D7 | D6 | D5 | D4    | D3   | D2 | D1 | Do |
|----|----|-----------|----|----|----|-------|------|----|----|----|
| 1  | 1  | 0         |    |    |    | Write | data |    |    |    |

Writes 8-bits of data into the display data RAM, at a location specified by the contents of the column address and page address registers and then increments the column address register by one.

#### **Read Display Data**

| Ao | RD | R/W<br>WR | D7 | D6 | D5 | D4   | Dз   | D2 | D1 | Do |
|----|----|-----------|----|----|----|------|------|----|----|----|
| 1  | 0  | 1         |    |    |    | Read | data |    |    |    |

Reads 8-bits of data from the data I/O latch, updates the contents of the I/O latch with display data from the display data RAM location specified by the contents of the column address and page address registers and then increments the column address register.

After loading a new address into the column address register one dummy read is required before valid data is obtained.

#### Select ADC

| Ao | RD | R/W<br>WR | D7 | D6 | D5 | D4 | Dз | D2 | D1 | Do |          |
|----|----|-----------|----|----|----|----|----|----|----|----|----------|
| 0  | 1  | 0         | 1  | 0  | 1  | 0  | 0  | 0  | 0  | D  | A0H, A1H |

This command selects the relationship between display data RAM column addresses and segment drivers.

D=1: SEG0  $\leftarrow$  column address 4FH, ... (inverted)

D=0: SEG0  $\leftarrow$  column address 00H, ... (normal)

This command is provided to reduce restrictions on the placement of driver ICs and routing of traces during printed circuit board design. See Figure 2 for a table of segments and column addresses for the two values of D.

#### Static Drive ON/OFF

| Ao | RD | R/W<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | Do |          |
|----|----|-----------|----|----|----|----|----|----|----|----|----------|
| 0  | 1  | 0         | 1  | 0  | 1  | 0  | 0  | 1  | 0  | D  | A4H, A5H |

Forces display on and all common outputs to be selected.

D=1: Static drive on

D=0: Static drive off

#### Select Duty

| Ao | RD | R/W<br>WR | D7 | D6 | D5 | D4 | D3 | D2 | D1 | Do |          |
|----|----|-----------|----|----|----|----|----|----|----|----|----------|
| 0  | 1  | 0         | 1  | 0  | 1  | 0  | 1  | 0  | 0  | D  | A8H, A9H |

This command sets the duty cycle of the LCD drive and is only valid for the SED1520F and SED1522F. It is invalid for the SED1521F which performs passive operation. The duty cycle of the SED1521F is determined by the externally generated FR signal.

SED1520 SED1522

D=1: 1/32 duty cycle 1/16 duty cycle

D=0: 1/16 duty cycle 1/8 duty cycle

When using the SED1520F0A, SED1522F0A (having a built-in oscillator) and the SED1521F0A continuously, set the duty as follows:

|            |      | SED1521F0A |
|------------|------|------------|
| SED1520F0A | 1/32 | 1/32       |
|            | 1/16 | 1/16       |
| SED1522F0A | 1/16 | 1/32       |
|            | 1/8  | 1/16       |

#### **Read-Modify-Write**

| Ao | RD | R/W<br>WR | D7 | D6 | D5 | D4 | Dз | D2 | D1 | Do |     |
|----|----|-----------|----|----|----|----|----|----|----|----|-----|
| 0  | 1  | 0         | 1  | 1  | 1  | 0  | 0  | 0  | 0  | 0  | E0H |

This command defeats column address register auto-increment after data reads. The current conetents of the column address register are saved. This mode remains active until an End command is received.

Operation sequence during cursor display

When the End command is entered, the column address is returned to the one used during input of Read-Modify-Write command. This function can reduce the load of MPU when data change is repeated at a specific display area (such as cursor blinking).

\* Any command other than Data Read or Write can be used in the Read-Modify-Write mode. However, the Column Address Set command cannot be used.



#### End

| Ao | RD | $\frac{R}{WR}$ | D7 | D6 | D5 | D4 | D3 | D2 | D1 | Do |     |
|----|----|----------------|----|----|----|----|----|----|----|----|-----|
| 0  | 1  | 0              | 1  | 1  | 1  | 0  | 1  | 1  | 1  | 0  | EEF |

This command cancels read-modify-write mode and restores the contents of the column address register to their value prior to the receipt of the Read-Modify-Write command.



#### Reset

| Ao | RD | R/W<br>WR | D7 | D6 | D5 | D4 | Dз | D2 | D1 | Do |     |
|----|----|-----------|----|----|----|----|----|----|----|----|-----|
| 0  | 1  | 0         | 1  | 1  | 1  | 0  | 0  | 0  | 1  | 0  | E2H |

This command clears

- the display start line register.
- and set page address register to 3 page.

It does not affect the contents of the display data RAM.

When the power supply is turned on, a Reset signal is entered in the RES pin. The Reset command cannot be used instead of this Reset signal.

#### Power Save (Combination command)

The Power Save mode is selected if the static drive is turned ON when the display is OFF. The current consumption can be reduced to almost the static current level. In the Power Save mode:

(a) The LCD drive is stopped, and the segment and common driver outputs are set to the VDD level.

(b) The external oscillation clock input is inhibited, and the OSC2 is set to the floating mode.

(c) The display and operation modes are kept.

The Power Save mode is released when the display is turned ON or when the static drive is turned OFF. If the LCD drive voltage is supplied from an external resistance divider circuit, the current passing through this resistor must be cut by the Power Save signal.



If the LCD drive power is generated by resistance division, the resistance and capacitance are determined by the LCD panel size. After the panel size has been determined, reduce the resistance to the level where the display quality is not affected and reduce the power consumption using the divider resistor.

# SPECIFICATIONS

## Absolute Maximum Ratings

| Parameter                          | Symbol         | Rating          | Unit        |
|------------------------------------|----------------|-----------------|-------------|
| Supply voltage (1)                 | Vss            | -8.0 to +0.3    | V           |
| Supply voltage (2)                 | V5             | -16.5 to +0.3   | V           |
| Supply voltage (3)                 | V1, V4, V2, V3 | V5 to +0.3      | V           |
| Input voltage                      | Vin            | Vss-0.3 to +0.3 | V           |
| Output voltage                     | Vo             | Vss-0.3 to +0.3 | V           |
| Power dissipation                  | PD             | 250             | mW          |
| Operating temperature              | Topr           | -40 to +85      | deg. C      |
| Storage temperature                | Tstg           | -65 to +150     | deg. C      |
| Soldering temperature time at lead | Tsol           | 260, 10         | deg. C, sec |

Notes: 1. All voltages are specified relative to VDD = 0 V.

- The following relation must be always hold VDD ≥ V1 ≥ V2 ≥ V3 ≥ V4 ≥ V5
- 3. Exceeding the absolute maximum ratings may cause permanent damage to the device. Functional operation under these conditions is not implied.
- 4. Moisture resistance of flat packages can be reduced by the soldering process, so care should be taken to avoid thermally stressing the package during board assembly.

# **Electrical Specifications**

#### **DC Characteristics**

Ta = -20 to 75 deg. C, VDD = 0 V unless stated otherwise

| Dev                       | amatar        | Symbol | Candi         | tion         |         | Rating |          | l Init | Applicable Dip   |  |
|---------------------------|---------------|--------|---------------|--------------|---------|--------|----------|--------|------------------|--|
| Fai                       | ameter        | Symbol | Condi         | lion         | Min.    | Тур.   | Max.     | Unit   |                  |  |
| Operating                 | Recommended   | Vee    |               |              | -5.5    | -5.0   | -4.5     | V      | Vec              |  |
| See note 1.               | Allowable     | v 35   |               |              | -7.0    | _      | -2.4     | v      | V 55             |  |
|                           | Recommended   | \/r    |               |              | -13.0   | —      | -3.5     | V      | V5               |  |
| Operating                 | Allowable     | V5     |               |              | -13.0   | —      | -        | V      | See note 10.     |  |
| voltage (2)               | Allowable     | V1, V2 |               |              | 0.6×V5  | —      | Vdd      | V      | V1, V2           |  |
|                           | Allowable     | V3, V4 |               |              | V5      | —      | 0.4×V5   | V      | V3, V4           |  |
|                           |               | VIHT   |               |              | Vss+2.0 | —      | Vdd      |        | Soo noto 2.8.2   |  |
| Ligh lovel in             |               | VIHC   |               |              | 0.2×Vss | —      | Vdd      |        | 366 HOLE 2 & 3.  |  |
| i ligii-level li          | iput voltage  | Viht   | Vss = -3 V    |              | 0.2×Vss | —      | Vdd      | -      | See note 2 & 3   |  |
|                           |               | VIHC   | Vss = -3 V    |              | 0.2×Vss | —      | Vdd      | V      | 366 HOLE 2 & 3.  |  |
|                           |               | VILT   |               |              | Vss     |        | Vss+0.8  | v      | Soo noto 2.8.2   |  |
|                           |               | VILC   |               |              | Vss     |        | 0.8×Vss  |        | 366 HOLE 2 & 3.  |  |
|                           | put voltage   | VILT   | Vss = -3 V    |              | Vss     |        | 0.85×Vss |        | Soo noto 2.8.2   |  |
|                           |               | VILC   | Vss = -3 V    |              | Vss     |        | 0.8×Vss  |        | 366 Hole 2 & 3.  |  |
|                           |               | Voht   | Iон = -3.0 mA |              | Vss+2.4 | —      | —        |        | 0902             |  |
|                           |               | VOHC1  | Iон = –2.0 mA |              | Vss+2.4 | —      | —        | V      | Soo noto 4 8 5   |  |
| Ligh lovel o              | utput voltogo | VOHC2  | Іон = –120 µА |              | 0.2×Vss | —      | —        |        | See 110te 4 & 5. |  |
| Hign-ievel output voitage |               | Voht   | Vss = -3 V    | Iон = –2 mA  | 0.2×Vss |        |          |        | Sac note 4.8 5   |  |
|                           |               | VOHC1  | Vss = -3 V    | Iон = –2 mA  | 0.2×Vss |        |          | V      |                  |  |
|                           |               | VOHC2  | Vss = -3 V    | Іон = -50 µА | 0.2×Vss |        |          |        | 0302             |  |

(continued)

# DC Characteristics (Cont'd)

Ta = -20 to 75 deg. C, VDD = 0 V unless stated otherwise

| Demonster                   | Symbol  |                                                   |                                                 | Rating |      | Unit    | Annliachle Din |                        |  |
|-----------------------------|---------|---------------------------------------------------|-------------------------------------------------|--------|------|---------|----------------|------------------------|--|
| Parameter                   | Symbol  | Condi                                             | tion                                            | Min.   | Тур. | Max.    | Unit           | Applicable Pin         |  |
|                             | Volt    | IOL = 3.0 mA                                      |                                                 | _      | —    | Vss+0.4 |                | 0902                   |  |
|                             | VOLC1   | IOL = 2.0 mA                                      |                                                 | _      | —    | Vss+0.4 | V              | 0302<br>Soo noto 4.8.5 |  |
|                             | VOLC2   | Ιοι = 120 μΑ                                      |                                                 | —      | —    | 0.8×Vss |                | See note 4 & 5.        |  |
|                             | Volt    | Vss = -3 V                                        | IOL = 2 mA                                      |        |      | 0.8×Vss |                | See note 4 & 5         |  |
|                             | VOLC1   | Vss = -3 V                                        | IOL = 2 mA                                      |        |      | 0.8×Vss | V              |                        |  |
|                             | VOLC2   | Vss = -3 V                                        | IoL = 50 μA                                     |        |      | 0.8×Vss |                | 0002                   |  |
| Input leakage current       | ILI     |                                                   |                                                 |        |      | 1.0     | μA             | See note 6.            |  |
| Output leakage current      | Ilo     |                                                   |                                                 | -3.0   |      | 3.0     | μA             | See note 7.            |  |
| LCD driver ON registeres    | Dov     | To DE dog C                                       | V5 = -5.0 V                                     | —      | 5.0  | 7.5     | kO             | SEG0 to 79,            |  |
| LCD driver ON resistance    | RON     | Ta = 25 deg. C                                    | V5 = -3.5 V                                     | _      | 10.0 | 50.0    | K22            | See note 11            |  |
| Static current dissipation  | IDDQ    | $\overline{CS} = CL = VDD$                        | $\overline{\text{CS}} = \text{CL} = \text{VDD}$ |        | 0.05 | 1.0     | μA             | Vdd                    |  |
|                             | Idd (1) | During display<br>V5 = -5.0 V                     | fcL = 2 kHz                                     | _      | 2.0  | 5.0     |                | Vdd                    |  |
|                             |         |                                                   | $R_f = 1 M\Omega$                               |        | 9.5  | 15.0    | μA             | See note 12,           |  |
|                             |         |                                                   | fcL = 18 kHz                                    | —      | 5.0  | 10.0    |                | 13 & 14.               |  |
| Dynamic current dissinction |         | During display                                    | fcL = 2 kHz                                     |        | 1.5  | 4.5     |                | Vdd                    |  |
|                             |         | Vss = -3 V<br>Vss = -3 V                          | $Rf = 1 M\Omega$                                |        | 6.0  | 12.0    | μΑ             | See note 12 & 13.      |  |
|                             |         | During access t                                   | cyc = 200 kHz                                   |        | 300  | 500     |                |                        |  |
|                             | IDD (2) | Vss = -3V,<br>During access t                     | сус = 200 kHz                                   |        | 150  | 300     | μA             | See note 8.            |  |
| Input pin capacitance       | CIN     | Ta = 25 deg. C,                                   | f = 1 MHz                                       | _      | 5.0  | 8.0     | pF             | All input pins         |  |
| Oppillation fraguancy       | force   | Rf = 1.0 MΩ ±2<br>Vss = -5.0 V                    | %,                                              | 15     | 18   | 21      | <i>⊾</i> ⊔-    | Soo noto 0             |  |
|                             | 1050    | $R_f = 1.0 M\Omega \pm 2\%,$<br>$V_{SS} = -3.0 V$ |                                                 | 11     | 16   | 21      | KIIZ           | See note 9.            |  |
| Reset time                  | tR      |                                                   |                                                 | 1.0    | _    |         | μS             | RES<br>See note 15.    |  |

**Notes:** 1. Operation over the specified voltage range is guaranteed, except where the supply voltage changes suddenly during CPU access.

- 2. A0, D0 to D7, E (or  $\overline{RD}$ ), R/W (or  $\overline{WR}$ ) and  $\overline{CS}$
- 3. CL, FR,  $M/\overline{S}$  and  $\overline{RES}$
- 4. D0 to D7
- 5. FR
- 6. A0, E (or  $\overline{\text{RD}}$ ), R/ $\overline{\text{W}}$  (or  $\overline{\text{WR}}$ ),  $\overline{\text{CS}}$ , CL, M/ $\overline{\text{S}}$  and  $\overline{\text{RES}}$
- 7. When D0 to D7 and FR are high impedance.
- 8. During continual write access at a frequency of tcyc. Current consumption during access is effectively proportional to the access frequency.
- 9. See figure below for details
- 10. See figure below for details
- 11. For a voltage differential of 0.1 V between input (V1, ..., V4) and output (COM, SEG) pins. All voltages within specified operating voltage range.
- 12. SED1520\*A\* and SED1521\*A\* and SED1522\*A\* only. Does not include transient currents due to stray and panel capacitances.
- 13. SED1520\*0\* and SED1522\*0\* only. Does not include transient currents due to stray and panel capacitances.
- 14. SED1521\*0\* only. Does not include transient currents due to stray and panel capacitances.
- 15. tR (Reset time) represents the time from the RES signal edge to the completion of reset of the internal circuit. Therefore, the SED1520 series enters the normal operation status after this tR.

#### Relationship between fosc, fFR and Rf, and operating bounds on Vss and V5

 \*9 • Relationship between oscillation frequency, frames and Rf (SED1520F0A), (SED1522F0A)



• Relationship between external clocks (fcL) and frames (SED1520FAA), (SED1522FAA)



\*10 • Operating voltage range of Vss and V5 systems



# **AC Characteristics**

• MPU Bus Read/Write I (80-family MPU)



Ta = -20 to 75 deg. C, Vss =  $-5.0 \text{ V} \pm 10\%$  unless stated otherwise

| Parameter           | Symbol | Condition                 | Rat  | ting | Unit | Signal   |  |
|---------------------|--------|---------------------------|------|------|------|----------|--|
| Falameter           | Symbol | Condition                 | Min. | Max. | Unit | Signal   |  |
| Address hold time   | tAH8   |                           | 10   | —    | ns   | <u> </u> |  |
| Address setup time  | tAW8   |                           | 20   | —    | ns   | A0, CO   |  |
| System cycle time   | tCYC8  |                           | 1000 | —    | ns   |          |  |
| Control pulsewidth  | tCC    |                           | 200  | —    | ns   |          |  |
| Data setup time     | tDS8   |                           | 80   | —    | ns   |          |  |
| Data hold time      | tDH8   |                           | 10   | —    | ns   |          |  |
| RD access time      | tACC8  | $C_{\rm L} = 100  \rm pE$ |      | 90   | ns   |          |  |
| Output disable time | tCH8   | CL = 100  pr              | 10   | 60   | ns   |          |  |
| Rise and fall time  | tr, tf |                           | _    | 15   | ns   |          |  |

 $(Vss = -2.7 \text{ to } -4.5 \text{ V}, Ta = -20 \text{ to } +75^{\circ}C)$ 

| Perometer           | Symbol | Condition                | Rat  | ing  | Unit | Signal       |  |
|---------------------|--------|--------------------------|------|------|------|--------------|--|
| Farameter           | Symbol | Condition                | Min. | Max. | Unit | Signal       |  |
| Address hold time   | tah8   |                          | 20   | —    | ns   | A0 <u>CS</u> |  |
| Address setup time  | tAW8   |                          | 40   | —    | ns   | A0, CS       |  |
| System cycle time   | tCYC8  |                          | 2000 | —    | ns   |              |  |
| Control pulse width | tCC    |                          | 400  | —    | ns   |              |  |
| Data setup time     | tDS8   |                          | 160  | —    | ns   |              |  |
| Data hold time      | tDH8   |                          | 20   | —    | ns   |              |  |
| RD access time      | tACC8  | $C_{1} = 100  \text{pE}$ | —    | 180  | ns   | D0 10 D7     |  |
| Output disable time | tCH8   | CL = 100 pF              | 20   | 120  | ns   |              |  |
| Rise and fall time  | tr, tf | —                        | _    | 15   | ns   |              |  |



• MPU Bus Read/Write II (68-family MPU)

Ta = -20 to 75 deg. C, Vss = -5 V  $\pm 10$  unless stated otherwise

| Barama             | tor    | Symbol | Condition                 | Rat  | ing  | Unit | Signal              |
|--------------------|--------|--------|---------------------------|------|------|------|---------------------|
| Farante            | lei    | Symbol | Condition                 | Min. | Max. | Unit | Signai              |
| System cycle time  |        | tCYC6  |                           | 1000 |      | ns   |                     |
| Address setup time |        | tAW6   |                           | 20   | —    | ns   | A0, <u>CS</u> , R/W |
| Address hold       | time   | tAH6   |                           | 10   | —    | ns   |                     |
| Data setup time    |        | tDS6   |                           | 80   | —    | ns   |                     |
| Data hold tim      | е      | tDH6   |                           | 10   |      | ns   |                     |
| Output disabl      | e time | tOH6   | $C_{\rm L} = 100  \rm pE$ | 10   | 60   | ns   | 001007              |
| Access time        | _      | tACC6  | 0L = 100 pi               | —    | 90   | ns   |                     |
| Enable             | Read   | t=\0/  |                           | 100  |      | ns   | E                   |
| pulsewidth         | Write  | (EVV   |                           | 80   | —    | ns   | L                   |
| Rise and fall time |        | tr, tf |                           |      | 15   | ns   |                     |

 $(Vss = -2.7 \text{ to} - 4.5 \text{ V}, Ta = -20 \text{ to} +75^{\circ}\text{C})$ 

| Deremo                          | 107    | Symbol | Condition                | Rat  | ing  | l losit | Signal                                  |
|---------------------------------|--------|--------|--------------------------|------|------|---------|-----------------------------------------|
| Faraille                        | lei    | Symbol | Condition                | Min. | Max. | Unit    | Signal                                  |
| System cycle time <sup>*1</sup> |        | tCYC6  | —                        | 2000 | —    | ns      |                                         |
| Address setup time              |        | tAW6   |                          | 40   | —    | ns      | A0, $\overline{CS}$ , R/ $\overline{W}$ |
| Address hold                    | time   | tAH6   | —                        | 20   | —    | ns      |                                         |
| Data setup time                 |        | tDS6   |                          | 160  | —    | ns      |                                         |
| Data hold time                  | e      | tDH6   | —                        | 20   | —    | ns      |                                         |
| Output disable                  | e time | tOH6   | $C_{1} = 100 \text{ pE}$ | 20   | 120  | ns      |                                         |
| Access time                     |        | tACC6  | CL = 100 pF              | _    | 180  | ns      |                                         |
| Enable Read                     |        | t=\Λ/  |                          | 200  | —    | ns      | _                                       |
| pulse width                     | Write  | LEVV   |                          | 160  | —    | ns      |                                         |
| Rise and fall time              |        | tr, tf | _                        | —    | 15   | ns      |                                         |

**Notes:** 1. tCYC6 is the cycle time of  $\overline{CS}$ . E = H, not the cycle time of E.

## • Display Control Signal Timing



#### Input

Ta = -20 to 75 deg. C, Vss =  $-5.0 \text{ V} \pm 10\%$  unless stated otherwise

| Parameter             | Symbol | Condition | Rating |      |      | Unit | Signal  |
|-----------------------|--------|-----------|--------|------|------|------|---------|
|                       | Symbol | Condition | Min.   | Тур. | Max. | Onit | orginar |
| Low-level pulsewidth  | tWLCL  |           | 35     | —    | —    | μs   |         |
| High-level pulsewidth | tWHCL  |           | 35     | —    | —    | μs   | CI      |
| Rise time             | tr     |           | —      | 30   | 150  | ns   |         |
| Fall time             | tf     |           | —      | 30   | 150  | ns   |         |
| FR delay time         | tDFR   |           | -2.0   | 0.2  | 2.0  | μs   | FR      |

 $Vss = -2.7 \text{ to } -4.5 \text{ V}, \text{ Ta} = -20 \text{ to } +75^{\circ}\text{C}$ 

| Parameter              | Symbol | Condition | Rating |      |      | Unit | Signal |
|------------------------|--------|-----------|--------|------|------|------|--------|
|                        | Symbol | Condition | Min.   | Тур. | Max. |      | Signal |
| Low-level pulse width  | tWLCL  | —         | 70     | —    | —    | μs   |        |
| High-level pulse width | tWHCL  | —         | 70     | —    | _    | μs   | CL     |
| Rise time              | tr     | —         | —      | 60   | 300  | ns   |        |
| Fall time              | tf     | —         | —      | 60   | 300  | ns   |        |
| FR delay time          | tDFR   | —         | -4.0   | 0.4  | 4.0  | μs   | FR     |

Note: The listed input tDFR applies to the SED1520 and SED1521 and SED1522 in slave mode.

#### Output

Ta = -20 to 75 deg. C, Vss = -5.0 V  $\pm 10\%$  unless stated otherwise

| Parameter     | Symbol | Condition   | Rating |      |      | Unit | Signal |
|---------------|--------|-------------|--------|------|------|------|--------|
|               |        |             | Min.   | Тур. | Max. | Onit | Signal |
| FR delay time | tDFR   | CL = 100 pF | —      | 0.2  | 0.4  | μs   | FR     |

 $Vss = -2.7 \text{ to } -4.5 \text{ V}, \text{ Ta} = -20 \text{ to } +75^{\circ}\text{C}$ 

| Parameter     | Symbol | Condition   | Rating |      |      | Unit | Signal |
|---------------|--------|-------------|--------|------|------|------|--------|
|               |        |             | Min.   | Тур. | Max. | Unit | Signal |
| FR delay time | tdfr   | CL = 100 pF | —      | 0.4  | 0.8  | μs   | FR     |

Notes: 1. The listed output tDFR applies to the SED1520 and SED1522 in master mode.

# APPLICATION NOTES MPU Interface Configuration 80 Family MPU



# LCD Drive Interface Configuration SED1520F0A-SED1520F0A SED1522F0A-SED1522F0A



## SED1520FAA-SED1520FAA SED1522FAA-SED1522FAA



## SED1520F0A )-SED1521F0A (See note 1) SED1522F0A )



## SED1520FAA-SED1521FAA



**Notes:** 1. The duty cycle of the slave must be the same as that for the master.

2. If a system has two or more slave drivers a CMOS buffer will be required.

# LCD Panel Wiring Example (The full-dot LCD panel displays a character in $6\times 8$ dots.)

# 1/16 duty:

• 10 characters × 2 lines



## 1/16 duty:

• 23 characters × 2 lines



### 1/32 duty:

• 33 characters × 4 lines



- \* The SED1521F can be omitted (the 32×122-dot display mode is selected).
- **Note:** A combination of AB or AA type chip (that uses internal clocks) and 0B or 0A type chip (that uses external clocks) is NOT allowed.

#### **Package Dimensions**

• Plastic QFP5–100 pin Dimensions: inches (mm)



• Plastic QFP15-100 pin



