

# DDR2 SDRAM REGISTERED DIMM

### MT18HTF6472D - 512MB MT18HTF12872D - 1GB (ADVANCE<sup>‡</sup>) MT18HTF25672D - 2GB(ADVANCE<sup>‡</sup>)

For the latest data sheet, please refer to the Micron® Web site: www.micron.com/moduleds

#### **Features**

- 240-pin, dual in-line memory module (DIMM)
- Fast data transfer rates: PC2-3200 or PC2-4300
- Utilizes 400 MT/s and 533 MT/s DDR SDRAM components
- 512MB (64 Meg x 72), 1GB (128 Meg x 72) 2GB (256 Meg x 72)
- $VDD = +1.8V \pm 0.1V$ ,  $VDDQ = +1.8V \pm 0.1V$
- VDDSPD = +1.7V to +3.6V
- JEDEC standard 1.8V I/O (SSTL\_18-compatible)
- Differential data strobe (DQS, DQS#) option
- Four-bit prefetch architecture
- Differential clock inputs (CK, CK#)
- · Commands entered on each rising CK edge
- DQS edge-aligned with data for READs
- DQS center-aligned with data for WRITEs
- DLL to align DQ and DQS transitions with CK
- Four or eight internal device banks for concurrent operation
- · Data mask (DM) for masking write data
- Programmable CAS# latency (CL): 3 and 4
- Posted CAS# additive latency (AL): 0, 1, 2, 3, and 4
- WRITE latency = READ latency 1 <sup>t</sup>CK
- Programmable burst lengths: 4 or 8
- READ burst interrupt supported by another READ
- WRITE burst interrupt supported by another WRITE
- Adjustable data-output drive strength
- Concurrent auto precharge option is supported
- Auto Refresh (CBR) and Self Refresh Mode
- 7.8125µs maximum average periodic refresh interval
- 64ms, 8,192-cycle refresh

Figure 1: 240-Pin DIMM (MO-206 R/C "B")



- Off-chip driver (OCD) impedance calibration
- On-die termination (ODT)
- Serial Presence Detect (SPD) with EEPROM
- · Gold edge contacts

| OPTIONS                               | MARKING |
|---------------------------------------|---------|
| • Package                             |         |
| 240-pin DIMM (standard)               | G       |
| 240-pin DIMM (lead-free) <sup>1</sup> | Y       |
| • Frequency/CAS Latency <sup>2</sup>  |         |
| 3.75ns @ CL = 4 (DDR2-533)            | -53E    |
| 5.0ns @ CL = $3$ (DDR2- $400$ )       | -40E    |

NOTE: 1. Consult factory for availability of lead-free products

2. CL = CAS (READ) Latency.

#### Table 1: Address Table

|                        | 512MB              | 1GB                | 2GB               |
|------------------------|--------------------|--------------------|-------------------|
| Refresh Count          | 8K                 | 8K                 | 8K                |
| Row Addressing         | 8K (A0–A12)        | 16K (A0-A13)       | 16K (A0-A13)      |
| Device Bank Addressing | 4 (BA0, BA1)       | 4 (BA0, BA1)       | 8 (BA0, BA1, BA2) |
| Device Configuration   | 256Mb (32 Meg x 8) | 512Mb (64 Meg x 8) | 1Gb (128 Meg x 8) |
| Column Addressing      | 1K (A0-A9)         | 1K (A0-A9)         | 1K (A0-A9)        |
| Module Rank Addressing | 2 (50#, 51#)       | 2 (S0#, S1#)       | 2 (S0#, S1#)      |



## **Table 1: Key Timing Parameters**

|             | DATA RATE (MHz) |        | t <sub>RCD</sub> | <sup>t</sup> RP | <sup>t</sup> RC |  |
|-------------|-----------------|--------|------------------|-----------------|-----------------|--|
| SPEED GRADE | CL = 3          | CL = 4 | (ns)             | (ns)            | (ns)            |  |
| -53E        | 400             | 533    | 15               | 15              | 60              |  |
| -40E        | 400             | 400    | 15               | 15              | 60              |  |

## **Table 2: Part Numbers and Timing Parameters**

| PART NUMBER <sup>1</sup>        | MODULE<br>DENSITY | CONFIGURATION | MODULE<br>BANDWIDTH | MEMORY CLOCK/<br>DATA RATE | LATENCY<br>(CL - <sup>t</sup> RCD - <sup>t</sup> RP) |
|---------------------------------|-------------------|---------------|---------------------|----------------------------|------------------------------------------------------|
| MT18HTF6472DG-40E               | 512MB             | 64 Meg x 72   | 3.2 GB/s            | 5.0ns/400 MT/s             | 3-3-3                                                |
| MT18HTF6472DY-40E               | 512MB             | 64 Meg x 72   | 3.2 GB/s            | 5.0ns/400 MT/s             | 3-3-3                                                |
| MT18HTF6472DG-53E               | 512MB             | 64 Meg x 72   | 4.3 GB/s            | 3.75ns/533 MT/s            | 4-4-4                                                |
| MT18HTF6472DY-53E               | 512MB             | 64 Meg x 72   | 4.3 GB/s            | 3.75ns/533 MT/s            | 4-4-4                                                |
| MT18HTF12872DG-40E <sup>2</sup> | 1GB               | 128 Meg x 72  | 3.2 GB/s            | 5.0ns/400 MT/s             | 3-3-3                                                |
| MT18HTF12872DY-40E <sup>2</sup> | 1GB               | 128 Meg x 72  | 3.2 GB/s            | 5.0ns/400 MT/s             | 3-3-3                                                |
| MT18HTF12872DG-53E <sup>2</sup> | 1GB               | 128 Meg x 72  | 4.3 GB/s            | 3.75ns/533 MT/s            | 4-4-4                                                |
| MT18HTF12872DY-53E <sup>2</sup> | 1GB               | 128 Meg x 72  | 4.3 GB/s            | 3.75ns/533 MT/s            | 4-4-4                                                |
| MT18HTF25672DG-40E <sup>2</sup> | 2GB               | 256 Meg x 72  | 3.2 GB/s            | 5.0ns/400 MT/s             | 3-3-3                                                |
| MT18HTF25672DY-40E <sup>2</sup> | 2GB               | 256 Meg x 72  | 3.2 GB/s            | 5.0ns/400 MT/s             | 3-3-3                                                |
| MT18HTF25672DG-53E <sup>2</sup> | 2GB               | 256 Meg x 72  | 4.3 GB/s            | 3.75ns/533 MT/s            | 4-4-4                                                |
| MT18HTF25672DY-53E2             | 2GB               | 256 Meg x 72  | 4.3 GB/s            | 3.75ns/533 MT/s            | 4-4-4                                                |

<sup>1.</sup> All part numbers end with a two-place code (not shown), designating component and PCB revisions. Consult factory for current revision codes. Example: MT18HTF12872DG-40EC2.

<sup>2.</sup> Contact Micron for product availability.



Table 3: Pin Assignment (240-pin DIMM Front)

| PIN | SYMBOL | PIN | SYMBOL | PIN | SYMBOL | PIN | SYMBOL |
|-----|--------|-----|--------|-----|--------|-----|--------|
| 1   | VREF   | 31  | DQ19   | 61  | A4     | 91  | Vss    |
| 2   | Vss    | 32  | Vss    | 62  | VDDQ   | 92  | DQS5#  |
| 3   | DQ0    | 33  | DQ24   | 63  | A2     | 93  | DQS5   |
| 4   | DQ1    | 34  | DQ25   | 64  | Vdd    | 94  | Vss    |
| 5   | Vss    | 35  | Vss    | 65  | Vss    | 95  | DQ42   |
| 6   | DQS0#  | 36  | DQS3#  | 66  | Vss    | 96  | DQ43   |
| 7   | DQS0   | 37  | DQS3   | 67  | Vdd    | 97  | Vss    |
| 8   | Vss    | 38  | Vss    | 68  | NC     | 98  | DQ48   |
| 9   | DQ2    | 39  | DQ26   | 69  | Vdd    | 99  | DQ49   |
| 10  | DQ3    | 40  | DQ27   | 70  | A10/AP | 100 | Vss    |
| 11  | Vss    | 41  | Vss    | 71  | BA0    | 101 | SA2    |
| 12  | DQ8    | 42  | CB0    | 72  | VDDQ   | 102 | NC     |
| 13  | DQ9    | 43  | CB1    | 73  | WE#    | 103 | Vss    |
| 14  | Vss    | 44  | Vss    | 74  | CAS#   | 104 | DQS6#  |
| 15  | DQS1#  | 45  | DQS8#  | 75  | VDDQ   | 105 | DQS6   |
| 16  | DQS1   | 46  | DQS8   | 76  | S1#    | 106 | Vss    |
| 17  | Vss    | 47  | Vss    | 77  | 0DT1   | 107 | DQ50   |
| 18  | RESET# | 48  | CB2    | 78  | VDDQ   | 108 | DQ51   |
| 19  | NC     | 49  | CB3    | 79  | Vss    | 109 | Vss    |
| 20  | Vss    | 50  | Vss    | 80  | DQ32   | 110 | DQ56   |
| 21  | DQ10   | 51  | VDDQ   | 81  | DQ33   | 111 | DQ57   |
| 22  | DQ11   | 52  | CKE0   | 82  | Vss    | 112 | Vss    |
| 23  | Vss    | 53  | Vdd    | 83  | DQS4#  | 113 | DQS7#  |
| 24  | DQ16   | 54  | BA2    | 84  | DQS4   | 114 | DQS7   |
| 25  | DQ17   | 55  | NC     | 85  | Vss    | 115 | Vss    |
| 26  | Vss    | 56  | VDDQ   | 86  | DQ34   | 116 | DQ58   |
| 27  | DQS2#  | 57  | A11    | 87  | DQ35   | 117 | DQ59   |
| 28  | DQS2   | 58  | A7     | 88  | Vss    | 118 | Vss    |
| 29  | Vss    | 59  | Vdd    | 89  | DQ40   | 119 | SDA    |
| 30  | DQ18   | 60  | A5     | 90  | DQ41   | 120 | SCL    |

Table 4: Pin Assignment (240-pin DIMM Back)

| PIN | SYMBOL    | PIN | SYMBOL    | PIN | SYMBOL    | PIN | SYMBOL    |
|-----|-----------|-----|-----------|-----|-----------|-----|-----------|
| 121 | Vss       | 151 | Vss       | 181 | Vddq      | 211 | DM5/DQS14 |
| 122 | DQ4       | 152 | DQ28      | 182 | A3        | 212 | NC/DQS14# |
| 123 | DQ5       | 153 | DQ29      | 183 | A1        | 213 | Vss       |
| 124 | Vss       | 154 | Vss       | 184 | Vdd       | 214 | DQ46      |
| 125 | DM0/DQS9  | 155 | DM3/DQS12 | 185 | CK0       | 215 | DQ47      |
| 126 | NC/DQS9#  | 156 | NC/DQS12# | 186 | CK0#      | 216 | Vss       |
| 127 | Vss       | 157 | Vss       | 187 | Vdd       | 217 | DQ52      |
| 128 | DQ6       | 158 | DQ30      | 188 | A0        | 218 | DQ53      |
| 129 | DQ7       | 159 | DQ31      | 189 | Vdd       | 219 | Vss       |
| 130 | Vss       | 160 | Vss       | 190 | BA1       | 220 | RFU       |
| 131 | DQ12      | 161 | CB4       | 191 | VddQ      | 221 | RFU       |
| 132 | DQ13      | 162 | CB5       | 192 | RAS#      | 222 | Vss       |
| 133 | Vss       | 163 | Vss       | 193 | S0#       | 223 | DM6/DQS15 |
| 134 | DM1/DQS10 | 164 | DM8/DQS17 | 194 | VDDQ      | 224 | NC/DQS15# |
| 135 | NC/DQS10# | 165 | NC/DQS17# | 195 | ODT0      | 225 | Vss       |
| 136 | Vss       | 166 | Vss       | 196 | NC/A13    | 226 | DQ54      |
| 137 | RFU       | 167 | CB6       | 197 | Vdd       | 227 | DQ55      |
| 138 | RFU       | 168 | CB7       | 198 | Vss       | 228 | Vss       |
| 139 | Vss       | 169 | Vss       | 199 | DQ36      | 229 | DQ60      |
| 140 | DQ14      | 170 | VDDQ      | 200 | DQ37      | 230 | DQ61      |
| 141 | DQ15      | 171 | CKE1      | 201 | Vss       | 231 | Vss       |
| 142 | Vss       | 172 | VDD       | 202 | DM4/DQS13 | 232 | DM7/DQS16 |
| 143 | DQ20      | 173 | NC        | 203 | NC/DQS13# | 233 | NC/DQS16# |
| 144 | DQ21      | 174 | NC        | 204 | Vss       | 234 | Vss       |
| 145 | Vss       | 175 | VddQ      | 205 | DQ38      | 235 | DQ62      |
| 146 | DM2/DQS11 | 176 | A12       | 206 | DQ39      | 236 | DQ63      |
| 147 | NC/DQS11# | 177 | A9        | 207 | Vss       | 237 | Vss       |
| 148 | Vss       | 178 | Vdd       | 208 | DQ44      | 238 | VDDSPD    |
| 149 | DQ22      | 179 | A8        | 209 | DQ45      | 239 | SA0       |
| 150 | DQ23      | 180 | A6        | 210 | Vss       | 240 | SA1       |

NOTE:

Pin 196 is NC for 512MB, or A13 for 1GB and 2GB; pin 54 is NC for 512MB and 1GB, or BA2 for 2GB.

**Figure 2: Pin Locations** 





## **Table 5: Pin Descriptions**

Pin numbers may not correlate with symbols. Refer to Pin Assignment tables on page 3 for more information

| PIN NUMBERS                                                                | SYMBOL                                    | TYPE  | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|----------------------------------------------------------------------------|-------------------------------------------|-------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                                                            |                                           |       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 77, 195                                                                    | ODT0M ODT1                                | Input | On-Die Termination: ODT (registered HIGH) enables termination resistance internal to the DDR2 SDRAM. When enabled, ODT is only applied to each of the following pins: DQ, DQS, DQS#, and DM. The ODT input will be ignored if disabled via the LOAD MODE command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| 185, 186                                                                   | CK0, CK0#                                 | Input | Clock: CK and CK# are differential clock inputs. All address and control input signals are sampled on the crossing of the positive edge of CK and negative edge of CK#. Output data (DQs and DQS/DQS#) is referenced to the crossings of CK and CK#.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| 52, 171                                                                    | CKE0, CKE1                                | Input | Clock Enable: CKE (registered HIGH) activates and CKE (registered LOW) deactivates clocking circuitry on the DDR2 SDRAM. The specific circuitry that is enabled/disabled is dependent on the DDR2 SDRAM configuration and operating mode. CKE LOW provides PRECHARGE POWER-DOWN and SELF REFRESH operations (all device banks idle), or ACTIVE POWER-DOWN (row ACTIVE in any device bank). CKE is synchronous for POWER-DOWN entry, POWER-DOWN exit, output disable, and for SELF REFRESH entry. CKE is asynchronous for SELF REFRESH exit. Input buffers (excluding CK, CK#, CKE, and ODT) are disabled during POWER-DOWN. Input buffers (excluding CKE) are disabled during SELF REFRESH. CKE is an SSTL_18 input but will detect a LVCMOS LOW level once VDD is applied during first power-up. After Vref has become stable during the power on and initialization sequence, it must be maintained for proper operation of the CKE receiver. For proper self-refresh operation VREF must be maintained to this input. |
| 76, 193                                                                    | S0#, S1#                                  | Input | Chip Select: S# enables (registered LOW) and disables (registered HIGH) the command decoder. All commands are masked when S# is registered HIGH. S# provides for external rank selection on systems with multiple ranks. S# is considered part of the command code.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| 73, 74, 192                                                                | RAS#, CAS#, WE#                           | Input | Command Inputs: RAS#, CAS#, and WE# (along with S#) define the command being entered.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 54 (2GB), 71, 190                                                          | BA0, BA1,<br>BA2 (2GB)                    | Input | Bank Address Inputs: define to which device bank an ACTIVE, READ, WRITE, or PRECHARGE command is being applied. BA0–BA2 define which mode register including MR, EMR, EMR(2), and EMR(3) is loaded during the LOAD MODE command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| 57, 58, 60, 61, 63, 70, 176,<br>177, 179, 180, 182, 183, 188,<br>196 (2GB) | A0–A12<br>(512MB)<br>A0-A13<br>(1GB, 2GB) | Input | Address Inputs: Provide the row address for ACTIVE commands, and the column address and auto precharge bit (A10) for Read/Write commands, to select one location out of the memory array in the respective bank. A10 sampled during a PRECHARGE command determines whether the PRECHARGE applies to one device bank (A10 LOW, device bank selected by BA0–BA2) or all device banks (A10 HIGH). The address inputs also provide the opcode during a LOAD MODE command.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 125, 134, 146, 155, 164, 202,<br>211, 223, 232                             | DM0-DM8                                   | Input | Input Data Mask: DM is an input mask signal for write data. Input data is masked when DM is sampled HIGH along with that input data during a WRITE access. DM is sampled on both edges of DQS. Although DM pins are input-only, the DM loading is designed to match that of DQ and DQS pins.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |



## **Table 5: Pin Descriptions**

Pin numbers may not correlate with symbols. Refer to Pin Assignment tables on page 3 for more information

| PIN NUMBERS                                                                                                                                                                                                                                                                                       | SYMBOL                      | TYPE             | DESCRIPTION                                                                                                                                                                                                                                                                                                                       |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 3, 4, 9, 10, 12, 13, 21, 22, 24, 25, 30, 31, 33, 34, 39, 40, 80, 81, 86, 87, 89, 90, 95, 96, 98, 99, 107, 108, 110, 111, 116, 117, 122, 123, 128, 129, 131, 132, 140, 141, 143, 144, 149, 150, 152, 153, 158, 159, 199, 200, 205, 206, 208, 209, 214, 215, 217, 218, 226, 227, 229, 230, 235, 236 | DQ0-DQ63                    | I/O              | Data Input/Output: Bidirectional data bus.                                                                                                                                                                                                                                                                                        |
| 6, 7, 15, 16, 27, 28, 36, 37,<br>45, 46, 83, 84, 92, 93, 104,<br>105, 113, 114, 125, 126, 134,<br>135, 146, 147, 155, 156, 164,<br>165, 202, 203, 211, 212, 223,<br>224, 232, 233                                                                                                                 | DQS0–DQS17,<br>DQS0#–DQS17# | I/O              | Data Strobe: Output with read data, input with write data for source synchronous operation. Edge-aligned with read data, center aligned with write data. DQS# is only used when differential data strobe mode is enabled via the LOAD MODE command. If RDQS is disabled, DQS0–DQS17 become DM0–DM8 and DQS9#–DQS17# are not used. |
| 42, 43, 48, 49, 161, 162, 167,<br>168                                                                                                                                                                                                                                                             | CB0-CB7                     | I/O              | Check Bits: ECC, 1-bit error detection and correction.                                                                                                                                                                                                                                                                            |
| 120                                                                                                                                                                                                                                                                                               | SCL                         | Input            | Serial Clock for Presence-Detect: SCL is used to synchronize the presence-detect data transfer to and from the module.                                                                                                                                                                                                            |
| 101, 239, 240                                                                                                                                                                                                                                                                                     | SA0-SA2                     | Input            | Presence-Detect Address Inputs: These pins are used to configure the presence-detect device.                                                                                                                                                                                                                                      |
| 119                                                                                                                                                                                                                                                                                               | SDA                         | Input/<br>Output | Serial Presence-Detect Data: SDA is a bidirectional pin used to transfer addresses and data into and out of the presence-detect portion of the module.                                                                                                                                                                            |
| 18                                                                                                                                                                                                                                                                                                | RESET#                      | Input            | Asynchronously forces all registered outputs LOW when RESET# is LOW. This signal can be used during power up to ensure that CKE is LOW and DQs are High-Z.                                                                                                                                                                        |
| 53, 59, 64, 67, 69, 172, 178,<br>184, 187, 189, 197,                                                                                                                                                                                                                                              | VDD                         | Supply           | Power Supply: +1.8V ±0.1V.                                                                                                                                                                                                                                                                                                        |
| 51, 56, 62, 72, 75, 78, 170,<br>175, 181, 191, 194,                                                                                                                                                                                                                                               | VddQ                        | Supply           | DQ Power Supply: +1.8V ±0.1V. Isolated on the device for improved noise immunity.                                                                                                                                                                                                                                                 |
| 1                                                                                                                                                                                                                                                                                                 | Vref                        | Supply           | SSTL_18 reference voltage.                                                                                                                                                                                                                                                                                                        |
| 2, 5, 8, 11, 14, 17, 20, 23, 26, 29, 32, 35, 38, 41, 44, 47, 50, 65, 66, 79, 82, 85, 88, 91, 94, 97,100, 103, 106, 109,112, 115, 118, 121, 124, 127, 130, 133, 136, 139, 142, 145, 148, 151, 154, 157, 160, 163, 166, 169, 198, 201, 204, 207, 210, 213, 216, 219, 222, 225, 228, 231, 234, 237   | Vss                         | Supply           | Ground.                                                                                                                                                                                                                                                                                                                           |
| 238                                                                                                                                                                                                                                                                                               | VDDSPD                      | Supply           | Serial EEPROM positive power supply: +1.7V to +3.6V.                                                                                                                                                                                                                                                                              |
| 19, 42, 43, 48, 49, 54<br>(512MB, 1GB), 55, 68, 102,<br>161, 162, 167, 168, 196<br>(512MB), 173, 174,                                                                                                                                                                                             | NC                          | _                | No Connect: These pins should be left unconnected.                                                                                                                                                                                                                                                                                |
| 137, 138, 220, 221                                                                                                                                                                                                                                                                                | RFU                         | <u> </u>         | Reserved for Future Use                                                                                                                                                                                                                                                                                                           |

RS1# RSO# DQSO DQS4 —— DQS4# —— DM4/DQS13 DOS0# DM0/DOS9 NC/DQS13# DM/ RDQS DQ NU/ CS# DQS DQS RDQS# DM/ RDQS DQ DM/ RDQS DQ NU/ CS# DQS DQS RDQS# NU/ CS# DQS DQS RDQS# NU/ CS# DQS DQS RDQS# DO0 -DO32 DQ0 — DQ DQ1 — DQ DQ2 — DQ DQ3 — DQ DQ4 — DQ DQ5 — DQ DQ6 — DQ DQ7 — DQ DQ DQ DQ W DQ DQ DQ DQ34 U1 U22 U9 U16 DQ35 —//\-DQ36 —//\-DO Ιоο DQ DQ DQ DQ DQ DQ DO חח امما DQS1 —— DQS1# —— DM1/DQS10 DQS5 —— DQS5# —— DM5/DQS14 NC/DOS10# NC/DOS14# DM/ RDQS DQ DM/ RDQS DQ DM/ RDQS DQ DM/ RDQS DQ DQ DQ DQ DQ DQ NU/ CS# DQS DQS# RDQS# NU/ CS# DQS DQS RDQS# NU/ CS# DQS DQS RDQS# DQ40 DQ41 D08 DQ8 — DQ DQ9 — DQ DQ10 — DQ DQ11 — DQ DQ12 — DQ DQ13 — DQ DQ14 — DQ DQ15 — DQ ~~~ DO42 DO DO U2 U21 U15 DQ43 —\_\_\_\_\_\_ DQ44 —\_\_\_\_\_\_ DΩ DΩ DQ DQ DQ DQ DQ45 \_\_\_\_\_ DQ46 \_\_\_\_\_ DQ47 \_\_\_\_\_ DQ DQ DQ ро DQS2 —— DQS2# —— DM2/DQS11 NC/DQS11# -DM/ RDQS DQ DM/ RDQS DQ DQ DQ DQ DQ DQ48 —\^\ DQ49 —\^\ DQ DQ DQ17 — W DQ
DQ18 — W DQ
DQ19 — W DQ
DQ20 — W DQ
DQ21 — W DQ
DQ22 — W DQ DQ50 —//\ DQ51 —//\ DC DC U3 U20 U11 U14 DQ DQ52 \_\_\_\_\_\_\_ DQ
DQ53 \_\_\_\_\_\_\_ DQ
DQ54 \_\_\_\_\_\_\_ DQ DQ DQ DQ DQ DQ DQ22 \_\_\_\_\_ DQ DQ23 \_\_\_\_\_ DQ DQ DQ DQ55 -Ιро NU/ CS# DQS DQS# RDQS# NU/ CS# DQS DQS# RDQS# DM/ DM/ RDQS DQ DQ24 →V DQ56 DQ25 —W DQ DQ57 —\/\-DQ58 —\/\-DQ59 —\/\-DQ DQ DQ DQ25 —— DQ
DQ26 —— DQ
DQ27 —— DQ
DQ28 —— DQ
DQ29 —— DQ
DQ30 —— DQ DQ DQ DQ DC DQ DQ U19 U13 114 U12 Jρq DQ60 —//\-DQ61 —//\-DO DQ DQ DQ DQ DQ DQ30 \_\_\_\_\_ DQ DQ31 \_\_\_\_\_ DQ DQ62 **%** Ιоο DQS8 DQS8# —— DM8/DQS17 NC/DQS17# DDR2 SDRAM X 2 DDR2 SDRAM X 2 DM/ RDQS DQ DQ U8 DDR2 SDRAM X 2 RDQS DQ DQ CB0 — W— 120Ω DDR2 SDRAM X 2 DDR2 SDRAM X 2 CB1 — DQ
CB2 — DQ
CB3 — DQ
CB4 — DQ
CB5 — DQ
CB6 — DQ
CB7 — DQ CK0 CK0# DQ DQ DQ PLL DDR2 SDRAM X 2 U5 U18 DDR2 SDRAM X 2 RESET# DDR2 SDRAM X 2 DQ DQ DQ DDR2 SDRAM X 2 REGISTER X 2 U7 U6, U17 Serial PD WP A0 A1 R RS0#: DDR2 SDRAMs SA0 SA1 SA2 S1# RS1#: DDR2 SDRAMs Ε BA0-BA1 (512MB, 1GB) N٨ ► RBA0-RBA1: DDR2 SDRAMs BA0-BA2 (2GB) G RBA0-RBA2: DDR2 SDRAMs w A0-A12 (512MB) ➤ RA0-RA12: DDR2 SDRAMs W Serial PD A0-A13 (1GB, 2GB) RA0-RA13: DDR2 SDRAMs RAS# W RRAS#: DDR2 SDRAMs DDR2 SDRAMS S CAS# ₩ RCAS#: DDR2 SDRAMs Т

Figure 3: Functional Block Diagram

#### NOTE:

1. Unless otherwise noted, resistor values are  $22\Omega$ .

WE#

CKE0

CKE1

ODT0

ODT1

CK#

RESET#

2. Micron module part numbers are explained in the Module Part Numbering Guide at www.micron.com/numberguide.

W

W

w

۸۸,

CK

Е

R

S

MT47H32M8FP = DDR2 SDRAM used in 512MB Module MT47H64M8FP = DDR2 SDRAM used in 1GB Module MT47H128M8FP = DDR2 SDRAM used in 2GB Module

DDR2 SDRAMS

DDR2 SDRAMS

DDR2 SDRAMS

RWE#: DDR2 SDRAMs

RCKE1: DDR2 SDRAMs

RODT0: DDR2 SDRAMs

RODT1: DDR2 SDRAMs

RCKE0: DDR2 SDRAMs



### **General Description**

The MT18HTF6472D, MT18HTF12872D, and MT18HTF25672D DDR2 SDRAM modules are high-speed, CMOS, dynamic random-access 512MB, 1GB, and 2GB memory modules organized in x72 (ECC) configuration. DDR2 SDRAM modules use internally configured quad-bank (512MB, 1GB) or eight-bank (2GB) DDR2 SDRAM devices.

DDR2 SDRAM modules use double data rate architecture to achieve high-speed operation. The double data rate architecture is essentially a 4*n*-prefetch architecture with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the DDR2 SDRAM module effectively consists of a single 4*n*-bit-wide, one-clock-cycle data transfer at the internal DRAM core and four corresponding *n*-bit-wide, one-half-clock-cycle data transfers at the I/O pins.

A bidirectional data strobe (DQS, DQS#) is transmitted externally, along with data, for use in data capture at the receiver. DQS is a strobe transmitted by the DDR2 SDRAM device during READs and by the memory controller during WRITEs. DQS is edge-aligned with data for READs and center-aligned with data for WRITEs.

DDR2 SDRAM modules operate from a differential clock (CK and CK#); the crossing of CK going HIGH and CK# going LOW will be referred to as the positive edge of CK. Commands (address and control signals) are registered at every positive edge of CK. Input data is registered on both edges of DQS, and output data is referenced to both edges of DQS, as well as to both edges of CK.

Read and write accesses to DDR2 SDRAM modules are burst-oriented; accesses start at a selected location and continue for a programmed number of locations in a programmed sequence. Accesses begin with the registration of an ACTIVE command, which is then followed by a READ or WRITE command. The address bits registered coincident with the ACTIVE command are used to select the device bank and row to be accessed. The address bits registered coincident with the READ or WRITE command are used to select the device bank and the starting column location for the burst access.

DDR2 SDRAM modules provide for programmable read or write burst lengths of four or eight locations. DDR2 SDRAM supports interrupting a burst read of eight with another read, or a burst write of eight with another write. An auto precharge function may be enabled to provide a self-timed row precharge that is initiated at the end of the burst access.

The pipelined, multibank architecture of DDR2 SDRAMs allows for concurrent operation, thereby providing high, effective bandwidth by hiding row precharge and activation time.

A self refresh mode is provided, along with a power-saving power-down mode.

All inputs are compatible with the JEDEC standard for SSTL\_18. All full drive-strength outputs are SSTL\_18-compatible.

### **PLL and Register Operation**

DDR2 SDRAM modules operate in registered mode, where the command/address input signals are latched in the registers on the rising clock edge and sent to the DDR2 SDRAM devices on the following rising clock edge (data access is delayed by one clock cycle). A phase-lock loop (PLL) on the module receives and redrives the differential clock signals (CK, CK#) to the DDR2 SDRAM devices. The registers and PLL minimize system and clock loading. Registered mode will add one clock cycle to CL.

### **Serial Presence-Detect Operation**

DDR2 SDRAM modules incorporate serial presence-detect (SPD). The SPD function is implemented using a 2,048-bit EEPROM. This nonvolatile storage device contains 256 bytes. The first 128 bytes can be programmed by Micron to identify the module type and various SDRAM organizations and timing parameters. The remaining 128 bytes of storage are available for use by the customer. System READ/WRITE operations between the master (system logic) and the slave EEPROM device (DIMM) occur via a standard I<sup>2</sup>C bus using the DIMM's SCL (clock) and SDA (data) signals, together with SA (2:0), which provide eight unique DIMM/EEPROM addresses. Write protect (WP) is tied to ground on the module, permanently disabling hardware write protect.

### **Functional Description**

DDR2 SDRAM modules use double data rate architecture to achieve high-speed operation. The DDR2 architecture is essentially a 4n-prefetch architecture, with an interface designed to transfer two data words per clock cycle at the I/O pins. A single read or write access for the DDR2 SDRAM module consists of a single 4n-bit-wide, one-clock-cycle data transfer at the internal DRAM core and four corresponding n-bit-wide, one-half-clock-cycle data transfers at the I/O pins.



Prior to normal operation, DDR2 SDRAM modules must be initialized. The following sections provide detailed information covering device initialization, register definition, command descriptions, and device operation.

#### Initialization

The following sequence is required for power-up and initialization and is shown in Figure 4. The following sections provide detailed information covering device initialization, register definition, command descriptions, and device operation.

- 1. Apply power; if CKE is maintained below 20 percent of VDDQ, outputs remain disabled. To guarantee ODT is off, VREF must be valid and a low level must be applied to the ODT pin (all other inputs may be undefined). At least one of the following two sets of conditions (A or B) must be met:
  - A. CONDITION SET A
    - VDD, VDDL and VDDQ are driven from a single power converter output
    - VTT is limited to 0.95V MAX
    - VREF tracks VDDQ/2.
  - B. CONDITION SET B
    - Apply VDD before or at the same time as VDDL.
    - Apply VDDL before or at the same time as VDDQ.

- Apply VDDQ before or at the same time as VTT and VREF.
- 2. For a minimum of 200μs after stable power and clock (CK, CK#), apply NOP or DESELECT commands and take CKE HIGH.
- 3. Wait a minimum of 400ns, then issue a PRE-CHARGE ALL command.
- 4. Issue an EMR(2) command. (To issue an EMR(2) command, provide LOW to BA0, and HIGH to BA1.)
- 5. Issue an EMR(3) command. (To issue an EMR(3) command, provide HIGH to BA0 and BA1.)
- 6. Issue an EMR to enable DLL. (To issue a DLL ENABLE command, provide LOW to BA1, A0 and provide HIGH to BA0.)
- 7. Issue a MODE REGISTER SET command for DLL RESET. 200 cycles of clock input is required to lock the DLL. (To issue a DLL RESET command, provide HIGH to A8 and provide LOW to BA0 and BA1.)
- 8. Issue PRECHARGE ALL command.
- 9. Issue two or more REFRESH commands.
- 10. Issue a MODE REGISTER SET command with LOW to A8 to initialize device operation (i.e., to program operating parameters without resetting the DLL).
- 11. At least 200 clocks after step 7, execute EMR OCD adjust mode if desired. If OCD adjust mode is not desired, then EMR OCD Default command is required followed by EMR OCD Exit command.

### Figure 4: DDR2 Power-Up and Initialization



- 1. VTT is not applied directly to the device; however, <sup>t</sup>VTD should be greater than or equal to zero to avoid device latch-up. One of the following two conditions (a or b) MUST be met:
  - a) VDD, VDDL, and VDDQ are driven from a single power converter output.
    - VTT may be 0.95V maximum during power up.
    - VREF tracks VDDQ/2.
  - b) Apply VDD before or at the same time as VDDL.
    - Apply VDDL before or at the same time as VDDQ.
    - Apply VDDQ before or at the same time as VTT and VREF.
- 2. Either a NOP or DESELECT command may be applied.
- 3. 200 cycles of clock (CK, CK#) are required before a READ command can be issued.
- 4. Two or more REFRESH commands are required.
- 5. EMR OCD Default command is required unless OCD adjust mode is used by the system; either command must be followed by an EMR OCD Exit command.
- 6. PRE = PRECHARGE command, LM = LOAD MODE command, REF = REFRESH command, ACT = ACTIVE command, RA = Row Address, BA = Device Bank Address.
- 7. DQS represents DQS, DQS#, RDQS, RDQS#.
- 8. CKE pin uses LVCMOS input levels prior to state T0. After state T0, CKE pin uses SSTL\_18 input levels.
- 9. The LM command for EMR(2) and EMR(3) may be before or after LM command for MR (Tf0) and EMR (Te0). ADDRESS represents A0–A12, BA0–BA1 (512MB); A0–A13, BA0–BA1 (1GB); or A0–A13, BA0–BA2 (2GB). A10 should be HIGH at states Tb0 and Tg0 to ensure a PRECHARGE (all device banks) command is issued.



### **Mode Register**

The mode register is used to define the specific mode of operation of the DDR2 SDRAM. This definition includes the selection of a burst length, burst type, CAS latency, operating mode, DLL reset, write recovery, and power-down mode as shown in Figure 5. Contents of the mode register can be altered by reexecuting the LOAD MODE (LM) command. If the user chooses to modify only a subset of the MR variables, all variables (M0–M14) must be programmed when the LOAD MODE command is issued.

The mode register is programmed via the ML command (bits M14, M13 = 0, 0) and will retain the stored information until it is programmed again or the device loses power (except for bit M8, which is self-clearing). Reprogramming the mode register will not alter the contents of the memory array, provided it is performed correctly.

The LOAD MODE command can only be issued (or reissued) when all device banks are in the precharged state. The controller must wait the specified time <sup>t</sup>MRD before initiating any subsequent operations such as an ACTIVE command. Violating either of these requirements will result in unspecified operation.

### **Burst Length**

Burst length is defined by bits M0–M3 as shown in Figure 5. Read and write accesses to the DDR2 SDRAM are burst-oriented, with the burst length being programmable to either four or eight. The burst length determines the maximum number of column locations that can be accessed for a given READ or WRITE command.

When a READ or WRITE command is issued, a block of columns equal to the burst length is effectively selected. All accesses for that burst take place within this block, meaning that the burst will wrap within the block if a boundary is reached. The block is uniquely selected by A2–A9 when the burst length is set to four and by A3–A9 when the burst length is set to eight. The remaining (least significant) address bits are used to select the starting location within the block. The programmed burst length applies to both READ and WRITE bursts.

### **Burst Type**

Accesses within a given burst may be programmed to be either sequential or interleaved. The burst type is selected via bit M3 as shown in Figure 5. The ordering of accesses within a burst is determined by the burst length, the burst type, and the starting column address as shown in Table 6. DDR2 SDRAM supports 4-bit

burst and 8-bit burst modes only. For 8-bit burst mode, full interleave address ordering is supported; however, sequential address ordering is nibble-based.

### **Operating Mode**

The normal operating mode is selected by issuing a LOAD MODE command with bit M7 set to zero, and all other bits set to the desired values as shown in Figure 5. When bit M7 is '1,' no other bits of the mode register are programmed. Programming bit M7 to '1' places the DDR2 SDRAM into a test mode that is only used by the Manufacturer and should NOT be used. No operation or functionality is guaranteed if M7 bit is '1.'

Figure 5: Mode Register (MR)
Definition





\*M13 (A13) is reserved for future use and must be programmed to '0'.

#### NOTE:

2GB mode registers TBD.



**Table 6: Burst Definition** 

|                 | STARTING<br>COLUMN<br>ADDRESS | ORDER OF ACC            | ESSES WITHIN<br>JRST     |
|-----------------|-------------------------------|-------------------------|--------------------------|
| BURST<br>LENGTH | (A2, A1,<br>A0)               | BURST TYPE = SEQUENTIAL | BURST TYPE = INTERLEAVED |
| 4               | 000                           | 0,1,2,3                 | 0,1,2,3                  |
|                 | 0 0 1                         | 1,2,3,0                 | 1,0,3,2                  |
|                 | 0 1 0                         | 2,3,0,1                 | 2,3,0,1                  |
|                 | 0 1 1                         | 3,0,1,2                 | 3,2,1,0                  |
| 8               | 000                           | 0,1,2,3,4,5,6,7         | 0,1,2,3,4,5,6,7          |
|                 | 0 0 1                         | 1,2,3,0,5,6,7,4         | 1,0,3,2,5,4,7,6          |
|                 | 0 1 0                         | 2,3,0,1,6,7,4,5         | 2,3,0,1,6,7,4,5          |
|                 | 0 1 1                         | 3,0,1,2,7,4,5,6         | 3,2,1,0,7,6,5,4          |
|                 | 100                           | 4,5,6,7,0,1,2,3         | 4,5,6,7,0,1,2,3          |
|                 | 101                           | 5,6,7,4,1,2,3,0         | 5,4,7,6,1,0,3,2          |
|                 | 110                           | 6,7,4,5,2,3,0,1         | 6,7,4,5,2,3,0,1          |
|                 | 111                           | 7,4,5,6,3,0,1,2         | 7,6,5,4,3,2,1,0          |

#### **DLL Reset**

DLL reset is defined by bit M8 as shown in Figure 5. Programming bit M8 to '1' will activate the DLL RESET function. Bit M8 is self-clearing, meaning it returns back to a value of '0' after the DLL RESET function has been issued.

Anytime the DLL RESET function is used, 200 clock cycles must occur before a READ command can be issued to allow time for the internal clock to be synchronized with the external clock. Failing to wait for synchronization to occur may result in a violation of the <sup>t</sup>AC or <sup>t</sup>DQSCK parameters.

### Write Recovery

Write recovery time is defined by bits M9–M11 as shown in Figure 5. Write recovery values of 2, 3, 4, 5, or 6 may be used for programming bits M9–M11. The user is required to program the value of write recovery, which is calculated by dividing <sup>t</sup>WR (in ns) by <sup>t</sup>CK (in ns) and rounding up a non-integer value to the next integer; WR [cycles] = <sup>t</sup>WR [ns] / <sup>t</sup>CK [ns]. Reserved states should not be used as unknown operation or incompatibility with future versions may result.

#### **Power-Down Mode**

Active power-down (PD) mode is defined by bit M12 as shown in Figure 5. PD mode allows the user to determine the active power-down mode, which determines performance vs. power savings. PD mode bit M12 does not apply to precharge power-down mode.

When bit M12 = 0, standard Active Power-down mode or 'fast-exit' active power-down mode is

enabled. The <sup>t</sup>XARD parameter is used for 'fast-exit' active power-down exit timing. The DLL is expected to be enabled and running during this mode.

When bit M12 = 1, a lower power active power-down mode or 'slow-exit' active power-down mode is enabled. The <sup>t</sup>XARDS parameter is used for 'slow-exit' active power-down exit timing. The DLL can be enabled, but 'frozen' during active power-down mode since the exit-to-READ command timing is relaxed. The power difference expected between PD 'normal' and PD 'low-power' mode is defined in the IDD table.

### CAS Latency (CL)

The CAS Latency (CL) is defined by bits M4–M6 as shown in Figure 5. CAS Latency is the delay, in clock cycles, between the registration of a READ command and the availability of the first bit of output data. The CAS Latency can be set to 2, 3, 4, or 5 clocks. DDR2 SDRAM does not support any half clock latencies. Reserved states should not be used as unknown operation or incompatibility with future versions may result.

DDR2 SDRAM also supports a feature called Posted CAS additive latency (AL). This feature allows the READ command to be issued prior to <sup>t</sup>RCD(MIN) by delaying the internal command to the DDR2 SDRAM by AL clocks. The AL feature is described in more detail in the Extended Mode Register (EMR) and Operational sections.

Examples of CL = 3 and CL = 4 are shown in Figure 6; both assume AL = 0. If a READ command is registered at clock edge n, and the CAS Latency is m clocks, the data will be available nominally coincident with clock edge n + m (this assumes AL = 0).

### **Extended Mode Register**

The extended mode register controls functions beyond those controlled by the mode register; these additional functions are DLL enable/disable, output drive strength, ODT (RTT), Posted CAS additive latency (AL), off-chip driver impedance calibration (OCD), DQS# enable/disable, RDQS/RDQS# enable/disable, and OUTPUT disable/enable. These functions are controlled via the bits shown in Figure 7. The extended mode register is programmed via the LOAD MODE (LM) command and will retain the stored information until it is programmed again or the device loses power. Reprogramming the extended mode register will not alter the contents of the memory array, provided it is performed correctly.

The extended mode register must be loaded when all device banks are idle and no bursts are in progress, and the controller must wait the specified time <sup>t</sup>MRD



before initiating any subsequent operation. Violating either of these requirements could result in unspecified operation.

#### **DLL Enable/Disable**

The DLL may be enabled or disabled by programming bit E0 during the LOAD MODE command as shown in Figure 7. The DLL must be enabled for normal operation. DLL enable is required during power-up initialization and upon returning to normal operation after having disabled the DLL for the purpose of debugging or evaluation. Enabling the DLL should always be followed by resetting the DLL using a LOAD MODE command.

The DLL is automatically disabled when entering self refresh operation and is automatically re-enabled and reset upon exit of self refresh operation.

Any time the DLL is enabled (and subsequently reset), 200 clock cycles must occur before a READ command can be issued to allow time for the internal clock to be synchronized with the external clock, Failing to wait for synchronization to occur may result in a violation of the  $^t\!AC$  or  $^t\!DQSCK$  parameters.

### **Output Drive Strength**

The output drive strength is defined by bit E1 as shown in Figure 7. The normal drive strength for all outputs are specified to be SSTL\_18. Programming bit E1 = 0 selects normal (100 percent) drive strength for all outputs. Selecting a reduced drive strength option (bit E1 = 1) will reduce all outputs to approximately 60 percent of the SSTL\_18 drive strength. This option is intended for the support of the lighter load and/or point-to-point environments.

#### **DQS# Enable/Disable**

The DQS# enable function is defined by bit E10. When enabled (bit E10 = 0), DQS# is the complement of the differential data strobe pair DQS/DQS#. When disabled (bit E10 = 1), DQS is used in a single-ended mode and the DQS# pin is disabled. This function is also used to enable/disable RDQS#. If RDQS is enabled (E11 = 1) and DQS# is enabled (E10 = 0), then both DQS# and RDQS# will be enabled.



09005aef80e934a6 HTF18C64\_128\_256x72DG\_A.fm - Rev. A 10/03 EN



#### **RDQS Enable/Disable**

The RDQS enable function is defined by bit E11 as shown in Figure 7, Extended Mode Register Definition. When enabled (E11 = 1), RDQS is identical in function and timing to data strobe DQS during a READ. During a WRITE operation, RDQS is ignored by the DDR2 SDRAM. If RDQS is disabled, RDQS pins are used for data mask.

Figure 7: Extended Mode Register Definition



NOTE:

2GB extended mode register TBD.

### **Output Enable/Disable**

The OUTPUT enable function is defined by bit E12 as shown in Figure 7. When enabled (E12 = 0), all outputs (DQs, DQS, DQS#, RDQS/RDQS#) function nor-

mally. When disabled (E12 = 1), all DDR2 SDRAM outputs (DQs, DQS, DQS#) are disabled removing output buffer current. The OUTPUT disable feature is intended to be used during IDD characterization of read current.

### On Die Termination (ODT)

ODT effective resistance RTT (EFF) is defined by bits E2 and E6 of the EMR as shown in Figure 7. The ODT feature is designed to improve signal integrity of the memory channel by allowing the DDR2 SDRAM controller to independently turn on/off ODT for any or all devices. RTT effective resistance values of 75 $\Omega$  and 150 $\Omega$  are selectable and apply to each DQ, DQS/DQS#, RDQS/RDQS# and DM signals.

Bits (E6, E2) determine what ODT resistance is enabled by turning on/off 'sw1' or 'sw2'. The ODT effective resistance value is selected by enabling switch 'sw1,' which enables all 'R1' values that are  $150\Omega$  each, enabling an effective resistance of  $75\Omega$  (RTT (EFF1) = 'R1' / 2). Similarly, if 'sw2' is enabled, all 'R2' values that are  $300\Omega$  each, enable an effective ODT resistance of  $150\Omega$  (RTT (EFF2) = 'R2'/2). Reserved states should not be used, as unknown operation or incompatibility with future versions may result.

The ODT control pin is used to determine when Rπ(EFF) is turned on and off, assuming ODT has been enabled via bits E2 and E6 of the EMR. The ODT feature and ODT input pin are only used during active, active power-down (both fast-exit and slow-exit modes), and precharge power-down modes of operation. If SELF REFRESH operation is used, RTT (EFF) should *always* be disabled and the ODT input pin is disabled by the DDR2 SDRAM. During power-up and initialization of the DDR2 SDRAM, ODT should be disabled until the EMR command is issued to enable the ODT feature, at which point the ODT pin will determine the RTT (EFF) value.

# Off-Chip Driver (OCD) Impedance Calibration

The DDR2 SDRAM output off-chip (OCD) driver impedance calibration operation is defined by bits E7–E9. OCD is intended to allow the system to calibrate and match pull-up to pull-down impedance to  $18\Omega$  nominal. OCD is not intended to allow a wide range of impedance calibration outside of the  $18\Omega$  nominal driver impedance.



### **Posted CAS Additive Latency (AL)**

Posted CAS additive latency (AL) is supported to make the command and data bus efficient for sustainable bandwidths in DDR2 SDRAM. Bits E3–E5 define the value of AL as shown in Figure 7. Bits E3–E5 allow the user to program the DDR2 SDRAM with a CAS# Additive latency of 0, 1, 2, 3, or 4 clocks. Reserved states should not be used as unknown operation or incompatibility with future versions may result.

In this operation, the DDR2 SDRAM allows a READ or WRITE command to be issued prior to  ${}^{t}RCD$  (MIN) with the requirement that  $AL \leq {}^{t}RCD$ (MIN). A typical

application using this feature would set  $AL = {}^tRCD$  (MIN) -  $1 \times {}^tCK$ . The READ or WRITE command is held for the time of the additive latency (AL) before it is issued internally to the DDR2 SDRAM device. READ Latency (RL) is controlled by the sum of the Posted CAS additive latency (AL) and CAS Latency (CL); RL = AL + CL. Write latency (WL) is equal to READ latency minus one clock;  $WL = AL + CL - 1 \times {}^tCK$ . An example of a READ latency is shown in Figure 9.

### Figure 8: READ Latency



### **Figure 9: Write Latency**





### **Extended Mode Register 2 (EMR2)**

The Extended Mode Register 2 (EMR2) controls functions beyond those controlled by the mode register. Currently all bits in EMR2 are reserved as shown in Figure 10. The EMR2 is programmed via the LOAD MODE command and will retain the stored information until it is programmed again or the device loses power. Reprogramming the extended mode register will not alter the contents of the memory array, provided it is performed correctly.

The extended mode register must be loaded when all device banks are idle and no bursts are in progress, and the controller must wait the specified time <sup>t</sup>MRD before initiating any subsequent operation. Violating either of these requirements could result in unspecified operation.

# Figure 10: Extended Mode Register 2 (EMR2) Definition



\* E12 (A12)–E0 (A0) are reserved for future use and must all be programmed to '0.'

#### 

#### NOTE:

2GB extended mode register TBD.

Extended Mode Register (EMR3

### **Extended Mode Register Set 3 (EMR3)**

The Extended Mode Register 3 (EMR3) controls functions beyond those controlled by the mode register. Currently all bits in EMR3 are reserved as shown in Figure 11. The EMR3 is programmed via the LOAD MODE command and will retain the stored information until it is programmed again or the device loses power. Reprogramming the extended mode register will not alter the contents of the memory array, provided it is performed correctly.

The extended mode register must be loaded when all device banks are idle and no bursts are in progress, and the controller must wait the specified time <sup>t</sup>MRD before initiating any subsequent operation. Violating either of these requirements could result in unspecified operation.

# Figure 11: Extended Mode Register 3 (EMR3) Definition



\* E12 (A12)-E0 (A0) are reserved for future use and must all be programmed to '0.'



#### NOTE:

2GB extended mode register TBD.



### **Command Truth Tables**

Table 7, Commands Truth Table provides a quick reference of DDR2 SDRAM available commands. Refer to the 256Mb, 512Mb, or 1Gb DDR2 SDRAM compo-

nent data sheet for more Truth Table definitions, including CKE power-down modes and device bank-to-bank commands.

### **Table 7: Commands Truth Table**

Notes: 1, 5

|                                 | CKE               |                  |        |        |        |        | BA2,                     |                          |          |                   |       |
|---------------------------------|-------------------|------------------|--------|--------|--------|--------|--------------------------|--------------------------|----------|-------------------|-------|
| FUNCTION                        | PREVIOUS<br>CYCLE | CURRENT<br>CYCLE | CS#    | RAS#   | CAS#   | WE#    | BA1,<br>BA0 <sup>8</sup> | A13-<br>A11 <sup>8</sup> | A10      | A9-A0             | NOTES |
| Mode Register Set               | Н                 | Н                | L      | L      | L      | L      | BA                       |                          | OP Code  |                   | 2     |
| Refresh                         | Н                 | Н                | L      | L      | L      | Н      | Х                        | Х                        | Х        | Х                 | 6     |
| Self Refresh Entry              | Н                 | L                | L      | L      | L      | Н      | Х                        | Х                        | Х        | Х                 |       |
| Self Refresh Exit               | L                 | Н                | X<br>L | X<br>H | X<br>H | X<br>H | X<br>X                   | X                        | X        | X                 | 6, 7  |
| Single Device Bank<br>Precharge | Н                 | Н                | L      | L      | Н      | L      | BA                       | Х                        | L        | Х                 | 2, 6  |
| ALL Device Banks<br>Precharge   | Н                 | Н                | L      | L      | Н      | L      | Х                        | Х                        | Н        | Х                 | 6     |
| Device Bank Activate            | Н                 | Н                | L      | L      | Н      | Н      | BA                       | Ro                       | ow Addre | ess               | 6     |
| Write                           | Н                 | Н                | L      | Н      | L      | L      | BA                       | Column<br>Address        | L        | Column<br>Address | 2, 3  |
| Write with Auto<br>Precharge    | Н                 | Н                | L      | Н      | L      | L      | BA                       | Column<br>Address        | Н        | Column<br>Address | 2, 3  |
| Read                            | Н                 | Н                | L      | Н      | L      | Н      | BA                       | Column<br>Address        | L        | Column<br>Address | 2, 3  |
| Read with Auto<br>Precharge     | Н                 | Н                | L      | Н      | L      | Н      | BA                       | Column<br>Address        | Н        | Column<br>Address | 2, 3  |
| No Operation                    | Н                 | Х                | L      | Н      | Н      | Н      | Х                        | Х                        | Х        | Х                 | 6     |
| Device Deselect                 | Н                 | Х                | Н      | Х      | Х      | Х      | Х                        | Х                        | Х        | Х                 | 6     |
| Power-Down Entry                | Н                 | L                | Н      | Х      | Х      | Х      | Х                        | Х                        | Х        | Х                 | 4, 6  |
|                                 |                   |                  | L      | Н      | Н      | Н      | Х                        | Х                        | Х        | Х                 |       |
| Power-Down Exit                 | L                 | Н                | Н      | Х      | Х      | Х      | Х                        | Х                        | Х        | Х                 | 4, 6  |
|                                 |                   |                  | L      | Н      | Н      | Н      | Х                        | Х                        | Х        | Х                 |       |

- 1. All DDR2 SDRAM commands are defined by states of CS#, RAS#, CAS#, WE#, and CKE at the rising edge of the clock.
- 2. Device Bank addresses (BA) determine which device bank is to be operated upon. For EMR, BA selects an extended mode register.
- 3. Burst reads or writes at BL = 4 cannot be terminated or interrupted. See sections "Read Interrupted by a Read" and "Write Interrupted by a Write" for other restrictions and details.
- 4. The Power Down Mode does not perform any refresh operations. The duration of power-down is therefore limited by the refresh requirements outlined in the AC parametric section.
- 5. The state of ODT does not affect the states described in this table. The ODT function is not available during self refresh. See the ODT section for details.
- 6. "X" means "H or L" (but a defined logic level).
- 7. Self refresh exit is asynchronous.
- 8. BA2 valid for 2GB only; A13 valid for 1GB and 2GB only.



### **Absolute Maximum Ratings**

Stresses greater than those listed may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at these or any other conditions above those indicated in the opera-

tional sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

**Table 8: Absolute Maximum DC Ratings** 

| SYMBOL           | PARAMETER                                                                                                   |                                                   | MIN  | MAX | UNITS |  |
|------------------|-------------------------------------------------------------------------------------------------------------|---------------------------------------------------|------|-----|-------|--|
| VDD              | VDD Supply Voltage Relative to Vss                                                                          |                                                   | -1.0 | 2.3 | V     |  |
| VDDQ             | VDDQ Supply Voltage Relative to Vss                                                                         |                                                   | -0.5 | 2.3 | V     |  |
| VDDL             | VDDL Supply Voltage Relative to Vss                                                                         |                                                   | -0.5 | 2.3 | V     |  |
| VIN, VOUT        | Voltage on any Pin Relative to Vss                                                                          |                                                   | -0.5 | 2.3 | V     |  |
| Tstg             | Storage Temperature                                                                                         | -55                                               | 100  | °C  |       |  |
| T <sub>OPR</sub> | Operating Temperature (T <sub>OPR</sub> )                                                                   |                                                   | 0    | 55  | °C    |  |
| I <sub>1</sub>   | Input Leakage Current; Any input $0V \le VIN \le VDD$ ; VREF input $0V \le VIN \le 0.95V$ ; (All other pins | Command/Address, RAS#,<br>CAS#, WE#, S#, CKE, ODT | -5   | 5   |       |  |
|                  | not under test = 0V)                                                                                        | CK, CK#                                           | -10  | 10  | μΑ    |  |
|                  |                                                                                                             | DM                                                | -10  | 10  |       |  |
| I <sub>OZ</sub>  | Output Leakage Current; 0V ≤ VOUT ≤ VDDQ;<br>DQs and ODT are disabled                                       | DQ, DQS                                           | -10  | 10  | μΑ    |  |

### **Table 9: Recommended DC Operating Conditions**

All voltages referenced to Vss

| PARAMETER                        | SYMBOL | MIN         | NOM         | MAX         | UNITS | NOTES |
|----------------------------------|--------|-------------|-------------|-------------|-------|-------|
| Supply Voltage                   | VDD    | 1.7         | 1.8         | 1.9         | V     | 1     |
| VDDL Supply Voltage              | VDDL   | 1.7         | 1.8         | 1.9         | V     | 4     |
| I/O Supply Voltage               | VDDQ   | 1.7         | 1.8         | 1.9         | V     | 4     |
| I/O Reference Voltage            | VREF   | 0.49 x VDDQ | 0.50 x VDDQ | 0.51 x VddQ | V     | 2     |
| I/O Termination Voltage (system) | VTT    | VREF - 40   | VREF        | VREF + 40   | mV    | 3     |

#### NOTE:

- 1. VDD and VDDQ must track each other. VDDQ must be less than or equal to VDD.
- 2. VREF is expected to equal VDDQ/2 of the transmitting device and to track variations in the DC level of the same. Peak-to-peak noise (non-common mode) on VREF may not exceed ±1percent of the DC value. Peak-to-peak AC noise on VREF may not exceed ±2 percent of VREF (DC). This measurement is to be taken at the nearest VREF bypass capacitor.
- 3. VTT is not applied directly to the device. VTT is a system supply for signal termination resistors, is expected to be set equal to VREF and must track variations in the DC level of VREF.
- 4. VDDQ tracks with VDD; VDDL tracks with VDD.

# **Input Electrical Characteristics and Operating Conditions**

### **Table 10: Input DC Logic Levels**

All voltages referenced to Vss

| PARAMETER                    | SYMBOL  | MIN        | MAX        | UNITS | NOTES |
|------------------------------|---------|------------|------------|-------|-------|
| Input High (Logic 1) Voltage | VIH(DC) | VREF + 125 | VDDQ + 300 | mV    |       |
| Input Low (Logic 0) Voltage  | VIL(DC) | -300       | VREF - 125 | mV    |       |



### **Table 11: Input AC Logic Levels**

All voltages referenced to Vss

| PARAMETER                    |         | MIN        | MAX        | UNITS | NOTES |
|------------------------------|---------|------------|------------|-------|-------|
| Input High (Logic 1) Voltage | VIH(AC) | VREF + 250 | -          | mV    |       |
| Input Low (Logic 0) Voltage  | VIL(AC) | _          | VREF - 250 | mV    |       |

### **IDD Specifications and Conditions**

IDD specifications are tested after the device is properly initialized.  $0^{\circ}C \le T_{OPR} \le +55^{\circ}C$ . VDD =  $+1.8V \pm 0.1V$ , VDDQ =  $+1.8V \pm 0.1V$ , VDDQ =  $+1.8V \pm 0.1V$ , VDDQ =  $+1.8V \pm 0.1V$ , VREF=VDDQ/2.

Input slew rate is specified by AC Parametric Test Conditions. IDD parameters are specified with ODT disabled. Data bus consists of DQ, DM, DQS, DQS#. IDD values must be met with all combinations of EMR bits 10 and 11.

Definitions for IDD Conditions:

- LOW is defined as VIN ≤ VIL (AC) (MAX)
- HIGH is defined as VIN ≥ VIH (AC) (MIN)

- STABLE is defined as inputs stable at a HIGH or LOW level
- FLOATING is defined as inputs at VREF = VDDQ/2
- SWITCHING is defined as inputs changing between HIGH and LOW every other clock cycle (once per two clocks) for address and control signals
- Switching is defined as inputs changing between HIGH and LOW every other data transfer (once per clock) for DQ signals not including masks or strobes

**Table 12: General IDD Parameters** 

| IDD PARAMETER              | -53E  | -40E   | UNITS  |                 |
|----------------------------|-------|--------|--------|-----------------|
| CL (IDD)                   |       | 4      | 3      | <sup>t</sup> CK |
| <sup>t</sup> RCD (IDD)     |       | 15     | 15     | ns              |
| <sup>t</sup> RC (IDD)      |       | 60     | 60     | ns              |
| <sup>t</sup> RRD (IDD)     |       | 7.5    | 7.5    | ns              |
| <sup>t</sup> CK (IDD)      | 3.75  | 5      | ns     |                 |
| <sup>t</sup> RAS MIN (IDD) |       | 45     | 45     | ns              |
| <sup>t</sup> RAS MAX (IDD) |       | 70,000 | 70,000 | ns              |
| <sup>t</sup> RP (IDD)      |       | 15     | 15     | ns              |
| <sup>t</sup> RFC (IDD)     | 512MB | 75     | 75     | ns              |
|                            | 1GB   | 105    | 105    | ns              |
|                            | 2GB   | 127.5  | 127.5  | ns              |

### **IDD7 Conditions**

Table 13, IDD7: Operating Current, specifies detailed timing requirements for IDD7. Changes will be

required if timing parameter changes are made to the specification.

## **Table 13: IDD7: Operating Current**

All Bank Interleave Read operation; legend: A = active; RA = read auto precharge; D = deselect

| SPEED GRADE | IDD7 TIMING PATTERNS                        |
|-------------|---------------------------------------------|
| -53E        | A0 RA0 D A1 RA1 D A2 RA2 D A3 RA3 D D D D D |
| -40E        | A0 RA0 A1 RA1 A2 RA2 A3 RA3 D D D D         |

NOTE:

All device banks are being interleaved at minimum  ${}^{t}RC$  (IDD) without violating  ${}^{t}RRD$  (IDD) using a burst length of 4. Control and address bus inputs are STABLE during DESELECTs. IOUT = 0mA.



## **Table 14: DDR2 IDD Specifications and Conditions - 512MB**

Notes: 1-5; notes appear on page 25. Values shown for DDR2 SDRAM components only.

| PARAMETER/CONDITION                                                                                                                                                                                                                                                                                                                                                                          |                                  | SYMBOL             | -53E  | -40E  | UNITS |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------|--------------------|-------|-------|-------|
| Operating one device bank active-precharge current;                                                                                                                                                                                                                                                                                                                                          |                                  |                    |       |       |       |
| ${}^{t}CK = {}^{t}CK \text{ (IDD), } {}^{t}RC = {}^{t}RC \text{ (IDD), } {}^{t}RAS = {}^{t}RAS  MIN (IDD); CKE is HIGH, CS valid commands; Address bus inputs are SWITCHING; Data bus inputs$                                                                                                                                                                                                |                                  | IDD0 <sup>a</sup>  | 765   | 707   | mA    |
| Operating one device bank active-read-precharge current;                                                                                                                                                                                                                                                                                                                                     |                                  |                    |       |       |       |
| $IOUT = 0mA$ ; $BL = 4$ , $CL = CL(IDD)$ , $AL = 0$ ; $^tCK = ^tCK (IDD)$ , $^tRC = ^tRC (IDD)$                                                                                                                                                                                                                                                                                              | od), ${}^{t}RAS = {}^{t}RAS MIN$ | IDD1 <sup>a</sup>  | 855   | 797   | mA    |
| (IDD), ${}^{t}RCD = {}^{t}RCD$ (IDD); CKE is HIGH, CS# is HIGH between valid cominputs are SWITCHING; Data pattern is same as IDD4W.                                                                                                                                                                                                                                                         | mands; Address bus               | יו טטו             | 833   | 737   | ША    |
| Precharge power-down current;                                                                                                                                                                                                                                                                                                                                                                |                                  |                    |       |       |       |
| All device banks idle; ${}^{t}CK = {}^{t}CK$ (IDD); CKE is LOW; Other control and are STABLE; Data bus inputs are FLOATING.                                                                                                                                                                                                                                                                  | address bus inputs               | IDD2P <sup>b</sup> | 90    | 63    | mA    |
| Precharge quiet standby current;                                                                                                                                                                                                                                                                                                                                                             |                                  |                    |       |       |       |
| All device banks idle; <sup>t</sup> CK = <sup>t</sup> CK (IDD); CKE is HIGH, CS# is HIGH; Other bus inputs are STABLE; Data bus inputs are FLOATING.                                                                                                                                                                                                                                         | control and address              | IDD2Q <sup>b</sup> | 450   | 378   | mA    |
| Precharge standby current;                                                                                                                                                                                                                                                                                                                                                                   |                                  |                    |       |       |       |
| All device banks idle; <sup>t</sup> CK = <sup>t</sup> CK (IDD); CKE is HIGH, CS# is HIGH; Other bus inputs are SWITCHING; Data bus inputs are SWITCHING.                                                                                                                                                                                                                                     | control and address              | IDD2N <sup>b</sup> | 540   | 450   | mA    |
| Active power-down current;                                                                                                                                                                                                                                                                                                                                                                   | Fast PDN Exit                    |                    | 342   | 270   | mA    |
| All device banks open; ${}^{t}CK = {}^{t}CK$ (IDD); CKE is LOW; Other control and                                                                                                                                                                                                                                                                                                            | MR[12] = 0                       | IDD3P <sup>b</sup> |       | 270   | ША    |
| address bus inputs are STABLE; Data bus inputs are FLOATING.                                                                                                                                                                                                                                                                                                                                 | Slow PDN Exit<br>MR[12] = 1      | וכטטו              | 162   | 126   | mA    |
| Active standby current;                                                                                                                                                                                                                                                                                                                                                                      |                                  |                    |       |       |       |
| All device banks open; <sup>t</sup> CK = <sup>t</sup> CK(IDD), <sup>t</sup> RAS = <sup>t</sup> RAS MAX (IDD), <sup>t</sup> RP = <sup>t</sup> FCS# is HIGH between valid commands; Other control and address bus SWITCHING; Data bus inputs are SWITCHING.                                                                                                                                    | IDD3N <sup>b</sup>               | 702                | 576   | mA    |       |
| Operating burst write current; All device banks open, Continuous burst writes; BL = 4, CL = CL (IDD), (IDD), <sup>†</sup> RAS = <sup>†</sup> RAS MAX (IDD), <sup>†</sup> RP = <sup>†</sup> RP (IDD); CKE is HIGH, CS# is HIGH                                                                                                                                                                | l between valid                  | IDD4W <sup>a</sup> | 1,485 | 1,157 | mA    |
| commands; Address bus inputs are SWITCHING; Data bus inputs are S  Operating burst read current;                                                                                                                                                                                                                                                                                             | OVVITCHING.                      |                    |       |       |       |
| All device banks open, Continuous burst reads, IOUT = 0mA; BL = 4, C                                                                                                                                                                                                                                                                                                                         | L = CL (IDD). AL = 0:            |                    |       |       |       |
| tCK = tCK (IDD), tRAS = tRAS MAX (IDD), tRP = tRP (IDD); CKE is HIGH, C                                                                                                                                                                                                                                                                                                                      |                                  | IDD4R <sup>a</sup> | 1,305 | 1,022 | mA    |
| valid commands; Address bus inputs are SWITCHING; Data bus inputs                                                                                                                                                                                                                                                                                                                            |                                  |                    |       |       |       |
| <b>Burst refresh current</b> ; <sup>t</sup> CK = <sup>t</sup> CK (IDD); Refresh command at every <sup>t</sup> RFC (IDD) interval; CKE is between valid commands; Other control and address bus inputs are S' inputs are SWITCHING.                                                                                                                                                           | IDD5 <sup>b</sup>                | 3,060              | 2,970 | mA    |       |
| Self refresh current;                                                                                                                                                                                                                                                                                                                                                                        |                                  |                    |       |       |       |
| CK and CK# at 0V; CKE $\leq$ 0.2V; Other control and address bus inputs are FLOATING.                                                                                                                                                                                                                                                                                                        | IDD6 <sup>b</sup>                | 54                 | 54    | mA    |       |
| Operating device bank interleave read current;                                                                                                                                                                                                                                                                                                                                               | +                                |                    |       |       |       |
| All device banks interleaving reads, IOUT= 0mA; BL = 4, CL = CL (IDD), <sup>t</sup> CK (IDD); <sup>t</sup> CK = <sup>t</sup> CK (IDD), <sup>t</sup> RC = <sup>t</sup> RC(IDD), <sup>t</sup> RRD = <sup>t</sup> RRD(IDD), <sup>t</sup> RCD = <sup>t</sup> RC CS# is HIGH between valid commands; Address bus inputs are STABLI Data bus inputs are SWITCHING; See IDD7 Conditions for detail. | D(IDD); CKE is HIGH,             | IDD7 <sup>a</sup>  | 2,205 | 2,102 | mA    |
| . ,                                                                                                                                                                                                                                                                                                                                                                                          |                                  | l                  | 1     | l     |       |

- a Value calculated as one module rank in this operating condition, and all other module ranks in IDD2P (CKE LOW) mode.
- b Value calculated reflects all module ranks in this operating condition.



## Table 15: DDR2 IDD Specifications and Conditions - 1GB

Notes: 1-5; notes appear on page 25. Values shown for DDR2 SDRAM components only.

| PARAMETER/CONDITION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | SYMBOL                                    | -53E               | -40E | UNITS |      |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|--------------------|------|-------|------|
| Operating one device bank active-precharge current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                           |                    |      |       |      |
| ${}^{t}CK = {}^{t}CK \text{ (IDD)}, {}^{t}RC = {}^{t}RC \text{ (IDD)}, {}^{t}RAS = {}^{t}RAS \text{ MIN (IDD)}; CKE is HIGH, CS# valid commands; Address bus inputs are SWITCHING; Data bus inputs a$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           | IDD0 <sup>a</sup>  | TBD  | TBD   | mA   |
| Operating one device bank active-read-precharge current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                           |                    |      |       |      |
| $ OUT = OmA; BL = 4, CL = CL(IDD), AL = 0; {}^{t}CK = {}^{t}CK (IDD), {}^{t}RC = {}^{t}RC (IDD)$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | , <sup>t</sup> RAS = <sup>t</sup> RAS MIN | IDD1 <sup>a</sup>  | TBD  | TBD   | mA   |
| (IDD), ${}^{t}RCD = {}^{t}RCD$ (IDD); CKE is HIGH, CS# is HIGH between valid comminputs are SWITCHING; Data pattern is same as IDD4W.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | ands; Address bus                         | ו טטו              | IBD  | IBD   | IIIA |
| Precharge power-down current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                           |                    |      |       |      |
| All device banks idle; <sup>t</sup> CK = <sup>t</sup> CK (IDD); CKE is LOW; Other control and ac are STABLE; Data bus inputs are FLOATING.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ddress bus inputs                         | IDD2P <sup>b</sup> | TBD  | TBD   | mA   |
| Precharge quiet standby current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                           |                    |      |       |      |
| All device banks idle; <sup>t</sup> CK = <sup>t</sup> CK (IDD); CKE is HIGH, CS# is HIGH; Other cobus inputs are STABLE; Data bus inputs are FLOATING.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | ntrol and address                         | IDD2Q <sup>b</sup> | TBD  | TBD   | mA   |
| Precharge standby current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                           |                    |      |       |      |
| All device banks idle; <sup>t</sup> CK = <sup>t</sup> CK (IDD); CKE is HIGH, CS# is HIGH; Other cobus inputs are SWITCHING; Data bus inputs are SWITCHING.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | ntrol and address                         | IDD2N <sup>b</sup> | TBD  | TBD   | mA   |
| Active power-down current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Fast PDN Exit                             |                    | TBD  | TBD   | mA   |
| All device banks open; ${}^{t}CK = {}^{t}CK$ (IDD); CKE is LOW; Other control and                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | MR[12] = 0                                | IDD3P <sup>b</sup> | טטו  | 100   | ША   |
| address bus inputs are STABLE; Data bus inputs are FLOATING.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | Slow PDN Exit<br>MR[12] = 1               | IDDSF              | TBD  | TBD   | mA   |
| Active standby current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                           |                    |      |       |      |
| All device banks open; <sup>t</sup> CK = <sup>t</sup> CK(IDD), <sup>t</sup> RAS = <sup>t</sup> RAS MAX (IDD), <sup>t</sup> RP = <sup>t</sup> RP(CS# is HIGH between valid commands; Other control and address bus i SWITCHING; Data bus inputs are SWITCHING.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | IDD3N <sup>b</sup>                        | TBD                | TBD  | mA    |      |
| Operating burst write current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                           |                    |      |       |      |
| All device banks open, Continuous burst writes; BL = 4, CL = CL (IDD), A (IDD), ${}^{t}RAS = {}^{t}RAS$ MAX (IDD), ${}^{t}RP = {}^{t}RP$ (IDD); CKE is HIGH, CS# is HIGH & commands; Address bus inputs are SWITCHING; Data bus inputs are SV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | etween valid                              | IDD4W <sup>a</sup> | TBD  | TBD   | mA   |
| Operating burst read current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                           |                    |      |       |      |
| All device banks open, Continuous burst reads, IOUT = 0mA; BL = 4, CL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           | IDD4R <sup>a</sup> | TBD  | TBD   | mA   |
| tCK = tCK (IDD), tRAS = tRAS MAX (IDD), tRP = tRP (IDD); CKE is HIGH, CS#                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |                                           | IDD-III            |      |       |      |
| valid commands; Address bus inputs are SWITCHING; Data bus inputs a                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | ire SWITCHING.                            |                    |      |       |      |
| Burst refresh current; <sup>t</sup> CK = <sup>t</sup> CK (IDD); Refresh command at every <sup>t</sup> RFC (IDD) interval; CKE is HI between valid commands; Other control and address bus inputs are SV bus inputs are SWITCHING.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | IDD5 <sup>b</sup>                         | TBD                | TBD  | mA    |      |
| Self refresh current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                           |                    |      |       |      |
| CK and CK# at 0V; CKE $\leq$ 0.2V; Other control and address bus inputs are bus inputs are FLOATING.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | IDD6 <sup>b</sup>                         | TBD                | TBD  | mA    |      |
| Operating device bank interleave read current; All device banks interleaving reads, IOUT= 0mA; BL = 4, CL = CL (IDD), A <sup>†</sup> CK (IDD); <sup>†</sup> CK = <sup>†</sup> CK (IDD), <sup>†</sup> RCD = <sup>†</sup> RCD(IDD), <sup>†</sup> RRD = <sup>†</sup> RRD(IDD), <sup>†</sup> RCD = <sup>†</sup> RCD(IDD), | IDD7 <sup>a</sup>                         | TBD                | TBD  | mA    |      |
| CS# is HIGH between valid commands; Address bus inputs are STABLE of Data bus inputs are SWITCHING; See IDD7 Conditions for detail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | iuring DESELECTS;                         |                    |      |       |      |

- a Value calculated as one module rank in this operating condition, and all other module ranks in IDD2P (CKE LOW) mode.
- b Value calculated reflects all module ranks in this operating condition.



## Table 16: DDR2 IDD Specifications and Conditions - 2GB

Notes: 1-5; notes appear on page 25; values shown for DDR2 SDRAM components only

| valid commands; Address bus inputs are SWITCHING; Data bus inputs are SWITCHING.  Operating one device bank active-read-precharge current;  IOUT = 0mA; BL = 4, CL = CL(IDD), AL = 0; <sup>t</sup> CK = <sup>t</sup> CK (IDD), <sup>t</sup> RC = <sup>t</sup> RC (IDD), <sup>t</sup> RAS = <sup>t</sup> RAS MIN (IDD), <sup>t</sup> RCD = <sup>t</sup> RCD (IDD); CKE is HIGH, CS# is HIGH between valid commands; Address bus inputs are SWITCHING; Data pattern is same as IDD4W.  Precharge power-down current;                                                                                                                   | BD mA   |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|
| valid commands; Address bus inputs are SWITCHING; Data bus inputs are SWITCHING.  Operating one device bank active-read-precharge current;  IOUT = 0mA; BL = 4, CL = CL(IDD), AL = 0; <sup>†</sup> CK = <sup>†</sup> CK (IDD), <sup>†</sup> RC = <sup>†</sup> RC (IDD), <sup>†</sup> RAS = <sup>†</sup> RAS MIN (IDD), <sup>†</sup> RCD = <sup>†</sup> RCD (IDD); CKE is HIGH, CS# is HIGH between valid commands; Address bus inputs are SWITCHING; Data pattern is same as IDD4W.  Precharge power-down current;  All device banks idle; <sup>†</sup> CK = <sup>†</sup> CK (IDD); CKE is LOW; Other control and address bus inputs |         |
| IOUT = 0mA; BL = 4, CL = CL(IDD), AL = 0; <sup>t</sup> CK = <sup>t</sup> CK (IDD), <sup>t</sup> RC = <sup>t</sup> RC (IDD), <sup>t</sup> RAS = <sup>t</sup> RAS MIN (IDD), <sup>t</sup> RCD = <sup>t</sup> RCD (IDD); CKE is HIGH, CS# is HIGH between valid commands; Address bus inputs are SWITCHING; Data pattern is same as IDD4W.  Precharge power-down current; All device banks idle; <sup>t</sup> CK = <sup>t</sup> CK (IDD); CKE is LOW; Other control and address bus inputs                                                                                                                                              | 3D mA   |
| (IDD), <sup>t</sup> RCD = <sup>t</sup> RCD (IDD); CKE is HIGH, CS# is HIGH between valid commands; Address bus inputs are SWITCHING; Data pattern is same as IDD4W.  Precharge power-down current;  All device banks idle; <sup>t</sup> CK = <sup>t</sup> CK (IDD); CKE is LOW; Other control and address bus inputs                                                                                                                                                                                                                                                                                                                 | BD mA   |
| (IDD), 'RCD = 'RCD (IDD); CKE is HIGH, CS# is HIGH between valid commands; Address bus inputs are SWITCHING; Data pattern is same as IDD4W.  Precharge power-down current;  All device banks idle; tCK = tCK (IDD); CKE is LOW; Other control and address bus inputs  IDD2Pb  TBD  T                                                                                                                                                                                                                                                                                                                                                 | - IIIA  |
| All device banks idle; <sup>t</sup> CK = <sup>t</sup> CK (IDD); CKE is LOW; Other control and address bus inputs   IDD2P <sup>b</sup>   TBD   T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | BD mA   |
| Precharge quiet standby current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |
| All device banks idle; <sup>t</sup> CK = <sup>t</sup> CK (IDD); CKE is HIGH, CS# is HIGH; Other control and address   IDD2Q <sup>b</sup>   TBD   T bus inputs are STABLE; Data bus inputs are FLOATING.                                                                                                                                                                                                                                                                                                                                                                                                                              | BD mA   |
| Precharge standby current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |         |
| All device banks idle; <sup>t</sup> CK = <sup>t</sup> CK (IDD); CKE is HIGH, CS# is HIGH; Other control and address   IDD2N <sup>b</sup>   TBD   T bus inputs are SWITCHING; Data bus inputs are SWITCHING.                                                                                                                                                                                                                                                                                                                                                                                                                          | BD mA   |
| Active power-down current; Fast PDN Exit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | BD mA   |
| All device banks open; <sup>T</sup> CK = <sup>T</sup> CK (IDD); CKE is LOW; Other control and MR[12] = 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |         |
| Laddress bus inputs are STARLE. Data bus inputs are ELOATING STOWN PINCES IN THE TOTAL CONTRACTOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | BD mA   |
| Active standby current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |
| All device banks open; <sup>t</sup> CK = <sup>t</sup> CK(IDD), <sup>t</sup> RAS = <sup>t</sup> RAS MAX (IDD), <sup>t</sup> RP = <sup>t</sup> RP(IDD); CKE is HIGH, CS# is HIGH between valid commands; Other control and address bus inputs are SWITCHING; Data bus inputs are SWITCHING.                                                                                                                                                                                                                                                                                                                                            | BD mA   |
| Operating burst write current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |
| All device banks open, Continuous burst writes; BL = 4, CL = CL (IDD), AL = 0; ${}^{t}CK = {}^{t}CK$ (IDD), ${}^{t}RAS = {}^{t}RAS$ MAX (IDD), ${}^{t}RP = {}^{t}RP$ (IDD); CKE is HIGH, CS# is HIGH between valid commands; Address bus inputs are SWITCHING; Data bus inputs are SWITCHING.                                                                                                                                                                                                                                                                                                                                        | BD mA   |
| Operating burst read current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |         |
| All device banks open, Continuous burst reads, IOUT = 0mA; BL = 4, CL = CL (IDD), AL = 0;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | BD mA   |
| CK = CK (IDD), 'RAS = 'RAS MAX (IDD), 'RP = 'RP (IDD); CKE is HIGH, CS# is HIGH between                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |         |
| valid commands; Address bus inputs are SWITCHING; Data bus inputs are SWITCHING.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |         |
| Burst refresh current;  tCK = tCK (IDD); Refresh command at every tRFC (IDD) interval; CKE is HIGH, CS# is HIGH between valid commands; Other control and address bus inputs are SWITCHING; Data bus inputs are SWITCHING.                                                                                                                                                                                                                                                                                                                                                                                                           | BD mA   |
| Self refresh current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |         |
| CK and CK# at 0V; CKE $\leq$ 0.2V; Other control and address bus inputs are FLOATING; Data $IDD6^b$ TBD T bus inputs are FLOATING.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | BD mA   |
| Operating device bank interleave read current;                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |
| All device banks interleaving reads, IOUT= 0mA; BL = 4, CL = CL (IDD), AL = <sup>t</sup> RCD (IDD)-1 x                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | )D ~~ ^ |
| tCK (IDD); tCK = tCK (IDD), tRC = tRC(IDD), tRRD = tRRD(IDD), tRCD = tRCD(IDD); CKE is HIGH, IDD7a TBD T CS# is HIGH between valid commands; Address bus inputs are STABLE during DESELECTs;                                                                                                                                                                                                                                                                                                                                                                                                                                         | BD mA   |
| Data bus inputs are SWITCHING; See IDD7 Conditions for detail.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |         |

- a Value calculated as one module rank in this operating condition, and all other module ranks in IDD2P (CKE LOW) mode.
- b Value calculated reflects all module ranks in this operating condition.



### **Table 17: Capacitance**

Parameters are sampled;  $VDD = +1.8V \pm 0.1V$ ,  $VDDQ = +1.8V \pm 0.1V$ , VREF = VSS, f = 100 MHz,  $0^{\circ}C \le T_{OPR} \le +55^{\circ}C$ , VOUT (DC) = VDDQ/2, VOUT (peak to peak) = 0.1V; DM input is grouped with I/O pins, reflecting the fact that they are matched in loading

| PARAMETER                                                         | SYMBOL | MIN | MAX | UNITS |
|-------------------------------------------------------------------|--------|-----|-----|-------|
| Input Capacitance: CK, CK#                                        | CI1    | 2.0 | 3.0 | pF    |
| Input Capacitance: BA0–BA2, A0–A13, RAS#, CAS#, WE#, S#, CKE, ODT | CI2    | 2.5 | 3.5 | pF    |
| Input/Output Capacitance: DQ, DQS, DM                             | Cıo    | 5.0 | 8.0 | pF    |

### **Table 18: AC Operating Conditions**

Notes: 1–5; notes appear on page 25;  $0^{\circ}\text{C} \le \text{T}_{OPR} \le +55^{\circ}\text{C}$ ;  $\text{VDDQ} = +1.8\text{V} \pm 0.1\text{V}$ ,  $\text{VDD} = +1.8\text{V} \pm 0.1\text{V}$ 

| AC CHARACTERISTICS |                                                   |                    | -5                  | 3E                                         | -4                  | 0E                                         |                     |                 |           |
|--------------------|---------------------------------------------------|--------------------|---------------------|--------------------------------------------|---------------------|--------------------------------------------|---------------------|-----------------|-----------|
|                    | PARAMETER                                         |                    | SYMBOL              | MIN                                        | MAX                 | MIN                                        | MAX                 | UNITS           | NOTES     |
|                    | Clock cycle time                                  | CL = 4             | <sup>t</sup> CK (4) | 3,750                                      | 8,000               | 5,000                                      | 8,000               | ps              | 16, 25    |
|                    | clock cycle time                                  | CL = 3             | <sup>t</sup> CK (3) | 5,000                                      | 8,000               | -                                          | 1                   | ps              | 16, 25    |
| ×                  | CK high-level width                               |                    | <sup>t</sup> CH     | 0.45                                       | 0.55                | 0.45                                       | 0.55                | <sup>t</sup> CK | 19        |
| Clock              | CK low-level width                                |                    | <sup>t</sup> CL     | 0.45                                       | 0.55                | 0.45                                       | 0.55                | <sup>t</sup> CK | 19        |
|                    | Half clock period                                 |                    | <sup>t</sup> HP     | MIN<br>( <sup>t</sup> CH, <sup>t</sup> CL) |                     | MIN<br>( <sup>t</sup> CH, <sup>t</sup> CL) |                     | ps              | 20        |
|                    | Clock jitter                                      |                    | <sup>t</sup> JIT    | TBD                                        | TBD                 | TBD                                        | TBD                 | ps              | 18        |
|                    | DQ output access time from CK/CK#                 |                    | <sup>t</sup> AC     | -500                                       | +500                | -600                                       | +600                | ps              |           |
|                    | Data-out high-impedance window from CK/CK#        |                    | <sup>t</sup> HZ     |                                            | <sup>t</sup> AC MAX |                                            | <sup>t</sup> AC MAX | ps              | 8, 9      |
|                    | Data-out low-impedance window from CK/CK#         |                    | <sup>t</sup> LZ     | <sup>t</sup> AC MIN                        | <sup>t</sup> AC MAX | <sup>t</sup> AC MIN                        | <sup>t</sup> AC MAX | ps              | 8, 10     |
|                    | DQ and DM input setup time relative to DQS        |                    | <sup>t</sup> DS     | 100                                        |                     | 150                                        |                     | ps              | 7, 15, 22 |
| ata                | DQ and DM input hold ti                           | me relative to DQS | <sup>t</sup> DH     | 225                                        |                     | 275                                        |                     | ps              | 7, 15, 22 |
| Δ                  | DQ and DM input pulse vinput)                     | vidth (for each    | <sup>t</sup> DIPW   | 0.35                                       |                     | 0.35                                       |                     | <sup>t</sup> CK |           |
|                    | Data hold skew factor                             |                    | <sup>t</sup> QHS    |                                            | 400                 |                                            | 450                 | ps              |           |
|                    | DQ-DQS hold, DQS to first<br>nonvalid, per access | st DQ to go        | <sup>t</sup> QH     | <sup>t</sup> HP - <sup>t</sup> QHS         |                     | <sup>t</sup> HP - <sup>t</sup> QHS         |                     | ps              | 15, 17    |
|                    | Data valid output window (DVW)                    |                    | <sup>t</sup> DVW    | <sup>t</sup> QH -<br><sup>t</sup> DQSQ     |                     | <sup>t</sup> QH -<br><sup>t</sup> DQSQ     |                     | ns              | 15, 17    |



# **Table 18: AC Operating Conditions (Continued)**

Notes: 1–5; notes appear on page 25;  $0^{\circ}\text{C} \le \text{T}_{OPR} \le +55^{\circ}\text{C}$ ;  $\text{VDDQ} = +1.8\text{V} \pm 0.1\text{V}$ ,  $\text{VDD} = +1.8\text{V} \pm 0.1\text{V}$ 

| AC CHARACTERISTICS |                                                      |                         | -5                 | 3E                                | -4        | 0E                                |           |                 |        |
|--------------------|------------------------------------------------------|-------------------------|--------------------|-----------------------------------|-----------|-----------------------------------|-----------|-----------------|--------|
|                    | PARAMETER                                            |                         | SYMBOL             | MIN                               | MAX       | MIN                               | MAX       | UNITS           | NOTES  |
|                    | DQS input high pulse wi                              | dth                     | <sup>t</sup> DQSH  | 0.35                              |           | 0.35                              |           | <sup>t</sup> CK |        |
|                    | DQS input low pulse wid                              | th                      | <sup>t</sup> DQSL  | 0.35                              |           | 0.35                              |           | <sup>t</sup> CK |        |
|                    | DQS output access time                               | from CK/CK#             | <sup>t</sup> DQSCK | -450                              | +450      | -500                              | +500      | ps              |        |
|                    | DQS falling edge to CK r                             | ising – setup time      | <sup>t</sup> DSS   | 0.2                               |           | 0.2                               |           | <sup>t</sup> CK |        |
|                    | DQS falling edge from C                              | K rising – hold time    | <sup>t</sup> DSH   | 0.2                               |           | 0.2                               |           | <sup>t</sup> CK |        |
| Data Strobe        | DQS-DQ skew, DQS to la<br>group, per access          | st DQ valid, per        | <sup>t</sup> DQSQ  |                                   | 300       |                                   | 350       | ps              | 15, 17 |
| ta S               | DQS read preamble                                    |                         | <sup>t</sup> RPRE  | 0.9                               | 1.1       | 0.9                               | 1.1       | <sup>t</sup> CK | 23     |
| Da                 | DQS read postamble                                   |                         | <sup>t</sup> RPST  | 0.4                               | 0.6       | 0.4                               | 0.6       | <sup>t</sup> CK |        |
|                    | DQS write preamble setu                              | ıp time                 | <sup>t</sup> WPRES | 0                                 |           | 0                                 |           | ps              | 12, 13 |
|                    | DQS write preamble                                   |                         | <sup>t</sup> WPRE  | 0.25                              |           | 0.25                              |           | <sup>t</sup> CK |        |
|                    | DQS write postamble                                  |                         | <sup>t</sup> WPST  | 0.4                               | 0.6       | 0.4                               | 0.6       | <sup>t</sup> CK | 11     |
|                    | Write command to first DQS latching transition       |                         | <sup>t</sup> DQSS  | WL - 0.25                         | WL + 0.25 | WL - 0.25                         | WL + 0.25 | <sup>t</sup> CK |        |
|                    | Address and control input pulse width for each input |                         | <sup>t</sup> IPW   | 0.6                               |           | 0.6                               |           | <sup>t</sup> CK |        |
|                    | Address and control input setup time                 |                         | <sup>t</sup> IS    | 250                               |           | 350                               |           | ps              | 6, 22  |
|                    | Address and control input hold time                  |                         | <sup>t</sup> IH    | 375                               |           | 475                               |           | ps              | 6, 22  |
|                    | CAS# to CAS# command                                 | delay                   | <sup>t</sup> CCD   | 2                                 |           | 2                                 |           | <sup>t</sup> CK |        |
| 6                  | ACTIVE to ACTIVE (same                               | bank) command           | <sup>t</sup> RC    | 60                                |           | 65                                |           | ns              |        |
| res                | ACTIVE bank a to ACTIV                               | E bank <i>b</i> command | <sup>t</sup> RRD   | 7.5                               |           | 7.5                               |           | ns              | 28     |
| Address            | ACTIVE to READ or WRIT                               | E delay                 | <sup>t</sup> RCD   | 15                                |           | 20                                |           | ns              |        |
| pt/                | ACTIVE to PRECHARGE c                                | ommand                  | <sup>t</sup> RAS   | 45                                | 70,000    | 45                                | 70,000    | ns              | 21     |
| Command and        | Internal READ to precha<br>delay                     | rge command             | <sup>t</sup> RTP   | 7.5                               |           | 7.5                               |           | ns              | 24, 28 |
| ıma                | Write recovery time                                  |                         | <sup>t</sup> WR    | 15                                |           | 15                                |           | ns              | 28     |
| Con                | Auto precharge write rectime                         | covery + precharge      | <sup>t</sup> DAL   | <sup>t</sup> WR + <sup>t</sup> RP |           | <sup>t</sup> WR + <sup>t</sup> RP |           | ns              | 23     |
|                    | Internal WRITE to READ                               | command delay           | <sup>t</sup> WTR   | 7.5                               |           | 10                                |           | ns              | 28     |
|                    | PRECHARGE command p                                  | eriod                   | <sup>t</sup> RP    | 15                                |           | 20                                |           | ns              |        |
|                    | LOAD MODE command                                    | cycle time              | <sup>t</sup> MRD   | 2                                 |           | 2                                 |           | <sup>t</sup> CK |        |
|                    | OCD Drive mode delay                                 |                         | <sup>t</sup> OIT   | 0                                 | 12        | 0                                 | 12        | ns              |        |
|                    | CKE low to CK,CK# unce                               | rtainty                 | <sup>t</sup> DELAY | 4.375                             | 4.375     | 5.83                              | 5.83      | ns              | 29     |
| Refresh            | REFRESH to REFRESH command interval                  | 512MB<br>1GB<br>2GB     | <sup>t</sup> RFC   | 75<br>105<br>127.5                | 70,000    | 75<br>105<br>127.5                | 70,000    | ns              | 14     |
| Re                 | Average periodic refresh                             | 1                       | <sup>t</sup> REFI  | ,.5                               | 7.8       | ,.5                               | 7.8       | μs              | 14     |



## **Table 18: AC Operating Conditions (Continued)**

Notes: 1–5; notes appear on page 25;  $0^{\circ}\text{C} \le \text{T}_{OPR} \le +55^{\circ}\text{C}$ ;  $\text{VDDQ} = +1.8\text{V} \pm 0.1\text{V}$ ,  $\text{VDD} = +1.8\text{V} \pm 0.1\text{V}$ 

| AC CHARACTERISTICS |                                                        |                    | -5                                 | 3E                                                             | -4                                  | 0E                                                             |                 |       |
|--------------------|--------------------------------------------------------|--------------------|------------------------------------|----------------------------------------------------------------|-------------------------------------|----------------------------------------------------------------|-----------------|-------|
| PARAMETER          |                                                        | SYMBOL             | MIN                                | MAX                                                            | MIN                                 | MAX                                                            | UNITS           | NOTES |
| Self Refresh       | Exit self refresh to non-READ command                  | <sup>t</sup> XSNR  | <sup>t</sup> RFC<br>(MIN) +<br>10  |                                                                | <sup>t</sup> RFC<br>(MIN) +<br>10   |                                                                | ns              |       |
| Ŧ                  | Exit self refresh to READ command                      | <sup>t</sup> XSRD  | 200                                |                                                                | 200                                 |                                                                | <sup>t</sup> CK |       |
| Se                 | Exit self refresh timing reference                     | <sup>t</sup> ISXR  | 250                                |                                                                | 350                                 |                                                                | ps              | 6, 30 |
|                    | ODT turn-on delay                                      | <sup>t</sup> AOND  | 2                                  | 2                                                              | 2                                   | 2                                                              | <sup>t</sup> CK |       |
|                    | ODT turn-on                                            | <sup>t</sup> AON   | <sup>t</sup> AC<br>(MIN)           | <sup>t</sup> AC<br>(MAX) +<br>1,000                            | <sup>t</sup> AC (MIN)               | <sup>t</sup> AC<br>(MAX) +<br>1000                             | ps              | 26    |
|                    | ODT turn-off delay                                     | <sup>t</sup> AOFD  | 2.5                                | 2.5                                                            | 2.5                                 | 2.5                                                            | <sup>t</sup> CK |       |
|                    | ODT turn-off                                           | <sup>t</sup> AOF   | <sup>t</sup> AC<br>(MIN)           | <sup>t</sup> AC<br>(MAX) +<br>600                              | <sup>t</sup> AC (MIN)               | <sup>t</sup> AC<br>(MAX) +<br>600                              | ps              | 27    |
| ООТ                | ODT turn-on (power-down mode)                          | <sup>t</sup> AONPD | <sup>t</sup> AC<br>(MIN) +<br>2000 | 2 x <sup>t</sup> CK + <sup>t</sup> AC (MAX) + 1,000            | <sup>t</sup> AC<br>(MIN) +<br>2,000 | 2 x <sup>t</sup> CK + <sup>t</sup> AC (MAX) + 1000             | ps              |       |
|                    | ODT turn-off (power-down mode)                         | <sup>t</sup> AOFPD | <sup>t</sup> AC (MIN)<br>+ 2,000   | 2.5 x <sup>t</sup> CK<br>+ <sup>t</sup> AC<br>(MAX) +<br>1,000 | <sup>t</sup> AC(MIN)<br>+ 2,000     | 2.5 x <sup>t</sup> CK<br>+ <sup>t</sup> AC<br>(MAX) +<br>1,000 | ps              |       |
|                    | ODT to power-down entry latency                        | <sup>t</sup> ANPD  | 3                                  |                                                                | 3                                   |                                                                | <sup>t</sup> CK |       |
|                    | ODT power-down exit latency                            | <sup>t</sup> AXPD  | 8                                  |                                                                | 8                                   |                                                                | <sup>t</sup> CK |       |
|                    | Exit active power-down to READ command, MR[bit12=0]    | <sup>t</sup> XARD  | 2                                  |                                                                | 2                                   |                                                                | <sup>t</sup> CK |       |
| own                | Exit active power-down to READ command, MR[bit12=1]    | <sup>t</sup> XARDS | 6 - AL                             |                                                                | 6 - AL                              |                                                                | <sup>t</sup> CK |       |
| Power-Down         | Exit precharge power-down to any non-<br>READ command. | <sup>t</sup> XP    | 2                                  |                                                                | 2                                   |                                                                | <sup>t</sup> CK |       |
| Po                 | Exit precharge power-down to READ command.             | <sup>t</sup> XPRD  | 6 - AL                             |                                                                | 6 - AL                              |                                                                | <sup>t</sup> CK |       |
|                    | CKE minimum high/low time                              | <sup>t</sup> CKE   | 3                                  |                                                                | 3                                   |                                                                | <sup>t</sup> CK |       |



#### **Notes**

- 1. All voltages referenced to Vss.
- 2. Tests for AC timing, IDD, and electrical AC and DC characteristics may be conducted at nominal reference/supply voltage levels, but the related specifications and device operation are guaranteed for the full voltage range specified.
- 3. Outputs measured with equivalent load:



- 4. AC timing and lob tests may use a VIL-to-VIH swing of up to 1.0V in the test environment and parameter specifications are guaranteed for the specified AC input levels under normal use conditions. The minimum slew rate for the input signals used to test the device is 1.0V/ns for signals in the range between VIL (AC) and VIH (AC).
- 5. The AC and DC input level specifications are as defined in the SSTL\_18 standard (i.e., the receiver will effectively switch as a result of the signal crossing the AC input level and will remain in that state as long as the signal does not ring back above [below] the DC input LOW [HIGH] level).
- 6. Command/Address minimum input slew rate = 1.0V/ns and is referenced to the crosspoint of CK/CK#. <sup>t</sup>IS timing is referenced to Vih(ac) for a rising signal and VIL (AC) for a falling signal . tIH timing is referenced to VIH (DC) for a rising signal and VIL (DC) for a falling signal. Derating values for Command/Address input signal slew rates < 1.0V/ns are TBD.
- 7. Data minimum input slew rate = 1.0V/ns and is referenced to the crosspoint of DQS/DQS# if differential strobe feature is enabled. tDS timing is referenced to VIH (AC) for a rising signal and VIL (AC) for a falling signal. <sup>t</sup>DH timing is referenced to VIH (DC) for a rising signal and VIL (DC) for a falling signal. Derating values for Data input signal slew rates < 1.0V/ns are TBD.
- 8. <sup>t</sup>HZ and <sup>t</sup>LZ transitions occur in the same access time windows as valid data transitions. These parameters are not referenced to a specific voltage level, but specify when the device output is no longer driving (<sup>t</sup>HZ) or begins driving (<sup>t</sup>LZ).
- 9. This maximum value is derived from the referenced test load. <sup>t</sup>HZ (MAX) will prevail over <sup>t</sup>DQSCK (MAX) + <sup>t</sup>RPST (MAX) condition.

- 10. <sup>t</sup>LZ (MIN) will prevail over a <sup>t</sup>DQSCK (MIN) + <sup>t</sup>RPRE (MAX) condition.
- 11. The intent of the Don't Care state after completion of the postamble is the DQS-driven signal should either be high, low or high-Z and that any signal transition within the input switching region must follow valid input requirements. That is if DQS transitions high [above VIH DC (MIN)] then it must not transition low (below VIH DC) prior to <sup>t</sup>DOSH(min).
- 12. This is not a device limit. The device will operate with a negative value, but system performance could be degraded due to bus turnaround.
- 13. It is recommended that DQS be valid (HIGH or LOW) on or before the WRITE command. The case shown (DQS going from High-Z to logic LOW) applies when no WRITEs were previously in progress on the bus. If a previous WRITE was in progress, DQS could be HIGH during this time, depending on <sup>t</sup>DQSS.
- 14. The refresh period is 64ms. This equates to an average refresh rate of 7.8125µs. However, an REFRESH command must be asserted at least once every 70.3µs or <sup>t</sup>RFC (MAX); issuing more than eight REFRESH commands back-to-back at <sup>t</sup>RFC (MIN) is not allowed.
- 15. Each byte lane has a corresponding DQS.
- 16. CK and CK# input slew rate must be  $\geq 1$  V/ns ( $\geq 2$  V/ns if measured differentially).
- 17. The data valid window is derived by achieving other specifications: <sup>t</sup>HP, (<sup>t</sup>CK/2), <sup>t</sup>DQSQ, and <sup>t</sup>QH (<sup>t</sup>QH = <sup>t</sup>HP <sup>t</sup>QHS). The data valid window derates in direct proportion to the clock duty cycle and a practicle data valid window can be derived.
- 18. <sup>t</sup>JIT specification is currently TBD.
- 19. MIN( <sup>t</sup>CL, <sup>t</sup>CH) refers to the smaller of the actual clock low time and the actual clock high time as provided to the device (i.e. this value can be greater than the minimum specification limits for <sup>t</sup>CL and <sup>t</sup>CH). For example, <sup>t</sup>CL and <sup>t</sup>CH are = 50 percent of the period, less the half period jitter [<sup>t</sup>JIT(HP)] of the clock source, and less the half period jitter due to cross talk [<sup>t</sup>JIT(cross talk)] into the clock traces.
- 20. <sup>t</sup>HP (MIN) is the lesser of <sup>t</sup>CL minimum and <sup>t</sup>CH minimum actually applied to the device CK and CK# inputs.



- 21. READs and WRITEs with auto precharge *are* allowed to be issued before <sup>t</sup>RAS (MIN) is satisfied since <sup>t</sup>RAS lockout feature is supported in DDR2 SDRAM.
- 22. VIL/VIH DDR2 overshoot/undershoot. Refer to 256Mb, 512Mb, or 1Gb DDR2 SDRAM component data sheet for more detailed information.
- 23. <sup>t</sup>DAL = (nWR) + (<sup>t</sup>RP/<sup>t</sup>CK): For each of the terms above, if not already an integer, round to the next highest integer. <sup>t</sup>CK refers to the application clock period; nWR refers to the <sup>t</sup>WR parameter stored in the MR[11,10,9]. Example: For -53E at tCK = 3.75 ns with <sup>t</sup>WR programmed to four clocks. <sup>t</sup>DAL = 4 + (15 ns/3.75 ns) clocks = 4 + (4) clocks = 8 clocks.
- 24. This is a minimum requirement. Minimum READ to internal PRECHARGE timing is AL + BL/2 providing the <sup>t</sup>RTP and <sup>t</sup>RAS (MIN) have been satisfied. The DDR2 SDRAM will automatically delay the internal PRECHARGE command until <sup>t</sup>RAS (MIN) has been satisfied.

- 25. Operating frequency is only allowed to change during self refresh mode or precharge power-down mode. Anytime the operating frequency is changed, not including jitter, the DLL is required to be reset, followed by 200 clock cycles.
- 26. ODT turn-on time <sup>t</sup>AON (MIN) is when the device leaves high impedance and ODT resistance begins to turn on. ODT turn-on time <sup>t</sup>AON (MAX) is when the ODT resistance is fully on. Both are measured from <sup>t</sup>AOND.
- 27. ODT turn-off time <sup>t</sup>AOF (MIN) is when the device starts to turn off ODT resistance. ODT turn off time <sup>t</sup>AOF (MAX) is when the bus is in high impedance. Both are measured from <sup>t</sup>AOFD.
- 28. This parameter has a two clock minimum requirement at any <sup>t</sup>CK.
- 29. <sup>t</sup>DELAY is calculated from <sup>t</sup>IS + <sup>t</sup>CK + <sup>t</sup>IH so that CKE registration LOW is guaranteed prior to CK, CK# being removed in a system RESET condition.
- 30. <sup>t</sup>ISXR is equal to <sup>t</sup>IS and is used for CKE setup time during self refresh exit.



## **Table 19: Register Timing Requirements and Switching Characteristics**

|        |                                |                                                              | 0°C ≤ T <sub>OPR</sub> ≤ +55°C<br>VDD = +1.8V ±0.1V |     |       |
|--------|--------------------------------|--------------------------------------------------------------|-----------------------------------------------------|-----|-------|
| SYMBOL | PARAMETER                      | CONDITION                                                    | MIN                                                 | MAX | UNITS |
| Voн    |                                | IOH = -TBD mA                                                | TBD                                                 | _   | V     |
| Vol    |                                | IoL = TBD mA                                                 | _                                                   | TBD | V     |
| lı     | All Inputs                     | VI = VDD or GND                                              | _                                                   | 5   | μΑ    |
| IDD    | Static Standby                 | RESET# = GND                                                 | _                                                   | 100 | μΑ    |
|        | Static Operating               | RESET# = VDD, VI = VIH(AC) or VIL(AC), $I_0 = 0$             | _                                                   | TBD | mA    |
| IDDD   | Dynamic Operating – Clock Only | RESET# = VDD, VI = VIH(AC) or VIL(AC), $I_0$ =               | TBD                                                 | TBD | μΑ    |
|        |                                | 0; CK and CK# switching 50% duty cycle                       |                                                     |     |       |
|        | Dynamic Operating – per each   | RESET# = VDD, VI = VIH(AC) or VIL(AC), $I_0 = 0$ ;           | TBD                                                 | TBD |       |
|        | data input, 1:1 mode           | CK and CK# switching 50% duty cycle; one                     |                                                     |     |       |
|        |                                | data input switching at <sup>t</sup> CK/2, 50% duty<br>cycle |                                                     |     |       |
|        | Dynamic Operating – per each   | RESET# = VDD, VI = VIH(AC) or VIL(AC), $I_0 = 0$ ;           | TBD                                                 | TBD |       |
|        | data input, 1:2 mode           | CK and CK# switching 50% duty cycle; one                     |                                                     |     |       |
|        |                                | data input switching at <sup>t</sup> CK/2, 50% duty<br>cycle |                                                     |     |       |
| Cı     | Data Inputs                    | VI = VREF ±250mV                                             | 2.5                                                 | 3.5 | pF    |
|        | CK and CK#                     | VICR = 0.9V, VID = 600mV                                     | 2.3                                                 | 3.3 | P'    |
|        | RESET                          | VI = VDD or GND                                              | TBD                                                 | TBD |       |

## **Table 20: Register Electrical Characteristics**

Note: 1

|                            |                    |                                      |                                               |         | <sub>R</sub> ≤ +55°C<br>.8V ±0.1V |       |       |
|----------------------------|--------------------|--------------------------------------|-----------------------------------------------|---------|-----------------------------------|-------|-------|
| REGISTER                   | SYMBOL             | PARAMETER                            | CONDITION                                     | MIN MAX |                                   | UNITS | NOTES |
|                            | f <sub>clock</sub> | Clock Frequency                      |                                               | _       | 270                               | MHz   |       |
| SSTL                       | t <sub>w</sub>     | Pulse Duration                       |                                               | 1       | -                                 | ns    |       |
| (bit pattern<br>by JESD82) | t <sub>act</sub>   | Differential Inputs<br>Active Time   |                                               | _       | TBD                               | ns    | 2, 3  |
| , , , , , , ,              | t <sub>inact</sub> | Differential Inputs<br>Inactive Time |                                               | _       | TBD                               | ns    | 2, 4  |
|                            | t <sub>su</sub>    | Setup Time                           | Data Before CK HIGH, CK# LOW                  | 0.7     | _                                 | ns    |       |
|                            |                    |                                      | Data Before CK HIGH, CK# LOW                  | 0.5     | -                                 | ns    |       |
|                            |                    |                                      | ODT, CKE, and Data before CK<br>HIGH, CK# LOW | 0.5     | _                                 |       |       |
| NOTE:                      | t <sub>h</sub>     | Hold Time                            | OKE, CKE, and Data after CK<br>HIGH, CK# LOW  | 0.50    | _                                 | ns    |       |

- 1. Timing and switching specifications for the register listed above are critical for proper operation of the DDR2 SDRAM Registered DIMMs. These are meant to be a subset of the parameters for the specific device used on the module. Detailed information for this register is available in JEDEC Standard JESD82.
- 2. This parameter is not necessarily production tested.
- 3. Data inputs must be low a minimum time of  $t_{act}$  (MAX), after RESET# is taken HIGH.
- 4. Data and clock inputs must be held at valid levels (not floating) a minimum time of t<sub>inact</sub> (MAX), after RESET# is taken LOW.



### **Table 21: PLL Clock Driver Electrical Characteristics**

Total IDD = IDDQ = IADD = FCK x CPD x VDDQ, solving for CPD = (IDDQ + IADD)/(FCK x VDDQ) where FCK is the input frequency, VDDQ is the power supply and  $_{Cpd}$  is the power dissipation capacitance

|        |                                                                                                         | TEST                                                                | 0°C ≤ T <sub>OPR</sub> ≤ +55°C<br>VDD = +1.8V ±0.1V |         |      |       |       |
|--------|---------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------|-----------------------------------------------------|---------|------|-------|-------|
| SYMBOL | PARAMETER                                                                                               | CONDITION                                                           | MIN                                                 | NOMINAL | MAX  | UNITS | NOTES |
| VIK    | All inputs                                                                                              | II = -18MA                                                          | -                                                   | -       | -1.2 | V     |       |
| Voн    | High output voltage                                                                                     | Іон = -100μΑ                                                        | VDDQ/2 - 0.2                                        | _       | _    | V     |       |
|        |                                                                                                         | Iон = -9mA                                                          | 1.1                                                 | _       | _    | V     |       |
| Vol    | Low output voltage                                                                                      | IoL = 100μA                                                         |                                                     | _       | 0.1  | μΑ    |       |
|        |                                                                                                         | IoL = 9mA                                                           |                                                     |         | 0.6  | V     |       |
| IODL   | Output disabled low current                                                                             | OE = L, VODL = 100mV                                                | 100                                                 | -       | _    | μА    |       |
| Vod    | Output differential voltage, the magnitude of the difference between the true and complimentary outputs |                                                                     | 0.5                                                 | -       | -    | V     |       |
| lı     | CK, CK#                                                                                                 | VI = VDDQ or<br>GND                                                 | _                                                   | -       | ±250 | μА    |       |
| IDDLD  | Static supply current: IDDQ + IADD                                                                      | CK and CK# = L                                                      | -                                                   | -       | 500  | μΑ    |       |
| IDD    | Dynamic supply current: IDDQ<br>+ IADD                                                                  | CK and CK# = 270 MHz, all outputs are open (not connected to a PCB) | -                                                   | -       | 300  | mA    | 1     |
| Cı     | Cl and CK#                                                                                              | VI = VDDQ or<br>GND                                                 | 2                                                   | -       | 3    | pF    |       |
| Cı(△)  | CI and CK#                                                                                              | VI = VDDQ or<br>GND                                                 | VDDQ/2 - 0.2                                        | -       | 0.25 | pF    |       |



# **Table 22: PLL Clock Driver Timing Requirements and Switching Characteristics Note: 1**

|                                           |                                 | 0°<br>Vd     |         |              |       |       |
|-------------------------------------------|---------------------------------|--------------|---------|--------------|-------|-------|
| PARAMETER                                 | SYMBOL                          | MIN          | NOMINAL | MAX          | UNITS | NOTES |
| Output Enable to any Y/Y#                 | <sup>t</sup> EN                 | -            | _       | 8            | ns    |       |
| Output Enable to any Y/Y#                 | <sup>t</sup> DIS                | _            | _       | 8            | ns    |       |
| Cycle to Cycle Jitter                     | t <sub>JIT<sub>CC</sub></sub>   | -40          | -       | 40           | ps    |       |
| Static Phase Offset                       | t⊘                              | -50          | 0       | 50           | ps    | 2     |
| Dynamc Phase Offset                       | <sup>t</sup> ⊘ <sub>dyn</sub>   | -50          | 0       | 50           | ps    | 2     |
| Output Clock Skew                         | <sup>t</sup> SK <sub>o</sub>    | -            | -       | 40           | ps    |       |
| Period Jitter                             | <sup>t</sup> JIT <sub>PER</sub> | -40          | -       | 40           | ps    | 3, 4  |
| Half-Period Jitter                        | t <sub>JIT<sub>HPER</sub></sub> | -75          | -       | 75           | ps    | 3     |
| Input Clock Slew Rate                     | <sup>t</sup> LS <sub>i</sub>    | 1.0          | 2.5     | 4            | V/ns  |       |
| Output Clock Slew Rate                    | <sup>t</sup> LS <sub>o</sub>    | 1.5          | 2.5     | 3            | V/ns  | 6     |
| Output Differential-Pair Cross-Voltage    | Vox                             | VDDQ/2 - 0.1 | _       | VDDQ/2 + 0.1 | V     | 5     |
| SSC Modulation Frequency                  |                                 | 30           | _       | 33           | kHZ   |       |
| SSC Clock Input Frequency Deviation       |                                 | 0.0          | _       | -0.50        | %     |       |
| PLL Loop Bandwidth (-3dB from unity gain) |                                 | 2.0          | _       | -            | MHz   |       |

- 1. Timing and switching specifications for the PLL listed above are critical for proper operation of the DDR2 SDRAM Registered DIMMs. These are meant to be a subset of the parameters for the specific device used on the module. Detailed information for this PLL is available in JEDEC Standard JESD82.
- 2. Static Phase Offset does not include Jitter.
- 3. Period Jitter and Half-Period Jitter specifications are separate specifications that must be met independently of each other.
- 4. Design target is 60ps, unless it is unachievable.
- 5. Vox spedified at the DRAM clock input, or the test load.
- 6. The Output Slew Rate is determined from the IBIS model:



### **SPD Clock and Data Conventions**

Data states on the SDA line can change only during SCL LOW. SDA state changes during SCL HIGH are reserved for indicating start and stop conditions (Figure 12, Data Validity, and Figure 13, Definition of Start and Stop).

#### **SPD Start Condition**

All commands are preceded by the start condition, which is a HIGH-to-LOW transition of SDA when SCL is HIGH. The SPD device continuously monitors the SDA and SCL lines for the start condition and will not respond to any command until this condition has been met.

### **SPD Stop Condition**

All communications are terminated by a stop condition, which is a LOW-to-HIGH transition of SDA when SCL is HIGH. The stop condition is also used to place the SPD device into standby power mode.

Figure 12: Data Validity



### SPD Acknowledge

Acknowledge is a software convention used to indicate successful data transfers. The transmitting device, either master or slave, will release the bus after transmitting eight bits. During the ninth clock cycle, the receiver will pull the SDA line LOW to acknowledge that it received the eight bits of data (Figure 14, Acknowledge Response From Receiver).

The SPD device will always respond with an acknowledge after recognition of a start condition and its slave address. If both the device and a WRITE operation have been selected, the SPD device will respond with an acknowledge after the receipt of each subsequent eight-bit word. In the read mode the SPD device will transmit eight bits of data, release the SDA line and monitor the line for an acknowledge. If an acknowledge is detected and no stop condition is generated by the master, the slave will continue to transmit data. If an acknowledge is not detected, the slave will terminate further data transmissions and await the stop condition to return to standby power mode.

Figure 13: Definition of Start and Stop



Figure 14: Acknowledge Response From Receiver



### **Table 23: EEPROM Device Select Code**

The most significant bit (b7) is sent first

| SELECT CODE                          | DEVICE TYPE IDENTIFIER |    |    | CHIP ENABLE |     |     | RW  |    |
|--------------------------------------|------------------------|----|----|-------------|-----|-----|-----|----|
| JEEE CODE                            | b7                     | b6 | b5 | b4          | b3  | b2  | b1  | b0 |
| Memory Area Select Code (two arrays) | 1                      | 0  | 1  | 0           | SA2 | SA1 | SA0 | RW |
| Protection Register Select Code      | 0                      | 1  | 1  | 0           | SA2 | SA1 | SA0 | RW |

## **Table 24: EEPROM Operating Modes**

| MODE                 | RW BIT | WC         | BYTES | INITIAL SEQUENCE                                      |
|----------------------|--------|------------|-------|-------------------------------------------------------|
| Current Address Read | 1      | VIH or VIL | 1     | START, Device Select, $R\overline{W} = '1'$           |
| Random Address Read  | 0      | VIH or VIL | 1     | START, Device Select, $R\overline{W} = '0'$ , Address |
|                      | 1      | VIH or VIL | 1     | reSTART, Device Select, $R\overline{W} = '1'$         |
| Sequential Read      | 1      | VIH or VIL | ≥ 1   | Similar to Current or Random Address Read             |
| Byte Write           | 0      | VIL        | 1     | START, Device Select, $R\overline{W} = '0'$           |
| Page Write           | 0      | VIL        | ≤ 16  | START, Device Select, $R\overline{W} = '0'$           |

# Figure 15: SPD EEPROM Timing Diagram





### **Table 25: Serial Presence-Detect EEPROM DC Operating Conditions**

All voltages referenced to Vss; VDDSPD = +1.7V to +3.6V

| PARAMETER/CONDITION                                       | SYMBOL           | MIN          | MAX          | UNITS |
|-----------------------------------------------------------|------------------|--------------|--------------|-------|
| Supply Voltage                                            | VDDSPD           | 1.7          | 3.6          | V     |
| Input High Voltage: Logic 1; All inputs                   | ViH              | VDDSPD X 0.7 | VDDSPD + 0.5 | V     |
| Input Low Voltage: Logic 0; All inputs                    | VIL              | -0.6         | VDDSPD x 0.3 | V     |
| Output Low Voltage: IOUT = 3mA                            | Vol              | _            | 0.4          | V     |
| Input Leakage Current: VIN = GND to VDD                   | Iц               | 0.10         | 3            | μΑ    |
| Output Leakage Current: Vout = GND to VDD                 | ILO              | 0.05         | 3            | μΑ    |
| Standby Current:                                          | ISB              | 1.6          | 4            | μA    |
| Power Supply Current, READ: SCL clock frequency = 100 KHz | Icc <sub>R</sub> | 0.4          | 1            | mA    |
| Powr Supply Current, WRITE: SCL clock frequency = 100 KHz | Icc <sub>w</sub> | 2            | 3            | mA    |

### **Table 26: Serial Presence-Detect EEPROM AC Operating Conditions**

All voltages referenced to Vss; VDDSPD = +1.7V to +3.6V

| PARAMETER/CONDITION                                         | SYMBOL              | MIN | MAX | UNITS | NOTES |
|-------------------------------------------------------------|---------------------|-----|-----|-------|-------|
| SCL LOW to SDA data-out valid                               | <sup>t</sup> AA     | 0.2 | 0.9 | μs    | 1     |
| Time the bus must be free before a new transition can start | <sup>t</sup> BUF    | 1.3 |     | μs    |       |
| Data-out hold time                                          | <sup>t</sup> DH     | 200 |     | ns    |       |
| SDA and SCL fall time                                       | <sup>t</sup> F      |     | 300 | ns    | 2     |
| Data-in hold time                                           | tHD:DAT             | 0   |     | μs    |       |
| Start condition hold time                                   | tHD:STA             | 0.6 |     | μs    |       |
| Clock HIGH period                                           | <sup>t</sup> HIGH   | 0.6 |     | μs    |       |
| Noise suppression time constant at SCL, SDA inputs          | <sup>t</sup> l      |     | 50  | ns    |       |
| Clock LOW period                                            | <sup>t</sup> LOW    | 1.3 |     | μs    |       |
| SDA and SCL rise time                                       | <sup>t</sup> R      |     | 0.3 | μs    | 2     |
| SCL clock frequency                                         | fSCL                |     | 400 | KHz   |       |
| Data-in setup time                                          | <sup>t</sup> SU:DAT | 100 |     | ns    |       |
| Start condition setup time                                  | <sup>t</sup> SU:STA | 0.6 |     | μs    | 3     |
| Stop condition setup time                                   | <sup>t</sup> SU:STO | 0.6 |     | μs    |       |
| WRITE cycle time                                            | <sup>t</sup> WRC    |     | 10  | ms    | 4     |

- 1. To avoid spurious START and STOP conditions, a minimum delay is placed between SCL = 1 and the falling or rising edge of SDA.
- 2. This parameter is sampled.
- 3. For a reSTART condition, or following a WRITE cycle.
- 4. The SPD EEPROM WRITE cycle time (<sup>t</sup>WRC) is the time from a valid stop condition of a write sequence to the end of the EEPROM internal erase/program cycle. During the WRITE cycle, the EEPROM bus interface circuit is disabled, SDA remains HIGH due to pull-up resistor, and the EEPROM does not respond to its slave address.



# **Table 27: Serial Presence-Detect Matrix**

"1"/"0": Serial Data, "driven to HIGH"/"driven to LOW"

| BYTE | DESCRIPTION                                                 | ENTRY (VERSION)    | MT18HTF6472D | MT18HTF12872D | MT18HTF25672D |
|------|-------------------------------------------------------------|--------------------|--------------|---------------|---------------|
| 0    | Number of SPD Bytes Used by Micron                          | 128                | 80           | TBD           | TBD           |
| 1    | Total Number of Bytes in SPD Device                         | 256                | 08           | TBD           | TBD           |
| 2    | Fundamental Memory Type                                     | SDRAM DDR2         | 08           | TBD           | TBD           |
|      | Number of Row Addresses on<br>Assembly                      | 13 or 14           | 0D           | TBD           | TBD           |
|      | Number of Column Addresses on Assembly                      | 10                 | 0A           | TBD           | TBD           |
| 5    | DIMM Height and Module Ranks                                | 1.18in., Dual Rank | 61           | TBD           | TBD           |
|      | Module Data Width                                           | 64                 | 48           | TBD           | TBD           |
|      | Module Data Width (Continued)                               | 0                  | 00           | TBD           | TBD           |
|      | Module Voltage Interface Levels                             | SSTL 1.8V          | 05           | TBD           | TBD           |
|      | SDRAM Cycle Time, <sup>t</sup> CK (CAS Latency = 4)         | -53E<br>-40E       | 3D<br>50     | TBD           | TBD           |
|      | SDRAM Access from Clock, <sup>t</sup> AC (CAS Latency = 4)  | -53E<br>-40E       | 50<br>60     | TBD           | TBD           |
|      | Module Configuration Type                                   | ECC                | 02           | TBD           | TBD           |
|      | Refresh Rate/Type                                           | 7.81µs/SELF        | 82           | TBD           | TBD           |
|      | SDRAM Device Width (Primary SDRAM)                          | 8                  | 08           | TBD           | TBD           |
|      | Error-checking SDRAM Data Width                             | 8                  | 08           | TBD           | TBD           |
|      | Minimum Clock Delay, Back-to-Back<br>Random Column Access   | 1 clock            | 00           | TBD           | TBD           |
|      | Burst Lengths Supported                                     | 4, 8               | 0C           | TBD           | TBD           |
| 17   | Number of Banks on SDRAM Device                             | 4                  | 04           | TBD           | TBD           |
| 18   | CAS Latencies Supported                                     | 2, 3, 4            | 18           | TBD           | TBD           |
| 19   | Reserved                                                    | 0                  | 00           | TBD           | TBD           |
|      | DDR2 DIMM Type                                              | RDIMM              | 01           | TBD           | TBD           |
|      | SDRAM Module Attributes                                     |                    | 00           | TBD           | TBD           |
|      | SDRAM Device Attributes: General                            | Weak Driver        | 01           | TBD           | TBD           |
|      | SDRAM Cycle Time, <sup>t</sup> CK, (CAS Latency = 3)        | -53E<br>-40E       | 50<br>50     | TBD           | TBD           |
|      | SDRAM Access from CK, <sup>t</sup> AC, (CAS Latency = 3)    | -53E<br>-40E       | 50<br>60     | TBD           | TBD           |
| 25   | SDRAM Cycle Time, <sup>t</sup> CK, (CAS Latency = 2)        | N/A                | 00           | TBD           | TBD           |
|      | SDRAM Access from CK, <sup>t</sup> AC, (CAS<br>Latency = 2) | N/A                | 00           | TBD           | TBD           |
| 27   | Minimum Row Precharge Time, <sup>t</sup> RP                 | -53E<br>-40E       | 3C<br>3C     | TBD           | TBD           |
| 28   | Minimum Row Active to Row Active, <sup>t</sup> RRD          | -53E<br>-40E       | 1E<br>1E     | TBD           | TBD           |
| 29   | Minimum RAS# to CAS# Delay, <sup>t</sup> RCD                | -53E<br>-40E       | 3C<br>3C     | TBD           | TBD           |
| 30   | Minimum RAS# Pulse Width, <sup>t</sup> RAS                  | -53E<br>-40E       | 2D<br>2D     | TBD           | TBD           |
| 31   | Module Rank Density                                         | 256MB, 512MB, 1GB  | 40           | TBD           | TBD           |



### **Table 27: Serial Presence-Detect Matrix**

"1"/"0": Serial Data, "driven to HIGH"/"driven to LOW"

| BYTE   | DESCRIPTION                                                      | ENTRY (VERSION) | MT18HTF6472D  | MT18HTF12872D | MT18HTF25672D |
|--------|------------------------------------------------------------------|-----------------|---------------|---------------|---------------|
| 32     | Address and Command Setup Time,                                  | -53E            | 50            | TBD           | TBD           |
|        | <sup>t</sup> IS                                                  | -40E            | 60            |               |               |
| 33     | Address and Command Hold Time,                                   | -53E            | 50            | TBD           | TBD           |
|        | <sup>t</sup> IH                                                  | -40E            | 60            |               |               |
| 34     | Data/ Data Mask Input Setup Time,                                | -53E            | 35            | TBD           | TBD           |
|        | <sup>t</sup> DS                                                  | -40E            | 40            |               |               |
| 35     | Data/ Data Mask Input Hold Time,<br><sup>t</sup> DH              | -53E            | 35            | TBD           | TBD           |
| 26     |                                                                  | -40E            | 40<br>3C      | TBD           | TBD           |
| 36     | Write Recovery Time, <sup>t</sup> WR                             | F2F             |               |               |               |
| 37     | Write to Read CMD Delay, <sup>t</sup> WTR                        | -53E<br>-40E    | 1E<br>28      | TBD           | TBD           |
| 38     | Read to Precharge CMD Delay, <sup>t</sup> RTP                    | 401             | 1E            | TBD           | TBD           |
| 39     | Mem Analysis Probe                                               |                 | 00            | TBD           | TBD           |
| 40     | Extension for bytes 41 and 42                                    |                 | 00            | TBD           | TBD           |
| 41     | Min Active Auto Refresh Time, <sup>t</sup> RC                    |                 | 3C            | TBD           | TBD           |
| 42     | Minimum Auto Refresh to Active/                                  |                 | 4B            | TBD           | TBD           |
|        | Auto Refresh Command Period, <sup>t</sup> RFC                    |                 |               |               |               |
| 43     | SDRAM Device Max Cycle Time,                                     |                 | 80            | TBD           | TBD           |
|        | <sup>t</sup> CKMAX                                               |                 |               |               |               |
| 44     | SDRAM Device Max DQS-DQ Skew                                     | -53E            | 1E            | TBD           | TBD           |
| 4=     | Time, <sup>t</sup> DQSQ                                          | -40E            | 23            | <b>TDD</b>    |               |
| 45     | SDRAM Device Max Read Data Hold<br>Skew Factor, <sup>t</sup> QHS | -53E<br>-40E    | 28<br>2D      | TBD           | TBD           |
| 46     | PLL Relock Time                                                  | 401             | 0F            | TBD           | TBD           |
| 47-61  | Reserved                                                         | Reserved        | 00            | TBD           | TBD           |
| 62     | SPD Revision                                                     | Release 1.0     | 10            | 10            | 10            |
| 63     | Checksum For Bytes 0-62                                          | -53E            | 31            | TBD           | TBD           |
|        |                                                                  | -40E            | AE            | TBD           | TBD           |
| 64     | Manufacturer's JEDEC ID Code                                     | MICRON          | 2C            | 2C            | 2C            |
| 65-71  | Manufacturer's JEDEC ID Code                                     | (Continued)     | FF            | FF            | FF            |
| 72     | Manufacturing Location                                           | 01–12           | 01–0C         | 01–0C         | 01–0C         |
| 73-90  | Module Part Number (ASCII)                                       |                 | Variable Data | Variable Data | Variable Data |
| 91     | PCB Identification Code                                          | 1-9             | 01-09         | 01-09         | 01-09         |
| 92     | Identification Code (Continued)                                  | 0               | 00            | 00            | 00            |
| 93     | Year of Manufacture in BCD                                       |                 | Variable Data | Variable Data | Variable Data |
| 94     | Week of Manufacture in BCD                                       |                 | Variable Data | Variable Data | Variable Data |
| 95-98  | Module Serial Number                                             |                 | Variable Data | Variable Data | Variable Data |
| 99-127 | Manufacturer-Specific Data (RSVD)                                |                 | _             | -             | -             |



Figure 16: 240-pin DDR2 DIMM Dimensions



NOTE:

All dimensions are in inches (millimeters);  $\frac{MAX}{MIN}$  or typical where noted.

### **Data Sheet Designation**

Advance: This datasheet contains initial descriptions of products still under development. The Advance designation applies to MT18HTF12872D and MT18HTF25672D only.

**Preliminary:** Initial characterization limits, subject to change upon full characterization of production devices. The Preliminary designation applies to MT18HTF6472D only.



8000 S. Federal Way, P.O. Box 6, Boise, ID 83707-0006, Tel: 208-368-3900

E-mail: prodmktg@micron.com, Internet: http://www.micron.com, Customer Comment Line: 800-932-4992

Micron, the M logo, and the Micron logo are trademarks and/or service marks of Micron Technology, Inc.