## MITSUBISHI ELECTRIC CORPORATION

| SPEC.NAME           | Prepared by | H.Yamazoe  | R |  |  |  |
|---------------------|-------------|------------|---|--|--|--|
|                     | Checked by  | Y.Hayashi  | F |  |  |  |
| Customer's Std.Spec | Approved by | M.Abe      | V |  |  |  |
| Sid.Spec            | DATE        | 31 May '99 | ľ |  |  |  |

## INTEGRATED CIRCUIT

1. Type No. M37516M6-XXXHP

2. Function Single chip 8-bit microcomputer

3. Application Office automation, Household products etc.

4. Outline

4.1 Name 48P6D / 48P6Q (48pin 0.5mm pitch Plastic-molded LQFP)

4.2 Drawing No.

Circuit Drawing No.

6. Pin Configuration See Page 2

7. Related Documents

#### **DESCRIPTION**

The M37516M6-XXXHP is the 8-bit microcomputer based on the 740 family core technology.

The M37516M6-XXXHP is designed for the household products and office automation equipment and includes serial I/O functions, 8-bit timer, A-D converter, and  $I^2C$ -bus interface.

#### **FEATURES**

| LATIONEO                                 |                                       |
|------------------------------------------|---------------------------------------|
| ● Basic machine-language                 | instructions71                        |
| ●Minimum instruction exec                | cution time 0.5us                     |
| (at 8 MHz oscillation freq               | uency)                                |
| ● Memory size                            |                                       |
| ROM                                      | 24 Kbytes                             |
| RAM                                      | 640 bytes                             |
| ● Programmable input/outp                | ut ports                              |
| ●Interrupts                              | 17 sources, 16 vectors                |
| ●Timers                                  | 8-bit X 4                             |
| ● Serial I/O1                            | 8-bit X 1(UART or Clock-synchronized) |
| ● Serial I/O2                            | 8-bit X 1(Clock-synchronized)         |
| ● Multi-master I <sup>2</sup> C-bus inte | rface (option) 1 channel              |
| ●PWM                                     | 8-bit X 1                             |
| ● A-D converter                          | 10-bit X 8 channels                   |
| ●Watchdog timer                          | 16-bit X 1                            |
|                                          |                                       |

| ● Clock generating circuit                                     |
|----------------------------------------------------------------|
| In high-speed mode                                             |
| (at 8 MHz oscillation frequency)                               |
| In high-speed mode                                             |
| (at 4 MHz oscillation frequency)                               |
| In middle-speed mode                                           |
| (at 8 MHz oscillation frequency)                               |
| In low-speed mode                                              |
| (at 32 kHz oscillation frequency)                              |
| ● Power dissipation                                            |
| In high-speed mode34 mW                                        |
| (at 8 MHz oscillation frequency, at 5 V power source voltage)  |
| In low-speed mode60uW                                          |
| (at 32 kHz oscillation frequency, at 3 V power source voltage) |
| ●Operating temperature range20 to 85 C                         |

## **APPLICATION**

Office automation equipment, FA equipment, Household products, Consumer electronics, etc.



Fig. 1 M37516M6-XXXHP pin configuration



Fig. 2 Functional block diagram

## **PIN DESCRIPTION**

## Table 1 Pin description

| Pin                          | Name         | Functions                                                                                                                            | Function except a port function                                           |  |  |  |  |
|------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|--|--|--|--|
| Vcc, Vss                     | Power source | •Apply voltage of 2.7 V – 5.5 V to Vcc, and 0 V to Vss.                                                                              |                                                                           |  |  |  |  |
| CNVss                        | CNIVes input | •This pin controls the operation mode of the chip.                                                                                   |                                                                           |  |  |  |  |
| CINVSS                       | CNVss input  | •Normally connected to Vss.                                                                                                          |                                                                           |  |  |  |  |
| RESET                        | Reset input  | •Reset input pin for active "L."                                                                                                     |                                                                           |  |  |  |  |
| XIN                          | Clock input  | •Input and output pins for the clock generating circuit.                                                                             |                                                                           |  |  |  |  |
| AIN                          | Clock Input  | •Connect a ceramic resonator or quartz-crystal oscillator the oscillation frequency.                                                 | between the XIN and XOUT pins to set                                      |  |  |  |  |
| Хоит                         | Clock output | When an external clock is used, connect the clock sour<br>pin open.                                                                  | ce to the XIN pin and leave the XOUT                                      |  |  |  |  |
| P00/SIN2                     |              | •8-bit CMOS I/O port.                                                                                                                | Serial I/O2 function pins                                                 |  |  |  |  |
| P01/SOUT2                    |              | •I/O direction register allows each pin to be individually                                                                           |                                                                           |  |  |  |  |
| P02/SCLK2                    | I/O port P0  | programmed as either input or output.                                                                                                |                                                                           |  |  |  |  |
| P03/SRDY2                    |              | •CMOS compatible input level.                                                                                                        |                                                                           |  |  |  |  |
| P04-P07                      |              | •CMOS 3-state output structure.                                                                                                      |                                                                           |  |  |  |  |
| P10-P17                      | I/O port P1  | •P10 to P17 (8 bits) are enabled to output large current fo                                                                          | r LED drive.                                                              |  |  |  |  |
| P20/XCOUT                    |              | •8-bit CMOS I/O port.                                                                                                                | Sub-clock generating circuit I/O                                          |  |  |  |  |
| P21/XCIN                     |              | •I/O direction register allows each pin to be individually                                                                           | pins (connect a resonator)                                                |  |  |  |  |
| P22/SDA1                     |              | programmed as either input or output.                                                                                                | I <sup>2</sup> C-BUS interface function pins                              |  |  |  |  |
| P23/SCL1                     |              | •CMOS compatible input level.                                                                                                        |                                                                           |  |  |  |  |
| P24/SDA2/RxD<br>P25/SCL2/TxD | I/O port P2  | •P22 to P25 can be switched between CMOS compatible input level or SMBUS input level in the I <sup>2</sup> C-BUS interface function. | I <sup>2</sup> C-BUS interface function pin/<br>Serial I/O1 function pins |  |  |  |  |
| P26/SCLK                     |              | •P20, P21, P24 to P27: CMOS3-state output structure.                                                                                 | Serial I/O1 function pin                                                  |  |  |  |  |
| P27/CNTR0/<br>SRDY1          |              | •P24, P25: N-channel open-drain structure in the I <sup>2</sup> C-BUS interface function.                                            | Serial I/O1 function pin/<br>Timer X function pin                         |  |  |  |  |
|                              |              | •P22, P23: N-channel open-drain structure.                                                                                           | - A D composition of min                                                  |  |  |  |  |
| P30/AN0-                     | I/O port P3  | •8-bit CMOS I/O port with the same function as port P0.                                                                              | A-D converter input pin                                                   |  |  |  |  |
| P37/AN7                      | 70 port P3   | CMOS compatible input level.     CMOS 3-state output structure.                                                                      |                                                                           |  |  |  |  |
| P40/CNTR1                    |              | *8-bit CMOS I/O port with the same function as port P0.                                                                              | Timer Y function pin                                                      |  |  |  |  |
| P41/INT0                     |              | •CMOS compatible input level.                                                                                                        | Interrupt input pins                                                      |  |  |  |  |
| P42/INT1                     |              | •CMOS 3-state output structure.                                                                                                      |                                                                           |  |  |  |  |
| D4-/INT /0                   | I/O port P4  | SS S S State Surper Strasture.                                                                                                       | Interrupt input pins                                                      |  |  |  |  |
| P43/INT2/SCMP2               |              |                                                                                                                                      | SCMP2 output pin                                                          |  |  |  |  |
| P44/INT3/PWM                 |              |                                                                                                                                      | Interrupt input pin                                                       |  |  |  |  |
| F44/IIN 13/PVVIVI            |              |                                                                                                                                      | PWM output pin                                                            |  |  |  |  |
| P45-P47                      |              |                                                                                                                                      |                                                                           |  |  |  |  |

# FUNCTIONAL DESCRIPTION CENTRAL PROCESSING UNIT (CPU)

The M37516M6-XXXHP uses the standard 740 Family instruction set. Refer to the table of 740 Family addressing modes and machine instructions or the 740 Family Software Manual for details on the instruction set.

Machine-resident 740 Family instructions are as follows:

The FST and SLW instructions cannot be used.

The STP, WIT, MUL, and DIV instructions can be used.

## [CPU Mode Register (CPUM)] 003B16

The CPU mode register contains the stack page selection bit, etc.

The CPU mode register is allocated at address 003B16.



Fig. 3 Structure of CPU mode register

## **MEMORY**

## Special Function Register (SFR) Area

The Special Function Register area in the zero page contains control registers such as I/O ports and timers.

#### **RAM**

RAM is used for data storage and for stack area of subroutine calls and interrupts.

#### **ROM**

The first 128 bytes and the last 2 bytes of ROM are reserved for device testing and the rest is user area for storing programs.

## **Interrupt Vector Area**

The interrupt vector area contains reset and interrupt vectors.

## **Zero Page**

Access to this area with only 2 bytes is possible in the zero page addressing mode.

## **Special Page**

Access to this area with only 2 bytes is possible in the special page addressing mode.



Fig. 4 Memory map diagram

| 00016              | Port P0 (P0)                             | 002016             | Prescaler 12 (PRE12)                                         |
|--------------------|------------------------------------------|--------------------|--------------------------------------------------------------|
| 00116              | Port P0 direction register (P0D)         | 002116             | Timer 1 (T1)                                                 |
| 000216             | Port P1 (P1)                             | 002216             | Timer 2 (T2)                                                 |
| 000316             | Port P1 direction register (P1D)         | 002316             | Timer XY mode register (TM)                                  |
| 000416             | Port P2 (P2)                             | 002416             | Prescaler X (PREX)                                           |
| 000516             | Port P2 direction register (P2D)         | 002516             | Timer X (TX)                                                 |
| 000616             | Port P3 (P3)                             | 002616             | Prescaler Y (PREY)                                           |
| 000716             | Port P3 direction register (P3D)         | 002716             | Timer Y (TY)                                                 |
| 000816             | Port P4 (P4)                             | 002816             | Timer count source selection register (TCSS)                 |
| 000916             | Port P4 direction register (P4D)         | 002916             |                                                              |
| 000A16             |                                          | 002A16             |                                                              |
| 000B16             |                                          | 002B <sub>16</sub> | I <sup>2</sup> C data shift register (S0)                    |
| 000C16             |                                          | 002C16             | I <sup>2</sup> C address register (S0D)                      |
| 000D16             |                                          | 002D16             | I <sup>2</sup> C status register (S1)                        |
| 000E16             |                                          | 002E16             | I <sup>2</sup> C control register (S1D)                      |
| 000F16             |                                          | 002F <sub>16</sub> | I <sup>2</sup> C clock control register (S2)                 |
| 001016             |                                          | 003016             | I <sup>2</sup> C start/stop condition control register (S2D) |
| 001116             |                                          | 003116             |                                                              |
| 001216             |                                          | 003216             |                                                              |
| 001316             |                                          | 003316             |                                                              |
| 001416             |                                          | 003416             | A-D control register (ADCON)                                 |
| 001516             | Serial I/O2 control register1 (SIO2CON1) | 003516             | A-D conversion low-order register (ADL)                      |
| 001616             | Serial I/O2 control register2 (SIO2CON2) | 003616             | A-D conversion high-order register (ADH)                     |
| 001716             | Serial I/O2 register (SIO2)              | 003716             |                                                              |
| 001816             | Transmit/Receive buffer register (TB/RB) | 003816             | MISRG                                                        |
| 001916             | Serial I/O1 status register (SIOSTS)     | 003916             | Watchdog timer control register (WDTCON)                     |
| 001A16             | Serial I/O1 control register (SIOCON)    | 003A16             | Interrupt edge selection register (INTEDGE)                  |
| 001B <sub>16</sub> | UART control register (UARTCON)          | 003B <sub>16</sub> | CPU mode register (CPUM)                                     |
| 001C <sub>16</sub> | Baud rate generator (BRG)                | 003C <sub>16</sub> | Interrupt request register 1 (IREQ1)                         |
| 001D <sub>16</sub> | PWM control register (PWMCON)            | 003D16             | Interrupt request register 2 (IREQ2)                         |
| 001E <sub>16</sub> | PWM prescaler (PREPWM)                   | 003E16             | Interrupt control register 1 (ICON1)                         |
| 001F <sub>16</sub> | PWM register (PWM)                       | 003F16             | Interrupt control register 2 (ICON2)                         |

Fig. 5 Memory map of special function register (SFR)

## I/O PORTS

The I/O ports have direction registers which determine the input/output direction of each individual pin. Each bit in a direction register corresponds to one pin, and each pin can be set to be input port or output port.

When "0" is written to the bit corresponding to a pin, that pin becomes an input pin. When "1" is written to that bit, that pin becomes an output pin.

If data is read from a pin which is set to output, the value of the port output latch is read, not the value of the pin itself. Pins set to input are floating. If a pin set to input is written to, only the port output latch is written to and the pin remains floating.

Table 2 I/O port function

| Pin                                             | Name    | Input/Output                        | I/O Structure                                                                                                                                                                                                        | Non-Port Function                                                    | Related SFRs                                                         | Ref.No.                  |
|-------------------------------------------------|---------|-------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------|----------------------------------------------------------------------|--------------------------|
| P00/SIN2<br>P01/SOUT2<br>P02/SCLK2<br>P03/SRDY2 | Port P0 |                                     | CMOS compatible input level                                                                                                                                                                                          | Serial I/O2 function I/O                                             | Serial I/O2 control register                                         | (1)<br>(2)<br>(3)<br>(4) |
| P04-P07                                         |         |                                     | CMOS 3-state output                                                                                                                                                                                                  |                                                                      |                                                                      | (5)                      |
| P10-P17                                         | Port P1 |                                     |                                                                                                                                                                                                                      |                                                                      |                                                                      | (5)                      |
| P20/XCOUT<br>P21/XCIN                           |         |                                     |                                                                                                                                                                                                                      | Sub-clock generating circuit                                         | CPU mode register                                                    | (6)<br>(7)               |
| P22/SDA1<br>P23/SCL1                            |         |                                     | CMOS compatible input level CMOS/SMBUS input level (when selecting I <sup>2</sup> C-BUS interface function) N-channel open-drain output                                                                              | I <sup>2</sup> C-BUS interface function I/O                          | I <sup>2</sup> C control register                                    | (8)<br>(9)               |
| P24/SDA2/RxD<br>P25/SCL2/TxD                    | Port P2 | Input/output,<br>individual<br>bits | CMOS compatible input level CMOS/SMBUS input level (when selecting I <sup>2</sup> C-BUS interface function) CMOS 3-state output N-channel open-drain output (when selecting I <sup>2</sup> C-BUS interface function) | I <sup>2</sup> C-BUS interface function I/O Serial I/O1 function I/O | I <sup>2</sup> C control register<br>Serial I/O1 control<br>register | (10)<br>(11)             |
| P26/SCLK                                        |         |                                     |                                                                                                                                                                                                                      | Serial I/O1 function I/O                                             | Serial I/O1 control register                                         | (12)                     |
| P27/CNTR0/SRDY1                                 |         |                                     |                                                                                                                                                                                                                      | Serial I/O1 function I/O Timer X function I/O                        | Serial I/O1 control<br>register<br>Timer XY mode register            | (13)                     |
| P30/AN0—<br>P37/AN7                             | Port P3 |                                     |                                                                                                                                                                                                                      | A-D conversion input                                                 | A-D control register                                                 | (14)                     |
| P40/CNTR1                                       |         | 1                                   | CMOS compatible                                                                                                                                                                                                      | Timer Y function I/O                                                 | Timer XY mode register                                               | (15)                     |
| P41/INT0<br>P42/INT1                            |         |                                     | input level CMOS 3-state output                                                                                                                                                                                      | External interrupt input                                             | Interrupt edge selection register                                    | (16)                     |
| P43/INT2/SCMP2                                  | Port P4 |                                     |                                                                                                                                                                                                                      | External interrupt input<br>SCMP2 output                             | Interrupt edge selection register Serial I/O2 control register       | (17)                     |
| P44/INT3/PWM                                    |         |                                     |                                                                                                                                                                                                                      | External interrupt input PWM output                                  | Interrupt edge selection register PWM control register               | (18)                     |
| P45—P47                                         |         |                                     |                                                                                                                                                                                                                      |                                                                      |                                                                      | (5)                      |

| M37516M6-XXXHP | GNOK-M37516M6-XXXHP-50 | (MSETSU 2) | PA 8/54 |
|----------------|------------------------|------------|---------|
|----------------|------------------------|------------|---------|



Fig. 6 Port block diagram (1)



Fig. 7 Port block diagram (2)



Fig. 8 Port block diagram (3)

#### **INTERRUPTS**

Interrupts occur by 17 sources among 17 sources: seven external, nine internal, and one software.

## **Interrupt Control**

Each interrupt is controlled by an interrupt request bit, an interrupt enable bit, and the interrupt disable flag except for the software interrupt set by the BRK instruction. An interrupt occurs if the corresponding interrupt request and enable bits are "1" and the interrupt disable flag is "0".

Interrupt enable bits can be set or cleared by software.

Interrupt request bits can be cleared by software, but cannot be set by software.

The BRK instruction cannot be disabled with any flag or bit. The I (interrupt disable) flag disables all interrupts except the BRK instruction interrupt.

When several interrupts occur at the same time, the interrupts are received according to priority.

#### **Interrupt Operation**

By acceptance of an interrupt, the following operations are automatically performed:

- 1. The contents of the program counter and the processor status register are automatically pushed onto the stack.
- 2. The interrupt disable flag is set and the corresponding interrupt request bit is cleared.
- 3. The interrupt jump destination address is read from the vector table into the program counter.

#### ■Notes

When the active edge of an external interrupt (INTo-INT3, SCL/ SDA, CNTR<sub>0</sub>, CNTR<sub>1</sub>) is set, the corresponding interrupt request bit may also be set. Therefore, take the following sequence:

- 1. Disable the interrupt
- 2. Change the interrupt edge selection register (SCL/SDA interrupt pin polarity selection bit for SCL/SDA; the timer XY mode register for CNTR<sub>0</sub> and CNTR<sub>1</sub>)
- 3. Clear the interrupt request bit to "0"
- 4. Accept the interrupt.

Table 3 Interrupt vector addresses and priority

| Interrupt Source            | Priority | Vector Addre | sses (Note 1)      | Interrupt Request                                                                | Remarks                                     |
|-----------------------------|----------|--------------|--------------------|----------------------------------------------------------------------------------|---------------------------------------------|
| Interrupt Source            | Priority | High         | Low                | Generating Conditions                                                            | Remarks                                     |
| Reset (Note 2)              | 1        | FFFD16       | FFFC16             | At reset                                                                         | Non-maskable                                |
| INT <sub>0</sub>            | 2        | FFFB16       | FFFA16             | At detection of either rising or falling edge of INTo input                      | External interrupt (active edge selectable) |
| SCL, SDA                    | 3        | FFF916       | FFF816             | At detection of either rising or falling edge of ScL or SDA input                | External interrupt (active edge selectable) |
| INT1                        | 4        | FFF716       | FFF616             | At detection of either rising or falling edge of INT1 input                      | External interrupt (active edge selectable) |
| INT2                        | 5        | FFF516       | FFF416             | At detection of either rising or falling edge of INT2 input                      | External interrupt (active edge selectable) |
| INT3 / Serial I/O2          | 6        | FFF316       | FFF216             | At detection of either rising or falling edge of INT3 input                      | External interrupt (active edge selectable) |
| I <sup>2</sup> C            | 7        | FFF116       | FFF016             | At completion of data transfer                                                   |                                             |
| Timer X                     | 8        | FFEF16       | FFEE16             | At timer X underflow                                                             |                                             |
| Timer Y                     | 9        | FFED16       | FFEC16             | At timer Y underflow                                                             |                                             |
| Timer 1                     | 10       | FFEB16       | FFEA <sub>16</sub> | At timer 1 underflow                                                             | STP release timer underflow                 |
| Timer 2                     | 11       | FFE916       | FFE816             | At timer 2 underflow                                                             |                                             |
| Serial I/O1 reception       | 12       | FFE716       | FFE616             | At completion of serial I/O1 data reception                                      | Valid when serial I/O is selected           |
| Serial I/O1<br>Transmission | 13       | FFE516       | FFE416             | At completion of serial I/O1 transfer shift or when transmission buffer is empty | Valid when serial I/O is selected           |
| CNTR <sub>0</sub>           | 14       | FFE316       | FFE216             | At detection of either rising or falling edge of CNTRo input                     | External interrupt (active edge selectable) |
| CNTR1                       | 15       | FFE116       | FFE016             | At detection of either rising or falling edge of CNTR1 input                     | External interrupt (active edge selectable) |
| A-D converter               | 16       | FFDF16       | FFDE16             | At completion of A-D conversion                                                  |                                             |
| BRK instruction             | 17       | FFDD16       | FFDC16             | At BRK instruction execution                                                     | Non-maskable software interrupt             |

Notes 1: Vector addresses contain interrupt jump destination addresses.
2: Reset function in the same way as an interrupt with the highest priority.



Fig. 9 Interrupt control



Fig. 10 Structure of interrupt-related registers (1)

#### **TIMERS**

The M37516M6-XXXHP has four timers: timer X, timer Y, timer 1, and timer 2.

The division ratio of each timer or prescaler is given by 1/(n + 1), where n is the value in the corresponding timer or prescaler latch. All timers are count down. When the timer reaches "0016", an underflow occurs at the next count pulse and the corresponding timer latch is reloaded into the timer and the count is continued. When a timer underflows, the interrupt request bit corresponding to that timer is set to "1".



Fig. 11 Structure of timer XY mode register



Fig. 12 Structure of timer count source selection register

### **Timer 1 and Timer 2**

The count source of prescaler 12 is the oscillation frequency which is selected by timer 12 count source selection bit. The output of prescaler 12 is counted by timer 1 and timer 2, and a timer underflow sets the interrupt request bit.

#### Timer X and Timer Y

Timer X and Timer Y can each select in one of four operating modes by setting the timer XY mode register.

## (1) Timer Mode

The timer counts the count source selected by Timer count source selection bit.

## (2) Pulse Output Mode

The timer counts the count source selected by Timer count source selection bit. Whenever the contents of the timer reach "0016", the signal output from the CNTR<sub>0</sub> (or CNTR<sub>1</sub>) pin is inverted. If the CNTR<sub>0</sub> (or CNTR<sub>1</sub>) active edge selection bit is "0", output begins at " H".

If it is "1", output starts at "L". When using a timer in this mode, set the corresponding port P27 (or port P40) direction register to output mode.

## (3) Event Counter Mode

Operation in event counter mode is the same as in timer mode, except that the timer counts signals input through the CNTRo or CNTR<sub>1</sub> pin.

When the CNTR<sub>0</sub> (or CNTR<sub>1</sub>) active edge selection bit is "0", the rising edge of the CNTR<sub>0</sub> (or CNTR<sub>1</sub>) pin is counted.

When the CNTR<sub>0</sub> (or CNTR<sub>1</sub>) active edge selection bit is "1", the falling edge of the CNTR<sub>0</sub> (or CNTR<sub>1</sub>) pin is counted.

#### (4) Pulse Width Measurement Mode

If the CNTR<sub>0</sub> (or CNTR<sub>1</sub>) active edge selection bit is "0", the timer counts the selected signals by the count source selection bit while the CNTR<sub>0</sub> (or CNTR<sub>1</sub>) pin is at "H". If the CNTR<sub>0</sub> (or CNTR<sub>1</sub>) active edge selection bit is "1", the timer counts it while the CNTRo (or CNTR1) pin is at "L".

The count can be stopped by setting "1" to the timer X (or timer Y) count stop bit in any mode. The corresponding interrupt request bit is set each time a timer underflows.

#### ■Note

When switching the count source by the timer 12, X and Y count source bit, the value of timer count is altered in unconsiderable amount owing to generating of a thin pulses in the count input signals.

Therefore, select the timer count source before set the value to the prescaler and the timer.



Fig. 13 Block diagram of timer X, timer Y, timer 1, and timer 2

#### SERIAL I/01

Serial I/O1 can be used as either clock synchronous or asynchronous (UART) serial I/O. A dedicated timer is also provided for baud rate generation.

## (1) Clock Synchronous Serial I/O Mode

Clock synchronous serial I/O mode can be selected by setting the serial I/O mode selection bit of the serial I/O1 control register (bit 6 of address 001A16) to "1".

For clock synchronous serial I/O, the transmitter and the receiver must use the same clock. If an internal clock is used, transfer is started by a write signal to the TB/RB.



Fig. 14 Block diagram of clock synchronous serial I/O1



Fig. 15 Operation of clock synchronous serial I/O1 function

## (2) Asynchronous Serial I/O (UART) Mode

Clock asynchronous serial I/O mode (UART) can be selected by clearing the serial I/O1 mode selection bit (b6) of the serial I/O1 control register to "0".

Eight serial data transfer formats can be selected, and the transfer formats used by a transmitter and receiver must be identical.

The transmit and receive shift registers each have a buffer, but the

two buffers have the same address in memory. Since the shift register cannot be written to or read from directly, transmit data is written to the transmit buffer register, and receive data is read from the receive buffer register.

The transmit buffer register can also hold the next data to be transmitted, and the receive buffer register can hold a character while the next character is being received.



Fig.16 Block diagram of UART serial I/O1



Fig. 17 Operation of UART serial I/O1 function

## [Transmit Buffer Register/Receive Buffer Register (TB/RB)] 001816

The transmit buffer register and the receive buffer register are located at the same address. The transmit buffer is write-only and the receive buffer is read-only. If a character bit length is 7 bits, the MSB of data stored in the receive buffer is "0".

#### [Serial I/O1 Status Register (SIOSTS)] 001916

The read-only serial I/O1 status register consists of seven flags (bits 0 to 6) which indicate the operating status of the serial I/O1 function and various errors.

Three of the flags (bits 4 to 6) are valid only in UART mode.

The receive buffer full flag (bit 1) is cleared to "0" when the receive buffer register is read.

If there is an error, it is detected at the same time that data is transferred from the receive shift register to the receive buffer register, and the receive buffer full flag is set. A write to the serial I/O1 status register clears all the error flags OE, PE, FE, and SE (bit 3 to bit 6, respectively). Writing "0" to the serial I/O1 enable bit SIOE (bit 7 of the serial I/O1 control register) also clears all the status flags, including the error flags.

Bits 0 to 6 of the serial I/O1 status register are initialized to "0" at reset, but if the transmit enable bit (bit 4) of the serial I/O1 control register has been set to "1", the transmit shift completion flag (bit 2) and the transmit buffer empty flag (bit 0) become "1".

## Serial I/O1 Control Register (SIOCON)] 001A16

The serial I/O1 control register consists of eight control bits for the serial I/O1 function.

## [UART Control Register (UARTCON)] 001B16

The UART control register consists of four control bits (bits 0 to 3) which are valid when asynchronous serial I/O is selected and set the data format of an data transfer and one bit (bit 4) which is always valid and sets the output structure of the P25/TxD pin.

## [Baud Rate Generator (BRG)] 001C16

The baud rate generator determines the baud rate for serial trans-

The baud rate generator divides the frequency of the count source by 1/(n + 1), where n is the value written to the baud rate generator.

#### ■Note

When using the serial I/O1, clear the I<sup>2</sup>C-BUS interface enable bit to "0" or the SCL/SDA pin selection bit to "0".



Fig. 18 Structure of serial I/O1 control registers

#### Serial I/O2

The serial I/O2 can be operated only as the clock synchronous type. As a synchronous clock for serial transfer, either internal clock or external clock can be selected by the serial I/O2 synchronous clock selection bit (b6) of serial I/O2 control register 1.

The internal clock incorporates a dedicated divider and permits selecting 6 types of clock by the internal synchronous clock selection bit (b2, b1, b0) of serial I/O2 control register 1.

Regarding Sout2 and Sclk2 being output pins, either CMOS output format or N-channel open-drain output format can be selected by the P01/Sout2, P02/Sclk2 P-channel output disable bit (b7) of serial I/O2 control register 1.

When the internal clock has been selected, a transfer starts by a write signal to the serial I/O2 register (address 001716). After completion of data transfer, the level of the Soutz pin goes to high impedance automatically but bit 7 of the serial I/O2 control register 2 is not set to "1" automatically.

When the external clock has been selected, the contents of the serial I/O2 register is continuously sifted while transfer clocks are input. Accordingly, control the clock externally. Note that the Soutz pin does not go to high impedance after completion of data transfer.

To cause the Sout2 pin to go to high impedance in the case where the external clock is selected, set bit 7 of the serial I/O2 control register 2 to "1" when Sclk2 is "H" after completion of data transfer. After the next data transfer is started (the transfer clock falls), bit 7 of the serial I/O2 control register 2 is set to "0" and the Sout2 pin is put into the active state.

Regardless of the internal clock to external clock, the interrupt request bit is set after the number of bits (1 to 8 bits) selected by the optional transfer bit is transferred. In case of a fractional number of bits less than 8 bits as the last data, the received data to be stored in the serial I/O2 register becomes a fractional number of bits close to MSB if the transfer direction selection bit of serial I/O2 control register 1 is LSB first, or a fractional number of bits close to LSB if the said bit is MSB first. For the remaining bits, the previously received data is shifted.

At transmit operation using the clock synchronous serial I/O, the SCMP2 signal can be output by comparing the state of the transmit pin SOUT2 with the state of the receive pin SIN2 in synchronization with a rise of the transfer clock. If the output level of the SOUT2 pin is equal to the input level to the SIN2 pin, "L" is output from the SCMP2 pin. If not, "H" is output. At this time, an INT2 interrupt request can also be generated. Select a valid edge by bit 2 of the interrupt edge selection register (address 003A16).

## [Serial I/O2 Control Registers 1, 2] SIO2CON1 / SIO2CON2

The serial I/O2 control registers 1 and 2 are containing various selection bits for serial I/O2 control as shown in Figure 19.



Fig. 19 Structure of Serial I/O2 control registers 1, 2



Fig. 20 Block diagram of Serial I/O2



Fig. 21 Timing chart of Serial I/O2



Fig. 22 ScMP2 output operation

## MULTI-MASTER I2C-BUS INTERFACE

The multi-master I<sup>2</sup>C-BUS interface is a serial communications circuit, conforming to the Philips I<sup>2</sup>C-BUS data transfer format. This interface, offering both arbitration lost detection and a synchronous functions, is useful for the multi-master serial communications.

Figure 23 shows a block diagram of the multi-master I<sup>2</sup>C-BUS interface and Table 4 lists the multi-master I<sup>2</sup>C-BUS interface functions.

This multi-master I<sup>2</sup>C-BUS interface consists of the I<sup>2</sup>C address register, the I<sup>2</sup>C data shift register, the I<sup>2</sup>C clock control register, the I<sup>2</sup>C control register, the I<sup>2</sup>C status register, the I<sup>2</sup>C start/stop condition control register and other control circuits.

When using the multi-master I<sup>2</sup>C-BUS interface, set 1 MHz or more to  $\emptyset$ .

Note: Mitsubishi Electric Corporation assumes no responsibility for infringement of any third-party's rights or originating in the use of the connection control function between the  $I^2\text{C-BUS}$  interface and the ports SCL1, SCL2, SDA1 and SDA2 with the bit 6 of I<sup>2</sup>C control register (002E16).

Table 4 Multi-master I<sup>2</sup>C-BUS interface functions

| Item                | Function                                                                                                                                             |
|---------------------|------------------------------------------------------------------------------------------------------------------------------------------------------|
| Format              | In conformity with Philips I <sup>2</sup> C-BUS standard: 10-bit addressing format 7-bit addressing format High-speed clock mode Standard clock mode |
| Communication mode  | In conformity with Philips I <sup>2</sup> C-BUS standard: Master transmission Master reception Slave transmission Slave reception                    |
| SCL clock frequency | 16.1 kHz to 400 kHz (at $\emptyset$ = 4 MHz)                                                                                                         |

System clock  $\emptyset = f(XIN)/2$  (high-speed mode)  $\emptyset = f(XIN)/8$  (middle-speed mode)



Fig. 23 Block diagram of multi-master I<sup>2</sup>C-BUS interface

\*: Purchase of MITSUBISHI ELECTRIC CORPORATIONS I2C components conveys a license under the Philips I2C Patent Rights to use these components an I<sup>2</sup>C system, provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips.

## [I<sup>2</sup>C Data Shift Register (S0)] 002B<sub>16</sub>

The  $I^2C$  data shift register (S0 : address 002B16) is an 8-bit shift register to store receive data and write transmit data.

When transmit data is written into this register, it is transferred to the outside from bit 7 in synchronization with the SCL clock, and each time one-bit data is output, the data of this register are shifted by one bit to the left. When data is received, it is input to this register from bit 0 in synchronization with the SCL clock, and each time one-bit data is input, the data of this register are shifted by one bit to the left. The minimum 2 machine cycles are required from the rising of the SCL clock until input to this register.

The  $I^2C$  data shift register is in a write enable status only when the  $I^2C$ -BUS interface enable bit (ES0 bit : bit 3 of address 002E16) of the  $I^2C$  control register is "1". The bit counter is reset by a write instruction to the  $I^2C$  data shift register. When both the ES0 bit and the MST bit of the  $I^2C$  status register (address 002D16) are "1," the SCL is output by a write instruction to the  $I^2C$  data shift register. Reading data from the  $I^2C$  data shift register is always enabled regardless of the ES0 bit value.

## [I<sup>2</sup>C Address Register (S0D)] 002C<sub>16</sub>

The I<sup>2</sup>C address register (address 002C16) consists of a 7-bit slave address and a read/write bit. In the addressing mode, the slave address written in this register is compared with the address data to be received immediately after the START condition is detected.

#### •Bit 0: Read/write bit (RWB)

This is not used in the 7-bit addressing mode. In the 10-bit addressing mode, the first address data to be received is compared with the contents (SAD6 to SAD0 + RWB) of the  $\rm I^2C$  address register.

The RWB bit is cleared to "0" automatically when the stop condition is detected.

## •Bits 1 to 7: Slave address (SAD0-SAD6)

These bits store slave addresses. Regardless of the 7-bit address



Fig. 24 Structure of I<sup>2</sup>C address register

## [I<sup>2</sup>C Clock Control Register (S2)] 002F<sub>16</sub>

The  $I^2C$  clock control register (address 002F16) is used to set ACK control, SCL mode and SCL frequency.

#### •Bits 0 to 4: SCL frequency control bits (CCR0-CCR4)

These bits control the SCL frequency. Refer to Table 5.

#### •Bit 5: SCL mode specification bit (FAST MODE)

This bit specifies the SCL mode. When this bit is set to "0," the standard clock mode is selected. When the bit is set to "1," the high-speed clock mode is selected.

When connecting the bus of the high-speed mode  $I^2C$  bus standard (maximum 400 kbits/s), use 8 MHz or more oscillation frequency f(XIN) and 2 division clock.

#### •Bit 6: ACK bit (ACK BIT)

This bit sets the SDA status when an ACK clock\* is generated. When this bit is set to "0," the ACK return mode is selected and SDA goes to "L" at the occurrence of an ACK clock. When the bit is set to "1," the ACK non-return mode is selected. The SDA is held in the "H" status at the occurrence of an ACK clock.

However, when the slave address agree with the address data in the reception of address data at ACK BIT = "0," the SDA is automatically made "L" (ACK is returned). If there is a disagreement between the slave address and the address data, the SDA is automatically made "H" (ACK is not returned).

\*ACK clock: Clock for acknowledgment

#### •Bit 7: ACK clock bit (ACK)

This bit specifies the mode of acknowledgment which is an acknowledgment response of data transfer. When this bit is set to "0," the no ACK clock mode is selected. In this case, no ACK clock occurs after data transmission. When the bit is set to "1," the ACK clock mode is selected and the master generates an ACK clock each completion of each 1-byte data transfer. The device for transmitting address data and control data releases the SDA at the occurrence of an ACK clock (makes SDA "H") and receives the ACK bit generated by the data receiving device.

**Note:** Do not write data into the  $I^2C$  clock control register during transfer. If data is written during transfer, the  $I^2C$  clock generator is reset, so that data cannot be transferred normally.



Fig. 25 Structure of I<sup>2</sup>C clock control register

Table 5 Set values of I<sup>2</sup>C clock control register and SCL frequency

|      | Setting value of CCR4–CCR0 |      |      |      |                           | SCL frequency (at $\phi = 4$ MHz, unit : kHz) |  |
|------|----------------------------|------|------|------|---------------------------|-----------------------------------------------|--|
| CCR4 | CCR3                       | CCR2 | CCR1 | CCR0 | Standard clock mode       | High-speed clock mode                         |  |
| 0    | 0                          | 0    | 0    | 0    | Setting disabled          | Setting disabled                              |  |
| 0    | 0                          | 0    | 0    | 1    | Setting disabled          | Setting disabled                              |  |
| 0    | 0                          | 0    | 1    | 0    | Setting disabled          | Setting disabled                              |  |
| 0    | 0                          | 0    | 1    | 1    | - (Note 2)                | 333                                           |  |
| 0    | 0                          | 1    | 0    | 0    | - (Note 2)                | 250                                           |  |
| 0    | 0                          | 1    | 0    | 1    | 100                       | 400 (Note 3)                                  |  |
| 0    | 0                          | 1    | 1    | 0    | 83.3                      | 166                                           |  |
| :    | :                          | :    | ÷    | :    | 500/CCR value<br>(Note 3) | 1000/CCR value<br>(Note 3)                    |  |
| 1    | 1                          | 1    | 0    | 1    | 17.2                      | 34.5                                          |  |
| 1    | 1                          | 1    | 1    | 0    | 16.6                      | 33.3                                          |  |
| 1    | 1                          | 1    | 1    | 1    | 16.1                      | 32.3                                          |  |

Notes 1: Duty of SCL clock output is 50 %. The duty becomes 35 to 45 % only when the high-speed clock mode is selected and CCR value = 5 (400 kHz, at  $\phi$  = 4 MHz). "H" duration of the clock fluctuates from -4 to +2 machine cycles in the standard clock mode, and fluctuates from -2 to +2 machine cycles in the high-speed clock mode. In the case of negative fluctuation, the frequency does not increase because "L" duration is extended instead of "H" duration reduction.

These are value when SCL clock synchronization by the synchronous function is not performed. CCR value is the decimal notation value of the SCL frequency control bits CCR4 to CCR0.

- 2: Each value of SCL frequency exceeds the limit at  $\phi$  = 4 MHz or more. When using these setting value, use  $\phi$  of 4 MHz or less.

## [I<sup>2</sup>C Control Register (S1D)] 002E<sub>16</sub>

The I<sup>2</sup>C control register (address 002E<sub>16</sub>) controls data communication format.

#### •Bits 0 to 2: Bit counter (BC0-BC2)

These bits decide the number of bits for the next 1-byte data to be transmitted. The I<sup>2</sup>C interrupt request signal occurs immediately after the number of count specified with these bits (ACK clock is added to the number of count when ACK clock is selected by ACK clock bit (bit 7 of address 002F16)) have been transferred, and BC0 to BC2 are returned to "0002"

Also when a START condition is received, these bits become "0002" and the address data is always transmitted and received in

#### •Bit 3: I<sup>2</sup>C interface enable bit (ES0)

This bit enables to use the multi-master I<sup>2</sup>C-BUS interface. When this bit is set to "0," the use disable status is provided, so that the SDA and the SCL become high-impedance. When the bit is set to "1," use of the interface is enabled.

When ES0 = "0," the following is performed.

- PIN = "1," BB = "0" and AL = "0" are set (which are bits of the I2C status register at address 002D16).
- Writing data to the I<sup>2</sup>C data shift register (address 002B<sub>16</sub>) is disabled.

#### •Bit 4: Data format selection bit (ALS)

This bit decides whether or not to recognize slave addresses. When this bit is set to "0," the addressing format is selected, so that address data is recognized. When a match is found between a slave address and address data as a result of comparison or when a general call (refer to "I<sup>2</sup>C Status Register." bit 1) is received, transfer processing can be performed. When this bit is set to "1," the free data format is selected, so that slave addresses are not recognized.

#### •Bit 5: Addressing format selection bit (10BIT SAD)

This bit selects a slave address specification format. When this bit is set to "0," the 7-bit addressing format is selected. In this case, only the high-order 7 bits (slave address) of the I<sup>2</sup>C address register (address 002C16) are compared with address data. When this bit is set to "1," the 10-bit addressing format is selected, and all the bits of the I<sup>2</sup>C address register are compared with address

## •Bit 6: SDA/SCL pin selection bit

This bit selects the input/output pins of SCL and SDA of the multimaster I<sup>2</sup>C-BUS interface.

#### •Bit 7: I2C-BUS interface pin input level selection bit

This bit selects the input level of the SCL and SDA pins of the multi-master I2C-BUS interface.



Fig. 26 SDA/SCL pin selection bit



Fig. 27 Structure of I<sup>2</sup>C control register

## [I<sup>2</sup>C Status Register (S1)] 002D<sub>16</sub>

The I<sup>2</sup>C status register (address 002D<sub>16</sub>) controls the I<sup>2</sup>C-BUS interface status. The low-order 4 bits are read-only bits and the high-order 4 bits can be read out and written to.

Set "00002" to the low-order 4 bits, because these bits become the reserved bits at writing.

#### •Bit 0: Last receive bit (LRB)

This bit stores the last bit value of received data and can also be used for ACK receive confirmation. If ACK is returned when an ACK clock occurs, the LRB bit is set to "0." If ACK is not returned, this bit is set to "1." Except in the ACK mode, the last bit value of received data is input. The state of this bit is changed from "1" to "0" by executing a write instruction to the I<sup>2</sup>C data shift register (address 002B16).

#### •Bit 1: General call detecting flag (AD0)

When the ALS bit is "0", this bit is set to "1" when a general call\* whose address data is all "0" is received in the slave mode. By a general call of the master device, every slave device receives control data after the general call. The AD0 bit is set to "0" by detecting the STOP condition or START condition, or reset.

\*General call: The master transmits the general call address "0016" to all slaves.

#### •Bit 2: Slave address comparison flag (AAS)

This flag indicates a comparison result of address data when the ALS bit is "0".

- ① In the slave receive mode, when the 7-bit addressing format is selected, this bit is set to "1" in one of the following conditions:
  - The address data immediately after occurrence of a START condition agrees with the slave address stored in the high-order 7 bits of the I<sup>2</sup>C address register (address 002C16).
  - · A general call is received.
- ② In the slave receive mode, when the 10-bit addressing format is selected, this bit is set to "1" with the following condition:
  - When the address data is compared with the I<sup>2</sup>C address register (8 bits consisting of slave address and RWB bit), the first bytes agree.
- ③ This bit is set to "0" by executing a write instruction to the I<sup>2</sup>C data shift register (address 002B16) when ES0 is set to "1" or recet

#### •Bit 3: Arbitration lost\* detecting flag (AL)

In the master transmission mode, when the SDA is made "L" by any other device, arbitration is judged to have been lost, so that this bit is set to "1." At the same time, the TRX bit is set to "0," so that immediately after transmission of the byte whose arbitration was lost is completed, the MST bit is set to "0." The arbitration lost can be detected only in the master transmission mode. When arbitration is lost during slave address transmission, the TRX bit is set to "0" and the reception mode is set. Consequently, it becomes possible to detect the agreement of its own slave address and address data transmitted by another master device.

\*Arbitration lost :The status in which communication as a master is disabled.

#### •Bit 4: SCL pin low hold bit (PIN)

This bit generates an interrupt request signal. Each time 1-byte data is transmitted, the PIN bit changes from "1" to "0." At the same time, an interrupt request signal occurs to the CPU. The PIN bit is set to "0" in synchronization with a falling of the last clock (including the ACK clock) of an internal clock and an interrupt request signal occurs in synchronization with a falling of the PIN bit. When the PIN bit is "0," the SCL is kept in the "0" state and clock generation is disabled. Figure 29 shows an interrupt request signal generating timing chart.

The PIN bit is set to "1" in one of the following conditions:

- Executing a write instruction to the I<sup>2</sup>C data shift register (address 002B<sub>16</sub>). (This is the only condition which the prohibition of the internal clock is released and data can be communicated except for the start condition detection.)
- When the ES0 bit is "0"
- At reset
- When writing "1" to the PIN bit by software

The conditions in which the PIN bit is set to "0" are shown below:

- Immediately after completion of 1-byte data transmission (including when arbitration lost is detected)
- Immediately after completion of 1-byte data reception
- In the slave reception mode, with ALS = "0" and immediately after completion of slave address agreement or general call address reception
- In the slave reception mode, with ALS = "1" and immediately after completion of address data reception

#### •Bit 5: Bus busy flag (BB)

This bit indicates the status of use of the bus system. When this bit is set to "0," this bus system is not busy and a START condition can be generated. The BB flag is set/reset by the SCL, SDA pins input signal regardless of master/slave. This flag is set to "1" by detecting the start condition, and is set to "0" by detecting the stop condition. The condition of these detecting is set by the start/stop condition setting bits (SSC4–SSC0) of the  $I^2$ C start/stop condition control register (address 003016). When the ES0 bit of the  $I^2$ C control register (address 002E16) is "0" or reset, the BB flag is set to "0"

For the writing function to the BB flag, refer to the sections "START Condition Generating Method" and "STOP Condition Generating Method" described later.

## •Bit 6: Communication mode specification bit (transfer direction specification bit: TRX)

This bit decides a direction of transfer for data communication. When this bit is "0," the reception mode is selected and the data of a transmitting device is received. When the bit is "1," the transmission mode is selected and address data and control data are output onto the SDA in synchronization with the clock generated on the SCL.

This bit is set/reset by software and hardware. About set/reset by hardware is described below. This bit is set to "1" by hardware when all the following conditions are satisfied:

- When ALS is "0"
- In the slave reception mode or the slave transmission mode
- When the R/W bit reception is "1"

This bit is set to "0" in one of the following conditions:

- · When arbitration lost is detected.
- When a STOP condition is detected.
- When writing "1" to this bit by software is invalid by the START condition duplication preventing function (Note).
- With MST = "0" and when a START condition is detected.
- With MST = "0" and when ACK non-return is detected.
- At reset

## •Bit 7: Communication mode specification bit (master/slave specification bit: MST)

This bit is used for master/slave specification for data communication. When this bit is "0," the slave is specified, so that a START condition and a STOP condition generated by the master are received, and data communication is performed in synchronization with the clock generated by the master. When this bit is "1," the master is specified and a START condition and a STOP condition are generated. Additionally, the clocks required for data communication are generated on the SCL.

This bit is set to "0" in one of the following conditions.

- Immediately after completion of 1-byte data transfer when arbitration lost is detected
- When a STOP condition is detected.
- Writing "1" to this bit by software is invalid by the START condition duplication preventing function (**Note**).
- At reset

Note: START condition duplication preventing function

The MST, TRX, and BB bits is set to "1" at the same time after confirming that the BB flag is "0" in the procedure of a START condition occurrence. However, when a START condition by another master device occurs and the BB flag is set to "1" immediately after the contents of the BB flag is confirmed, the START condition duplication preventing function makes the writing to the MST and TRX bits invalid. The duplication preventing function becomes valid from the rising of the BB flag to reception completion of slave address.



Fig. 28 Structure of I<sup>2</sup>C status register



Fig. 29 Interrupt request signal generating timing

## **START Condition Generating Method**

When writing "1" to the MST, TRX, and BB bits of the I<sup>2</sup>C status register (address 002D16) at the same time after writing the slave address to the I<sup>2</sup>C data shift register (address 002B16) with the condition in which the ES0 bit of the I<sup>2</sup>C control register (address 002E16) is "1" and the BB flag is "0", a START condition occurs. After that, the bit counter becomes "0002" and an SCL for 1 byte is output. The START condition generating timing is different in the standard clock mode and the high-speed clock mode. Refer to Figure 30, the START condition generating timing diagram, and Table 6, the START condition generating timing table.



Fig. 30 START condition generating timing diagram

Table 6 START condition generating timing table

| Item       | Standard clock mode | High-speed clock mode |
|------------|---------------------|-----------------------|
| Setup time | 5.0 us (20 cycles)  | 2.5 us (10 cycles)    |
| Hold time  | 5.0 us (20 cycles)  | 2.5 us (10 cycles)    |

**Note:** Absolute time at  $\emptyset$  = 4 MHz. The value in parentheses denotes the number of  $\emptyset$  cycles.

#### **STOP Condition Generating Method**

When the ES0 bit of the I<sup>2</sup>C control register (address 002E16) is "1," write "1" to the MST and TRX bits, and write "0" to the BB bit of the I<sup>2</sup>C status register (address 002D16) simultaneously. Then a STOP condition occurs. The STOP condition generating timing is different in the standard clock mode and the high-speed clock mode. Refer to Figure 31, the STOP condition generating timing diagram, and Table 7, the STOP condition generating timing table.



Fig. 31 STOP condition generating timing diagram

Table 7 STOP condition generating timing table

| Item       | Standard clock mode | High-speed clock mode |
|------------|---------------------|-----------------------|
| Setup time | 5.0 us (20 cycles)  | 3.0 us (12 cycles)    |
| Hold time  | 4.5 us (18 cycles)  | 2.5 us (10 cycles)    |

**Note:** Absolute time at  $\not = 4$  MHz. The value in parentheses denotes the number of  $\not = 2$  cycles.

## **START/STOP Condition Detecting Operation**

The START/STOP condition detection operations are shown in Figures 32, 33, and Table 8. The START/STOP condition is set by the START/STOP condition set bit.

The START/STOP condition can be detected only when the input signal of the SCL and SDA pins satisfy three conditions: SCL release time, setup time, and hold time (see Table 8).

The BB flag is set to "1" by detecting the START condition and is reset to "0" by detecting the STOP condition.

The BB flag set/reset timing is different in the standard clock mode and the high-speed clock mode. Refer to Table 8, the BB flag set/reset time.

Note: When a STOP condition is detected in the slave mode (MST = 0), an interrupt request signal "IICIRQ" occurs to the CPU.



Fig. 32 START condition detecting timing diagram



Fig. 33 STOP condition detecting timing diagram

Table 8 START condition/STOP condition detecting conditions

|                            | Standard clock mode                                                                 | High-speed clock mode |  |
|----------------------------|-------------------------------------------------------------------------------------|-----------------------|--|
| SCL release time           | SCC value + 1 cycle (6.25 us)                                                       | 4 cycles (1.0 us)     |  |
| Setup time                 | $\frac{\text{SCC value} + 1}{2}  \text{cycle} < 4.0 \text{ us } (3.125 \text{ us})$ | 2 cycles (1.0 us)     |  |
| Hold time                  | $\frac{\text{SCC value} + 1}{2} \text{ cycle} < 4.0 \text{ us } (3.125 \text{ us})$ | 2 cycles (0.5 us)     |  |
| BB flag set/<br>reset time | $\frac{\text{SCC value } -1}{2} + 2 \text{ cycles } (3.375 \text{ us})$             | 3.5 cycles (0.875 us) |  |

Note: Unit : Cycle number of system clock  $\emptyset$ 

SSC value is the decimal notation value of the START/STOP condition set bits SSC4 to SSC0. Do not set "0" or an odd number to SSC value. The value in parentheses is an example when the  $I^2$ C START/STOP condition control register is set to "1816" at  $\emptyset = 4$  MHz.

## [I<sup>2</sup>C START/STOP Condition Control Register (S2D)] 003016

The I<sup>2</sup>C START/STOP condition control register (address 003016) controls START/STOP condition detection.

#### •Bits 0 to 4: START/STOP condition set bit (SSC4-SSC0)

SCL release time, setup time, and hold time change the detection condition by value of the main clock divide ratio selection bit and the oscillation frequency f(XIN) because these time are measured by the internal system clock. Accordingly, set the proper value to the START/STOP condition set bits (SSC4 to SSC0) in considered of the system clock frequency. Refer to Table 8.

Do not set "000002" or an odd number to the START/STOP condition set bit (SSC4 to SSC0).

Refer to Table 9, the recommended set value to START/STOP condition set bits (SSC4-SSC0) for each oscillation frequency.

#### •Bit 5: SCL/SDA interrupt pin polarity selection bit (SIP)

An interrupt can occur when detecting the falling or rising edge of the SCL or SDA pin. This bit selects the polarity of the SCL or SDA pin interrupt pin.

## •Bit 6: SCL/SDA interrupt pin selection bit (SIS)

This bit selects the pin of which interrupt becomes valid between the SCL pin and the SDA pin.

Note: When changing the setting of the SCL/SDA interrupt pin polarity selection bit, the SCL/SDA interrupt pin selection bit, or the I<sup>2</sup>C-BUS interface enable bit ES0, the SCL/SDA interrupt request bit may be set. When selecting the SCL/SDA interrupt source, disable the interrupt before the SCL/SDA interrupt pin polarity selection bit, the SCL/ SDA interrupt pin selection bit, or the I<sup>2</sup>C-BUS interface enable bit ES0 is set. Reset the request bit to "0" after setting these bits, and enable the interrupt.

#### Address Data Communication

There are two address data communication formats, namely, 7-bit addressing format and 10-bit addressing format. The respective address communication formats are described below.

#### ① 7-bit addressing format

To adapt the 7-bit addressing format, set the 10BIT SAD bit of the I<sup>2</sup>C control register (address 002E<sub>16</sub>) to "0." The first 7-bit address data transmitted from the master is compared with the high-order 7-bit slave address stored in the I2C address register (address 002C16). At the time of this comparison, address comparison of the RWB bit of the I<sup>2</sup>C address register (address 002C16) is not performed. For the data transmission format when the 7-bit addressing format is selected, refer to Figure 35, (1) and (2).

#### 2 10-bit addressing format

To adapt the 10-bit addressing format, set the 10BIT SAD bit of the I<sup>2</sup>C control register (address 002E<sub>16</sub>) to "1." An address comparison is performed between the first-byte address data transmitted from the master and the 8-bit slave address stored in the I<sup>2</sup>C address register (address 002C<sub>16</sub>). At the time of this comparison, an address comparison between the RWB bit of the I<sup>2</sup>C address register (address 002C<sub>16</sub>) and the R/W bit which is the last bit of the address data transmitted from the master is made. In the 10-bit addressing mode, the RWB bit which is the last bit of the address data not only specifies the direction of communication for control data, but also is processed as an address data bit.

When the first-byte address data agree with the slave address. the AAS bit of the I<sup>2</sup>C status register (address 002D<sub>16</sub>) is set to "1." After the second-byte address data is stored into the I2C data shift register (address 002B16), perform an address comparison between the second-byte data and the slave address by software. When the address data of the 2 bytes agree with the slave address, set the RWB bit of the I<sup>2</sup>C address register (address 002C16) to "1" by software. This processing can make the 7-bit slave address and R/W data agree, which are received after a RESTART condition is detected, with the value of the I<sup>2</sup>C address register (address 002C<sub>16</sub>). For the data transmission format when the 10-bit addressing format is selected, refer to Figure 35, (3) and (4).



Fig. 34 Structure of I<sup>2</sup>C START/STOP condition control register

Table 9 Recommended set value to START/STOP condition set bits (SSC4-SSC0) for each oscillation frequency

| Oscillation<br>frequency<br>f(XIN) (MHz) | Main clock<br>divide ratio | System clock ¢ (MHz) | START/STOP<br>condition<br>control register | SCL release time (µs) | Setup time<br>(µs)     | Hold time<br>(μs)      |
|------------------------------------------|----------------------------|----------------------|---------------------------------------------|-----------------------|------------------------|------------------------|
| 8 2                                      | 2                          | 4                    | XXX11010                                    | 6.75 μs (27 cycles)   | 3.375 μs (13.5 cycles) | 3.375 μs (13.5 cycles) |
|                                          | 2                          |                      | XXX11000                                    | 6.25 μs (25 cycles)   | 3.125 μs (12.5 cycles) | 3.125 μs (12.5 cycles) |
| 8                                        | 8                          | 1                    | XXX00100                                    | 5.0 μs (5 cycles)     | 2.5 μs (2.5 cycles)    | 2.5 μs (2.5 cycles)    |
| 4                                        | 2                          | 2                    | XXX01100                                    | 6.5 μs (13 cycles)    | 3.25 μs (6.5 cycles)   | 3.25 μs (6.5 cycles)   |
|                                          |                            |                      | XXX01010                                    | 5.5 μs (11 cycles)    | 2.75 μs (5.5 cycles)   | 2.75 μs (5.5 cycles)   |
| 2                                        | 2                          | 1                    | XXX00100                                    | 5.0 μs (5 cycles)     | 2.5 μs (2.5 cycles)    | 2.5 µs (2.5 cycles)    |

Note: Do not set "000002" or an odd number to the START/STOP condition set bit (SSC4 to SSC0).



Fig. 35 Address data communication format

## **Example of Master Transmission**

An example of master transmission in the standard clock mode, at the SCL frequency of 100 kHz and in the ACK return mode is shown below.

- (1) Set a slave address in the high-order 7 bits of the I<sup>2</sup>C address register (address 002C16) and "0" into the RWB bit.
- (2) Set the ACK return mode and SCL = 100 kHz by setting "8516" in the I<sup>2</sup>C clock control register (address 002F<sub>16</sub>).
- (3) Set "0016" in the I2C status register (address 002D16) so that transmission/reception mode can become initializing condition.
- (4) Set a communication enable status by setting "0816" in the I<sup>2</sup>C control register (address 002E16).
- (5) Confirm the bus free condition by the BB flag of the I<sup>2</sup>C status register (address 002D16).
- (6) Set the address data of the destination of transmission in the high-order 7 bits of the I<sup>2</sup>C data shift register (address 002B<sub>16</sub>) and set "0" in the least significant bit.
- (7) Set "F016" in the I<sup>2</sup>C status register (address 002D16) to generate a START condition. At this time, an SCL for 1 byte and an ACK clock automatically occur.
- (8) Set transmit data in the I<sup>2</sup>C data shift register (address 002B<sub>16</sub>). At this time, an SCL and an ACK clock automatically occur.
- (9) When transmitting control data of more than 1 byte, repeat
- (10) Set "D016" in the I2C status register (address 002D16) to generate a STOP condition if ACK is not returned from slave reception side or transmission ends.

#### **Example of Slave Reception**

An example of slave reception in the high-speed clock mode, at the SCL frequency of 400 kHz, in the ACK non-return mode and using the addressing format is shown below.

- (1) Set a slave address in the high-order 7 bits of the I<sup>2</sup>C address register (address 002C16) and "0" in the RWB bit.
- (2) Set the no ACK clock mode and SCL = 400 kHz by setting "2516" in the I<sup>2</sup>C clock control register (address 002F16).
- (3) Set "0016" in the I2C status register (address 002D16) so that transmission/reception mode can become initializing condition.
- (4) Set a communication enable status by setting "0816" in the I2C control register (address 002E16).
- (5) When a START condition is received, an address comparison is performed.
- (6) •When all transmitted addresses are "0" (general call): AD0 of the I<sup>2</sup>C status register (address 002D<sub>16</sub>) is set to "1" and an interrupt request signal occurs.
  - When the transmitted addresses agree with the address set
  - ASS of the I<sup>2</sup>C status register (address 002D<sub>16</sub>) is set to "1" and an interrupt request signal occurs.
  - In the cases other than the above AD0 and AAS of the I2C status register (address 002D16) are set to "0" and no interrupt request signal occurs.
- (7) Set dummy data in the I<sup>2</sup>C data shift register (address
- (8) When receiving control data of more than 1 byte, repeat step
- (9) When a STOP condition is detected, the communication ends.

## ■Precautions when using multi-master I<sup>2</sup>C-BUS interface

#### (1) Read-modify-write instruction

The precautions when the read-modify-write instruction such as SEB, CLB etc. is executed for each register of the multi-master  $I^2C$ -BUS interface are described below.

- I<sup>2</sup>C data shift register (S0: address 002B<sub>16</sub>)
  When executing the read-modify-write instruction for this register during transfer, data may become a value not intended.
- I<sup>2</sup>C address register (S0D: address 002C16)
   When the read-modify-write instruction is executed for this register at detecting the STOP condition, data may become a value not intended. It is because H/W changes the read/write bit (RWB) at the above timing.
- I<sup>2</sup>C status register (S1: address 002D16)
   Do not execute the read-modify-write instruction for this register because all bits of this register are changed by H/W.
- I<sup>2</sup>C control register (S1D: address 002E16)
   When the read-modify-write instruction is executed for this register at detecting the START condition or at completing the byte transfer, data may become a value not intended. Because H/W changes the bit counter (BC0-BC2) at the above timing.
- I<sup>2</sup>C clock control register (S2: address 002F<sub>16</sub>)
   The read-modify-write instruction can be executed for this register.
- I<sup>2</sup>C START/STOP condition control register (S2D: address 003016)

The read-modify-write instruction can be executed for this register

#### (2) START condition generating procedure using multi-master

1. Procedure example (The necessary conditions of the generating procedure are described as the following 2 to 5.

LDA — (Taking out of slave address value)
SEI (Interrupt disabled)

BBS 5, S1, BUSBUSY (BB flag confirming and branch process)

BUSFREE:

:

STA S0 (Writing of slave address value)

LDM #\$F0, S1 (Trigger of START condition generating)

CLI (Interrupt enabled)

BUSBUSY:

:

CLI (Interrupt enabled)

- 2. Use "Branch on Bit Set" of "BBS 5, \$002D, -" for the BB flag confirming and branch process.
- Use "STA \$2B, STX \$2B" or "STY \$2B" of the zero page addressing instruction for writing the slave address value to the I<sup>2</sup>C data shift register.
- 4. Execute the branch instruction of above 2 and the store instruction of above 3 continuously shown the above procedure example.
- 5. Disable interrupts during the following three process steps:

- · BB flag confirming
- · Writing of slave address value
- Trigger of START condition generating
   When the condition of the BB flag is bus busy, enable interrupts immediately.

#### (3) RESTART condition generating procedure

Procedure example (The necessary conditions of the generating procedure are described as the following 2 to 4.)
 Execute the following procedure when the PIN bit is "0."

LDM #\$00, S1 (Select slave receive mode)

LDA — (Taking out of slave address value)

SEI (Interrupt disabled)

STA S0 (Writing of slave address value)

LDM #\$F0, S1 (Trigger of RESTART condition generating)

CLI (Interrupt enabled)

:

Select the slave receive mode when the PIN bit is "0." Do not write "1" to the PIN bit. Neither "0" nor "1" is specified for the writing to the BB bit.

The TRX bit becomes "0" and the SDA pin is released.

- The SCL pin is released by writing the slave address value to the I<sup>2</sup>C data shift register.
- 4. Disable interrupts during the following two process steps:
  - Writing of slave address value
  - Trigger of RESTART condition generating

## (4) Writing to I<sup>2</sup>C status register

Do not execute an instruction to set the PIN bit to "1" from "0" and an instruction to set the MST and TRX bits to "0" from "1" simultaneously. It is because it may enter the state that the SCL pin is released and the SDA pin is released after about one machine cycle. Do not execute an instruction to set the MST and TRX bits to "0" from "1" simultaneously when the PIN bit is "1." It is because it may become the same as above.

#### (5) Process of after STOP condition generating

Do not write data in the  $I^2C$  data shift register S0 and the  $I^2C$  status register S1 until the bus busy flag BB becomes "0" after generating the STOP condition in the master mode. It is because the STOP condition waveform might not be normally generated. Reading to the above registers do not have the problem.

## **PULSE WIDTH MODULATION (PWM)**

The M37516M6-XXXHP has a PWM function with an 8-bit resolution, based on a signal that is the clock input XIN or that clock input divided by 2.

## **Data Setting**

The PWM output pin also functions as port P44. Set the PWM period by the PWM prescaler, and set the "H" term of output pulse by the PWM register.

If the value in the PWM prescaler is n and the value in the PWM register is m (where n=0 to 255 and m=0 to 255):

PWM period =  $255 \times (n+1) / f(XIN)$ 

 $= 31.875 \times (n+1) us$ 

(when f(XIN) = 8 MHz, count source is f(XIN))

Output pulse "H" term = PWM period X m / 255

 $= 0.125 \times (n+1) \times m \text{ us}$ 

(when f(XIN) = 8 MHz, count source is f(XIN))

## **PWM Operation**

When bit 0 (PWM enable bit) of the PWM control register is set to "1", operation starts by initializing the PWM output circuit, and pulses are output starting at an "H".

If the PWM register or PWM prescaler is updated during PWM output, the pulses will change in the cycle after the one in which the change was made.



Fig. 36 Timing of PWM period



Fig. 37 Block diagram of PWM function



Fig. 38 Structure of PWM control register



Fig. 39 PWM output timing when PWM register or PWM prescaler is changed

## ■Note

The PWM starts after the PWM enable bit is set to enable and "L" level is output from the PWM pin. The length of this "L" level output is as follows:

$$\frac{n+1}{2 \cdot f(XIN)} \quad \text{sec} \quad \text{(Count source selection bit = 0, where n is the value set in the prescaler)}$$

$$\frac{n+1}{f(XIN)} \quad \text{sec} \quad \text{(Count source selection bit = 1, where n is the value set in the prescaler)}$$

# A-D CONVERTER [A-D Conversion Registers (ADL, ADH)] 003516, 003616

The A-D conversion registers are read-only registers that store the result of an A-D conversion. Do not read these registers during an A-D conversion

### [AD Control Register (ADCON)] 003416

The AD control register controls the A-D conversion process. Bits 0 to 2 select a specific analog input pin. Bit 4 indicates the completion of an A-D conversion. The value of this bit remains at "0" during an A-D conversion and changes to "1" when an A-D conversion ends. Writing "0" to this bit starts the A-D conversion.

### **Comparison Voltage Generator**

The comparison voltage generator divides the voltage between AVss and VREF into 1024 and outputs the divided voltages.

### **Channel Selector**

The channel selector selects one of ports P30/AN0 to P37/AN7 and inputs the voltage to the comparator.

### **Comparator and Control Circuit**

The comparator and control circuit compare an analog input voltage with the comparison voltage, and the result is stored in the A-D conversion registers. When an A-D conversion is completed, the control circuit sets the A-D conversion completion bit and the A-D interrupt request bit to "1".

Note that because the comparator consists of a capacitor coupling, set f(XIN) to 500 kHz or more during an A-D conversion. When the A-D converter is operated at low-speed mode, f(XIN)

and f(XCIN) do not have the lower limit of frequency, because of the A-D converter has a built-in self-oscillation circuit.



Fig. 40 Structure of AD control register



Fig. 41 Structure of A-D conversion registers



Fig. 42 Block diagram of A-D converter

#### WATCHDOG TIMER

The watchdog timer gives a mean of returning to the reset status when a program cannot run on a normal loop (for example, because of a software run-away). The watchdog timer consists of an 8-bit watchdog timer L and an 8-bit watchdog timer H.

### **Standard Operation of Watchdog Timer**

When any data is not written into the watchdog timer control register (address 003916) after resetting, the watchdog timer is in the stop state. The watchdog timer starts to count down by writing an optional value into the watchdog timer control register (address 003916) and an internal reset occurs at an underflow of the watchdog timer H.

Accordingly, programming is usually performed so that writing to the watchdog timer control register (address 003916) may be started before an underflow. When the watchdog timer control register (address 003916) is read, the values of the high-order 6 bits of the watchdog timer H, STP instruction disable bit, and watchdog timer H count source selection bit are read.

#### ●Initial value of watchdog timer

At reset or writing to the watchdog timer control register (address 003916), each watchdog timer H and L is set to "FF16."

#### •Watchdog timer H count source selection bit operation

Bit 7 of the watchdog timer control register (address 003916) permits selecting a watchdog timer H count source. When this bit is set to "0", the count source becomes the underflow signal of watchdog timer L. The detection time is set to 131.072 ms at f(XIN) = 8 MHz frequency and 32.768 s at f(XCIN) = 32 kHz frequency. When this bit is set to "1", the count source becomes the signal divided by 16 for f(XIN) (or f(XCIN)). The detection time in this case is set to 512  $\mu s$  at f(XIN) = 8 MHz frequency and 128 ms at f(XCIN) = 32 kHz frequency. This bit is cleared to "0" after resetting.

#### Operation of STP instruction disable bit

Bit 6 of the watchdog timer control register (address 003916) permits disabling the STP instruction when the watchdog timer is in operation

When this bit is "0", the STP instruction is enabled.

When this bit is "1", the STP instruction is disabled, once the STP instruction is executed, an internal reset occurs. When this bit is set to "1", it cannot be rewritten to "0" by program. This bit is cleared to "0" after resetting.



Fig. 43 Block diagram of Watchdog timer



Fig. 44 Structure of Watchdog timer control register

#### **RESET CIRCUIT**

To reset the microcomputer, RESET pin must be held at an "L" level for 2  $\mu s$  or more. Then the  $\overline{\mbox{RESET}}$  pin is returned to an "H" level (the power source voltage must be between 2.7 V and 5.5 V, and the oscillation must be stable), reset is released. After the reset is completed, the program starts from the address contained in address FFFD16 (high-order byte) and address FFFC16 (low-order byte). Make sure that the reset input voltage is less than 0.54 V for Vcc of 2.7 V.



Fig. 45 Reset circuit example



Fig. 46 Reset sequence

|      |                                                              | Address Register contents                 |
|------|--------------------------------------------------------------|-------------------------------------------|
| (1)  | Port P0 direction register (P0D)                             | 0001 <sub>16</sub> 00 <sub>16</sub>       |
| (2)  | Port P1 direction register (P1D)                             | 000316 0016                               |
| (3)  | Port P2 direction register (P2D)                             | 000516 0016                               |
| (4)  | Port P3 direction register (P3D)                             | 000716 0016                               |
| (5)  | Port P4 direction register (P4D)                             | 000916 0016                               |
| (6)  | Serial I/O status register (SIOSTS)                          | 001916 1 0 0 0 0 0 0                      |
| (7)  | Serial I/O control register (SIOCON)                         | 001A16 0016                               |
| (8)  | UART control register (UARTCON)                              | 001B <sub>16</sub> 1 1 1 0 0 0 0 0        |
| (9)  | PWM control register (PWMCON)                                | 001D <sub>16</sub> 00 <sub>16</sub>       |
| (10) | Prescaler 12 (PRE12)                                         | 0020 <sub>16</sub> FF <sub>16</sub>       |
| (11) | Timer 1 (T1)                                                 | 002116 0116                               |
| (12) | Timer 2 (T2)                                                 | 002216 0016                               |
| (13) | Timer XY mode register (TM)                                  | 002316 0016                               |
| (14) | Prescaler X (PREX)                                           | 002416 FF16                               |
| (15) | Timer X (TX)                                                 | 002516 FF16                               |
| (16) | Prescaler Y (PREY)                                           | 0026 <sub>16</sub> FF <sub>16</sub>       |
| (17) | Timer Y (TY)                                                 | 002716 FF16                               |
| (18) | Timer count source select register                           | 002816 0016                               |
| (19) | I <sup>2</sup> C address register (S0D)                      | 002C <sub>16</sub> 00 <sub>16</sub>       |
| (20) | I <sup>2</sup> C status register (S1)                        | 002D <sub>16</sub> 000100X                |
| (21) | I <sup>2</sup> C control register (S1D)                      | 002E16 0016                               |
| (22) | I <sup>2</sup> C clock control register (S2)                 | 002F16 0016                               |
| (23) | I <sup>2</sup> C start/stop condition control register (S2D) | 003016 0 0 0 X X X X X                    |
| (24) | AD control register (ADCON)                                  | 003416 0 0 0 1 0 0 0                      |
| (25) | MISRG                                                        | 003816 0016                               |
| (26) | Watchdog timer control register (WDTCON)                     | 003916 0 0 1 1 1 1 1 1                    |
| (27) | Interrupt edge selection register (INTEDGE)                  | 003A16 0016                               |
| (28) | CPU mode register (CPUM)                                     | 003B <sub>16</sub> 0 1 0 0 1 0 0 0        |
| (29) | Interrupt request register 1 (IREQ1)                         | 003C16 0016                               |
| (30) | Interrupt request register 2 (IREQ2)                         | 003D16 0016                               |
| (31) | Interrupt control register 1 (ICON1)                         | 003E <sub>16</sub> 00 <sub>16</sub>       |
| (32) | Interrupt control register 2 (ICON2)                         | 003F16 0016                               |
| (33) | Processor status register                                    | (PS) XXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXXX |
| (34) | Program counter                                              | (PCH) FFFD16 contents                     |
|      | Note: X indicates Not fixed.                                 | (PCL) FFFC16 contents                     |
|      |                                                              |                                           |

Fig. 47 Internal status at reset

#### **CLOCK GENERATING CIRCUIT**

The M37516M6-XXXHP has two built-in oscillation circuits. An oscillation circuit can be formed by connecting a resonator between XIN and XOUT (XCIN and XCOUT). Use the circuit constants in accordance with the resonator manufacturer's recommended values. No external resistor is needed between XIN and XOUT since a feed-back resistor exists on-chip. However, an external feed-back resistor is needed between XCIN and XCOUT.

Immediately after power on, only the XIN oscillation circuit starts oscillating, and XCIN and XCOUT pins function as I/O ports.

# Frequency Control (1) Middle-speed mode

The internal clock  $\phi$  is the frequency of XIN divided by 8. After reset, this mode is selected.

### (2) High-speed mode

The internal clock  $\phi$  is half the frequency of XIN.

# (3) Low-speed mode

The internal clock  $\phi$  is half the frequency of XCIN.

#### ■Note

If you switch the mode between middle/high-speed and low-speed, stabilize both XIN and XCIN oscillations. The sufficient time is required for the sub-clock to stabilize, especially immediately after power on and at returning from the stop mode. When switching the mode between middle/high-speed and low-speed, set the frequency on condition that f(XIN) > 3•f(XCIN).

#### (4) Low power dissipation mode

The low power consumption operation can be realized by stopping the main clock XIN in low-speed mode. To stop the main clock, set bit 5 of the CPU mode register to "1". When the main clock XIN is restarted (by setting the main clock stop bit to "0"), set sufficient time for oscillation to stabilize.

The sub-clock XCIN-XCOUT oscillating circuit can not directly input clocks that are generated externally. Accordingly, make sure to cause an external resonator to oscillate.

# Oscillation Control (1) Stop mode

If the STP instruction is executed, the internal clock  $\phi$  stops at an "H" level, and XIN and XCIN oscillation stops. When the oscillation stabilizing time set after STP instruction released bit is "0," the prescaler 12 is set to "FF16" and timer 1 is set to "0116." When the oscillation stabilizing time set after STP instruction released bit is "1," set the sufficient time for oscillation of used oscillator to stabilize since nothing is set to the prescaler 12 and timer 1.

Either XIN or XCIN divided by 16 is input to the prescaler 12 as count source. Oscillator restarts when an external interrupt is received, but the internal clock  $\phi$  is not supplied to the CPU (remains at "H") until timer 1 underflows. The internal clock  $\phi$  is supplied for the first time, when timer 1 underflows. This ensures time for the clock oscillation using the ceramic resonators to be stabilized. When the oscillator is restarted by reset, apply "L" level to the RESET pin until the oscillation is stable since a wait time will not

be generated.

# (2) Wait mode

If the WIT instruction is executed, the internal clock  $\phi$  stops at an "H" level, but the oscillator does not stop. The internal clock  $\phi$  restarts at reset or when an interrupt is received. Since the oscillator does not stop, normal operation can be started immediately after the clock is restarted.

To ensure that the interrupts will be received to release the STP or WIT state, their interrupt enable bits must be set to "1" before executing of the STP or WIT instruction.

When releasing the STP state, the prescaler 12 and timer 1 will start counting the clock XIN divided by 16. Accordingly, set the timer 1 interrupt enable bit to "0" before executing the STP instruction.

#### ■Note

When using the oscillation stabilizing time set after STP instruction released bit set to "1", evaluate time to stabilize oscillation of the used oscillator and set the value to the timer 1 and prescaler 12.



Fig. 48 Ceramic resonator circuit



Fig. 49 External clock input circuit



Fig. 50 Structure of MISRG

# Middle-speed mode automatic switch set bit

By setting the middle-speed mode automatic switch set bit to "1" while operating in the low-speed mode, XIN oscillation automatically starts and the mode is automatically switched to the middle-speed mode when defecting a rising/falling edge of the SCL or SDA pin. The middle-speed automatic switch wait time set bit can select the switch timing from the low-speed to the middle-speed mode; either 4.5 to 5.5 machine cycles or 6.5 to 7.5 machine cycles in the low-speed mode. Select it according to oscillation start characteristics of used XIN oscillator.

The middle-speed mode automatic switch start bit is used to automatically make to XIN oscillation start and switch to the middle-speed mode by setting this bit to "1" while operating in the low-speed mode.



Fig. 51 System clock generating circuit block diagram (Single-chip mode)



- Notes 1: Switch the mode by the allows shown between the mode blocks. (Do not switch between the modes directly without an allow.)
  - 2: The all modes can be switched to the stop mode or the wait mode and return to the source mode when the stop mode or the wait mode is ended
  - 3: Timer operates in the wait mode.
  - 4: When the stop mode is ended, a delay of approximately 1 ms occurs by connecting Timer 1 in middle/high-speed mode.
  - **5**: When the stop mode is ended, the following is performed.
    - (1) After the clock is restarted, a delay of approximately 16ms occurs in low-speed mode if Timer 12 count source selection bit is "0".
    - (2) After the clock is restarted, a delay of approximately 250ms occurs in low-speed mode if Timer 12 count source selection bit is "1".
  - 6: Wait until oscillation stabilizes after oscillating the main clock XIN before the switching from the low-speed mode to middle/high-speed mode.
  - 7: The example assumes that 8 MHz is being applied to the XIN pin and 32 kHz to the XCIN pin. f indicates the internal clock.

Fig. 52 State transitions of system clock

# **NOTES ON PROGRAMMING Processor Status Register**

The contents of the processor status register (PS) after a reset are undefined, except for the interrupt disable flag (I) which is "1." After a reset, initialize flags which affect program execution. In particular, it is essential to initialize the index X mode (T) and the decimal mode (D) flags because of their effect on calculations.

#### Interrupts

The contents of the interrupt request bits do not change immediately after they have been written. After writing to an interrupt request register, execute at least one instruction before performing a BBC or BBS instruction.

### **Decimal Calculations**

- To calculate in decimal notation, set the decimal mode flag (D) to "1", then execute an ADC or SBC instruction. After executing an ADC or SBC instruction, execute at least one instruction before executing a SEC, CLC, or CLD instruction.
- In decimal mode, the values of the negative (N), overflow (V), and zero (Z) flags are invalid.

#### **Timers**

If a value n (between 0 and 255) is written to a timer latch, the frequency division ratio is 1/(n+1).

# **Multiplication and Division Instructions**

- The index X mode (T) and the decimal mode (D) flags do not affect the MUL and DIV instruction.
- The execution of these instructions does not change the contents of the processor status register.

#### Ports

The contents of the port direction registers cannot be read. The following cannot be used:

- The data transfer instruction (LDA, etc.)
- The operation instruction when the index X mode flag (T) is "1"
- The addressing mode which uses the value of a direction register as an index
- The bit-test instruction (BBC or BBS, etc.) to a direction register
- The read-modify-write instructions (ROR, CLB, or SEB, etc.) to a direction register.

Use instructions such as LDM and STA, etc., to set the port direction registers.

#### Serial I/O

In clock synchronous serial I/O, if the receive side is using an external clock and it is to output the SRDY1 signal, set the transmit enable bit, the receive enable bit, and the SRDY1 output enable bit to "1."

Serial I/O1 continues to output the final bit from the TxD pin after transmission is completed.

SOUT2 pin for serial I/O2 goes to high impedance after transmission is completed.

When an external clock is used as synchronous clock in serial I/ O1 or serial I/O2, write transmission data to the transmit buffer register or serial I/O2 register while the transfer clock is "H."

#### A-D Converter

The comparator uses capacitive coupling amplifier whose charge will be lost if the clock frequency is too low.

Therefore, make sure that f(XIN) is at least on 500 kHz during an A-D conversion.

Do not execute the STP or WIT instruction during an A-D conver-

#### **Instruction Execution Time**

The instruction execution time is obtained by multiplying the frequency of the internal clock  $\phi$  by the number of cycles needed to execute an instruction.

The number of cycles required to execute an instruction is shown in the list of machine instructions.

The frequency of the internal clock  $\phi$  is half of the XIN frequency in high-speed mode.

# **NOTES ON USAGE Handling of Source Pins**

In order to avoid a latch-up occurrence, connect a capacitor suitable for high frequencies as bypass capacitor between power source pin (Vcc pin) and GND pin (Vss pin) and between power source pin (Vcc pin) and analog power source input pin (AVss pin). Besides, connect the capacitor to as close as possible. For bypass capacitor which should not be located too far from the pins to be connected, a ceramic capacitor of 0.01  $\mu F$  — 0.1 $\mu F$  is recommended.

# **ELECTRICAL CHARACTERISTICS**

# Table 11 Absolute maximum ratings

| Symbol | Parameter                                                                  | Conditions                                                     | Ratings          | Unit |
|--------|----------------------------------------------------------------------------|----------------------------------------------------------------|------------------|------|
| Vcc    | Power source voltage                                                       |                                                                | -0.3 to 6.5      | V    |
| Vı     | Input voltage P00–P07, P10–P17, P20, P21, P24–P27, P30–P37, P40–P47, VREF  |                                                                | -0.3 to Vcc +0.3 | V    |
| Vı     | Input voltage P22, P23                                                     | All voltages are based on Vos                                  | -0.3 to 5.8      | V    |
| Vı     | Input voltage RESET, XIN                                                   | All voltages are based on Vss. Output transistors are cut off. | -0.3 to Vcc +0.3 | V    |
| Vı     | Input voltage CNVss                                                        | ]                                                              | -0.3 to Vcc +0.3 | V    |
| Vo     | Output voltage P00-P07, P10-P17, P20, P21, P24-P27, P30-P37, P40-P47, Xout |                                                                | -0.3 to Vcc +0.3 | V    |
| Vo     | Output voltage P22, P23                                                    |                                                                | -0.3 to 5.8      | V    |
| Pd     | Power dissipation                                                          | Ta = 25 °C                                                     | 300              | mW   |
| Topr   | Operating temperature                                                      |                                                                | -20 to 85        | °C   |
| Tstg   | Storage temperature                                                        |                                                                | -40 to 125       | °C   |

# Table 12 Recommended operating conditions (1) (Vcc = 2.7 to 5.5 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol     | Parameter                                                                                                                                       |        | Unit |         |       |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------|--------|------|---------|-------|
| Symbol     | i didilicici                                                                                                                                    |        | Тур. | Max.    | Offic |
| Vcc        | Power source voltage (At 8 MHz)                                                                                                                 | 4.0    | 5.0  | 5.5     | V     |
| VCC        | Power source voltage (At 4 MHz)                                                                                                                 | 2.7    | 5.0  | 5.5     | V     |
| Vss        | Power source voltage                                                                                                                            |        | 0    |         | V     |
| VREF       | A-D convert reference voltage                                                                                                                   | 2.0    |      | Vcc     | V     |
| AVss       | Analog power source voltage                                                                                                                     |        | 0    |         | V     |
| VIA        | Analog input voltage AN0-AN7                                                                                                                    | AVss   |      | Vcc     | V     |
| VIH        | "H" input voltage P00–P07, P10–P17, P20–P27, P30–P37, P40–P47                                                                                   | 0.8Vcc |      | Vcc     | V     |
| VIH        | "H" input voltage (when I <sup>2</sup> C-BUS input level is selected) SDA <sub>1</sub> , SCL <sub>1</sub>                                       | 0.7Vcc |      | 5.8     | V     |
| VIH        | "H" input voltage (when I <sup>2</sup> C-BUS input level is selected) SDA2, SCL2                                                                | 0.7Vcc |      | Vcc     | V     |
| VIH        | "H" input voltage (when SMBUS input level is selected) SDA1, SCL1                                                                               | 1.4    |      | 5.8     | V     |
| VIH        | "H" input voltage (when SMBUS input level is selected) SDA2, SCL2                                                                               | 1.4    |      | Vcc     | V     |
| VIH        | "H" input voltage RESET, XIN, CNVss                                                                                                             | 0.8Vcc |      | Vcc     | V     |
| VIL        | "L" input voltage P00–P07, P10–P17, P20–P27, P30–P37, P40–P47                                                                                   | 0      |      | 0.2Vcc  | V     |
| VIL        | "L" input voltage (when I <sup>2</sup> C-BUS input level is selected) SDA <sub>1</sub> , SDA <sub>2</sub> , SCL <sub>1</sub> , SCL <sub>2</sub> | 0      |      | 0.3Vcc  | V     |
| VIL        | "L" input voltage (when SMBUS input level is selected) SDA1, SDA2, SCL1, SCL2                                                                   | 0      |      | 0.6     | V     |
| VIL        | "L" input voltage RESET, CNVss                                                                                                                  | 0      |      | 0.2Vcc  | V     |
| VIL        | "L" input voltage XIN                                                                                                                           | 0      |      | 0.16Vcc | V     |
| ΣIOH(peak) | "H" total peak output current P00–P07, P10–P17, P30–P37 (Note)                                                                                  |        |      | -80     | mA    |
| ΣIOH(peak) | "H" total peak output current P20, P21, P24–P27, P40–P47 (Note)                                                                                 |        |      | -80     | mA    |
| ΣIOL(peak) | "L" total peak output current P00–P07, P30–P37 (Note)                                                                                           |        |      | 80      | mA    |
| ΣIOL(peak) | "L" total peak output current P10–P17 (Note)                                                                                                    |        |      | 80      | mA    |
| ΣIOL(peak) | "L" total peak output current P20–P27,P40–P47 (Note)                                                                                            |        |      | 80      | mA    |
| ΣIOH(avg)  | "H" total average output current P00-P07, P10-P17, P30-P37 (Note)                                                                               |        |      | -40     | mA    |
| ΣIOH(avg)  | "H" total average output current P20, P21, P24-P27, P40-P47 (Note)                                                                              |        |      | -40     | mA    |
| ΣIOL(avg)  | "L" total average output current P00–P07, P30–P37 (Note)                                                                                        |        |      | 40      | mA    |
| ΣIOL(avg)  | "L" total average output current P10-P17 (Note)                                                                                                 |        |      | 40      | mA    |
| ΣIOL(avg)  | "L" total average output current P20–P27,P40–P47 (Note)                                                                                         |        |      | 40      | mA    |

Note: The total output current is the sum of all the currents flowing through all the applicable ports. The total average current is an average value measured over 100 ms. The total peak current is the peak value of all the currents.

| M37516M6-XXXHP | GNOK-M37516M6-XXXHP-50 | (MSETSU 2) | PA 45/54 |
|----------------|------------------------|------------|----------|
|----------------|------------------------|------------|----------|

Table 13 Recommended operating conditions (2) (Vcc = 2.7 to 5.5 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol    | Parameter                                                         |                                                                | Limits |      |      | Unit |
|-----------|-------------------------------------------------------------------|----------------------------------------------------------------|--------|------|------|------|
| Symbol    |                                                                   | Falanielei                                                     | Min.   | Тур. | Max. | Unit |
| IOH(peak) | "H" peak output current                                           | P00-P07, P10-P17, P20, P21, P24-P27, P30-P37, P40-P47 (Note 1) |        |      | -10  | mA   |
| IOL(peak) | "L" peak output current                                           | P00-P07, P20-P27, P30-P37, P40-P47 (Note 1)                    |        |      | 10   | mA   |
| IOL(peak) | "L" peak output current                                           | P10-P17 (Note 1)                                               |        |      | 20   | mA   |
| IOH(avg)  | "H" average output current                                        | P00-P07, P10-P17, P20, P21, P24-P27, P30-P37, P40-P47 (Note 2) |        |      | -5   | mA   |
| IOL(avg)  | "L" average output current                                        | P00-P07, P20-P27, P30-P37, P40-P47 (Note 2)                    |        |      | 5    | mA   |
| IOL(avg)  | "L" peak output current                                           | P10-P17 (Note 2)                                               |        |      | 15   | mA   |
| f(XIN)    | Internal clock oscillation frequency (Vcc = 4.0 to 5.5V) (Note 3) |                                                                |        |      | 8    | MHz  |
| f(XIN)    | Internal clock oscillation frequ                                  | ency (Vcc = 2.7 to 5.5V) (Note 3)                              |        |      | 4    | kHz  |

Notes 1: The peak output current is the peak current flowing in each port.

<sup>2:</sup> The average output current IOL(avg), IOH(avg) are average value measured over 100 ms.

<sup>3:</sup> When the oscillation frequency has a duty cycle of 50%.

Table 14 Electrical characteristics (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85  $^{\circ}\text{C},$  unless otherwise noted)

|         |                                                                         |                                  | Limits  |      |      |      |  |
|---------|-------------------------------------------------------------------------|----------------------------------|---------|------|------|------|--|
| Symbol  | Parameter                                                               | Test conditions                  | Min.    | Тур. | Max. | Unit |  |
| Voн     | "H" output voltage<br>P00–P07, P10–P17, P20, P21,                       | IOH = -10 mA<br>VCC = 4.0-5.5 V  | Vcc-2.0 |      |      | V    |  |
| VOH     | P24–P27, P30–P37, P40–P47 (Note)                                        | IOH = -1.0 mA<br>VCC = 2.7-5.5 V | Vcc-1.0 |      |      | V    |  |
| Vol     | "L" output voltage<br>P00–P07, P20–P27, P30–P37,                        | IOL = 10 mA<br>VCC = 4.0-5.5 V   |         |      | 2.0  | V    |  |
| VOL     | P40-P47                                                                 | IOL = 1.0 mA<br>VCC = 2.7-5.5 V  |         |      | 1.0  | V    |  |
| Vol     | "L" output voltage<br>P10–P17                                           | IOL = 20 mA<br>VCC = 4.0-5.5 V   |         |      | 2.0  | V    |  |
| VOL     |                                                                         | IOL = 10 mA<br>VCC = 2.7-5.5 V   |         |      | 1.0  | V    |  |
| VT+-VT- | Hysteresis<br>CNTR0, CNTR1, INT0-INT3                                   |                                  |         | 0.4  |      | V    |  |
| VT+-VT- | Hysteresis<br>RxD, Sclk                                                 |                                  |         | 0.5  |      | V    |  |
| VT+-VT- | Hysteresis RESET                                                        |                                  |         | 0.5  |      | V    |  |
| lін     | "H" input current P00-P07, P10-P17, P20, P21, P24-P27, P30-P37, P40-P47 | VI = VCC                         |         |      | 5.0  | μА   |  |
| liн     | "H" input current RESET, CNVss                                          | VI = VCC                         |         |      | 5.0  | μΑ   |  |
| liн     | "H" input current XIN                                                   | VI = VCC                         |         | 4    |      | μΑ   |  |
| lıL     | "L" input current<br>P00-P07, P10-P17, P20-P27<br>P30-P37, P40-P47      | VI = VSS                         |         |      | -5.0 | μА   |  |
| liL     | "L" input current RESET, CNVss                                          | VI = VSS                         |         |      | -5.0 | μΑ   |  |
| lıL     | "L" input current XIN                                                   | VI = VSS                         |         | -4   |      | μΑ   |  |
| VRAM    | RAM hold voltage                                                        | When clock stopped               | 2.0     |      | 5.5  | V    |  |

Note: P25 is measured when the P25/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0".

| M37516M6-XXXHP GNOK-M37516M6-XXXH | P-50 (MSETSU 2) | PA<br>GE 47/54 |
|-----------------------------------|-----------------|----------------|
|-----------------------------------|-----------------|----------------|

Table 15 Electrical characteristics (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85  $^{\circ}$ C, unless otherwise noted)

| 0      | Davastas             |                                                                                            |                 | 1144 |      |      |      |
|--------|----------------------|--------------------------------------------------------------------------------------------|-----------------|------|------|------|------|
| Symbol | Parameter            | lest condition                                                                             | Test conditions |      | Тур. | Max. | Unit |
|        |                      | High-speed mode f(XIN) = 8 MHz f(XCIN) = 32.768 kHz Output transistors "off"               |                 |      | 6.8  | 13   | mA   |
|        |                      | High-speed mode f(XIN) = 8 MHz (in WIT f(XCIN) = 32.768 kHz Output transistors "off"       | state)          |      | 1.6  |      | mA   |
|        |                      | Low-speed mode f(XIN) = stopped f(XCIN) = 32.768 kHz Output transistors "off"              |                 |      | 60   | 200  | μА   |
|        |                      | Low-speed mode f(XIN) = stopped f(XCIN) = 32.768 kHz (ir Output transistors "off"          | n WIT state)    |      | 20   | 40   | μА   |
| Icc    | Power source current | Low-speed mode (Vcc f(XIN) = stopped f(XCIN) = 32.768 kHz Output transistors "off"         | = 3 V)          |      | 20   | 55   | μА   |
|        |                      | Low-speed mode (Vcc f(XIN) = stopped f(XCIN) = 32.768 kHz (ir Output transistors "off"     | ŕ               |      | 5.0  | 10.0 | μА   |
|        |                      | Middle-speed mode f(XIN) = 8 MHz f(XCIN) = stopped Output transistors "off"                |                 |      | 4.0  | 7.0  | mA   |
|        |                      | Middle-speed mode f(XIN) = 8 MHz (in WIT state) f(XCIN) = stopped Output transistors "off" |                 |      | 1.5  |      | mA   |
|        |                      | Increment when A-D conversion is executed f(XIN) = 8 MHz                                   |                 |      | 800  |      | μА   |
|        |                      | All oscillation stopped                                                                    | Ta = 25 °C      |      | 0.1  | 1.0  | μА   |
|        |                      | (in STP state) Output transistors "off"                                                    | Ta = 85 °C      |      |      | 10   | μА   |

# Table 16 A-D converter characteristics (Vcc = 2.7 to 5.5 V, Vss = AVss = 0 V, Ta = -20 to 85 $^{\circ}$ C, f(XIN) = 8 MHz, unless otherwise noted)

| Coursels al | Devenuetes                                       |            | Took openditions                   | Limits |      |      | 1.1-21 |  |
|-------------|--------------------------------------------------|------------|------------------------------------|--------|------|------|--------|--|
| Symbol      | Parameter                                        |            | Test conditions                    | Min.   | Тур. | Max. | Unit   |  |
| _           | Resolution                                       |            |                                    |        |      | 10   | bit    |  |
| _           | Absolute accuracy (excluding quantization error) |            |                                    |        |      | ±4   | LSB    |  |
| tCONV       | Conversion time                                  |            | High-speed mode, middle-speed mode |        |      | 61   | tc(φ)  |  |
|             |                                                  |            | Low-speed mode                     |        | 40   |      | μs     |  |
| RLADDER     | Ladder resistor                                  |            |                                    |        | 35   |      | kΩ     |  |
| IVREF       | Reference power source input current             | VREF "on"  | VREF = 5.0 V                       | 50     | 150  | 200  | μΑ     |  |
|             |                                                  | VREF "off" |                                    |        |      | 5    | μΑ     |  |
| II(AD)      | A-D port input current                           | •          |                                    |        | 0.5  | 5.0  | μΑ     |  |

# **TIMING REQUIREMENTS**

Table 17 Timing requirements (1)

(VCC = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85  $^{\circ}$ C, unless otherwise noted)

| Cymphol         | Parameter                                                   |      | Limits |      |      |
|-----------------|-------------------------------------------------------------|------|--------|------|------|
| Symbol          |                                                             | Min. | Тур.   | Max. | Unit |
| tw(RESET)       | Reset input "L" pulse width                                 | 2    |        |      | μs   |
| tc(XIN)         | External clock input cycle time                             | 125  |        |      | ns   |
| twh(XIN)        | External clock input "H" pulse width                        | 50   |        |      | ns   |
| twL(XIN)        | External clock input "L" pulse width                        | 50   |        |      | ns   |
| tc(CNTR)        | CNTR <sub>0</sub> , CNTR <sub>1</sub> input cycle time      | 200  |        |      | ns   |
| twH(CNTR)       | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "H" pulse width | 80   |        |      | ns   |
| twL(CNTR)       | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "L" pulse width | 80   |        |      | ns   |
| twH(INT)        | INTo to INT3 input "H" pulse width                          | 80   |        |      | ns   |
| twL(INT)        | INTo to INT3 input "L" pulse width                          | 80   |        |      | ns   |
| tc(Sclk1)       | Serial I/O1 clock input cycle time (Note)                   | 800  |        |      | ns   |
| twH(ScLK1)      | Serial I/O1 clock input "H" pulse width (Note)              | 370  |        |      | ns   |
| tWL(SCLK1)      | Serial I/O1 clock input "L" pulse width (Note)              | 370  |        |      | ns   |
| tsu(RxD-SCLK1)  | Serial I/O1 clock input set up time                         | 220  |        |      | ns   |
| th(SCLK1-RxD)   | Serial I/O1 clock input hold time                           | 100  |        |      | ns   |
| tc(Sclk2)       | Serial I/O2 clock input cycle time                          | 1000 |        |      | ns   |
| twh(Sclk2)      | Serial I/O2 clock input "H" pulse width                     | 400  |        |      | ns   |
| tWL(SCLK2)      | Serial I/O2 clock input "L" pulse width                     | 400  |        |      | ns   |
| tsu(SIN2-SCLK2) | Serial I/O2 clock input set up time                         | 200  |        |      | ns   |
| th(SCLK2-SIN2)  | Serial I/O2 clock input hold time                           | 200  |        |      | ns   |

Note: When f(XIN) = 8 MHz and bit 6 of address 001A16 is "1" (clock synchronous).

Divide this value by four when f(XIN) = 8 MHz and bit 6 of address 001A16 is "0" (UART).

Table 18 Timing requirements (2)

(Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85  $^{\circ}$ C, unless otherwise noted)

| Symbol          | Parameter                                                   |      | Limits |      |      |  |
|-----------------|-------------------------------------------------------------|------|--------|------|------|--|
| Symbol          | Falanielei                                                  |      | Тур.   | Max. | Unit |  |
| tw(RESET)       | Reset input "L" pulse width                                 | 2    |        |      | μs   |  |
| tc(XIN)         | External clock input cycle time                             | 250  |        |      | ns   |  |
| twh(XIN)        | External clock input "H" pulse width                        | 100  |        |      | ns   |  |
| twL(XIN)        | External clock input "L" pulse width                        | 100  |        |      | ns   |  |
| tc(CNTR)        | CNTR <sub>0</sub> , CNTR <sub>1</sub> input cycle time      | 500  |        |      | ns   |  |
| twn(CNTR)       | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "H" pulse width | 230  |        |      | ns   |  |
| twL(CNTR)       | CNTR <sub>0</sub> , CNTR <sub>1</sub> input "L" pulse width | 230  |        |      | ns   |  |
| twн(INT)        | INTo to INT3 input "H" pulse width                          | 230  |        |      | ns   |  |
| twL(INT)        | INTo to INT3 input "L" pulse width                          | 230  |        |      | ns   |  |
| tc(Sclk1)       | Serial I/O1 clock input cycle time (Note)                   | 2000 |        |      | ns   |  |
| twh(Sclk1)      | Serial I/O1 clock input "H" pulse width (Note)              | 950  |        |      | ns   |  |
| twL(ScLK1)      | Serial I/O1 clock input "L" pulse width (Note)              | 950  |        |      | ns   |  |
| tsu(RxD-SCLK1)  | Serial I/O1 clock input set up time                         | 400  |        |      | ns   |  |
| th(SCLK1-RxD)   | Serial I/O1 clock input hold time                           | 200  |        |      | ns   |  |
| tc(Sclk2)       | Serial I/O2 clock input cycle time                          | 2000 |        |      | ns   |  |
| twh(Sclk2)      | Serial I/O2 clock input "H" pulse width                     | 950  |        |      | ns   |  |
| twL(Sclk2)      | Serial I/O2 clock input "L" pulse width                     | 950  |        |      | ns   |  |
| tsu(SIN2-SCLK2) | Serial I/O2 clock input set up time                         | 400  |        |      | ns   |  |
| th(SCLK2-SIN2)  | Serial I/O2 clock input hold time                           | 300  |        |      | ns   |  |

Note: When f(XIN) = 4 MHz and bit 6 of address 001A16 is "1" (clock synchronous). Divide this value by four when f(XIN) = 8 MHz and bit 6 of address 001A16 is "0" (UART).

| M37516M6-XXXHP | GNOK-M37516M6-XXXHP-50 | (MSETSU 2) | PA<br>GE 50/54 |
|----------------|------------------------|------------|----------------|
|----------------|------------------------|------------|----------------|

Table 19 Switching characteristics 1

#### (VCC = 4.0 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol           | Parameter                                | Test conditions | Limits          |      |      | 1.1-21 |
|------------------|------------------------------------------|-----------------|-----------------|------|------|--------|
|                  |                                          |                 | Min.            | Тур. | Max. | Unit   |
| twh (Sclk1)      | Serial I/O1 clock output "H" pulse width |                 | tc(Sclk1)/2-30  |      |      | ns     |
| tWL (SCLK1)      | Serial I/O1 clock output "L" pulse width |                 | tc(Sclk1)/2-30  |      |      | ns     |
| td (SCLK1-TXD)   | Serial I/O1 output delay time (Note 1)   |                 |                 |      | 140  | ns     |
| tv (SCLK1-TXD)   | Serial I/O1 output valid time (Note 1)   |                 | -30             |      |      | ns     |
| tr (SCLK1)       | Serial I/O1 clock output rising time     |                 |                 |      | 30   | ns     |
| tf (SCLK1)       | Serial I/O1 clock output falling time    | Fig. 53         |                 |      | 30   | ns     |
| twh (Sclk2)      | Serial I/O2 clock output "H" pulse width | 1 ig. 00        | tc(Sclk2)/2-160 |      |      | ns     |
| tWL (SCLK2)      | Serial I/O2 clock output "L" pulse width |                 | tc(Sclk2)/2-160 |      |      | ns     |
| td (SCLK2-SOUT2) | Serial I/O2 output delay time (Note 2)   |                 |                 |      | 200  | ns     |
| tv (SCLK2-SOUT2) | Serial I/O2 output valid time (Note 2)   |                 | 0               |      |      | ns     |
| tf (SCLK2)       | Serial I/O2 clock output falling time    |                 |                 |      | 30   | ns     |
| tr (CMOS)        | CMOS output rising time (Note 3)         |                 |                 | 10   | 30   | ns     |
| tf (CMOS)        | CMOS output falling time (Note 3)        |                 |                 | 10   | 30   | ns     |

Notes 1: For twH(SCLK1), twL(SCLK1), when the P25/TXD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0".

#### Table 20 Switching characteristics 2

#### (Vcc = 2.7 to 5.5 V, Vss = 0 V, Ta = -20 to 85 °C, unless otherwise noted)

| Symbol           | Parameter                                | Test conditions | Limits          |      |      |      |
|------------------|------------------------------------------|-----------------|-----------------|------|------|------|
|                  |                                          |                 | Min.            | Тур. | Max. | Unit |
| twh (Sclk1)      | Serial I/O1 clock output "H" pulse width |                 | tc(Sclk1)/2-50  |      |      | ns   |
| twl (Sclk1)      | Serial I/O1 clock output "L" pulse width |                 | tc(Sclk1)/2-50  |      |      | ns   |
| td (SCLK1-TXD)   | Serial I/O1 output delay time (Note 1)   |                 |                 |      | 350  | ns   |
| tv (SCLK1-TXD)   | Serial I/O1 output valid time (Note 1)   |                 | -30             |      |      | ns   |
| tr (SCLK1)       | Serial I/O1 clock output rising time     |                 |                 |      | 50   | ns   |
| tf (SCLK1)       | Serial I/O1 clock output falling time    | Fig. 53         |                 |      | 50   | ns   |
| twh (Sclk2)      | Serial I/O2 clock output "H" pulse width | - 1 ig. 55      | tc(Sclk2)/2-240 |      |      | ns   |
| tWL (SCLK2)      | Serial I/O2 clock output "L" pulse width |                 | tc(Sclk2)/2-240 |      |      | ns   |
| td (SCLK2-SOUT2) | Serial I/O2 output delay time (Note 2)   |                 |                 |      | 400  | ns   |
| tv (SCLK2-SOUT2) | Serial I/O2 output valid time (Note 2)   |                 | 0               |      |      | ns   |
| tf (SCLK2)       | Serial I/O2 clock output falling time    |                 |                 |      | 50   | ns   |
| tr (CMOS)        | CMOS output rising time (Note 3)         |                 |                 | 20   | 50   | ns   |
| tf (CMOS)        | CMOS output falling time (Note 3)        |                 |                 | 20   | 50   | ns   |

Notes 1: For twH(SCLK1), twL(SCLK1), when the P25/TxD P-channel output disable bit of the UART control register (bit 4 of address 001B16) is "0".

3: The XOUT pin is excluded.

<sup>2:</sup> When the P01/SOUT2 and P02/SCLK2 P-channel output disable bit of the Serial I/O2 control register (bit 7 of address 001516) is "0".

**<sup>3:</sup>** The XOUT pin is excluded.

<sup>2:</sup> When the P01/SOUT2 and P02/SCLK2 P-channel output disable bit of the Serial I/O2 control register (bit 7 of address 001516) is "0".



Fig. 53 Circuit for measuring output switching characteristics



Fig. 54 Timing diagram

# MULTI-MASTER I<sup>2</sup>C-BUS BUS LINE CHARACTERISTICS

Table 21 Multi-master I<sup>2</sup>C-BUS bus line characteristics

| Symbol  | Parameter                                | Standard | Standard clock mode |          | High-speed clock mode |      |
|---------|------------------------------------------|----------|---------------------|----------|-----------------------|------|
|         |                                          | Min.     | Max.                | Min.     | Max.                  | Unit |
| tBUF    | Bus free time                            | 4.7      |                     | 1.3      |                       | μs   |
| thd;sta | Hold time for START condition            | 4.0      |                     | 0.6      |                       | μs   |
| tLOW    | Hold time for SCL clock = "0"            | 4.7      |                     | 1.3      |                       | μs   |
| tR      | Rising time of both SCL and SDA signals  |          | 1000                | 20+0.1Cb | 300                   | ns   |
| thd;dat | Data hold time                           | 0        |                     | 0        | 0.9                   | μs   |
| tHIGH   | Hold time for SCL clock = "1"            | 4.0      |                     | 0.6      |                       | μs   |
| tF      | Falling time of both SCL and SDA signals |          | 300                 | 20+0.1Cb | 300                   | ns   |
| tsu;dat | Data setup time                          | 250      |                     | 100      |                       | ns   |
| tsu;sta | Setup time for repeated START condition  | 4.7      |                     | 0.6      |                       | μs   |
| tsu;sto | Setup time for STOP condition            | 4.0      |                     | 0.6      |                       | μs   |

Note: Cb = total capacitance of 1 bus line



Fig. 55 Timing diagram of multi-master I<sup>2</sup>C-BUS