| REVISIONS                                                                           |         |        |       |                |                                   |       |        |    |      |     |       |       |      |       |        |             |                |       |               |  |
|-------------------------------------------------------------------------------------|---------|--------|-------|----------------|-----------------------------------|-------|--------|----|------|-----|-------|-------|------|-------|--------|-------------|----------------|-------|---------------|--|
| LTR                                                                                 |         |        |       |                | DI                                | ESCRI | PTIO   | N  |      |     |       |       | D    | ATE ( | YR-MO- | -DA)        |                | APPR  | OVED          |  |
| LTR                                                                                 |         |        |       |                | DI                                | ESCRI | PTIO   | N  |      |     |       |       | Di   | ATE ( | YR-MO- | -DA)        |                | APPRO | OVED          |  |
| 11.077                                                                              |         |        |       |                |                                   | T     |        |    |      |     |       |       |      |       |        |             |                |       |               |  |
| REV<br>SHEET                                                                        |         |        |       |                |                                   |       |        |    |      |     |       |       |      |       |        |             |                |       |               |  |
| REV                                                                                 |         |        |       |                |                                   |       |        |    |      |     |       |       |      |       |        |             |                |       |               |  |
| SHEET                                                                               |         |        |       |                |                                   |       |        |    |      |     |       |       |      |       |        |             |                |       |               |  |
| REV STAT                                                                            |         | -      |       | RE             | V                                 |       |        |    |      |     |       |       |      |       |        |             |                |       |               |  |
| OF SHEET                                                                            | ຮ<br>   |        |       | SH             | EET                               |       | 1      | 2  | 3    | 4   | 5     | 6     | 7    | 8     | 9      | 10          | 11             |       |               |  |
| PMIC N/A                                                                            |         |        |       | PREP           | ARED                              |       | onnell |    |      | D   | EFENS |       |      |       |        | PPLY<br>454 |                | TER   |               |  |
| STANDARD MICROCIRCUIT DRAWING  THIS DRAWING IS AVAILABLE FOR USE BY ALL DEPARTMENTS |         | CHEC   | KED B | Y<br>Sandra    | Roone                             | :y    |        |    |      |     |       |       |      | R, A  |        | OG-T        | 0-             |       |               |  |
|                                                                                     |         | APPR   | ROVED | BY<br>1i chael | . A. Fr                           | ye    |        | SA | MPLE | HO! |       | INP   | 1 TU | ULT   |        | EXER        | ٠,             | :     |               |  |
| AND AGEN<br>DEPARTMEN                                                               | VCIES ( | OF THE |       | DRAW           | DRAWING APPROVAL DATE<br>95-04-21 |       |        |    | SIZ  |     | T     | GE CC |      |       | 5      | 5962-92329  |                |       | <del></del> . |  |
| AMSC N/A                                                                            | A       |        |       | REVI           | ISION                             | LEVEL |        |    |      | A   |       |       | 6726 | 8     |        |             | - <del>-</del> |       |               |  |
|                                                                                     |         |        |       |                |                                   |       |        |    |      | SH  | EET   |       |      | 1     | OF     | 11          |                |       |               |  |

NESC FORM 193

JUL 94

<u>DISTRIBUTION STATEMENT A</u>. Approved for public release; distribution is unlimited.

9004708 0007530 194 📟

5962-E158-95

#### 1. SCOPE

- 1.1 <u>Scope</u>. This drawing forms a part of a one part one part number documentation system (see 6.6 herein). Two product assurance classes consisting of military high reliability (device classes Q and M) and space application (device class V), and a choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). Device class M microcircuits represent non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices". When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the PIN.
  - 1.2 PIN. The PIN shall be as shown in the following example:



- 1.2.1 <u>RHA designator</u>. Device class M RHA marked devices shall meet the MIL-I-38535 appendix A specified RHA levels and shall be marked with the appropriate RHA designator. Device classes Q and V RHA marked devices shall meet the MIL-I-38535 specified RHA levels and shall be marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device.
  - 1.2.2 Device type(s). The device type(s) shall identify the circuit function as follows:

| Device type | Generic number | <u>Circuit function</u>                     |
|-------------|----------------|---------------------------------------------|
| 01          | ADC10061       | 10-bit A/D converter with input MUX and S/H |
| 02          | ADC10062       | 10-bit A/D converter with input MUX and S/H |
| 03          | ADC10064       | 10-bit A/D converter with input MUX and S/H |

1.2.3 <u>Device class designator</u>. The device class designator shall be a single letter identifying the product assurance level as follows:

Device class

M Vendor self-certification to the requirements for non-JAN class B microcircuits in accordance with 1.2.1 of MIL-STD-883

Q or V Certification and qualification to MIL-I-38535

1.2.4 Case outline(s). The case outline(s) shall be as designated in MIL-STD-1835 and as follows:

| Outline letter | Descriptive designator | <u>Terminals</u> | <u>Package style</u> |
|----------------|------------------------|------------------|----------------------|
| R              | GDIP1-T20 or CDIP2-T20 | 20               | dual-in-line         |
| J              | GDIP1-T24 or CDIP2-T24 | 24               | dual-in-line         |
| X              | GDIP1-T28 or CDIP2-T28 | 28               | dual-in-line         |

1.2.5 <u>Lead finish</u>. The lead finish shall be as specified in MIL-STD-883 (see 3.1 herein) for class M or MIL-I-38535 for classes Q and V. Finish letter "X" shall not be marked on the microcircuit or its packaging. The "X" designation is for use in specifications when lead finishes A, B, and C are considered acceptable and interchangeable without preference.

| STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A |                | 5962-92329 |
|-----------------------------------------------------------------|-----------|----------------|------------|
| DAYTON, OHIO 45444                                              |           | REVISION LEVEL | SHEET 2    |

DESC FORM 193A JUL 94

■ 9004708 0007531 020 **■** 

1.3 Absolute maximum ratings. 1/ -0.3 V dc to +6 V dc -0.3 V dc to V+ + 0.3 V dc5 mA 20 mA 875 mW 300°C -65°C to +150°C 150°C Thermal resistance, junction-to-ambient  $(\theta_{JA})$ : 54°C/W 48°C/W Case outline J 44°C/W 1.4 Recommended operating conditions. -55°C to +125°C . . . . . . . . . . . . . . . . 4.5 V dc to 5.5 V dc Supply voltage range 2. APPLICABLE DOCUMENTS 2.1 Government specification, standards, bulletin, and handbook. Unless otherwise specified, the following specification, standards, bulletin, and handbook of the issue listed in that issue of the Department of Defense Index of Specifications and Standards specified in the solicitation, form a part of this drawing to the extent specified herein. **SPECIFICATION** MILITARY MIL-I-38535 - Integrated Circuits, Manufacturing, General Specification for. **STANDARDS** MILITARY - Test Methods and Procedures for Microelectronics. MIL-STD-883 MIL-STD-973 - Configuration Management. MIL-STD-1835 - Microcircuit Case Outlines. BULLETIN MILITARY MIL-BUL-103 - List of Standard Microcircuit Drawings (SMD's). HANDBOOK MILITARY MIL-HDBK-780 - Standardized Military Drawings. (Copies of the specification, standards, bulletin, and handbook required by manufacturers in connection with specific acquisition functions should be obtained from the contracting activity or as directed by the contracting activity.) 1/ Stresses above the absolute maximum rating may cause permanent damage to the device. Extended operation at the maximum levels may degrade performance and affect reliability. When the input voltage at any pin exceeds the power supply rails ( $V_{\rm IN}$  < GND or  $V_{\rm IN}$  > V+) the absolute value of current at that pin is 5 mA or less. The 20 mA package input current limits the number of pins that exceed the power supplies with an input current of 5 mA to four.  $\underline{\mathbf{J}}/$  The maximum power dissipation must be derated at elevated temperatures and is dictated by  $\mathsf{T}_{\mathsf{J}}$  max,  $\theta_{\mathsf{JA}}$  and  $\mathsf{T}_{\mathsf{A}}$ . The maximum allowable power dissipation at any temperature is  $P_D$  =  $(T_J$  max -  $T_A)$  /  $\theta_{JA}$  or the number given in the maximum ratings, whichever is lower. SIZE 5962-92329 **STANDARD** MICROCIRCUIT DRAWING A DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 REVISION LEVEL SHEET 3

DESC FORM 193A JUL 94 2.2 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence.

#### 3. REQUIREMENTS

- 3.1 <u>Item requirements</u>. The individual item requirements for device class M shall be in accordance with 1.2.1 of MIL-STD-883, "Provisions for the use of MIL-STD-883 in conjunction with compliant non-JAN devices" and as specified herein. The individual item requirements for device classes Q and V shall be in accordance with MIL-I-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not effect the form, fit, or function as described herein.
- 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V and herein.
  - 3.2.1 Case outline(s). The case outline(s) shall be in accordance with 1.2.4 herein.
  - 3.2.2 <u>Terminal connections</u>. The terminal connections shall be as specified on figure 1.
- 3.3 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified herein, the electrical performance characteristics and postirradiation parameter limits are as specified in table I and shall apply over the full ambient operating temperature range.
- 3.4 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table II. The electrical tests for each subgroup are defined in table I.
- 3.5 Marking. The part shall be marked with the PIN listed in 1.2 herein. Marking for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein). In addition, the manufacturer's PIN may also be marked as listed in MIL-BUL-103. Marking for device classes Q and V shall be in accordance with MIL-I-38535.
- 3.5.1 <u>Certification/compliance mark</u>. The compliance mark for device class M shall be a "C" as required in MIL-STD-883 (see 3.1 herein). The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-I-38535.
- 3.6 <u>Certificate of compliance</u>. For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-BUL-103 (see 6.7.2 herein). For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.7.1 herein). The certificate of compliance submitted to DESC-EC prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device class M, the requirements of MIL-STD-883 (see 3.1 herein), or for device classes Q and V, the requirements of MIL-I-38535 and the requirements herein.
- 3.7 <u>Certificate of conformance</u>. A certificate of conformance as required for device class M in MIL-STD-883 (see 3.1 herein) or for device classes Q and V in MIL-I-38535 shall be provided with each lot of microcircuits delivered to this drawing.
- 3.8 Notification of change for device class M. For device class M, notification to DESC-EC of change of product (see 6.2 herein) involving devices acquired to this drawing is required for any change as defined in MIL-STD-973.
- 3.9 <u>Verification and review for device class M</u>. For device class M, DESC, DESC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer.
- 3.10 <u>Microcircuit group assignment for device class M</u>. Device class M devices covered by this drawing shall be in microcircuit group number 57 (see MIL-I-38535, appendix A).

#### 4. QUALITY ASSURANCE PROVISIONS

4.1 <u>Sampling and inspection</u>. For device class M, sampling and inspection procedures shall be in accordance with MIL-STD-883 (see 3.1 herein). For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-I-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not effect the form, fit, or function as described herein.

| STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A |                | 5962-92329 |
|-----------------------------------------------------------------|-----------|----------------|------------|
| DAYTON, OHIO 45444                                              |           | REVISION LEVEL | SHEET<br>4 |

DESC FORM 193A JUL 94

9004708 0007533 9T3 **=** 

| Test                                                                      | <br>  Symbol         | Symbol Conditions $-55^{\circ}C \leq T_{A} \leq +125^{\circ}C$ $V = +5 V, V_{REF+} = +5 V,$ |                | <br>  Group A<br>  subgroups<br> | Device<br>type | Li                 | mits              | Unit   |
|---------------------------------------------------------------------------|----------------------|---------------------------------------------------------------------------------------------|----------------|----------------------------------|----------------|--------------------|-------------------|--------|
|                                                                           |                      | VREF+<br>VREF- = GND,<br>speed adjust pin und<br>unless otherwise sp                        | ,<br>connected |                                  |                | Min                | Max               |        |
| Resolution                                                                | RES                  |                                                                                             |                | 1, 2, 3                          | ALL            | 10                 | <br>              | Bits   |
| Total unadjusted error                                                    | <br> E <sub>TU</sub> |                                                                                             |                | 1                                | _ All          |                    | ±1.5              | LSB    |
|                                                                           |                      |                                                                                             |                | 2, 3                             |                | ļ                  | ±2.0              |        |
| Integral linearity error                                                  | EIL                  |                                                                                             |                | 1                                | _ ALL          |                    | ±1.0              | LSB    |
|                                                                           |                      |                                                                                             |                | 2, 3                             |                | 1                  | ±1.5              |        |
| Offset error                                                              | E <sub>OFF</sub>     |                                                                                             |                | 1, 2, 3                          | ALL            |                    | ±1.0              | LSB    |
| Full-scale error                                                          | E <sub>FS</sub>      |                                                                                             |                | 1, 2, 3                          | All            |                    | ±1.0              | LSB    |
| Reference resistance                                                      | R <sub>REF</sub>     |                                                                                             |                | 1, 2, 3                          | ALL            | 0.4                | 0.9               | kΩ     |
| Positive reference input voltage                                          | V <sub>REF+</sub>    |                                                                                             |                | 1, 2, 3                          | ALL            | V <sub>REF</sub> - | V+ +<br>0.05      | ٧      |
| Negative reference input voltage                                          | V <sub>REF</sub> -   |                                                                                             |                | 1, 2, 3                          | All            | GND -<br>  0.05    | V <sub>REF+</sub> | ٧      |
| Input voltage                                                             | V <sub>IN</sub>      |                                                                                             |                | 1, 2, 3                          | All            | GND -<br>0.05      | V+ +<br>0.05      | V      |
| Off channel input leakage current                                         | 1 <sub>OFF</sub>     | CS = V+, V <sub>IN</sub> = V+                                                               |                | 1, 2, 3                          | All            |                    | 3                 | μΑ     |
| On channel input leakage current                                          | IIN                  | CS = V+, V <sub>IN</sub> = V+                                                               |                | 1, 2, 3                          | All            |                    | -3                | μΑ     |
| Power supply sensitivity                                                  | PSS                  | V+ = 5 V ±10%, V <sub>REF</sub>                                                             | = 4.5 V        | 1, 2, 3                          | All            |                    | ±.375             | LSB    |
| Input voltage high,<br>logical "1"                                        | VINH                 | V+ = 5.5 V                                                                                  | _              | 1, 2, 3                          | ALL            | 2.0                |                   | V      |
| Input voltage low,<br>logical "O"                                         | V <sub>INL</sub>     | V+ = 4.5 V                                                                                  |                | 1, 2, 3                          | All            |                    | 0.8               | V      |
| Input current high,<br>logical "1"                                        | IINH                 | v <sub>INH</sub> = 5 v                                                                      |                | 1, 2, 3                          | All            |                    | 3                 | μΑ     |
| Input current low,<br>logical "O"                                         | IINL                 | V <sub>INL</sub> = 0 V                                                                      |                | 1, 2, 3                          | ALL            |                    | -3                | μΑ     |
| Output voltage low,<br>logical "O"                                        | v <sub>oL</sub>      | V+ = 4.5 V, I <sub>OUT</sub> =                                                              | 1.6 mA         | 1, 2, 3                          | All            |                    | 0.4               | V      |
| See footnotes at end of ta                                                | ble.                 |                                                                                             |                |                                  |                |                    |                   |        |
|                                                                           | ANDARD               | JING                                                                                        | SIZ            | E                                |                |                    | 596               | 2-9232 |
| MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |                      |                                                                                             | A              | RE                               | CVISION        | LEVEL              | SHEE              | T 5    |

| Test                                               | <br>  Symbol<br>                 | Conditions<br>$-55^{\circ}C \le T_{A} \le +125^{\circ}C$<br>$V+ = +5 V, V_{REF+10}$                                           | Group A<br>subgroups | Device type | Limits |                        | Unit |
|----------------------------------------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------|----------------------|-------------|--------|------------------------|------|
|                                                    |                                  | V+ = +5 V, V <sub>REF+</sub> = +5 V,<br>V <sub>REF</sub> = GND,<br>speed adjust pin unconnected<br>unless otherwise specified |                      |             | Min    | Max                    |      |
| Output voltage high,                               | V <sub>OH</sub>                  | V+ = 4.5 V, 1 <sub>OUT</sub> = -360 μA                                                                                        | 1, 2, 3              | ALL         | 2.4    |                        | ٧    |
|                                                    | <br> <br>                        | $V+ = 4.5 V, I_{OUT} = -10 \mu A$                                                                                             |                      |             | 4.25   |                        |      |
| TRI-STATE output current                           | I OUT                            | V <sub>OUT</sub> = 5 V                                                                                                        | 1, 2, 3              | <br>  All   |        | 50                     | μΑ   |
|                                                    |                                  | V <sub>OUT</sub> = 0 V                                                                                                        |                      |             |        | <br>  -50  <br>        |      |
| DV <sub>CC</sub> supply current                    | DICC                             | $\overline{\text{CS}} = \overline{\text{S/H}} = \overline{\text{RD}} = 0$ , Rsa = Inf                                         | 1, 2, 3              | ALL         |        | 2                      | mA   |
| AV <sub>CC</sub> supply current                    | AI <sub>CC</sub>                 | $\overline{\text{CS}} = \overline{\text{S}}/\text{H} = \overline{\text{RD}} = 0$ , Rsa = Inf                                  | 1, 2, 3              | <br>  All   |        | 45                     | mA   |
| Conversion time<br>(see figure 2)                  | tconv                            | Mode 1, Rsa = 18 kΩ                                                                                                           | 9, 10, 11            | <br>  All   |        | <br>  1000<br>         | ns   |
| , , , , , , , , , , , , , , , , , , ,              | t <sub>CRD</sub>                 | Mode 2, Rsa = 18 kΩ                                                                                                           |                      |             |        | <br>  1500  <br>       |      |
| Access time<br>(see figure 2)                      | tACC1                            | Mode 1, C <sub>L</sub> = 100 pF                                                                                               | 9, 10, 11            | All         |        | 60                     | ns   |
|                                                    | t <sub>ACC2</sub>                | Mode 2, c <sub>L</sub> = 100 pF                                                                                               |                      |             |        | t <sub>CRD</sub><br>50 |      |
| Minimum sample time<br>(see figure 2)              | t <sub>SH</sub>                  | 1/                                                                                                                            | 9, 10, 11            | All         |        | 250                    | ns   |
| TRI-STATE control delay time (see figure 2)        | <sup>t</sup> OH, <sup>t</sup> 1H | $R_L = 1 \text{ k}\Omega, C_L = 10 \text{ pF}$                                                                                | 9, 10, 11            | All         |        | 60                     | ns   |
| Delay from rising edge of RD to rising edge of INT | t <sub>INTH</sub>                | C <sub>L</sub> = 100 pF, see figure 2                                                                                         | 9, 10, 11            | All         |        | 50                     | ns   |
| Delay from INT to output                           | t <sub>ID</sub>                  |                                                                                                                               | 9, 10, 11            | All         |        | 60                     | ns   |
| Delay from end of conversion<br>to next conversion | t <sub>p</sub>                   | see figure 2                                                                                                                  | 9, 10, 11            | All         |        | 50                     | ns   |
| Multiplexer control setup                          | tms                              | see figure 2                                                                                                                  | 9, 10, 11            | All         |        | 75                     | ns   |
| Multiplexer hold time                              | t <sub>MH</sub>                  | see figure 2                                                                                                                  | 9, 10, 11            | ALL         | i      | 40                     | ns   |

| STANDARD<br>MICROCIRCUIT DRAWING                     | SIZE<br>A |                | 5962-92329 |
|------------------------------------------------------|-----------|----------------|------------|
| DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 |           | REVISION LEVEL | SHEET<br>6 |

| Device type                                                                      | 01                            | 02                                                  | 03                                                                           |
|----------------------------------------------------------------------------------|-------------------------------|-----------------------------------------------------|------------------------------------------------------------------------------|
| Case outline                                                                     | R                             | J                                                   | x                                                                            |
| Terminal number                                                                  | -                             | Terminal symb                                       | pol                                                                          |
| 1                                                                                | DV <sub>CC</sub>              | DVCC                                                | DV <sub>CC</sub>                                                             |
| 2                                                                                | INT                           | INT                                                 | INT                                                                          |
| 3                                                                                | Ī∕H                           | Ī⁄H                                                 | Ī/H                                                                          |
| 4                                                                                | RD                            | RD                                                  | RD                                                                           |
| 5                                                                                | cs                            | cs                                                  | cs                                                                           |
| 6                                                                                | AVCC                          | s0                                                  | so                                                                           |
| 7                                                                                | V <sub>REF</sub> -            | AV <sub>CC</sub>                                    | S1                                                                           |
| 8                                                                                | V <sub>IN</sub>               | V <sub>REF-</sub>                                   | AVCC                                                                         |
| 9                                                                                | V <sub>REF+</sub>             | V <sub>INO</sub>                                    | V <sub>REF</sub> -                                                           |
| 10                                                                               | GND                           | V <sub>IN1</sub>                                    | V <sub>INO</sub>                                                             |
| 11                                                                               | DB9 (MSB)                     | v <sub>REF+</sub>                                   | V <sub>IN1</sub>                                                             |
| 12                                                                               | DB8                           | AGND                                                | v <sub>IN2</sub>                                                             |
| 13                                                                               | DB7                           | DGND                                                | V <sub>IN3</sub>                                                             |
| 14                                                                               | DB6                           | SPEED ADJ                                           | V <sub>REF+</sub>                                                            |
| 15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28 | DB5 DB4 DB3 DB2 DB1 DB0 (LSB) | DB9 (MSB) DB8 DB7 DB6 DB5 DB4 DB3 DB2 DB1 DB0 (LSB) | AGND DGND SPEED ADJ DB9 (MSB) DB8 DB7 N.C. DB6 DB5 DB4 DB3 DB2 DB1 DB0 (LSB) |

FIGURE 1. <u>Terminal connections</u>.

| STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A |                | 5962-92329 |
|-----------------------------------------------------------------|-----------|----------------|------------|
| DAYTON, OHIO 45444                                              |           | REVISION LEVEL | SHEET 7    |

9004708 0007536 602



**9004708 0007537 549** 

4.2 <u>Screening</u>. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. For device classes Q and V, screening shall be in accordance with MIL-I-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection.

### 4.2.1 Additional criteria for device class M.

- a. Burn-in test, method 1015 of MIL-STD-883.
  - (1) Test condition A, B, C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
  - (2)  $T_A = +125$ °C, minimum.
- b. Interim and final electrical test parameters shall be as specified in table II herein.

#### 4.2.2 Additional criteria for device classes Q and V.

- a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-I-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015.
- b. Interim and final electrical test parameters shall be as specified in table II herein.
- c. Additional screening for device class V beyond the requirements of device class Q shall be as specified in appendix B of MIL-I-38535.
- 4.3 Qualification inspection for device classes Q and V. Qualification inspection for device classes Q and V shall be in accordance with MIL-I-38535. Inspections to be performed shall be those specified in MIL-I-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4).
- 4.4 <u>Conformance inspection</u>. Quality conformance inspection for device class M shall be in accordance with MIL-STD-883 (see 3.1 herein) and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). Technology conformance inspection for classes Q and V shall be in accordance with MIL-I-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-I-38535 permits alternate in-line control testing.
  - 4.4.1 Group A inspection.
    - a. Tests shall be as specified in table II herein.
    - b. Subgroups 4, 5, 6, 7 and 8 in table I, method 5005 of MIL-STD-883 shall be omitted.
- 4.4.2 <u>Group C inspection</u>. The group C inspection end-point electrical parameters shall be as specified in table II herein.
  - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883:
    - a. Test condition A, B, C or D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005.
    - b.  $T_A = +125$ °C, minimum.
    - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883.

| STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER | SIZE<br>A |                | 5962-92329 |
|-----------------------------------------------------------------|-----------|----------------|------------|
| DAYTON, OHIO 45444                                              |           | REVISION LEVEL | SHEET<br>9 |

DESC FORM 193A JUL 94

: 🔤 9004708 0007538 485 📟

# TABLE II. Electrical test requirements.

| Test requirements                                 | Subgroups<br>(in accordance with<br>MIL-STD-883,<br>TM 5005, table I) | Subgroups (in accordance with MIL-I-38535, table III) |                          |  |
|---------------------------------------------------|-----------------------------------------------------------------------|-------------------------------------------------------|--------------------------|--|
|                                                   | Device<br>class M                                                     | Device<br>class Q                                     | Device<br>class V        |  |
| Interim electrical<br>parameters (see 4.2)        | 1                                                                     | 1                                                     | 1                        |  |
| Final electrical parameters (see 4.2)             | 1/ 1, 2, 3, 9,<br>10, 11                                              | 1/ 1, 2, 3, 9, 10, 11                                 | 1/ 1, 2, 3,<br>9, 10, 11 |  |
| Group A test<br>requirements (see 4.4)            | 1, 2, 3, 9,<br>10, 11                                                 | 1, 2, 3, 9,<br>10, 11                                 | 1, 2, 3,<br>9, 10, 11    |  |
| Group C end-point electrical parameters (see 4.4) | 1                                                                     | 1                                                     | 1, 2, 3,<br>9, 10, 11    |  |
| Group D end-point electrical parameters (see 4.4) | 1                                                                     | 1                                                     | 1                        |  |
| Group E end-point electrical parameters (see 4.4) |                                                                       |                                                       |                          |  |

<sup>1/</sup> PDA applies to subgroup 1.

- 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-I-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB, in accordance with MIL-I-38535, and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005.
- 4.4.3 Group D inspection. The group D inspection end-point electrical parameters shall be as specified in table II herein.
- 4.4.4 Group E inspection. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). RHA levels for device classes Q and V shall be M, D, L, R, F, G, and H and for device class M shall be M and D.
  - a. End-point electrical parameters shall be as specified in table II herein.
  - b. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-I-38535, appendix A, for the RHA level being tested. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-I-38535 for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table II herein.
  - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied.

| STANDARD MICROCIRCUIT DRAWING DEFENSE ELECTRONICS SUPPLY CENTER DAYTON, OHIO 45444 | SIZE<br>A |                | 5962-92329  |
|------------------------------------------------------------------------------------|-----------|----------------|-------------|
|                                                                                    |           | REVISION LEVEL | SHEET<br>10 |

DESC FORM 193A JUL 94

: **-** 9004708 0007539 311 **-**

# 5. PACKAGING

5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-STD-883 (see 3.1 herein) for device class M and MIL-I-38535 for device classes Q and V.

#### 6 NOTES

- 6.1 <u>Intended use</u>. Microcircuits conforming to this drawing are intended for use for Government microcircuit applications (original equipment), design applications, and logistics purposes.
- 6.1.1 <u>Replaceability</u>. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing.
  - 6.1.2 Substitutability. Device class Q devices will replace device class M devices.
- 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal.
- 6.3 <u>Record of users</u>. Military and industrial users shall inform Defense Electronics Supply Center when a system application requires configuration control and which SMD's are applicable to that system. DESC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronic devices (FSC 5962) should contact DESC-EC, telephone (513) 296-6047.
- 6.4 <u>Comments</u>. Comments on this drawing should be directed to DESC-EC, Dayton, Ohio 45444-5270, or telephone (513) 296-5377.
- 6.5 <u>Abbreviations, symbols, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-I-38535 and MIL-STD-1331.
- 6.6 One part one part number system. The one part one part number system described below has been developed to allow for transitions between identical generic devices covered by the three major microcircuit requirements documents (MIL-H-38534, MIL-I-38535, and 1.2.1 of MIL-STD-883) without the necessity for the generation of unique PIN's. The three military requirements documents represent different class levels, and previously when a device manufacturer upgraded military product from one class level to another, the benefits of the upgraded product were unavailable to the Original Equipment Manufacturer (OEM), that was contractually locked into the original unique PIN. By establishing a one part number system covering all three documents, the OEM can acquire to the highest class level available for a given generic device to meet system needs without modifying the original contract parts selection criteria.

| Military documentation format                              | Example PIN<br>under new system | Manufacturing source listing | Document<br><u>listing</u> |
|------------------------------------------------------------|---------------------------------|------------------------------|----------------------------|
| New MIL-H-38534 Standard Microcircuit<br>Drawings          | 5962-XXXXXZZ(H or K)YY          | QML-38534                    | MIL-BUL-103                |
| New MIL-1-38535 Standard Microcircuit<br>Drawings          | 5962-XXXXXZZ(Q or V)YY          | QML-38535                    | MIL-BUL-103                |
| New 1.2.1 of MIL-STD-883 Standard<br>Microcircuit Drawings | 5962-XXXXXZZ(M)YY               | MIL-BUL-103                  | MIL-BUL-103                |

### 6.7 Sources of supply.

- 6.7.1 <u>Sources of supply for device classes Q and V</u>. Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DESC-EC and have agreed to this drawing.
- 6.7.2 Approved sources of supply for device class M. Approved sources of supply for class M are listed in MIL-BUL-103. The vendors listed in MIL-BUL-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DESC-EC.

| STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE ELECTRONICS SUPPLY CENTER<br>DAYTON, OHIO 45444 | SIZE<br>A |                | 5962-92329  |
|---------------------------------------------------------------------------------------------|-----------|----------------|-------------|
|                                                                                             |           | REVISION LEVEL | SHEET<br>11 |

DESC FORM 193A JUL 94

**-** 9004708 0007540 033 **-**