IDT7052S/L #### **Features** - High-speed access - Commercial: 20/25/35ns (max.) - Industrial: 25ns (max.) - Military: 25/35ns (max.) - Low-power operation - IDT7052S - Active: 750mW (typ.) - Standby: 7.5mW (typ.) - IDT7052L - Active: 750mW (typ.) - Standby: 1.5mW (typ.) - True FourPort memory cells which allow simultaneous access of the same memory locations - Fully asynchronous operation from each of the four ports: P1, P2, P3, P4 - Versatile control for write-inhibit: separate BUSY input to control write-inhibit for each of the four ports - Battery backup operation—2V data retention - ◆ TTL-compatible; single 5V (±10%) power supply - Available in 120 pin and 132 pin Thin Quad Flatpacks and 108 pin PGA - Military product compliant to MIL-PRF-38535 QML - Industrial temperature range (-40°C to +85°C) is available for selected speeds ### **Description** The IDT7052 is a high-speed $2K \times 8$ FourPort<sup>TM</sup> Static RAM designed to be used in systems where multiple access into a common RAM is required. This FourPort Static RAM offers increased system performance in multiprocessor systems that have a need to communicate in real time and also offers added benefit for high-speed systems in which multiple access is required in the same cycle. The IDT7052 is also designed to be used in systems where on-chip ## **Functional Block Diagram** **NOVEMBER 2001** ©2001 Integrated Device Technology, Inc. DSC 2674/11 hardware port arbitration is not needed. This part lends itself to those systems which cannot tolerate wait states or are designed to be able to externally arbitrate or withstand contention when all ports simultaneously access the same FourPort RAM location. The IDT7052 provides four independent ports with separate control, address, and I/O pins that permit independent, asynchronous access for reads or writes to any location in memory. It is the user's responsibility to ensure data integrity when simultaneously accessing the same memory location from all ports. An automatic power downfeature, controlled by $\overline{\text{CE}}$ , permits the on-chip circuitry of each port to enter a very low power standby power mode. Fabricated using IDT's CMOS high-performance technology, this FourPort SRAM typically operates on only 750mW of power. Low-power (L) versions offer battery backup data retention capability, with each port typically consuming $50\mu$ W from a 2V battery. The IDT7052 is packaged in a ceramic 108-pin Pin Grid Array (PGA), 120-pin Thin Quad Flatpack (TQFP) and 132-pin Plastic Quad Flatpack (PQF). Military grade product is manufactured in compliance with the latest revision of MIL-PRF-38535 QML, making it ideally suited to military temperature applications demanding the highest level of performance and reliability. 11/07/01 # Pin Configurations<sup>(1,2,3)</sup> | | | | | | | | | | | | 11/07/01 | | |------------------------|------------------------|------------------------|-----------------------------------|------------------------|------------------------|--------------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|---| | 31 | 80 | 77 | 74 | 72 | 69 | 68 | 65 | 63 | 60 | 57 | 54 | | | R/W<br>P2 | NC | A <sub>7</sub><br>P2 | A5<br>P2 | A3<br>P2 | A <sub>0</sub><br>P2 | A <sub>0</sub><br>P3 | Аз<br>Р3 | A5<br>P3 | A7<br>P3 | NC | R/W<br>P3 | | | 34 | 83 | 78 | 76 | 73 | 70 | 67 | 64 | 61 | 59 | 56 | 53 | | | BUSY<br>P2 | OE<br>P2 | A8<br>P2 | A <sub>10</sub><br>P <sub>2</sub> | A4<br>P2 | A <sub>1</sub><br>P2 | A <sub>1</sub><br>P3 | A <sub>4</sub><br>P3 | A <sub>10</sub><br>P3 | A8<br>P3 | OE<br>P3 | BUSY<br>P3 | | | 37 | 86 | 82 | 79 | 75 | 71 | 66 | 62 | 58 | 55 | 51 | 50 | | | A2<br>P1 | A <sub>1</sub><br>P1 | CE | A9<br>P2 | A <sub>6</sub><br>P2 | A <sub>2</sub><br>P2 | A <sub>2</sub><br>P3 | A <sub>6</sub><br>P3 | A9<br>P3 | CE<br>P3 | A1<br>P4 | A <sub>2</sub><br>P4 | | | 90 | 88 | 85 | | • | • | | • | | 52 | 49 | 47 | | | A5<br>P1 | <b>А</b> з<br>Р1 | Ao<br>P1 | | | | | | | Ao<br>P4 | <b>А</b> з<br>Р4 | A5<br>P4 | | | 92 | 91 | 89 | | | | | | | 48 | 46 | 45 | | | A <sub>10</sub><br>P1 | A <sub>6</sub><br>P1 | A <sub>4</sub><br>P1 | | | | | | | A <sub>4</sub><br>P4 | A <sub>6</sub><br>P4 | A <sub>10</sub><br>P4 | | | 95 | 94 | 93 | | | | | | | 44 | 43 | 42 | | | A8<br>P1 | A7<br>P1 | Vcc | | | | 7052G<br>08-1 <sup>(4)</sup> | | | GND | A <sub>7</sub><br>P4 | A8<br>P4 | | | 96 | 97 | 98 | | | GIC | J8-1(4) | | | 39 | 40 | 41 | | | A9<br>P1 | NC | CE<br>P1 | | | | Pin PGA<br>View <sup>(5)</sup> | | | CE<br>P4 | NC | A9<br>P4 | | | 99 | 100 | 102 | | | | | | | 35 | 37 | 38 | | | R/W<br>P1 | ŌE<br>P1 | I/O <sub>0</sub><br>P1 | | | | | | | GND | OE<br>P4 | R/W<br>P4 | | | 101 | 103 | 106 | | | | | | | 31 | 34 | 36 | | | BUSY<br>P1 | I/O <sub>1</sub><br>P1 | GND | | | | | | | GND | I/O7<br>P4 | BUSY<br>P4 | | | 104 | 105 | 1 | 4 | 8 | 12 | 17 | 21 | 25 | 28 | 32 | 33 | | | I/O <sub>2</sub><br>P1 | I/O3<br>P1 | I/O <sub>6</sub><br>P1 | Vcc | GND | Vcc | Vcc | GND | Vcc | I/O2<br>P4 | I/O <sub>5</sub><br>P4 | I/O <sub>6</sub><br>P4 | | | 107 | 2 | 5 | 7 | 10 | 13 | 16 | 19 | 22 | 24 | 29 | 30 | | | I/O4<br>P1 | I/O7<br>P1 | I/O <sub>0</sub><br>P2 | I/O <sub>2</sub><br>P2 | I/O <sub>4</sub><br>P2 | I/O <sub>6</sub><br>P2 | I/O <sub>1</sub><br>P3 | I/O3<br>P3 | I/O <sub>5</sub><br>P3 | I/O <sub>7</sub><br>P3 | I/O3<br>P4 | I/O4<br>P4 | | | 108 | 3 | 6 | 9 | 11 | 14 | 15 | 18 | 20 | 23 | 26 | 27 | | | I/O <sub>5</sub> | NC | I/O <sub>1</sub><br>P2 | I/O3<br>P2 | I/O <sub>5</sub><br>P2 | I/O7<br>P2 | I/O <sub>0</sub><br>P3 | I/O <sub>2</sub><br>P3 | I/O <sub>4</sub><br>P3 | I/O <sub>6</sub><br>P3 | I/O <sub>0</sub><br>P4 | I/O <sub>1</sub><br>P4 | | | P1 | | | | | | • | • | • | • | • | | • | #### NOTES: - 1. All Vcc pins must be connected to the power supply. - 2. All GND pins must be connected to the ground supply. - 3. Package body is approximately 1.21 in x 1.21 in x .16 in. - 4. This package code is used to reference the package diagram. - 5. This text does not indicate orientation of the actual part-marking. # Pin Configurations<sup>(1,2,3)</sup> (con't.) #### NOTES: - 1. All Vcc pins must be connected to the power supply. - 2. All GND pins must be connected to the ground supply. - 3. PQ132-1 package body is approximately .95 in x .95 in x .14 in. PN120-1 package body is approximately $14mm \times 14mm \times 1.4mm$ . - 4. This package code is used to reference the package diagram. - 5. This text does not indicate orientation of the actual part-marking - The side of the package containing pin1 may have a bevelled edge in place of the indicator dot.. ## Pin Configurations<sup>(1,2)</sup> | Symbol | Pin Name | |-------------------|------------------------| | A0 P1 - A10 P1 | Address Lines - Port 1 | | A0 P2 - A10P2 | Address Lines - Port 2 | | A0 P3 - A10 P3 | Address Lines - Port 3 | | A0 P4 - A10 P4 | Address Lines - Port 4 | | VOo P1 - VO7 P1 | Data I/O - Port 1 | | I/O0 P2 - I/O7 P2 | Data I/O - Port 2 | | I/O0 P3 - I/O7 P3 | Data I/O - Port 3 | | I/O0 P4 - I/O7 P4 | Data I/O - Port 4 | | R/W P1 | Read/Write - Port 1 | | R/W P2 | Read/Write - Port 2 | | R/W P3 | Read/Write - Port 3 | | R/W P4 | Read/Write - Port 4 | | GND | Ground | | CE P1 | Chip Enable - Port 1 | | CE P2 | Chip Enable - Port 2 | | CE P3 | Chip Enable - Port 3 | | CE P4 | Chip Enable - Port 4 | | OE P1 | Output Enable - Port 1 | | OE P2 | Output Enable - Port 2 | | OE P3 | Output Enable - Port 3 | | OE P4 | Output Enable - Port 4 | | BUSY P1 | Write Disable - Port 1 | | BUSY P2 | Write Disable - Port 2 | | BUSY P3 | Write Disable - Port 3 | | BUSY P4 | Write Disable - Port 4 | | Vcc | Power | #### NOTES: 2674 tbl 01 - 1. All Vcc pins must be connected to the power supply. - 2. All GND pins must be connected to the ground supply # Capacitance<sup>(1)</sup> ## TA = +25°C, f = 1.0MHz) TQFP only | Symbol | Parameter | Conditions <sup>(2)</sup> | Max. | Unit | |--------|--------------------|---------------------------|------|------| | CIN | Input Capacitance | VIN = 0V | 9 | pF | | Соит | Output Capacitance | Vout = 0V | 10 | pF | #### NOTES: This parameter is determined by device characterization but is not production tested. 3dV references the interpolated capacitance when the input and the output signals switch from 0V to 3V or from 3V to 0V. ## Absolute Maximum Ratings(1) | Symbol | Rating | Commercial<br>& Industrial | Military | Unit | |----------------------|--------------------------------------|----------------------------|--------------|------| | VTERM <sup>(2)</sup> | Terminal Voltage with Respect to GND | -0.5 to +7.0 | -0.5 to +7.0 | V | | TBIAS | Temperature<br>Under Bias | -55 to +125 | -65 to +135 | ۰C | | Tstg | Storage<br>Temperature | -65 to +150 | -65 to +150 | ۰C | | Іоит | DC Output Current | 50 | 50 | mA | #### NOTES: 2674 tbl 02 - Stresses greater than those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability. - VTERM must not exceed Vcc + 10% for more than 25% of the cycle time or 10ns maximum, and is limited to ≤ 20mA for the period of VTERM ≥ Vcc + 10%. # Maximum Operating Temperature and Supply Voltage<sup>(1)</sup> | Grade | Ambient<br>Temperature | GND | Vcc | |------------|------------------------|-----|-------------------| | Military | -55°C to+125°C | 0V | 5.0V <u>+</u> 10% | | Commercial | 0°C to +70°C | 0V | 5.0V <u>+</u> 10% | | Industrial | -40°C to +85°C | 0V | 5.0V <u>+</u> 10% | #### NOTES 2674 tbl 04 1. This is the parameter $\mbox{Ta}.$ This is the "instant on" case temperature. # Recommended DC Operating Conditions | Symbol | Parameter | Min. | Тур. | Max. | Unit | | | | |--------|--------------------|---------------------|------|--------|------|--|--|--| | Vcc | Supply Voltage | 4.5 | 5.0 | 5.5 | ٧ | | | | | GND | Ground | 0 | 0 | 0 | V | | | | | V⊪ | Input High Voltage | 2.2 | _ | 6.0(2) | ٧ | | | | | VIL | Input Low Voltage | -0.5 <sup>(1)</sup> | _ | 0.8 | ٧ | | | | #### NOTES 2674 tbl 05 - 1. $V_{IL} \ge -1.5V$ for pulse width less than 10ns. - 2. VTERM must not exceed Vcc + 10%. 2674 tbl 03 # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range<sup>(1,5)</sup> (Vcc = 5.0V ± 10%) | | | | | | | 2X20<br>I Only | Com' | 2X25<br>I, Ind<br>litary | Con | 2X35<br>n'I &<br>tary | | |---------------|---------------------------------------------------------|------------------------------------------------------------------------|----------------|--------|---------------------|----------------|---------------------|--------------------------|---------------------|-----------------------|------| | Symbol | Parameter | Condition | Versi | on | Typ. <sup>(2)</sup> | Max. | Typ. <sup>(2)</sup> | Max. | Typ. <sup>(2)</sup> | Max. | Unit | | Icc1 | Operating Power<br>Supply Current<br>(All Ports Active) | $\overline{\overline{CE}} = VIL$ Outputs Disabled $f = 0^{(3)}$ | COM'L. | S<br>L | 150<br>150 | 300<br>250 | 150<br>150 | 300<br>250 | 150<br>150 | 300<br>250 | mA | | | (All Poits Active) | 1 = 0.44 | MIL. &<br>IND. | S<br>L | _ | _ | 150<br>150 | 360<br>300 | 150<br>150 | 360<br>300 | | | ICC2 | Dynamic Operating<br>Current<br>(All Ports Active) | CE = VIL<br>Outputs Disabled<br>f = fMAX <sup>(4)</sup> | COM'L. | S<br>L | 240<br>210 | 370<br>325 | 225<br>195 | 350<br>305 | 210<br>180 | 335<br>290 | mA | | | (All Poits Active) | I = IMAX <sup>(3)</sup> | MIL. &<br>IND. | S<br>L | 1 1 | 1 1 | 225<br>195 | 400<br>340 | 210<br>180 | 395<br>330 | | | ISB | Standby Current<br>(All Ports - TTL Level | $\overline{CE} = VIH$<br>$f = f_{MAX}^{(4)}$ | COM'L. | S<br>L | 70<br>60 | 95<br>80 | 45<br>40 | 85<br>70 | 40<br>35 | 75<br>60 | mA | | | Inputs) | | MIL. &<br>IND. | S<br>L | 1 1 | 11 | 45<br>40 | 115<br>85 | 40<br>35 | 110<br>80 | | | ISB1 | Full Standby Current<br>(All Ports - All CMOS | All Ports CE > Vcc - 0.2V | COM'L. | S<br>L | 1.5<br>0.3 | 15<br>1.5 | 1.5<br>0.3 | 15<br>1.5 | 1.5<br>0.3 | 15<br>1.5 | mA | | Level Inputs) | Levei inpuis) | $V_{IN} = V_{CC} - 0.2V \text{ or} $<br>$V_{IN} \le 0.2V, f = 0^{(3)}$ | MIL. &<br>IND. | S<br>L | | | 1.5<br>0.3 | 30<br>4.5 | 1.5<br>0.3 | 30<br>4.5 | | NOTES: 2674 tbl 06 - 1. 'X' in part number indicates power rating (S or L). - 2. Vcc = 5V, TA = +25°C and are not production tested. - 3. f = 0 means no address or control lines change. - 4. At f = fmax, address and control lines (except Output Enable) are cycling at the maximum frequency read cycle of 1/trc, and using "AC Test Conditions" of input levels of GND to 3V. - 5. For the case of one port, divide the appropriate current above by four. # DC Electrical Characteristics Over the Operating Temperature and Supply Voltage Range (Vcc = 5.0V ± 10%) | | | | 7052S | | 705 | | | |--------|--------------------------------------|-----------------------------------------|-------|------|------|------|------| | Symbol | Parameter | Test Conditions | Min. | Max. | Min. | Max. | Unit | | ILI | Input Leakage Current <sup>(1)</sup> | Vcc = 5.5V, $Vin = 0V$ to $Vcc$ | 1 | 10 | _ | 5 | μΑ | | llo | Output Leakage Current | $\overline{CE}$ = ViH, Vout = 0V to Vcc | 1 | 10 | - | 5 | μΑ | | Vol | Output Low Voltage | Iol = 4mA | ı | 0.4 | _ | 0.4 | V | | Voh | Output High Voltage | IOH = -4mA | 2.4 | _ | 2.4 | _ | V | NOTE: 1. At $Vcc \le 2.0V$ input leakages are undefined. 2674 tbl 07 # **Data Retention Characteristics Over All Temperature Ranges** (4) | Symbol | Parameter | Test Conditi | Min. | Typ. <sup>(1)</sup> | Max. | Unit | | |---------------------|--------------------------------------|----------------------------|-------------|---------------------|------|------|----| | VDR | Vcc for Data Retention | Vcc = 2v | | 2.0 | _ | _ | V | | ICCDR | Data Retention Current | ∇E ≥ VHC | Com'l. | _ | 25 | 600 | μA | | | | $VIN \ge VHC \ or \le VLC$ | Mil. & Ind. | _ | 25 | 1800 | | | tcdr <sup>(3)</sup> | Chip Deselect to Data Retention Time | | | 0 | _ | _ | ns | | tR <sup>(3)</sup> | Operation Recovery Time | | | trc <sup>(2)</sup> | _ | _ | ns | NOTES: 2674 tbl 08a - 1. Vcc = 2V, TA = +25°C - 2. trc = Read Cycle Time - 3. This parameter is guaranteed but not production tested. - 4. Industrial temperature: For other speeds, packages and powers contact your sales office. ### **Low Vcc Data Retention Waveform** ### **AC Test Conditions** | Input Pulse Levels | GND to 3.0V | |-------------------------------|-----------------| | Input Rise/Fall Times | 5ns Max. | | Input Timing Reference Levels | 1.5V | | Output Reference Levels | 1.5V | | Output Load | Figures 1 and 2 | | | 2674 tbl 08b | DATAOUT $347\Omega$ 30pF Figure 1. AC Output Test Load Figure 2. Output Test Load (for tLz, tHz, twz, tow) \*Including scope and jig # AC Electrical Characteristics Over the Operating Temperature and Supply Voltage<sup>(3)</sup> | | 0 1 113 | | | | | | | | |------------|------------------------------------------------|-----------------------|------|-------------------------------------|------|--------------------------------|------|------| | | | 7052X20<br>Com'l Only | | 7052X25<br>Com'l, Ind<br>& Military | | 7052X35<br>Com'l &<br>Military | | | | Symbol | Parameter | Min. | Max. | Min. | Max. | Min. | Max. | Unit | | READ CYCLE | | | | | | | | | | trc | Read Cycle Time | 20 | _ | 25 | _ | 35 | _ | ns | | taa | Address Access Time | _ | 20 | | 25 | _ | 35 | ns | | tace | Chip Enable Access Time | _ | 20 | | 25 | | 35 | ns | | taoe | Output Enable Access Time | _ | 10 | | 15 | _ | 25 | ns | | tон | Output Hold from Address Change | 0 | | 0 | | 0 | | ns | | tLz | Output Low-Z Time <sup>(1,2)</sup> | 5 | _ | 5 | _ | 5 | _ | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | | 12 | I | 15 | ļ | 15 | ns | | tpu | Chip Enable to Power Up Time <sup>(2)</sup> | 0 | | 0 | | 0 | _ | ns | | tPD | Chip Disable to Power Down Time <sup>(2)</sup> | | 20 | | 25 | | 35 | ns | NOTES: 2674 tbl 09 - 1. Transition is measured 0mV from Low or High-Impedance voltage with the Output Test Load (Figure 2) - 2. This parameter is guaranteed by device characterization but is not production tested. - 3. 'X' in part number indicates power rating (S or L) ## Timing Waveform of Read Cycle No. 1, Any Port(1) #### NOTES: 1. $R/\overline{W} = V_{IH}$ , $\overline{OE} = V_{IL}$ and $\overline{CE} = V_{IL}$ . # Timing Waveform of Read Cycle No. 2, Any Port(1,2) #### NOTES: - 1. $R/\overline{W} = V_{IH}$ for Read Cycles. - 2. Addresses valid prior to or coincident with $\overline{\text{CE}}$ transition LOW. 2674 tbl 10 # AC Electrical Characteristics Over the Operating Temperature and Supply Voltage<sup>(7)</sup> | | | 7052X20<br>Com'l Only | | 7052X25<br>Com'l &<br>Military | | 7052X35<br>Com'l &<br>Military | | | |-------------------|--------------------------------------------------------------|-----------------------|------|--------------------------------|------|--------------------------------|------|------| | Symbol | Parameter | | Max. | Min. | Max. | Min. | Max. | Unit | | WRITE CYCLE | = | | | | | | | | | twc | Write Cycle Time | 20 | _ | 25 | _ | 35 | _ | ns | | tew | Chip Enable to End-of-Write (3) | 15 | _ | 20 | _ | 30 | | ns | | taw | Address Valid to End-of-Write | 15 | | 20 | | 30 | | ns | | tas | Address Set-up Time | 0 | | 0 | | 0 | | ns | | twp | Write Pulse Width <sup>(3)</sup> | 15 | | 20 | _ | 30 | | ns | | twr | Write Recovery Time | 0 | | 0 | | 0 | | ns | | tow | Data Valid to End-of-Write | 15 | | 15 | | 20 | | ns | | tHZ | Output High-Z Time <sup>(1,2)</sup> | | 15 | | 15 | | 15 | ns | | tон | Data Hold Time | 0 | | 0 | | 0 | | ns | | twz | Write Enable to Output in High-Z <sup>(1,2)</sup> | | 12 | | 15 | | 15 | ns | | tow | Output Active from End-of-Write <sup>(1,2)</sup> | 0 | | 0 | | 0 | | ns | | twdd | Write Pulse to Data Delay <sup>(4)</sup> | | 35 | | 45 | | 55 | ns | | twdd | Write Data Valid to Read Data Delay <sup>(4)</sup> | | 30 | | 35 | | 45 | ns | | BUSY INPUT TIMING | | | | | | | | | | twB | Write to BUSY <sup>(5)</sup> 0 − 0 − | | | | 0 | _ | ns | | | twн | Write Hold After BUSY <sup>(6)</sup> | 15 | | 15 | | 20 | | ns | #### NOTES: 1. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2). 2. This parameter is guaranteed by device characterization but is not production tested. - 3. If $\overline{OE} = VIL$ during a R/W controlled write cycle, the write pulse width must be the larger of twp or (twz + tow) to allow the I/O drivers to turn off data to be placed on the bus for the required tow. If $\overline{OE} = VIH$ during an R/W controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. Specified for $\overline{OE} = VIH$ (refer to "Timing Waveform of Write Cycle", Note 8). - 4. Port-to-port delay through RAM cells from writing port to reading port, refer to "Timing Waveform of Write with Port-to-Port Read". - 5. To ensure that the write cycle is inhibited on port "A" during contention from Port "B". Port "A" may be any of the four ports and Port "B" is any other port. - 6. To ensure that a write cycle is completed on port "A" after contention from Port "B". Port "A" may be any of the four ports and Port "B" is any other port. - 7. 'X' in part number indicates power rating. # Timing Waveform of Write Cycle No. 1, $R/\overline{W}$ Controlled Timing<sup>(5,8)</sup> ## Timing Waveform of Write Cycle No. 2, CE Controlled Timing<sup>(1, 5)</sup> #### NOTES: - 1. $R/\overline{W}$ or $\overline{CE}$ = ViH during all address transitions. - 2. A write occurs during the overlap (tew or twp) of a $\overline{CE}$ = V<sub>IL</sub> and a R/ $\overline{W}$ = V<sub>IL</sub>. - 3. two is measured from the earlier of $\overline{CE}$ or $R/\overline{W} = VIH$ to the end of write cycle. - 4. During this period, the I/O pins are in the output state, and input signals must not be applied. - 5. If the $\overline{CE} = V_{IL}$ transition occurs simultaneously with or after the $R/\overline{W} = V_{IL}$ transition, the outputs remain in the High-impedance state. - 6. Timing depends on which enable signal is asserted last, $\overline{\text{CE}}$ or $R/\overline{W}$ . - 7. Transition is measured 0mV from Low or High-impedance voltage with the Output Test Load (Figure 2). This parameter is guaranteed but is not production tested. - 8. If $\overline{OE} = V_{IL}$ during a $R\overline{W}$ controlled write cycle, the write pulse width must be the larger of twp or (twz + tow) to allow the I/O drivers to turn off data to be placed on the bus for the required tow. If $\overline{OE} = V_{IH}$ during an $R\overline{W}$ controlled write cycle, this requirement does not apply and the write pulse can be as short as the specified twp. ### Timing Waveform of Write with Port-to-Port Read(1,2,3) #### NOTES: - 1. Assume $\overline{BUSY}$ input = VIH and $\overline{CE}$ = VIL for the writing port. - 2. $\overline{OE}$ = V<sub>IL</sub> for the reading ports. - 3. All timing is the same for left and right ports. Port "A" may be either of the four ports and Port "B" is any other port. # Timing Waveform of Write with BUSY Input ### NOTES: 1. $\overline{\text{BUSY}}$ is asserted on Port "B" blocking R/ $\overline{\text{W}}$ "B" until $\overline{\text{BUSY}}$ "B" goes HIGH. ## **Functional Description** The IDT7052 provides four ports with separate control, address, and I/O pins that permit independent access for reads or writes to any location in memory. These devices have an automatic power down feature controlled by $\overline{\text{CE}}$ . The $\overline{\text{CE}}$ controls on-chip power down circuitry that permits the respective port to go into standby mode when not selected $\overline{\text{CE}}$ = VIH). When a port is enabled, access to the entire memory array is permitted. Each port has its own Output Enable control $\overline{\text{(OE)}}$ . In the read mode, the port's $\overline{\text{OE}}$ turns on the output drivers when set LOW. READ/WRITE conditions are illustrated in the table below. ### Truth Table I – Read/Write Control<sup>(3)</sup> | Any Port <sup>(1)</sup> | | | ) | | |-------------------------|----|----|---------|-------------------------------------------------------| | R/W | ĊΕ | ŌĒ | D0-7 | Function | | Х | Н | Χ | Z | Port Deselected: Power-Down | | Х | Н | Х | Z | CEP1=CEP2=CEP3=CEP4=VH<br>Power Down Mode ISB or ISB1 | | L | L | Χ | DATAIN | Data on port written into memory <sup>(2)</sup> | | Н | L | L | DATAout | Data in memory output on port | | Х | Χ | Н | Z | Outputs Disabled | 2674 tbl 11 - 1. "H" = VIH, "L" = VIL, "X" = Don't Care, "Z "= High Impedance - 2. If $\overline{\text{BUSY}} = \text{VIL}$ , write is blocked. - 3. For valid write operation, no more than one port can write to the same address location at the same time. ## **Ordering Information** NOTE: 2674 drw 13 Industrial temperature range is available. For specific speeds, packages and powers contact your sales office. ## **Datasheet Document History** 1/18/99: Initiated datasheet document history Converted to new format Cosmetic typographical corrections Added additional notes to pin configurations 6/4/99: Changed drawing format Page1 Corrected DSC number 11/10/99: Replaced IDT logo 11/18/99: Page 10 Fixed typo in caption for BUSY Input waveform 5/23/00: Page 4 Increased storage temperature parameter Clarified TA parameter Page 5 DC Electrical parameters-changed wording from "open" to "disabled" Changed ±200mV to 0mV in notes 10/22/01: Pages 2 & 3 Added date revision for pin configurations Page 5, 7 & 8 Added Industrial temp to column heading for 25ns speed to DC & AC Electrical Characteristics Page 11 Added Industrial temp offering to 25ns ordering information Page 4, 5, 7 & 8 Removed Industrial temp footnote from all tables Page 1 & 11 Replace TM logo with ® logo CORPORATE HEADQUARTERS 6024 Silver Creek Valley Road San Jose, CA 95138 for SALES: 800-345-7015 or 408-284-8200 fax: 408-284-2775 www.idt.com for Tech Support: 408-284-2794 DualPortHelp@idt.com