# **CMOS LDO Regulators for Portable Equipments** # 1ch 150mA CMOS LDO Regulators BH□□NB1WHFV series No.11020EBT04 # Description The BH□□NB1WHFV series is a line of 150 mA output, high-performance CMOS regulators that deliver a high ripple rejection ratio of 80 dB (Typ., 1 kHz). They are ideal for use in high-performance, analog applications and offer improved line regulation, load regulation, and noise characteristics. Using the ultra-small HVSOF5 package, which features a built-in heat sink, contributes to space-saving application designs. #### Features - 1) High accuracy output voltage: ± 1% - 2) High ripple rejection ratio: 80 dB (Typ., 1 kHz) - 3) Stable with ceramic capacitors - 4) Low bias current: 60 μA - 5) Output voltage on/off control - 6) Built-in overcurrent and thermal shutdown circuits - 7) Ultra-small HVSOF5 power package #### Applications Battery-driven portable devices, etc. ## Product line # ■150 mA BH□□NB1WHFV Series | Product name | 2.5 | 2.8 | 2.85 | 2.9 | 3.0 | 3.1 | 3.3 | Package | |--------------|-----|-----------|----------|----------|----------|----------|----------|---------| | BH□□NB1WHFV | V | $\sqrt{}$ | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b> | <b>√</b> | HVSOF5 | Model name: BH□□NB1W□ a h | Symbol | Description | | | | | | | | |--------|------------------------------|--------------------|----|--------------------|--|--|--|--| | | Output voltage specification | | | | | | | | | | | Output voltage (V) | | Output voltage (V) | | | | | | а | 25 | 2.5 V (Typ.) | 30 | 3.0 V (Typ.) | | | | | | | 28 | 2.8 V (Typ.) | 31 | 3.1 V (Typ.) | | | | | | | 2J | 2.85 V (Typ.) | 33 | 3.3 V (Typ.) | | | | | | | 29 | 2.9 V (Typ.) | | | | | | | | b | Package HFV: HVSOF5 | | | | | | | | Absolute maximum ratings | Parameter | Symbol | Ratings | Unit | |------------------------------|--------|--------------|------| | Applied power supply voltage | VMAX | -0.3 to +6.0 | V | | Power dissipation | Pd | 410 *1 | mW | | Operating temperature range | Topr | -40 to +85 | °C | | Storage temperature range | Tstg | −55 to +125 | °C | <sup>\*1:</sup> Reduce by 4.1 mW/°C over 25°C, when mounted on a glass epoxy PCB (70 mm × 70 mm × 1.6 mm). Recommended operating ranges (not to exceed Pd) | Parameter | Symbol | Ratings | Unit | |----------------------|--------|------------|------| | Power supply voltage | Vin | 2.5 to 5.5 | V | | Output current | lout | 0 to 150 | mA | Recommended operating conditions | Parameter | Symbol | | Ratings | | Unit | Conditions | |------------------|--------|--------|---------|------|------|-----------------------------------------------| | | | Min. | Тур. | Max. | | | | Input capacitor | CIN | 0.1 *2 | _ | _ | μF | The use of ceramic capacitors is recommended. | | Output capacitor | Co | 2.2 *2 | | _ | μF | The use of ceramic capacitors is recommended. | <sup>\*2</sup> Make sure that the output capacitor value is not kept lower than this specified level across a variety of temperature, DC bias characteristic. And also make sure that the capacitor value cannot change as time progresses. #### Electrical characteristics (Unless otherwise specified, Ta = 25°C, VIN = VOUT + 1.0 V, STBY = 1.5 V, CIN = 0.1 $\mu$ F, Co = 2.2 $\mu$ F) Limits | Parameter | | Symbol | | Limits | | Unit | Conditions | |--------------------------------------|-----|--------|-----------|--------|-----------|-------|----------------------------------------------| | | | Symbol | Min. | Тур. | Max. | Offic | | | Output voltage | | Vout | Vout×0.99 | Vout | Vout×1.01 | V | IOUT = 1 mA | | Circuit current | | IGND | _ | 60 | 100 | μΑ | IOUT = 50 mA | | Circuit current (STBY) | | ISTBY | _ | _ | 1.0 | μA | STBY = 0 V | | Ripple rejection ratio | | RR | _ | 80 | _ | dB | VRR = -20 dBv, fRR = 1 kz,<br>IOUT = 10 mA | | Load response 1 | | LTV1 | _ | 25 | _ | mV | IOUT = 1 mA to 30 mA | | Load response 2 | | LTV2 | _ | 25 | _ | mV | IOUT = 30 mA to 1 mA | | Dropout voltage 1 | | VSAT1 | _ | 80 | 150 | mV | VIN = 0.98 × VOUT,<br>IOUT = 30 mA | | Dropout voltage 2 | | VSAT2 | _ | 250 | 450 | mV | VIN = 0.98 × VOUT,<br>IOUT = 100 mA | | Line regulation | | VDL1 | _ | 1 | 20 | mV | VIN = VOUT + 0.5 V to 5.5 V,<br>IOUT = 50 mA | | Load regulation 1 | | VDLO1 | _ | 6 | 30 | mV | IOUT = 1 mA to 100 mA | | Load regulation 2 | | VDLO2 | _ | 9 | 90 | mV | IOUT = 1 mA to 150 mA | | Overcurrent protection limit current | | ILMAX | _ | 250 | _ | mA | Vo = Vout × 0.98 | | Short current | | ISHORT | _ | 50 | _ | mA | Vo = 0 V | | STBY pull-down resistance | | RSTB | 275 | 550 | 1100 | kΩ | | | OTDV / I II ON | | VSTBH | 1.5 | _ | Vin | V | | | STBY control voltage | OFF | VSTBL | -0.3 | _ | 0.3 | V | | <sup>\*</sup> This IC is not designed to be radiation-resistant. #### ●Reference data Output Voltage vs Input Voltage Fig.1 (BH25NB1WHFV) **GND Current vs Input Voltage** Fig.4 (BH25NB1WHFV) Fig.7 Output Voltage vs Output Current (BH25NB1WHFV) Fig.10 Dropout voltage vs Output Current (BH25NB1WHFV) Output Voltage vs Input Voltage Fig.2 (BH30NB1WHFV) Fig.5 **GND Current vs Input Voltage** (BH30NB1WHFV) Fig.8 Output Voltage vs Output Current (BH30NB1WHFV) Fig.11 (BH30NB1WHFV) Output Voltage vs Input Voltage Fig.3 (BH33NB1WHFV) **GND** Current vs Input Voltage Fig.6 (BH33NB1WHFV) Output Voltage vs Output Current Fig.9 (BH33NB1WHFV) Dropout voltage vs Output Current Fig.12 Dropout voltage vs Output Current (BH33NB1WHFV) Fig.13 Output Voltage vs Temperature (BH25NB1WHFV) Fig.16 Ripple Rejection (BH25NB1WHFV) Fig.19 Load Response (Co = $2.2 \mu F$ ) (BH25NB1WHFV) Fig.22 Output Voltage Rise Time (BH25NB1WHFV) Fig.14 Output Voltage vs Temperature (BH30NB1WHFV) Fig.17 Ripple Rejection (BH30NB1WHFV) Fig.20 Load Response (Co = $2.2 \mu F$ ) (BH30NB1WHFV) Fig.23 Output Voltage Rise Time (BH30NB1WHFV) Fig.15 Output Voltage vs Temperature (BH33NB1WHFV) Fig.18 Ripple Rejection (BH33NB1WHFV) Fig.21 Load Response (Co = $2.2 \mu F$ ) (BH33NB1WHFV) Fig.24 Output Voltage Rise Time (BH33NB1WHFV) #### ●Block diagram, recommended circuit diagram, and pin assignment diagram #### Power dissipation (Pd) #### 1. Power dissipation (Pd) Power dissipation calculations include estimates of power dissipation characteristics and internal IC power consumption, and should be treated as guidelines. In the event that the IC is used in an environment where this power dissipation is exceeded, the attendant rise in the junction temperature will trigger the thermal shutdown circuit, reducing the current capacity and otherwise degrading the IC's design performance. Allow for sufficient margins so that this power dissipation is not exceeded during IC operation. Calculating the maximum internal IC power consumption (PMAX) $PMAX = (VIN - VOUT) \times IOUT (MAX.)$ VIN : Input voltage VOUT : Output voltage IOUT (MAX): Max. output current #### 2. Power dissipation/power dissipation reduction (Pd) Fig. 26 HVSOF5 Power Dissipation/Power Dissipation Reduction (Example) #### Input Output capacitors It is recommended to insert bypass capacitors between input and GND pins, positioning them as close to the pins as possible. These capacitors will be used when the power supply impedance increases or when long wiring paths are used, so they should be checked once the IC has been mounted. Ceramic capacitors generally have temperature and DC bias characteristics. When selecting ceramic capacitors, use X5R or X7R, or better models that offer good temperature and DC bias characteristics and high tolerant voltages. #### Typical ceramic capacitor characteristics Fig.27 Capacitance vs Bias (Y5V) Fig.28 Capacitance vs Bias (X5R, X7R) Fig.29 Capacitance vs Temperature (X5R, X7R, Y5V) <sup>\*</sup>Circuit design should allow a sufficient margin for the temperature range so that PMAX < Pd. #### Output capacitors Mounting input capacitor between input pin and GND(as close to pin as possible), and also output capacitor between output pin and GND(as close to pin as possible) is recommended. The input capacitor reduces the output impedance of the voltage supply source connected to the VCC. The higher value the output capacitor goes, the more stable the whole operation becomes. This leads to high load transient response. Please confirm the whole operation on actual application board. Generally, ceramic capacitor has wide range of tolerance, temperature coefficient, and DC bias characteristic. And also its value goes lower as time progresses. Please choose ceramic capacitors after obtaining more detailed data by asking capacitor makers. Fig.30 Stable Operation Region (Example) #### Operation Notes #### 1. Absolute maximum ratings An excess in the absolute maximum ratings, such as supply voltage, temperature range of operating conditions, etc., can break down the devices, thus making impossible to identify breaking mode, such as a short circuit or an open circuit. If any over rated values will expect to exceed the absolute maximum ratings, consider adding circuit protection devices, such as fuses. # 2. Thermal design Use a thermal design that allows for a sufficient margin in light of the power dissipation (Pd) in actual operating conditions. ## 3. Inter-pin shorts and mounting errors Use caution when positioning the IC for mounting on printed circuit boards. The IC may be damaged if there is any connection error or if pins are shorted together. ## 4. Thermal shutdown circuit (TSD) The IC incorporates a built-in thermal shutdown circuit (TSD circuit). The thermal shutdown circuit is designed only to shut the IC off to prevent runaway thermal operation. It is not designed to protect the IC or guarantee its operation. Do not continue to use the IC after operating this circuit or use the IC in an environment where the operation of this circuit is assumed. #### 5. Overcurrent protection circuit The IC incorporates a built-in overcurrent protection circuit that operates according to the output current capacity. This circuit serves to protect the IC from damage when the load is shorted. The protection circuit is designed to limit current flow by not latching in the event of a large and instantaneous current flow originating from a large capacitor or other component. These protection circuits are effective in preventing damage due to sudden and unexpected accidents. However, the IC should not be used in applications characterized by the continuous operation or transitioning of the protection circuits. At the time of thermal designing, keep in mind that the current capability has negative characteristics to temperatures. #### 6. Action in strong electromagnetic field Use caution when using the IC in the presence of a strong electromagnetic field as doing so may cause the IC to malfunction. # 7. Ground wiring pattern When using both small signal and large current GND patterns, it is recommended to isolate the two ground patterns, placing a single ground point at the ground potential of application so that the pattern wiring resistance and voltage variations caused by large currents do not cause variations in the small signal ground voltage. Be careful not to change the GND wiring pattern of any external components, either. #### 8. GND voltage The potential of GND pin must be minimum potential in all operating conditions. #### Back Current In applications where the IC may be exposed to back current flow, it is recommended to create a path to dissipate this current by inserting a bypass diode between the VIN and VOUT pins. Fig. 31 Example Bypass Diode Connection #### 10. Testing on application boards When testing the IC on an application board, connecting a capacitor to a pin with low impedance subjects the IC to stress. Always discharge capacitors after each process or step. Always turn the IC's power supply off before connecting it to or removing it from a jig or fixture during the inspection process. Ground the IC during assembly steps as an antistatic measure. Use similar precaution when transporting or storing the IC. #### 11. Regarding input pin of the IC This monolithic IC contains P+ isolation and P substrate layers between adjacent elements in order to keep them isolated. P-N junctions are formed at the intersection of these P layers with the N layers of other elements, creating a parasitic diode or transistor. For example, the relation between each potential is as follows: When GND > Pin A and GND > Pin B, the P-N junction operates as a parasitic diode. When GND > Pin B, the P-N junction operates as a parasitic transistor. Parasitic diodes can occur inevitable in the structure of the IC. The operation of parasitic diodes can result in mutual interference among circuits, operational faults, or physical damage. Accordingly, methods by which parasitic diodes operate, such as applying a voltage that is lower than the GND (P substrate) voltage to an input pin, should not be used. Fig.32 Example of IC structure # Ordering part number # **HVSOF5** #### Notes No copying or reproduction of this document, in part or in whole, is permitted without the consent of ROHM Co.,Ltd. The content specified herein is subject to change for improvement without notice. The content specified herein is for the purpose of introducing ROHM's products (hereinafter "Products"). If you wish to use any such Product, please be sure to refer to the specifications, which can be obtained from ROHM upon request. Examples of application circuits, circuit constants and any other information contained herein illustrate the standard usage and operations of the Products. The peripheral conditions must be taken into account when designing circuits for mass production. Great care was taken in ensuring the accuracy of the information specified in this document. However, should you incur any damage arising from any inaccuracy or misprint of such information, ROHM shall bear no responsibility for such damage. The technical information specified herein is intended only to show the typical functions of and examples of application circuits for the Products. ROHM does not grant you, explicitly or implicitly, any license to use or exercise intellectual property or other rights held by ROHM and other parties. ROHM shall bear no responsibility whatsoever for any dispute arising from the use of such technical information. The Products specified in this document are intended to be used with general-use electronic equipment or devices (such as audio visual equipment, office-automation equipment, communication devices, electronic appliances and amusement devices). The Products specified in this document are not designed to be radiation tolerant. While ROHM always makes efforts to enhance the quality and reliability of its Products, a Product may fail or malfunction for a variety of reasons. Please be sure to implement in your equipment using the Products safety measures to guard against the possibility of physical injury, fire or any other damage caused in the event of the failure of any Product, such as derating, redundancy, fire control and fail-safe designs. ROHM shall bear no responsibility whatsoever for your use of any Product outside of the prescribed scope or not in accordance with the instruction manual. The Products are not designed or manufactured to be used with any equipment, device or system which requires an extremely high level of reliability the failure or malfunction of which may result in a direct threat to human life or create a risk of human injury (such as a medical instrument, transportation equipment, aerospace machinery, nuclear-reactor controller, fuel-controller or other safety device). ROHM shall bear no responsibility in any way for use of any of the Products for the above special purposes. If a Product is intended to be used for any such special purpose, please contact a ROHM sales representative before purchasing. If you intend to export or ship overseas any Product or technology specified herein that may be controlled under the Foreign Exchange and the Foreign Trade Law, you will be required to obtain a license or permit under the Law. Thank you for your accessing to ROHM product informations. More detail product informations and catalogs are available, please contact us. # ROHM Customer Support System http://www.rohm.com/contact/