#### **Features**

- Full Trusted Computing Group (TCG) Trusted Platform Module (TPM) Version 1.2 Compatibility
- Compliant with TCG PC Client Specific TPM Interface Specification Version 1.2
- Single-chip Turnkey Solution
- Hardware Asymmetric Crypto Engine
- · 2048-bit RSA Sign in 500 ms
- AVR® RISC Microprocessor
- Internal EEPROM Storage for RSA Keys
- · 33 MHz LPC (Low Pin Count) Bus for Easy PC Interface
- · Secure Hardware and Firmware Design and Chip Layout
- True Random Number Generator (RNG) FIPS 140-2 Compliant
- · NV Storage space for 1280 bytes of user defined data
- 3.3V ±10% Supply Voltage
- 28-lead TSSOP Package or 40-lead QFN Package
- 0-70°C Temperature Range

# **Description**

The AT97SC3203 is a fully integrated security module designed to be integrated into personal computers and other embedded systems. It implements version 1.2 of the Trusted Computing Group (TCG) specification for Trusted Platform Modules (TPM).

The TPM includes a cryptographic accelerator capable of computing a 2048-bit RSA signature in 500 ms and a 1024-bit RSA signature in 100 ms. Performance of the SHA-1 accelerator is 50 µs per 64-byte block. In most cases, TCG key generation operations will be completed using a proprietary mechanism in less than 1 msec.

The chip communicates with the PC through the LPC interface. The TPM supports SIRQ (for interrupts) and CLKRUN to permit clock stopping for power savings in mobile computers.

Table 1.Pin Configurations

| Pin Name        | Description                                  |  |
|-----------------|----------------------------------------------|--|
| V <sub>CC</sub> | 3.3V (± 10%) Supply Voltage                  |  |
| SB3V            | Standby 3.3V (± 10%) Supply Voltage          |  |
| $V_{BAT}$       | 2.5V - 4.0V Battery Input                    |  |
| GND             | Ground                                       |  |
| LRESET#         | PCI Reset Input Active Low                   |  |
| LAD0            | LPC Command, Address, Data Line Input/Output |  |
| LAD1            | LPC Command, Address, Data Line Input/Output |  |
| LAD2            | LPC Command, Address, Data Line Input/Output |  |
| LAD3            | LPC Command, Address, Data Line Input/Output |  |
| LCLK            | 33 MHz PCI Clock Input                       |  |
| LFRAME#         | LPC Frame Input                              |  |
| CLKRUN#         | PCI Clock Run Input/Output                   |  |
| LPCPD#          | LPC Power Down Input                         |  |



# Trusted Platform Module

AT97SC3203

LPC Interface

Summary

5116BS-TPM-1/07



Note: This is a summary document. A complete document is available through your local Atmel sales office.



| Pin Name     | Description                               |  |
|--------------|-------------------------------------------|--|
| SERIQ        | Serialized Interrupt Request Input/Output |  |
| Xtall/32K in | 32.768 kHz Crystal Input                  |  |
| Xtal0        | 32.768 kHz Crystal Output                 |  |
| GPIO6        | General Purpose Input/Output              |  |
| Testl        | Test Input (disabled)                     |  |
| TestBI       | Test Input (disabled)                     |  |
| NC           | No Connect                                |  |
| NBO          | Not Bonded Out                            |  |

Figure 1. Pin Configurations

28-pin TSSOP 6.1 mm x 9.7 mm Body 0.65 mm Pitch

|              |    |    | _       |
|--------------|----|----|---------|
| NC           | 1  | 28 | LPCPD#  |
| NC           | 2  | 27 | SERIRQ  |
| NC           | 3  | 26 | LAD0    |
| GND          | 4  | 25 | GND     |
| SB3V         | 5  | 24 | Vcc     |
| GPIO6        | 6  | 23 | LAD1    |
| NC           | 7  | 22 | LFRAME# |
| Testl        | 8  | 21 | LCLK    |
| TestBI       | 9  | 20 | LAD2    |
| Vcc          | 10 | 19 | Vcc     |
| GND          | 11 | 18 | GND     |
| VBAT         | 12 | 17 | LAD3    |
| Xtall/32K in | 13 | 16 | LRESET# |
| XtalO        | 14 | 15 | CLKRUN# |





Figure 2. AT97SC3203 Block Diagram

# **Description (continued)**

The TPM includes a hardware random number generator, including a FIPS-approved Pseudo Random Number Generator, that is used for key generation and TCG protocol functions. The RNG is also available to the system to generate random numbers that may be needed during normal operation.

The chip uses a dynamic internal memory management scheme to store multiple RSA keys. Other than the standard TCG commands (TPM\_FlushSpecific, TPM\_Loadkey2), no system intervention is required to manage this internal key cache.

The TPM is offered to OEM and ODM manufacturers as a turnkey solution, including the firmware integrated on the chip. In addition, Atmel provides the necessary device driver software for integration into certain operating systems, along with BIOS drivers. Atmel will also provide manufacturing support software for use by OEMs and ODMs during initialization and verification of the TPM during board assembly.

Full documentation for TCG primitives can be found in the TCG TPM Main Specification, Parts 1 -3, on the TCG Web site located at https://www.trustedcomputinggroup.org/. TPM features specific to PC Client platforms are specified in the "TCG PC Client Specific TPM Interface Specification, Version 1.2", also available on the TCG web site. Implementation guidance for 32-bit PC platforms is outlined in the "TCG PC Client Specific Implementation Specification for Conventional BIOS for TCG Version 1.2", also available on the TCG web site.





Table 2.Ordering Information

| Ordering Code    | Package             |                 | Operation Range          |
|------------------|---------------------|-----------------|--------------------------|
| AT97SC3203-X5A30 | 28A3 (28-pin TSSOP) | Lead-free, RoHS | Commercial (0°C to 70°C) |
| AT97SC3203-X5M30 | 40ML1 (40-pin QFN)  | Lead-free, RoHS | Commercial (0°C to 70°C) |

## **Package Drawing**

#### **28A3 - TSSOP**



Top View



**End View** 



#### **COMMON DIMENSIONS**

(Unit of Measure = mm)

| SYMBOL  | MIN      | NOM  | MAX  | NOTE |
|---------|----------|------|------|------|
| D       | 9.60     | 9.70 | 9.80 | 2, 5 |
| E       | 8.10 BSC |      |      |      |
| E1      | 6.00     | 6.10 | 6.20 | 3, 5 |
| Α       | _        | _    | 1.20 |      |
| A2<br>b | 0.80     | 1.00 | 1.05 |      |
|         | 0.19     | _    | 0.30 | 4    |
| е       | 0.65 BSC |      |      |      |
| L       | 0.45     | 0.60 | 0.75 |      |
| L1      | 1.00 REF |      |      |      |

- Notes: 1. This drawing is for general information only. Please refer to JEDEC Drawing MO-153, Variation DB for additional information.
  - 2. Dimension D does not include mold Flash, protrusions or gate burrs. Mold Flash, protrusions and gate burrs shall not exceed 0.15 mm (0.006 in) per side.
  - Dimension E1 does not include inter-lead Flash or protrusions. Inter-lead Flash and protrusions shall not exceed 0.25 mm (0.010 in) per side.
  - Dimension b does not include Dambar protrusion. Allowable Dambar protrusion shall be 0.08 mm total in excess of the b dimension at maximum material condition. Dambar cannot be located on the lower radius of the foot. Minimum space between protrusion and adjacent lead is 0.07 mm.
  - 5. Dimension D and E1 to be determined at Datum Plane H.

1/8/02



2325 Orchard Parkway San Jose, CA 95131

TITLE 28A3, 28-lead, 6.1 x 9.7 mm Body, 0.65 pitch, Thin Shrink Small Outline Package (TSSOP)

DRAWING NO. REV. Α

28A3





### 40ML1 - QFN



# **Revision History**

| Do  | c. Rev. | Date   | Comments                                               |
|-----|---------|--------|--------------------------------------------------------|
| 511 | 16BS    | 1/2007 | Implemented revision history Added 'Summary' to page 1 |
|     |         |        | Revised summary disclaimer text on page 1              |





#### **Atmel Corporation**

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311

Fax: 1(408) 487-2600

#### Regional Headquarters

#### Europe

Atmel Sarl Route des Arsenaux 41 Case Postale 80 CH-1705 Fribourg Switzerland

Tel: (41) 26-426-5555 Fax: (41) 26-426-5500

#### Asia

Room 1219 Chinachem Golden Plaza 77 Mody Road Tsimshatsui East Kowloon Hong Kong

Tel: (852) 2721-9778 Fax: (852) 2722-1369

#### Japan

9F, Tonetsu Shinkawa Bldg. 1-24-8 Shinkawa Chuo-ku, Tokyo 104-0033 Japan

Tel: (81) 3-3523-3551 Fax: (81) 3-3523-7581

#### **Atmel Operations**

#### Memory

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

#### Microcontrollers

2325 Orchard Parkway San Jose, CA 95131, USA Tel: 1(408) 441-0311 Fax: 1(408) 436-4314

La Chantrerie BP 70602 44306 Nantes Cedex 3, France Tel: (33) 2-40-18-18-18 Fax: (33) 2-40-18-19-60

#### ASIC/ASSP/Smart Cards

Zone Industrielle 13106 Rousset Cedex, France Tel: (33) 4-42-53-60-00

Fax: (33) 4-42-53-60-01

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA

Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Scottish Enterprise Technology Park Maxwell Building East Kilbride G75 0QR, Scotland

Tel: (44) 1355-803-000 Fax: (44) 1355-242-743

#### RF/Automotive

Theresienstrasse 2 Postfach 3535 74025 Heilbronn, Germany Tel: (49) 71-31-67-0 Fax: (49) 71-31-67-2340

1150 East Cheyenne Mtn. Blvd. Colorado Springs, CO 80906, USA

Tel: 1(719) 576-3300 Fax: 1(719) 540-1759

Fax: (33) 4-76-58-47-60

#### **Biometrics**

Avenue de Rochepleine BP 123 38521 Saint-Egreve Cedex, France Tel: (33) 4-76-58-47-50

# Literature Requests

www.atmel.com/literature

Disclaimer: The information in this document is provided in connection with Atmel products. No license, express or implied, by estoppel or otherwise, to any intellectual property right is granted by this document or in connection with the sale of Atmel products. EXCEPT AS SET FORTH IN ATMEL'S TERMS AND CONDITIONS OF SALE LOCATED ON ATMEL'S WEB SITE, ATMEL ASSUMES NO LIABILITY WHATSOEVER AND DISCLAIMS ANY EXPRESS, IMPLIED OR STATUTORY WARRANTY RELATING TO ITS PRODUCTS INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTY OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, OR NON-INFRINGEMENT. IN NO EVENT SHALL ATMEL BE LIABLE FOR ANY DIRECT, INDIRECT, CONSEQUENTIAL, PUNITIVE, SPECIAL OR INCIDENTAL DAMAGES (INCLUDING, WITHOUT LIMITATION, DAMAGES FOR LOSS OF PROFITS, BUSINESS INTERRUPTION, OR LOSS OF INFORMATION) ARISING OUT OF THE USE OR INABILITY TO USE THIS DOCUMENT, EVEN IF ATMEL HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES. Atmel makes no representations or warranties with respect to the accuracy or completeness of the contents of this document and reserves the right to make changes to specifications and product descriptions at any time without notice. Atmel does not make any commitment to update the information contained herein. Unless specifically provided otherwise, Atmel products are not suitable for, and shall not be used in, automotive applications. Atmel's products are not intended, authorized, or warranted for use as components in applications intended to support or sustain life.

© 2007 Atmel Corporation. All rights reserved. Atmel<sup>®</sup>, logo and combinations thereof, Everywhere You Are<sup>®</sup>, AVR<sup>®</sup> and others, are registered trademarks or trademarks of Atmel Corporation or its subsidiaries. Other terms and product names may be trademarks of others.