Data Sheet April 5, 2011 FN6153.5 # 5MHz, Single Precision Rail-to-Rail Input-Output (RRIO) Op Amp The ISL28136 is a low-power single operational amplifier optimized for single supply operation from 2.4V to 5.5V, allowing operation from one lithium cell or two Ni-Cd batteries. This device features a gain-bandwidth product of 5MHz and is unity-gain stable with a -3dB bandwidth of 13MHz. This device features an Input Range Enhancement Circuit (IREC), which enables it to maintain CMRR performance for input voltages greater than the positive supply. The input signal is capable of swinging 0.25V above the positive supply and to the negative supply with only a slight degradation of the CMRR performance. The output operation is rail-to-rail. The part typically draws less than 1mA supply current while meeting excellent DC accuracy, AC performance, noise and output drive specifications. Operation is guaranteed over -40°C to +125°C temperature range. ### **Ordering Information** | PART<br>NUMBER<br>(Notes 2, 3) | PART<br>MARKING | PACKAGE<br>(Pb-Free) | PKG.<br>DWG.# | |--------------------------------|-----------------|----------------------|---------------| | ISL28136FHZ-T7<br>(Note 1) | GABP | 6 Ld SOT-23 | P6.064A | | ISL28136FHZ-T7A<br>(Note 1) | GABP | 6 Ld SOT-23 | P6.064A | | ISL28136FBZ | 28136 FBZ | 8 Ld SOIC | M8.15E | | ISL28136FBZ-T7<br>(Note 1) | 28136 FBZ | 8 Ld SOIC | M8.15E | - 1. Please refer to TB347 for details on reel specifications. - 2. These Intersil Pb-free plastic packaged products employ special Pb-free material sets, molding compounds/die attach materials, and 100% matte tin plate plus anneal (e3 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations). Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020. - For Moisture Sensitivity Level (MSL), please see device information page for <u>ISL28136</u>. For more information on MSL please see techbrief <u>TB363</u>. #### Features - 5MHz Gain bandwidth product @ A<sub>V</sub> = 100 - · 13MHz -3dB unity gain bandwidth - 900µA typical supply current - 150µV maximum offset voltage (8 Ld SOIC) - · 5nA typical input bias current - · Down to 2.4V single supply voltage range - · Rail-to-rail input and output - · Enable pin - -40°C to +125°C operation - Pb-free (RoHS compliant) ### **Applications** - · Low-end audio - 4mA to 20mA current loops - · Medical devices - · Sensor amplifiers - · ADC buffers - · DAC output amplifiers #### **Pinouts** ### **Absolute Maximum Ratings** $(T_A = +25^{\circ}C)$ | Supply Voltage | V | |----------------------------------|---| | Supply Turn-on Voltage Slew Rate | s | | Differential Input Current | 4 | | Differential Input Voltage | V | | Input Voltage | V | | ESD Rating | | | Human Body Model | V | | Machine Model | V | #### **Thermal Information** | Thermal Resistance | θ <sub>JA</sub> (°C/W) | |--------------------------------------------------|------------------------| | 6 Ld SOT-23 Package | 230 | | 8 Ld SOIC Package | | | Ambient Operating Temperature Range40° | | | Storage Temperature Range65° | °C to +150°C | | Operating Junction Temperature | +125°C | | Pb-free reflow profile | ee link below | | http://www.intersil.com/pbfree/Pb-FreeReflow.asp | | CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions may adversely impact product reliability and result in failures not covered by warranty. IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_J = T_C = T_A$ $\textbf{Electrical Specifications} \qquad V_{+} = 5 \text{V}, \ V_{-} = 0 \text{V}, \ V_{CM} = 2.5 \text{V}, \ R_{L} = \text{Open}, \ T_{A} = +25 ^{\circ} \text{C unless otherwise specified}.$ Boldface limits apply over the operating temperature range, -40°C to +125°C. Temperature data established by characterization. | PARAMETER | DESCRIPTION | CONDITIONS | MIN<br>(Note 4) | TYP | MAX<br>(Note 4) | UNIT | |---------------------------------------|-------------------------------------|-------------------------------------------------------|---------------------|-------|-------------------|-------| | DC SPECIFICA | TIONS | | , | | <u>'</u> | | | V <sub>OS</sub> | Input Offset Voltage | 8 Ld SOIC | -150<br><b>-270</b> | ±10 | 150<br><b>270</b> | μV | | | | 6 Ld SOT-23 | -400<br><b>-450</b> | ±10 | 400<br><b>450</b> | μV | | $\frac{\Delta V_{OS}}{\Delta T}$ | Input Offset Voltage vs Temperature | | | 0.4 | | μV/°C | | I <sub>OS</sub> | Input Offset Current | T <sub>A</sub> = -40°C to +85°C | -10<br>-15 | 0 | 10<br>15 | nA | | I <sub>B</sub> | Input Bias Current | T <sub>A</sub> = -40°C to +85°C | -35<br>-40 | 5 | 35<br>40 | nA | | V <sub>CM</sub> | Common-Mode Voltage Range | Guaranteed by CMRR | 0 | | 5 | V | | CMRR | Common-Mode Rejection Ratio | V <sub>CM</sub> = 0V to 5V | 90<br><b>85</b> | 114 | | dB | | PSRR | Power Supply Rejection Ratio | V <sub>+</sub> = 2.4V to 5.5V | 90<br><b>85</b> | 99 | | dB | | A <sub>VOL</sub> | Large Signal Voltage Gain | $V_O$ = 0.5V to 4V, $R_L$ = 100k $\Omega$ to $V_{CM}$ | 600<br><b>500</b> | 1770 | | V/mV | | | | $V_O$ = 0.5V to 4V, $R_L$ = 1k $\Omega$ to $V_{CM}$ | | 140 | | V/mV | | V <sub>OUT</sub> Maximum Output Volta | Maximum Output Voltage Swing | Output low, $R_L$ = 100k $\Omega$ to $V_{CM}$ | | 3 | 6<br><b>10</b> | mV | | | | Output low, $R_L = 1k\Omega$ to $V_{CM}$ | | 70 | 90<br><b>110</b> | mV | | | | Output high, $R_L = 100k\Omega$ to $V_{CM}$ | 4.99<br><b>4.98</b> | 4.994 | | V | | | | Output high, $R_L = 1k\Omega$ to $V_{CM}$ | 4.92<br><b>4.89</b> | 4.94 | | V | | I <sub>S,ON</sub> | Supply Current, Enabled | Per Amp | 0.8 | 0.9 | 1.1<br><b>1.4</b> | mA | | I <sub>S,OFF</sub> | Supply Current, Disabled | | | 10 | 14<br><b>16</b> | μΑ | | I <sub>O</sub> + | Short-Circuit Output Source Current | $R_L = 10\Omega$ to $V_{CM}$ | 48<br><b>45</b> | 56 | | mA | 2 intersil FN6153.5 April 5, 2011 #### **Electrical Specifications** $V_+$ = 5V, $V_-$ = 0V, $V_{CM}$ = 2.5V, $R_L$ = Open, $T_A$ = +25°C unless otherwise specified. **Boldface limits apply over the operating temperature range, -40°C to +125°C.** Temperature data established by characterization. **(Continued)** | PARAMETER | DESCRIPTION | CONDITIONS | MIN<br>(Note 4) | TYP | MAX<br>(Note 4) | UNIT | |---------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------|-----------------|------|-------------------|-------------------| | I <sub>O</sub> - | Short-Circuit Output Sink Current | $R_L = 10\Omega$ to $V_{CM}$ | 50<br><b>45</b> | 55 | | mA | | V <sub>SUPPLY</sub> | Supply Operating Range | V <sub>+</sub> to V <sub>-</sub> | 2.4 | | 5.5 | V | | VENH | EN Pin High Level | | 2 | | | V | | VENL | EN Pin Low Level | | | | 0.8 | V | | IENH | EN Pin Input High Current | V <sub>EN</sub> = V <sub>+</sub> | | 1 | 1.5<br><b>1.6</b> | μA | | IENL | EN Pin Input Low Current | V <sub>EN</sub> = V <sub>-</sub> | | 16 | 25<br><b>30</b> | nA | | AC SPECIFICAT | TIONS | | • | | • | • | | GBW | Gain Bandwidth Product | $A_V$ = 100, $R_F$ = 100k $\Omega$ , $R_G$ = 1k $\Omega$ to $V_{CM}$ | | 5 | | MHz | | Unity Gain<br>Bandwidth | -3dB Bandwidth | $A_V$ = 1, $R_F$ = 0 $\Omega$ , $R_L$ = 10k $\Omega$ to $V_{CM}$ , $V_{OUT}$ = 10m $V_{P-P}$ | | 13 | | MHz | | e <sub>N</sub> | Input Noise Voltage Peak-to-Peak | $f$ = 0.1Hz to 10Hz, $R_L$ = 10k $\Omega$ to $V_{CM}$ | | 0.4 | | μV <sub>P-P</sub> | | | Input Noise Voltage Density | $f_O = 1kHz$ , $R_L = 10k\Omega$ to $V_{CM}$ | | 15 | | nV/√Hz | | i <sub>N</sub> | Input Noise Current Density | $f_O = 10kHz$ , $R_L = 10k\Omega$ to $V_{CM}$ | | 0.35 | | pA/√Hz | | CMRR | Input Common Mode Rejection Ratio | $f_O$ = to 120Hz; $V_{CM}$ = 1 $V_{P-P}$ , $R_L$ = 1 $k\Omega$ to $V_{CM}$ | | -90 | | dB | | PSRR+<br>to 120Hz | Power Supply Rejection Ratio (V+) | $V_+$ , $V$ = ±1.2V and ±2.5V,<br>$V_{SOURCE}$ = $1V_{P-P}$ , $R_L$ = $1k\Omega$ to $V_{CM}$ | | -88 | | dB | | PSRR-<br>to 120Hz | Power Supply Rejection Ratio (V <sub>-</sub> ) | $V_+$ , $V$ = ±1.2V and ±2.5V $V_{SOURCE}$ = 1V <sub>P-P</sub> , $R_L$ = 1k $\Omega$ to $V_{CM}$ | | -105 | | dB | | TRANSIENT RE | SPONSE | | | | | | | SR | Slew Rate | $V_{OUT}$ = ±1.5V; $R_f$ = 50k $\Omega$ , $R_G$ = 50k $\Omega$ to $V_{CM}$ | | ±1.9 | | V/µs | | t <sub>r</sub> , t <sub>f</sub> , Large<br>Signal | Rise Time, 10% to 90%, V <sub>OUT</sub> | $A_V = +2$ , $V_{OUT} = 2V_{P-P}$ , $R_g = R_f = R_L = 1k\Omega$<br>to $V_{CM}$ | | 0.6 | | μs | | | Fall Time, 90% to 10%, V <sub>OUT</sub> | $A_V = +2$ , $V_{OUT} = 2V_{P-P}$ , $R_g = R_f = R_L = 1k\Omega$<br>to $V_{CM}$ | | 0.5 | | μs | | t <sub>r</sub> , t <sub>f</sub> , Small<br>Signal | Rise Time, 10% to 90%, V <sub>OUT</sub> | $A_V = +2$ , $V_{OUT} = 10 \text{mV}_{P-P}$ ,<br>$R_g = R_f = R_L = 1 \text{k}\Omega$ to $V_{CM}$ | | 65 | | ns | | | Fall Time, 90% to 10%, V <sub>OUT</sub> | $A_V = +2$ , $V_{OUT} = 10 \text{mV}_{P-P}$ ,<br>$R_g = R_f = R_L = 1 \text{k}\Omega$ to $V_{CM}$ | | 62 | | ns | | t <sub>EN</sub> | Enable to Output Turn-on Delay Time, 10% EN to 10% V <sub>OUT</sub> | $V_{\overline{EN}}$ = 5V to 0V, $A_V$ = +2,<br>$R_g$ = $R_f$ = $R_L$ = 1k $\Omega$ to $V_{CM}$ | | 5 | | μs | | | Enable to Output Turn-off Delay Time, 10% $V_{\overline{EN}} = 0V$ to 5V, $A_V = +2$ , $R_g = R_f = R_L = 1k\Omega$ to $V_{CM}$ | | | 0.3 | | μs | #### NOTE: 4. Compliance to datasheet limits is assured by one or more methods: production test, characterization and/or design. intersil\* FN6153.5 April 5, 2011 FIGURE 1. GAIN vs FREQUENCY vs FEEDBACK RESISTOR VALUES $\mathbf{R_f/R_g}$ FIGURE 2. GAIN vs FREQUENCY vs V<sub>OUT,</sub> R<sub>L</sub> = 1k FIGURE 3. GAIN vs FREQUENCY vs V<sub>OUT</sub>, R<sub>L</sub> = 10k FIGURE 4. GAIN vs FREQUENCY vs V<sub>OUT</sub>, R<sub>L</sub> = 100k FIGURE 5. GAIN vs FREQUENCY vs RL FIGURE 6. FREQUENCY RESPONSE vs CLOSED LOOP GAIN FN6153.5 April 5, 2011 FIGURE 7. GAIN vs FREQUENCY vs SUPPLY VOLTAGE FIGURE 8. GAIN vs FREQUENCY vs CL FIGURE 9. CMRR vs FREQUENCY; V<sub>+</sub> = 2.4V AND 5V FIGURE 10. PSRR vs FREQUENCY, V<sub>+</sub>, V<sub>-</sub> = ±1.2V FIGURE 11. PSRR vs FREQUENCY, V<sub>+</sub>, V<sub>-</sub> = ±2.5V FIGURE 12. INPUT VOLTAGE NOISE DENSITY vs FREQUENCY FIGURE 13. INPUT CURRENT NOISE DENSITY vs FREQUENCY FIGURE 14. INPUT VOLTAGE NOISE 0.1Hz TO 10Hz FIGURE 15. LARGE SIGNAL STEP RESPONSE FIGURE 16. SMALL SIGNAL STEP RESPONSE FIGURE 17. ENABLE TO OUTPUT RESPONSE FIGURE 18. INPUT OFFSET VOLTAGE vs COMMON-MODE INPUT VOLTAGE FIGURE 19. INPUT OFFSET CURRENT vs COMMON-MODE INPUT VOLTAGE FIGURE 20. SUPPLY CURRENT ENABLED vs TEMPERATURE, $V_{+}$ , $V_{-}$ = ±2.5V FIGURE 21. SUPPLY CURRENT DISABLED vs TEMPERATURE, $V_{+}$ , $V_{-}$ = ±2.5V FIGURE 22. $V_{OS}$ vs TEMPERATURE, $V_+$ , $V_-$ = ±2.5V, SOT PACKAGE FIGURE 23. $V_{OS}$ vs TEMPERATURE, $V_+$ , $V_- = \pm 2.5V$ , SOIC PACKAGE FIGURE 24. $V_{OS}$ vs TEMPERATURE, $V_+$ , $V_- = \pm 1.2V$ , SOT PACKAGE FIGURE 25. $V_{OS}$ vs TEMPERATURE, $V_{+,}$ $V_{-}$ = $\pm 1.2$ VSOIC PACKAGE FIGURE 26. , $I_{BIAS}$ + vs TEMPERATURE, $V_{+,}$ $V_{-}$ = ±2.5V FIGURE 27. $I_{BIAS}$ - vs TEMPERATURE, $V_{+}$ , $V_{-}$ = ±2.5V FIGURE 28. $I_{BIAS}$ + vs TEMPERATURE, $V_{+}$ , $V_{-}$ = ±1.2V FIGURE 29. $I_{BIAS}$ - vs TEMPERATURE, $V_{+}$ , $V_{-}$ = ±1.2V FIGURE 30. $I_{OS}$ vs TEMPERATURE, $V_{+}$ , $V_{-} = \pm 2.5V$ FIGURE 31. $I_{OS}$ vs TEMPERATURE, $V_{+}$ , $V_{-}$ = ±1.2V FIGURE 32. CMRR vs TEMPERATURE, $V_{CM}$ = -2.5V TO +2.5V, $V_{+}$ , $V_{-}$ = ±2.5V FIGURE 33. PSRR vs TEMPERATURE, $V_{+,}$ $V_{-}$ = $\pm 1.2 V$ TO $\pm 2.75 V$ FIGURE 34. AVOL vs TEMPERATURE, $V_{+,}V_{-} = \pm 2.5V$ , $V_{O} = -2V$ TO +2V, $R_{L} = 100k$ FIGURE 35. AVOL vs TEMPERATURE, $V_+$ , $V_- = \pm 2.5V$ , $V_O = -2V$ TO +2V, $R_L = 1k$ FIGURE 36. $V_{OUT}$ HIGH vs TEMPERATURE, $V_{+,}$ $V_{-}$ = ±2.5V, $R_L$ = 1k FIGURE 37. $V_{OUT}$ LOW vs TEMPERATURE, $V_{+,}$ $V_{-}$ = ±2.5V, $R_{L}$ = 1k ### Pin Descriptions | ISL28136<br>(6 Ld SOT-23) | ISL28136<br>(8 Ld SOIC) | PIN NAME | FUNCTION | EQUIVALENT CIRCUIT | |---------------------------|-------------------------|----------|---------------------|-------------------------------------------------------| | | 1, 5 | NC | Not connected | | | 4 | 2 | IN- | inverting input | IN- DIN+ Circuit 1 | | 3 | 3 | IN+ | Non-inverting input | See Circuit 1 | | 2 | 4 | V- | Negative supply | V+ D CAPACITIVELY COUPLED ESD CLAMP V- D Circuit 2 | | 1 | 6 | ОПТ | Output | V+ OUT V- Circuit 3 | | 6 | 7 | V+ | Positive supply | See Circuit 2 | | 5 | 8 | ĒN | Chip enable | LOGIC PIN V- | ### **Applications Information** #### Introduction The ISL28136 is a single channel Bi-CMOS rail-to-rail input, output (RRIO) micropower precision operational amplifier. The part is designed to operate from a single supply 2.4V to 5.5V. The part has an input common mode range that extends 0.25V above the positive rail and down to the negative supply rail. The output operation can swing within about 3mV of the supply rails with a $100 \text{k}\Omega$ load. #### Rail-to-Rail Input Many rail-to-rail input stages use two differential input pairs; a long-tail PNP (or PFET) and an NPN (or NFET). Severe penalties have to be paid for this circuit topology. As the input signal moves from one supply rail to another, the operational amplifier switches from one input pair to the other causing drastic changes in input offset voltage and an undesired change in magnitude and polarity of input offset current. The ISL28136 achieves input rail-to-rail operation without sacrificing important precision specifications and degrading distortion performance. The device's input offset voltage exhibits a smooth behavior throughout the entire common-mode input range. The input bias current versus the common-mode voltage range gives an undistorted behavior from typically down to the negative rail to 0.25V higher than the positive rail. #### Rail-to-Rail Output The output stage uses drain-connected N and P-channel MOSFETs to achieve rail-to-rail output swing. The P-channel device sources current to swing the output in the positive direction and the N-channel sinks current to swing the output in the negative direction. The ISL28136 with a $100 \mathrm{k}\Omega$ load will swing to within 3mV of the positive supply rail and within 3mV of the negative supply rail. #### Results of Over-Driving the Output Caution should be used when over-driving the output for long periods of time. Over-driving the output can occur in two ways. 1) The input voltage times the gain of the amplifier exceeds the supply voltage by a large value or, 2) the output current required is higher than the output stage can deliver. These conditions can result in a shift in the Input Offset Voltage ( $V_{OS}$ ) as much as $1\mu V/hr$ . of exposure under these conditions. #### IN+ and IN- Input Protection All input terminals have internal ESD protection diodes to both positive and negative supply rails, limiting the input voltage to within one diode beyond the supply rails. They also contain back-to-back diodes across the input terminals (see "Pin Descriptions" on page 10 - Circuit 1). For applications where the input differential voltage is expected to exceed 0.5V, an external series resistor must be used to ensure the input currents never exceed 5mA (Figure 38). FIGURE 38. INPUT CURRENT LIMITING #### Enable/Disable Feature The ISL28136 offers an EN pin that disables the device when pulled up to at least 2.0V. In the disabled state (output in a high impedance state), the part consumes typically 10µA at room temperature. By disabling the part, multiple ISL28136 parts can be connected together as a MUX. In this configuration, the outputs are tied together in parallel and a channel can be selected by the EN pin. The loading effects of the feedback resistors of the disabled amplifier must be considered when multiple amplifier outputs are connected together. Note that feed through from the IN+ to IN- pins occurs on any Mux Amp disabled channel where the input differential voltage exceeds 0.5V (e.g., active channel $V_{OUT}$ = 1V, while disabled channel $V_{IN}$ = GND), so the mux implementation is best suited for small signal applications. If large signals are required, use series IN+ resistors, or a large value R<sub>E</sub>, to keep the feed through current low enough to minimize the impact on the active channel. See "Limitations of the Differential Input Protection" on page 11 for more details. To disable the part, the user needs to supply the $1.5\mu A$ required to pull the $\overline{EN}$ pin to the $V_+$ rail. If left open, the $\overline{EN}$ pin will pull to the negative rail and the device will be enabled by default. If the $\overline{EN}$ function is not required (no need to turn the part off), as a precaution, it is recommended that the user tie the $\overline{EN}$ pin to the $V_-$ pin. #### Limitations of the Differential Input Protection If the input differential voltage is expected to exceed 0.5V, an external current limiting resistor must be used to ensure the input current never exceeds 5mA. For non-inverting unity gain applications, the current limiting can be via a series IN+ resistor, or via a feedback resistor of appropriate value. For other gain configurations, the series IN+ resistor is the best choice, unless the feedback ( $R_F$ ) and gain setting ( $R_G$ ) resistors are both sufficiently large to limit the input current to 5mA. Large differential input voltages can arise from several sources: - 1) During open loop (comparator) operation. Used this way, the IN+ and IN- voltages don't track, so differentials arise. - 2) When the amplifier is disabled but an input signal is still present. An $R_L$ or $R_G$ to GND keeps the IN- at GND, while the varying IN+ signal creates a differential voltage. Mux Amp applications are similar, except that the active channel $V_{OUT}$ determines the voltage on the IN- terminal. intersil® FN6153.5 3) When the slew rate of the input pulse is considerably faster than the op amp's slew rate. If the $V_{OUT}$ can't keep up with the IN+ signal, a differential voltage results, and visible distortion occurs on the input and output signals. To avoid this issue, keep the input slew rate below 1.9V/ $\mu$ s, or use appropriate current limiting resistors. Large (>2V) differential input voltages can also cause an increase in disabled $I_{CC}$ . #### **Current Limiting** These devices have no internal current-limiting circuitry. If the output is shorted, it is possible to exceed the Absolute Maximum Rating for output current or power dissipation, potentially resulting in the destruction of the device. #### **Power Dissipation** It is possible to exceed the +125°C maximum junction temperatures under certain load and power-supply conditions. It is therefore important to calculate the maximum junction temperature (T<sub>JMAX</sub>) for all applications to determine if power supply voltages, load conditions, or package type need to be modified to remain in the safe operating area. These parameters are related in Equation 1: $$T_{JMAX} = T_{MAX} + (\theta_{JA} \times PD_{MAXTOTAL})$$ (EQ. 1) #### where - P<sub>DMAXTOTAL</sub> is the sum of the maximum power dissipation of each amplifier in the package (PD<sub>MAX</sub>) - PD<sub>MAX</sub> for each amplifier can be calculated using Equation 2: $$PD_{MAX} = 2*V_{S} \times I_{SMAX} + (V_{S} - V_{OUTMAX}) \times \frac{V_{OUTMAX}}{R_{L}}$$ (EQ. 2) #### where: - T<sub>MAX</sub> = Maximum ambient temperature - $\theta_{JA}$ = Thermal resistance of the package - PD<sub>MAX</sub> = Maximum power dissipation of 1 amplifier - V<sub>S</sub> = Supply voltage (Magnitude of V<sub>+</sub> and V<sub>-</sub>) - I<sub>MAX</sub> = Maximum supply current of 1 amplifier - V<sub>OUTMAX</sub> = Maximum output voltage swing of the application - R<sub>L</sub> = Load resistance All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see www.intersil.com ### **Package Outline Drawing** M8.15E 8 LEAD NARROW BODY SMALL OUTLINE PLASTIC PACKAGE Rev 0, 08/09 13 #### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to AMSE Y14.5m-1994. - 3. Unless otherwise specified, tolerance : Decimal ± 0.05 - Dimension does not include interlead flash or protrusions. Interlead flash or protrusions shall not exceed 0.25mm per side. - 5. The pin #1 identifier may be either a mold or mark feature. - 6. Reference to JEDEC MS-012. intersil\* FN6153.5 April 5, 2011 ### **Package Outline Drawing** ### P6.064A 6 LEAD SMALL OUTLINE TRANSISTOR PLASTIC PACKAGE Rev 0, 2/10 **END VIEW** #### NOTES: - Dimensions are in millimeters. Dimensions in ( ) for Reference Only. - 2. Dimensioning and tolerancing conform to ASME Y14.5M-1994. - 3. Dimension is exclusive of mold flash, protrusions or gate burrs. - 4. Foot length is measured at reference to guage plane. - 5. This dimension is measured at Datum "H". - 6. Package conforms to JEDEC MO-178AA. intersil\* FN6153.5 April 5, 2011