

# **Smart Multi-Voltage Detector**

## **General Description**

The RT9824 is an integrated smart multi-voltage detector supervising three power supply voltage levels including 5V, 5.4V and additional 3.3V, 12V or other voltage which can be determined by external divided resisters.

The RT9824 performs supervisory function by sending out RESET and CTR signals whenever the monitored voltages fall below 80% of voltage levels. The RESET and CTR signals will last the whole period before VCC recovering. Once the supervising voltages are recovered to higher than 80% of the voltage levels, the RESET and CTR signal will be released after 300ms delay time.

MR (Manual Reset) controls CTR signal during three monitored power supply voltages at normal voltage levels. When MR signal is in logic high, the CTR signal will be pulled low immediately. However the RESET will not be interfered and will be kept at high level.

The RT9824 is available in the TSOT-23-8 package.

## **Ordering Information**



#### Note:

Richtek products are:

- RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- ▶ Suitable for use in SnPb or Pb-free soldering processes.

## **Marking Information**



#### **Features**

- Capable of Monitoring Three Inputs Precisely
- Detection Threshold Voltages
  - ▶ VCC Connect to 5V or 3.3V Standby Power
  - V5 : 5V x 80%V54 : 5.4V x 80%
  - ▶ VADJ: 1V (Using Resistor Divider)
- Accuracy: ±2%
- RESET (Open Drain Output Active Low)
- Built-in Recovery Delay 300ms
- CTR (Open Drain Output Active Low)
- Manual Reset (MR) Function
- TSOT-23-8 Package
- RoHS Compliant and Halogen Free

## **Applications**

- · LCD TV or Monitors
- Consumer Electronic Products
- System Voltage Detector

## **Pin Configurations**



TSOT-23-8

DS9824-01 April 2011



# **Typical Application Circuit**



## **Functional Pin Description**

| Pin No. | Pin Name | Pin Function                                                                                                                                                                                                                                                             |
|---------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1       | CTR      | Control Output (Open Drain, Active-Low). Only when $V_{CC}$ is > POR, V5 is > 80%, V54 is > 80%, and $V_{ADJ}$ is > 1V, the CTR will delay 300ms and become high. Once V5 or V54 or $V_{ADJ}$ is <80%, the signal will become low. When MR is high, CTR will become low. |
| 2       | RESET    | RESET Output (Open Drain, Active-Low). Only when $V_{CC}$ is > POR, V5 is > 80%, V54 is > 80%, and $V_{ADJ}$ is > 1V, the RESET will delay 300ms and become high. Once V5 or V54 or $V_{ADJ}$ is < 80%, the signal will become low.                                      |
| 3       | GND      | Ground.                                                                                                                                                                                                                                                                  |
| 4       | MR       | Manual Reset Input. Manual reset with internal pull high resister (1M $\Omega$ ), H : CTR = Low; L : CTR signal is dependent on voltage detector output.                                                                                                                 |
| 5       | VADJ     | Voltage Detection Input. Connect 12V or other power with external resister divider to this pin. The V <sub>ADJ</sub> logic-high threshold voltage is 1V.                                                                                                                 |
| 6       | V5       | 5V Voltage Detection Input. The detection threshold is 5V x 80%.                                                                                                                                                                                                         |
| 7       | V54      | 54V Voltage Detection Input. The detection threshold is 5.4V x 80%.                                                                                                                                                                                                      |
| 8       | VCC      | Connect this Pin to Standby Power from system.                                                                                                                                                                                                                           |

# **Function Block Diagram**





## Absolute Maximum Ratings (Note 1)

| • VCC, CTR, MR, RESET, V5, V54, VADJ                                        | 6.5V    |
|-----------------------------------------------------------------------------|---------|
| <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> |         |
| TSOT-23-8 0.435W                                                            |         |
| Package Thermal Resistance (Note 2)                                         |         |
| TSOT-23-8, θ <sub>JA</sub> 230°C/Λ                                          | V       |
| • Junction Temperature 150°C                                                |         |
| • Lead Temperature (Soldering, 10 sec.)260°C                                |         |
| • Storage Temperature Range                                                 | ງ 150°C |
| ESD Susceptibility (Note 3)                                                 |         |
| HBM (Human Body Mode) 2kV                                                   |         |
| MM (Machine Mode) 200V                                                      |         |

# **Recommended Operating Conditions** (Note 4)

#### **Electrical Characteristics**

(V<sub>CC</sub> = 5V,  $T_A$  = 25°C, unless otherwise specified)

| Parameter                           | Symbol                | Test Conditions                                             | Min  | Тур  | Max  | Unit |  |  |  |  |
|-------------------------------------|-----------------------|-------------------------------------------------------------|------|------|------|------|--|--|--|--|
| VCC Supply Current                  | I <sub>VCC</sub>      | Without load                                                |      |      | 200  | μΑ   |  |  |  |  |
| VCC Operating Voltage               | V <sub>CC</sub>       |                                                             | 2.97 | 5    | 5.94 | V    |  |  |  |  |
| VCC POR Rising                      | V <sub>POR</sub>      |                                                             |      | 2.8  |      | V    |  |  |  |  |
| VCC POR Hysteresis                  | V <sub>POR_Hys</sub>  |                                                             |      | 0.15 |      | ٧    |  |  |  |  |
| Voltage Detector & MUTE Threshold   |                       |                                                             |      |      |      |      |  |  |  |  |
| V5 High Threshold Voltage           | V5 <sub>TH</sub>      |                                                             | 3.92 | 4    | 4.08 | V    |  |  |  |  |
| V54 High Threshold Voltage          | V54 <sub>TH</sub>     |                                                             | 4.23 | 4.32 | 4.41 | V    |  |  |  |  |
| VADJ High Threshold Voltage         | VADJ <sub>TH</sub>    |                                                             | 0.98 | 1    | 1.02 | V    |  |  |  |  |
| Manual Reset High Voltage           | V <sub>IH</sub>       |                                                             | 2    |      |      | V    |  |  |  |  |
| Manual Reset Low Voltage            | V <sub>IL</sub>       |                                                             |      |      | 0.8  | ٧    |  |  |  |  |
| Voltage Detector Deglitch and Delay |                       |                                                             |      |      |      |      |  |  |  |  |
| Voltage Detectors Delay Time        | T <sub>DELAY</sub>    |                                                             | 200  | 300  |      | ms   |  |  |  |  |
| Voltage Detectors Deglitch Time     | T <sub>DEGLITCH</sub> |                                                             |      | 20   |      | μS   |  |  |  |  |
| Output : Open Drain                 |                       |                                                             |      |      |      |      |  |  |  |  |
| RESET Output Low Voltage            | V <sub>OL_RESET</sub> | V <sub>CC</sub> = 3.3V, 5mA sinking current at RESET output |      |      | 0.3  | V    |  |  |  |  |
| CTR Output Low Voltage              | V <sub>OL_CTR</sub>   | V <sub>CC</sub> = 3.3V, 5mA sinking current at CTR output   |      |      | 0.3  | V    |  |  |  |  |

DS9824-01 April 2011 www.richtek.com

## **RT9824**



- **Note 1.** Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.
- Note 2.  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}C$  on a low effective single layer thermal conductivity test board of JEDEC 51-3 thermal measurement standard.
- Note 3. Devices are ESD sensitive. Handling precaution is recommended.
- Note 4. The device is not guaranteed to function outside its operating conditions.



## **Typical Operating Characteristics**













DS9824-01 April 2011 www.richtek.com















## **Application Information**

The RT9824 smart voltage detector monitors three voltage levels at the same time to ensure the micro-processor is operated within the recommended input voltage range. In conventional reset IC application, to monitor one power rail needs one reset IC. The RT9824 can monitor three power rails simultaneously, by using just one reset IC. The RT9824 also provides a Manual Reset (MR) function for application easily. Glitch-rejection is implemented in the RT9824 to prevent it from false operation and to eliminate the additional de-bouncing circuitry.

#### **Thermal Considerations**

For continuous operation, do not exceed absolute maximum operation junction temperature. The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between junction to ambient. The maximum power dissipation can be calculated by following formula:

$$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$

Where  $T_{J(MAX)}$  is the maximum operation junction temperature,  $T_A$  is the ambient temperature and the  $\theta_{JA}$  is the junction to ambient thermal resistance.

For recommended operating conditions specification of RT9824, the maximum junction temperature is 125°C and  $T_A$  is the maximum ambient temperature. The junction to ambient thermal resistance  $\theta_{JA}$  is layout dependent. For TSOT-23-8 package, the thermal resistance  $\theta_{JA}$  is 250°C/W on the standard JEDEC 51-3 single layer thermal test board. The maximum power dissipation at  $T_A$ = 25°C can be calculated by following formula :

 $P_{D(MAX)}$  = (125°C - 25°C) / (230°C/W) = 0.435W for TSOT-23-8 package

The maximum power dissipation depends on operating ambient temperature for fixed  $T_{J(MAX)}$  and thermal resistance  $\theta_{JA}$ . For RT9824 package, the Figure 1 of derating curve allows the designer to see the effect of rising ambient temperature on the maximum power dissipation allowed.



Figure 1. Derating Curves for RT9824 Package

DS9824-01 April 2011 www.richtek.com



### **Outline Dimension**



| Sumbal | Dimensions In Millimeters |       | Dimensions In Inches |       |  |
|--------|---------------------------|-------|----------------------|-------|--|
| Symbol | Min                       | Max   | Min                  | Max   |  |
| А      | 0.700                     | 1.000 | 0.028                | 0.039 |  |
| A1     | 0.000                     | 0.100 | 0.000                | 0.004 |  |
| В      | 1.397                     | 1.803 | 0.055                | 0.071 |  |
| b      | 0.220                     | 0.380 | 0.009                | 0.015 |  |
| С      | 2.591                     | 3.000 | 0.102                | 0.118 |  |
| D      | 2.692                     | 3.099 | 0.106                | 0.122 |  |
| е      | 0.585                     | 0.715 | 0.023                | 0.028 |  |
| Н      | 0.080                     | 0.254 | 0.003                | 0.010 |  |
| L      | 0.300                     | 0.610 | 0.012                | 0.024 |  |

**TSOT-23-8 Surface Mount Package** 

#### **Richtek Technology Corporation**

Headquarter

5F, No. 20, Taiyuen Street, Chupei City

Hsinchu, Taiwan, R.O.C.

Tel: (8863)5526789 Fax: (8863)5526611

#### **Richtek Technology Corporation**

Taipei Office (Marketing)

5F, No. 95, Minchiuan Road, Hsintien City

Taipei County, Taiwan, R.O.C.

Tel: (8862)86672399 Fax: (8862)86672377

Email: marketing@richtek.com

Information that is provided by Richtek Technology Corporation is believed to be accurate and reliable. Richtek reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. No third party intellectual property infringement of the applications should be guaranteed by users when integrating Richtek products into any application. No legal responsibility for any said applications is assumed by Richtek.