## J174 P-CHANNEL JFET # Linear Systems replaces discontinued Siliconix J174 The J174 is a single P-Channel JFET switch This p-channel analog switch is designed to provide low on-resistance and fast switching. When used in combination with the complimentary J/SST111 n-channel family, the J174 simplifies series-shunt switching applications #### J174 Benefits: - Low Error Voltage - High-Speed Analog Circuit Performance - Negligible "Off-Error," Excellent Accuracy - Good Frequency Response - Eliminates Additional Buffering ## J174 Applications: - Analog Switches - Choppers - Sample-and-Hold - Normally "On" Switches - Current Limiters | FEATURES | | | | | | |---------------------------------------|----------------------------|--|--|--|--| | DIRECT REPLACEMENT FOR SILICONIX J174 | | | | | | | LOW ON RESISTANCE | r <sub>DS(on)</sub> ≤ 85Ω | | | | | | LOW GATE OPERATING CURRENT | I <sub>D(off)</sub> = 10pA | | | | | | FAST SWITCHING | t <sub>(ON)</sub> 25ns | | | | | | ABSOLUTE MAXIMUM RATINGS | | | | | | | @ 25°C (unless otherwise noted) | | | | | | | Maximum Temperatures | | | | | | | Storage Temperature | -55°C to +150°C | | | | | | Operating Junction Temperature | -55°C to +135°C | | | | | | Maximum Power Dissipation | | | | | | | Continuous Power Dissipation | 350mW | | | | | | MAXIMUM CURRENT | | | | | | | Gate Current (Note 1) | $I_G = -50mA$ | | | | | | MAXIMUM VOLTAGES | | | | | | | Gate to Drain Voltage | $V_{GDS} = 30V$ | | | | | | Gate to Source Voltage | V <sub>GSS</sub> = 30V | | | | | J174 ELECTRICAL CHARACTERISTICS @ 25°C (unless otherwise noted) | SYMBOL | CHARACTERISTIC | MIN | TYP. | MAX | UNITS | CONDITIONS | |----------------------|------------------------------------|------------------|-----------|------|-------|-------------------------------------------| | BV <sub>GSS</sub> | Gate to Source Breakdown Voltage | 30 | | | | $I_{G} = -1\mu A$ , $V_{DS} = 0V$ | | V <sub>GS(F)</sub> | Gate to Source Forward Voltage | | -0.7 | | V | $I_G = -1 \text{mA}, V_{DS} = 0 \text{V}$ | | V <sub>GS(off)</sub> | Gate to Source Cutoff Voltage | 5 | <i>F-</i> | 10 | | $V_{DS} = -15V, I_{D} = -10nA$ | | I <sub>DSS</sub> | Drain to Source Saturation Current | <del>-2</del> 0- | | -135 | | $V_{DS} = -15V, V_{GS} = 0V$ | | I <sub>GSS</sub> | Gate Reverse Current | | 0.01 | 1 | | $V_{GS} = 20V, V_{DS} = 0V$ | | I <sub>G</sub> | Gate Operating Current | | 0.01 | | nA | $V_{DG} = -15V, I_{D} = -1mA$ | | I <sub>D(off)</sub> | Drain Cutoff Current | | -0.01 | -1 | | $V_{DS} = -15V, V_{GS} = 0V$ | | r <sub>DS(on)</sub> | Drain to Source On Resistance | | | 85 | Ω | $V_{GS} = 0V_{CV}V_{DS} = -0.1V$ | ## J174 SWITCHING CHARACTERISTICS @ 25°C (unless otherwise noted) | SYMBOL | CHARACTERISTIC | | UNITS | CONDITIONS | |---------------------|--------------------|----|----------|---------------------------| | t <sub>d(on)</sub> | Turn On Time | 10 | | $V_{GS}(L) = 0V$ | | t <sub>r</sub> | Turn On Rise Time | 15 | 15<br>ns | V <sub>GS</sub> (H) = 10V | | t <sub>d(off)</sub> | Turn Off Time | 10 | 113 | See Switching Circuit | | t <sub>f</sub> | Turn Off Fall Time | 20 | | g . | Note 1 - Absolute maximum ratings are limiting values above which J174 serviceability may be impaired. #### **J174 SWITCHING CIRCUIT PARAMETERS** | $V_{DD}$ | -10V | |--------------------|-------| | V <sub>GG</sub> | 20V | | R <sub>L</sub> | 560Ω | | $R_{G}$ | 100Ω | | I <sub>D(on)</sub> | -15mA | Micross Components Europe Tel: +44 1603 788967 Email: <a href="mailto:chipcomponents@micross.com">chipcomponents@micross.com</a> Web: <a href="http://www.micross.com/distribution">http://www.micross.com/distribution</a> ## TO-92 (Bottom View) ### Available Packages: J174 in TO-92 J174 in bare die. Please contact Micross for full package and die dimensions #### **SWITCHING CIRCUIT** Information furnished by Linear Integrated Systems and Micross Components is believed to be accurate and reliable. However, no responsibility is assumed for its use; nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Linear Integrated Systems.