# LOW SPEED USB 8-BIT MCU WITH 3 ENDPOINTS, FLASH OR ROM MEMORY, LVD, WDG, 10-BIT ADC, 2 TIMERS, SCI, SPI #### Memories - 8K or 16K Program memory (ROM, FASTROM or Dual voltage FLASH) with read-write protection - In-Application and In-Circuit Programming for FLASH versions - 384 to 768 bytes RAM (128-byte stack) # ■ Clock, Reset and Supply Management - Enhanced Reset System (Power On Reset) - Low Voltage Detector (LVD) - Clock-out capability - 6 or 12 MHz Oscillator (8, 4, 2, 1 MHz internal frequencies) - 3 Power saving modes # ■ USB (Universal Serial Bus) Interface - DMA for low speed applications compliant with USB 1.5 Mbs specification (v 1.1) and USB HID specification (v 1.0): - Integrated 3.3V voltage regulator and transceivers - Suspend and Resume operations - 3 Endpoints #### ■ Up to 31 I/O Ports - Up to 31 multifunctional bidirectional I/O lines - Up to 12 External interrupts (3 vectors) - 13 alternate function lines - 8 high sink outputs (8 mA@0.4 V/20 mA@1.3 V) - 2 true open drain pins (N buffer 8 mA@0.4 V) #### 3 Timers - Configurable watchdog timer (8 to 500 ms timeout) - 8-bit Auto Reload Timer (ART) with 2 Input Captures, 2 PWM outputs and External Clock - 8-bit Time Base Unit (TBU) for generating periodic interrupts cascadable with ART ### Analog Peripheral 10-bit A/D Converter with up to 8 input pins. #### 2 Communications Interfaces - Asynchronous Serial Communication interface - Synchronous Serial Peripheral Interface # ■ Instruction Set - 8-bit data manipulation - 63 basic instructions - 17 main addressing modes - 8 x 8 unsigned multiply instruction - True bit manipulation # Nested interrupts #### Development Tools - Full hardware/software development package #### **Device Summary** | Features | ST72623F2 | ST72622K2 | ST72621K4 | ST72622L2 | ST72621L4 | ST72621J2 | ST72621J4 | | | | |------------------------|-------------|-----------------|------------------|-------------------|-----------------|------------------|-----------|--|--|--| | Program memory - bytes | 8K | 8K | 16K | 8K | 16K | 8K | 16K | | | | | RAM (stack) - bytes | 384 (128) | 384 (128) | 768 (128) | 384 (128) | 768 (128) | 384 (128) | 768 (128) | | | | | Peripherals | USB, V | Vatchdog, Low \ | oltage Detector | 8-bit Auto-Relo | ad timer, Timeb | ase unit, A/D Co | nverter | | | | | Serial I/O | - | SPI | SPI + SCI | SPI | SPI + SCI | | | | | | | I/Os | 11 | 2 | 1 | 2 | 3 | 31 | | | | | | Operating Supply | | 4.0V to | 5.5V (Low voltaç | ge 3.0V to 5.5V I | ROM versions a | vailable) | | | | | | Operating Temperature | | | | 0°C to +70°C | | | | | | | | Packages | PDIP20/SO20 | PDI | P32 | SC | 34 | PDIP42/ | TQFP44 | | | | Rev. 2.2 June 2003 1/132 # **Table of Contents** | 1 INTR | RODUCTION | 4 | |---------|-----------------------------------------|----| | | DESCRIPTION | _ | | | PCB LAYOUT RECOMMENDATION | | | | ISTER & MEMORY MAP | | | | SH PROGRAM MEMORY | | | | INTRODUCTION | | | | MAIN FEATURES | | | | STRUCTURE | | | | ICC INTERFACE | | | | ICP (IN-CIRCUIT PROGRAMMING) | | | | IAP (IN-APPLICATION PROGRAMMING) | | | 4.7 | RELATED DOCUMENTATION | 16 | | 4.8 | REGISTER DESCRIPTION | 16 | | 5 CEN | TRAL PROCESSING UNIT | 17 | | 5.1 | INTRODUCTION | 17 | | | MAIN FEATURES | | | 5.3 | CPU REGISTERS | 17 | | | CKS AND RESET | | | 6.1 | CLOCK SYSTEM | 20 | | | RESET | | | | RRUPTS | | | | INTRODUCTION | | | | MASKING AND PROCESSING FLOW | | | 7.3 | INTERRUPTS AND LOW POWER MODES | 25 | | 7.4 | CONCURRENT & NESTED MANAGEMENT | 25 | | 7.5 | INTERRUPT REGISTER DESCRIPTION | 26 | | 7.6 | INTERRUPT REGISTER | 27 | | 8 POW | /ER SAVING MODES | 29 | | 8.1 | INTRODUCTION | 29 | | 8.2 | WAIT MODE | 29 | | 8.3 | HALT MODE | 30 | | 9 I/O P | PORTS | 31 | | | INTRODUCTION | | | 9.2 | FUNCTIONAL DESCRIPTION | 31 | | 9.3 | MISCELLANEOUS REGISTER | 39 | | | -CHIP PERIPHERALS | _ | | 10. | 1 WATCHDOG TIMER (WDG) | 40 | | | 2 PWM AUTO-RELOAD TIMER (ART) | | | 10.3 | 3 TIMEBASE UNIT (TBU) | 52 | | 10.4 | 4 SERIAL PERIPHERAL INTERFACE (SPI) | 55 | | 10. | 5 SERIAL COMMUNICATIONS INTERFACE (SCI) | 66 | # **Table of Contents** | 10.6 USB INTERFACE (USB) | 80 | |-------------------------------------------------------------------------|-----| | 10.7 10-BIT A/D CONVERTER (ADC) | 88 | | 11 INSTRUCTION SET | | | 11.1 CPU ADDRESSING MODES | 92 | | 11.2 INSTRUCTION GROUPS | 95 | | 12 ELECTRICAL CHARACTERISTICS | | | 12.1 PARAMETER CONDITIONS | 98 | | 12.2 ABSOLUTE MAXIMUM RATINGS | 99 | | 12.3 OPERATING CONDITIONS | 100 | | 12.4 SUPPLY CURRENT CHARACTERISTICS | 102 | | 12.5 CLOCK AND TIMING CHARACTERISTICS | 103 | | 12.6 MEMORY CHARACTERISTICS | 105 | | 12.7 EMC CHARACTERISTICS | 106 | | 12.8 I/O PORT PIN CHARACTERISTICS | 111 | | 12.9 CONTROL PIN CHARACTERISTICS | 114 | | 12.10TIMER PERIPHERAL CHARACTERISTICS | 116 | | 12.11COMMUNICATION INTERFACE CHARACTERISTICS | 117 | | 12.1210-BIT ADC CHARACTERISTICS | 120 | | 13 PACKAGE CHARACTERISTICS | 123 | | 13.1 PACKAGE MECHANICAL DATA | 123 | | 14 DEVICE CONFIGURATION AND ORDERING INFORMATION | 126 | | 14.1 OPTION BYTE | 126 | | 14.2 DEVICE ORDERING INFORMATION AND TRANSFER OF CUSTOMER CODE $\ldots$ | _ | | 14.3 DEVELOPMENT TOOLS | 128 | | 15 IMPORTANT NOTES | 130 | | 15.1 UNEXPECTED RESET FETCH | | | 15.2 HALT MODE POWER CONSUMPTION WITH ADC ON | 130 | | 16 SUMMARY OF CHANGES | 131 | To obtain the most recent version of this datasheet, please check at www.st.com>products>technical literature>datasheet Please pay special attention to the Section "IMPORTANT NOTES" on page 130. # 1 INTRODUCTION The ST7262, ST72P62 and ST72F62 devices are members of the ST7 microcontroller family designed for USB applications. All devices are based on a common industrystandard 8-bit core, featuring an enhanced instruction set. The ST7262 devices are ROM versions. The ST72P62 devices are Factory Advanced Service Technique ROM (FASTROM) versions: they are factory-programmed and are not reprogrammable. The ST72F62 versions feature dual-voltage FLASH memory with FLASH Programming capability. Under software control, all devices can be placed in WAIT, SLOW, or HALT mode, reducing power consumption when the application is in idle or standby state. The enhanced instruction set and addressing modes of the ST7 offer both power and flexibility to software developers, enabling the design of highly efficient and compact application code. In addition to standard 8-bit data management, all ST7 microcontrollers feature true bit manipulation, 8x8 unsigned multiplication and indirect addressing modes. Figure 1. General Block Diagram # **2 PIN DESCRIPTION** Figure 2. 44-pin TQFP and 42-Pin SDIP Package Pinouts # PIN DESCRIPTION (Cont'd) Figure 3. 34-Pin SO and 32-Pin SDIP Package Pinouts Figure 4. 20-pin SO20 Package Pinout Figure 5. 20-pin DIP20 Package Pinout # PIN DESCRIPTION (Cont'd) # Legend / Abbreviations: Type: I = Input, O = Output, S = Supply Input level: A = Dedicated analog input Input level: $C = CMOS \ 0.3V_{DD}/0.7V_{DD}$ , $C_T = CMOS \ 0.3 V_{DD}/0.7 V_{DD}$ with input trigger Output level: HS = High Sink (on N-buffer only) Port configuration capabilities: - Input:float = floating, wpu = weak pull-up, int = interrupt (\ =falling edge, / =rising edge), ana = analog - Output: OD = open drain, T = true open drain (N buffer 8mA@0.4 V), PP = push-pull # **Table 1. Device Pin Description** | | | Pin | n° | | | | | Le | vel | | Ро | rt / C | Cont | rol | | Main | | |----------|----------|-------------|-------|----------|----------|------------------------------------------|------|---------|--------|-------|-----|--------|------|-----|-----|-----------------------------------------------------------------|------------------------------------------------------------------------| | 244 | 42 | 34 | 32 | 50 | 20 | Pin Name | Type | Ħ | out | | Inp | out | | Out | put | Function (after | Alternate Function | | TQFP44 | DIP42 | <b>SO34</b> | DIP32 | SO20 | DIP20 | | _ | Input | Output | float | ndw | int | ana | ОО | ЬР | reset) | | | 1 | 6 | 29 | 28 | 9 | 14 | V <sub>PP</sub> | S | | | | x | | | | | FLASH programming voltage (12V), must be tied low in user mode. | | | 2 | 7 | | - | • | | PD1 | I/O | $C_T$ | | | Х | | | | Х | Port D1 | | | 3 | 8 | - | - | - | - | PD0 | I/O | $C_{T}$ | | | Х | | | | Х | Port D0 | | | 4 | 9 | 31 | 1 | - | 1 | PC7 | I/O | $C_{T}$ | | | Х | | | | Х | Port C7 | | | 5 | 10 | 32 | 30 | - | 1 | PC6/MOSI | I/O | Ст | | | х | | | | х | Port C6 | SPI Master Out /<br>Slave In <sup>1)</sup> | | 6 | 11 | 33 | 31 | - | 1 | PC5/MISO/IT12 | I/O | Ст | | | x | х | | | x | Port C5 | SPI Master In /<br>Slave Out <sup>1)</sup> /<br>Interrupt 12 input | | 7 | 12 | 34 | 32 | 1 | 1 | PC4/SS/IT11 | I/O | СТ | | | x | х | | | x | Port C4 | SPI Slave Select<br>(active low) <sup>1)</sup> /<br>Interrupt 11 input | | 8 | 13 | 1 | 1 | 1 | 1 | PC3/SCK/IT10 | I/O | Ст | | | Х | Х | | | х | Port C3 | SPI Serial Clock <sup>1)</sup> / Interrupt 10 input | | 9 | 14 | 2 | 2 | - | - | PC2/IT9 | I/O | $C_T$ | | | х | х | | | х | Port C2 | Interrupt 9 input | | 10<br>11 | 15<br>16 | 3 | 3 | 11<br>12 | 16<br>17 | OSCIN<br>OSCOUT | | | | | | | | | | | s are used connect an ock source to the on-oscillator. | | 12 | 17 | 5 | 5 | 4 | 9 | V <sub>SS</sub> | S | | | | | | | | | Digital Gro | ound Voltage | | 13 | 18 | 6 | 6 | 8 | 13 | V <sub>DD</sub> | S | | | | | | | | | Digital Mai | n Power Supply Volt- | | 14 | 19 | 7 | - | - | • | PC1 | I/O | $C_{T}$ | | Х | | | | Т | | Port C1 | | | 15 | 20 | • | • | | 1 | PC0 | I/O | $C_T$ | | х | | | | Т | | Port C0 | | | 16 | 21 | 8 | 7 | 13 | 18 | PB7/PWM1/IT8/<br>RX_SEZ/DA-<br>TAOUT/DA9 | I/O | СТ | HS | x | | ١ | | | x | Port B7 | ART PWM output 1/<br>Interrupt 8 input | | 17 | - | • | | | | N.C. | | | | | | | | | | Not Conne | ected | | | | Pin | n° | | | | | Le | vel | | Ро | rt / C | Conf | rol | | Main | | |--------|-------|-------------|-------|-------------|-------|---------------------------|------|----------------|--------|-------|-----|--------|------|-----|-----|--------------------------------------------------------------------------------|-----------------------------------------------------------------------------------| | 44 | 12 | 4 | 32 | 0; | 20 | Pin Name | Type | ¥ | t | | Inp | out | | Out | put | Function (after | Alternate Function | | TQFP44 | DIP42 | <b>SO34</b> | DIP32 | <b>SO20</b> | DIP20 | | F. | Input | Output | float | mdw | int | ana | OD | ЬР | reset) | | | 18 | 22 | 9 | 8 | 14 | 19 | PB6/PWM0/IT7/<br>ICCDATA | I/O | СТ | HS | x | | \ | | | х | Port B6 | ART PWM output 0/<br>Interrupt 7 input/In-<br>Circuit Communica-<br>tion Data | | 19 | 23 | 10 | 9 | 15 | 20 | PB5/ARTIC2/IT6/<br>ICCCLK | I/O | C <sub>T</sub> | HS | х | | / | | | х | Port B5 | ART Input Capture 2/<br>Interrupt 6 input/<br>In-Circuit Communi-<br>cation Clock | | 20 | 24 | 11 | 10 | 16 | 1 | PB4/ARTIC1/IT5 | I/O | СТ | HS | х | | / | | | х | Port B4 | ART Input Capture 1/Interrupt 5 input | | 21 | 25 | 12 | 11 | 17 | 2 | PB3/ARTCLK | I/O | Ст | HS | Х | | | | | Х | Port B3 | ART Clock input | | 22 | 26 | 13 | 12 | 18 | 3 | PB2/TDO | I/O | СТ | HS | х | | | | | х | Port B2 | SCI Transmit Data<br>Output <sup>1)</sup> | | 23 | 27 | 14 | 13 | 19 | 4 | PB1/RDI | I/O | Ст | HS | х | | | | | х | Port B1 | SCI Receive Data<br>Input <sup>1)</sup> | | 24 | 28 | 15 | 14 | 20 | 5 | PB0/MCO | I/O | Ст | HS | Х | | | | | Х | Port B0 | CPU clock output | | 25 | 29 | 16 | 15 | | - | PA7/AIN7 | I/O | $C_{T}$ | | Х | | | Х | | Х | Port A7 | ADC Analog Input 7 | | 26 | 30 | 17 | 16 | | - | PA6/AIN6 | I/O | Ст | | Х | | | Х | | Х | Port A6 | ADC Analog Input 6 | | 27 | 31 | 18 | 17 | | - | PA5/AIN5 | I/O | $C_{T}$ | | Х | | | Х | | Х | Port A5 | ADC Analog Input 5 | | 28 | 32 | 19 | 18 | | - | PA4/AIN4 | I/O | Ст | | Х | | | Х | | Х | Port A4 | ADC Analog Input 4 | | 29 | 33 | 20 | 19 | - | - | PA3/AIN3/IT4 | I/O | СТ | | х | | \ | х | | х | Port A3 | ADC Analog Input 3/<br>Interrupt 4 input | | 30 | 34 | 21 | 20 | 1 | 6 | PA2/AIN2/IT3 | I/O | Ст | | х | | \ | Х | | х | Port A2 | ADC Analog Input 2/<br>Interrupt 3 input | | 31 | 35 | 22 | 21 | 2 | 7 | PA1/AIN1/IT2 | I/O | Ст | | х | | \ | х | | х | Port A1 | ADC Analog Input 1/<br>Interrupt 2 input | | 32 | 36 | 23 | 22 | 3 | 8 | PA0/AIN0/IT1/<br>USBOE | I/O | СТ | | х | | ١ | х | | х | Port A0 | ADC Analog Input 0/<br>Interrupt 1 input/<br>USB Output Enable | | 33 | 37 | 30 | 29 | 10 | 15 | RESET | I/O | С | | | | | | | | Top priority rupt (active | y non maskable inter-<br>e low) | | 34 | 38 | 24 | 23 | 1 | - | V <sub>SSA</sub> | S | | | | | | | | | | ound Voltage, must ted externally to V <sub>SS</sub> . | | 35 | 39 | 25 | 24 | 5 | 10 | USBDM | I/O | | | | | | | | | USB bidire | ectional data (data -) | | 36 | 40 | 26 | 25 | 6 | 11 | USBDP | I/O | | | | | | | | | USB bidirectional data (data +) | | | 37 | 41 | 27 | 26 | 7 | 12 | USBVCC | S | | | | | | | | | USB power supply 3.3V output | | | 38 | 42 | 28 | 27 | 1 | 1 | $V_{DDA}$ | S | | | | | | | | | Analog Power Supply Voltage, must be connected externally to V <sub>DD</sub> . | | | 39 | • | - | - | - | - | Reserved | | | | | | | | | | Must be left unconnected. | | | 40 | 1 | - | - | - | - | PD6 | I/O | $C_{T}$ | | | Х | | | | Х | Port D6 | | | 41 | 2 | - | - | 1 | - | PD5 | I/O | $C_{T}$ | | | Х | | | | Х | Port D5 | | | 42 | 3 | - | - | - | - | PD4 | I/O | $C_{T}$ | | | Х | | | | Х | Port D4 | | | | _ | Pin | n° | _ | _ | | | Le | vel | | Ро | rt / C | Cont | rol | | Main | | | |------|-------|-----|-------|------|-------|----------|------|-------|------|--|-------|--------|--------|-----|------------------------|---------|--------------------|--| | 244 | 42 | 34 | 32 | 20 | 20 | Pin Name | Гуре | ut | ut | | Input | | Output | | Output Function (after | | Alternate Function | | | TQFP | DIP42 | SOS | DIP32 | SO20 | DIP20 | | - | Tyk | Inpu | | float | ndw | int | ana | ОО | РР | reset) | | | 43 | 4 | - | - | | | PD3 | I/O | Ст | | | Х | | | | х | Port D3 | | | | 44 | 5 | - | - | - | - | PD2 | I/O | $C_T$ | | | Х | | | | Х | Port D2 | | | Note 1: Peripheral not present on all devices. Refer to "Device Summary" on page 1. # 2.1 PCB LAYOUT RECOMMENDATION In the case of DIP20 devices the user should layout the PCB so that the DIP20 ST7262 device and the USB connector are centered on the same axis ensuring that the D- and D+ lines are of equal length. Refer to Figure 6 Figure 6. Recommended PCB Layout for USB Interface with DIP20 package # **3 REGISTER & MEMORY MAP** As shown in the Figure 7, the MCU is capable of addressing 64K bytes of memories and I/O registers. The available memory locations consist of 64 bytes of register locations, 768 bytes of RAM and up to 16 Kbytes of user program memory. The RAM space includes up to 128 bytes for the stack from 0100h to 017Fh. The highest address bytes contain the user reset and interrupt vectors. **IMPORTANT:** Memory locations marked as "Reserved" must never be accessed. Accessing a reseved area can have unpredictable effects on the device. Figure 7. Memory Map Table 2. Hardware Register Map | Address | Block | Register<br>Label | Register Name | Reset<br>Status | Remarks | |-------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|----------------------------------------------| | 0000h<br>0001h | Port A | PADR<br>PADDR | Port A Data Register<br>Port A Data Direction Register | 00h <sup>1)</sup><br>00h | R/W <sup>2)</sup><br>R/W <sup>2)</sup> | | 0002h<br>0003h | Port B | PBDR<br>PBDDR | Port B Data Register<br>Port B Data Direction Register | 00h <sup>1)</sup><br>00h | R/W <sup>2)</sup><br>R/W <sup>2)</sup> | | 0004h<br>0005h | Port C | PCDR<br>PCDDR | Port C Data Register<br>Port C Data Direction Register | 00h <sup>1)</sup><br>00h | R/W <sup>2)</sup><br>R/W <sup>2)</sup> | | 0006h<br>0007h | Port D | PDDR<br>PDDDR | Port D Data Register<br>Port D Data Direction Register | 00h <sup>1)</sup><br>00h | R/W <sup>2)</sup><br>R/W <sup>2)</sup> | | 0008h | | ITRFRE1 | Interrupt Register 1 | 00h | R/W | | 0009h | | MISC | Miscellaneous Register | 00h | R/W | | 000Ah<br>000Bh<br>000Ch | ADC | ADCDRMSB<br>ADCDRLSB<br>ADCCSR | ADC Data Register (bit 9:2) ADC Data Register (bit 1:0) ADC Control Status Register | 00h<br>00h<br>00h | Read Only<br>Read Only<br>R/W | | 000Dh | WDG | WDGCR | Watchdog Control Register | 7Fh | R/W | | 000Eh<br>0010h | | | Reserved Area (3 Bytes) | | | | 0011h<br>0012h<br>0013h | SPI | SPIDR<br>SPICR<br>SPICSR | SPI Data I/O Register<br>SPI Control Register<br>SPI Control Status Register | xxh<br>0xh<br>00h | R/W<br>R/W<br>Read Only | | 0014h<br>0015h<br>0016h<br>0017h<br>0018h<br>0019h<br>001Ah<br>001Bh<br>001Ch | PWMDCR1 PWMDCR0 PWMCR PWMCR ARTCSR ARTCAR ARTCAR ARTARR ARTARR ARTICCSR ART | | 00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h<br>00h | R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>R/W<br>Read Only<br>Read Only | | | 001Dh<br>001Eh<br>001Fh<br>0020h<br>0021h<br>0022h<br>0023h<br>0024h | SCI | SCIERPR<br>SCIETPR<br>SCISR<br>SCIDR<br>SCIBRR<br>SCICR1<br>SCICR2 | SCI Extended Receive Prescaler register SCI Extended Transmit Prescaler Register Reserved Area SCI Status register SCI Data register SCI Baud Rate Register SCI Control Register 1 SCI Control Register 2 | 00h<br>00h<br><br>C0h<br>xxh<br>00h<br>x000 0000b | R/W<br>R/W<br>Read Only<br>R/W<br>R/W<br>R/W | | Address | Block | Register<br>Label | Register Name | Reset<br>Status | Remarks | |----------------------------------------------------------------------------------------------------------|-------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------|---------------------------------------------------| | 0025h<br>0026h<br>0027h<br>0028h<br>0029h<br>002Ah<br>002Bh<br>002Ch<br>002Dh<br>002Eh<br>002Fh<br>0030h | USB | USBPIDR USBDMAR USBIDR USBISTR USBIMR USBCTLR USBDADDR USBEPORA USBEPORB USBEP1RA USBEP1RB USBEP1RB USBEP2RA USBEP2RB | USB PID Register USB DMA Address register USB Interrupt/DMA Register USB Interrupt Status Register USB Interrupt Mask Register USB Control Register USB Device Address Register USB Endpoint 0 Register A USB Endpoint 1 Register B USB Endpoint 1 Register B USB Endpoint 2 Register A USB Endpoint 2 Register B | x0h<br>xxh<br>x0h<br>00h<br>00h<br>06h<br>0000 xxxxb<br>80h<br>0000 xxxxb<br>0000 xxxxb | Read Only R/W | | 0032h<br>to<br>0035h | | | Reserved Area (4 Bytes) | | | | 0032h<br>0033h<br>0034h<br>0035h | ITC | ITSPR0<br>ITSPR1<br>ITSPR2<br>ITSPR3 | Interrupt Software Priority Register 0 Interrupt Software Priority Register1 Interrupt Software Priority Register 2 Interrupt Software Priority Register 3 | FFh<br>FFh<br>FFh<br>FFh | R/W<br>R/W<br>R/W<br>R/W | | 0036h<br>0037h | TBU | TBUCV<br>TBUCSR | TBU Counter Value Register<br>TBU Control/Status Register | 00h<br>00h | R/W<br>R/W | | 0038h | FLASH | FCSR | Flash Control/Status Register | 00h | R/W | | 0039h | | ITRFRE2 | Interrupt Register 2 | 00h | R/W | | 003Ah<br>to<br>003Fh | | 1 | Reserved Area (6 Bytes) | | | **Legend**: x=undefined, R/W=read/write # Notes: 1. The contents of the I/O port DR registers are readable only in output configuration. In input configuration, the values of the I/O pins are returned instead of the DR register contents. 2. The bits associated with unavailable pins must always be kept at their reset value. # 4 FLASH PROGRAM MEMORY #### 4.1 Introduction The ST7 dual voltage High Density Flash (HDFlash) is a non-volatile memory that can be electrically erased as a single block or by individual sectors and programmed on a Byte-by-Byte basis using an external V<sub>PP</sub> supply. The HDFlash devices can be programmed and erased off-board (plugged in a programming tool) or on-board using ICP (In-Circuit Programming) or IAP (In-Application Programming). The array matrix organisation allows each sector to be erased and reprogrammed without affecting other sectors. #### 4.2 Main Features - Three Flash programming modes: - Insertion in a programming tool. In this mode, all sectors including option bytes can be programmed or erased. - ICP (In-Circuit Programming). In this mode, all sectors including option bytes can be programmed or erased without removing the device from the application board. - IAP (In-Application Programming) In this mode, all sectors except Sector 0, can be programmed or erased without removing the device from the application board and while the application is running. - ICT (In-Circuit Testing) for downloading and executing user application test patterns in RAM - Read-out protection against piracy - Register Access Security System (RASS) to prevent accidental programming or erasing #### 4.3 Structure The Flash memory is organised in sectors and can be used for both code and data storage. Depending on the overall Flash memory size in the microcontroller device, there are up to three user sectors (see Table 3). Each of these sectors can be erased independently to avoid unnecessary erasing of the whole Flash memory when only a partial erasing is required. The first two sectors have a fixed size of 4 Kbytes (see Figure 8). They are mapped in the upper part of the ST7 addressing space so the reset and interrupt vectors are located in Sector 0 (F000h-FFFFh). Table 3. Sectors available in Flash devices | Flash Size (bytes) | Available Sectors | |--------------------|-------------------| | 4K | Sector 0 | | 8K | Sectors 0,1 | | > 8K | Sectors 0,1, 2 | ## 4.3.1 Read-out Protection Read-out protection, when selected, makes it impossible to extract the memory content from the microcontroller, thus preventing piracy. Even ST cannot access the user code. In flash devices, this protection is removed by reprogramming the option. In this case, the entire program memory is first automatically erased and the device can be reprogrammed. Read-out protection selection depends on the device type: - In Flash devices it is enabled and removed through the FMP\_R bit in the option byte. - In ROM devices it is enabled by mask option specified in the Option List. Figure 8. Memory Map and Sector Address # FLASH PROGRAM MEMORY (Cont'd) #### 4.4 ICC Interface ICC needs a minimum of 4 and up to 6 pins to be connected to the programming tool (see Figure 9). These pins are: - RESET: device reset - V<sub>SS</sub>: device power supply ground - ICCCLK: ICC output serial clock pin - ICCDATA: ICC input/output serial data pin - ICCSEL/V<sub>PP</sub>: programming voltage - OSC1(or OSCIN): main clock input for external source (optional) - V<sub>DD</sub>: application board power supply (optional, see Figure 9, Note 3) Figure 9. Typical ICC Interface #### Notes: - 1. If the ICCCLK or ICCDATA pins are only used as outputs in the application, no signal isolation is necessary. As soon as the Programming Tool is plugged to the board, even if an ICC session is not in progress, the ICCCLK and ICCDATA pins are not available for the application. If they are used as inputs by the application, isolation such as a serial resistor has to implemented in case another device forces the signal. Refer to the Programming Tool documentation for recommended resistor values. - 2. During the IC<u>C session</u>, the programming tool must control the RESET pin. This can lead to conflicts between the programming tool and the application reset circuit if it drives more than 5mA at high level (push pull output or pull-up resistor<1K). A schottky diode can be used to isolate the application RESET circuit in this case. When using a classical RC network with R>1K or a reset man- - agement IC with open drain output and pull-up resistor>1K, no additional components are needed. In all cases the user must ensure that no external reset is generated by the application during the ICC session. - 3. The use of Pin 7 of the ICC connector depends on the Programming Tool architecture. This pin must be connected when using most ST Programming Tools (it is used to monitor the application power supply). Please refer to the Programming Tool manual. - 4. Pin 9 has to be connected to the OSC1 or OSCIN pin of the ST7 when the clock is not available in the application or if the selected clock option is not programmed in the option byte. ST7 devices with multi-oscillator capability need to have OSC2 grounded in this case. # FLASH PROGRAM MEMORY (Cont'd) # 4.5 ICP (In-Circuit Programming) To perform ICP the microcontroller must be switched to ICC (In-Circuit Communication) mode by an external controller or programming tool. Depending on the ICP code downloaded in RAM, Flash memory programming can be fully customized (number of bytes to program, program locations, or selection serial communication interface for downloading). When using an STMicroelectronics or third-party programming tool that supports ICP and the specific microcontroller device, the user needs only to implement the ICP hardware interface on the application board (see Figure 9). For more details on the pin locations, refer to the device pinout description. # 4.6 IAP (In-Application Programming) This mode uses a BootLoader program previously stored in Sector 0 by the user (in ICP mode or by plugging the device in a programming tool). This mode is fully controlled by user software. This allows it to be adapted to the user application, (user-defined strategy for entering programming mode, choice of communications protocol used to fetch the data to be stored, etc.). For example, it is possible to download code from the SPI, SCI, USB or CAN interface and program it in the Flash. IAP mode can be used to program any of the Flash sectors except Sector 0, which is write/erase protected to allow recovery in case errors occur during the programming operation. #### 4.7 Related Documentation For details on Flash programming and ICC protocol, refer to the ST7 Flash Programming Reference Manual and to the ST7 ICC Protocol Reference Manual. ### 4.8 Register Description # FLASH CONTROL/STATUS REGISTER (FCSR) Read/Write Reset Value: 0000 0000 (00h) This register is reserved for use by Programming Tool software. It controls the Flash programming and erasing operations. # **5 CENTRAL PROCESSING UNIT** #### 5.1 INTRODUCTION This CPU has a full 8-bit architecture and contains six internal registers allowing efficient 8-bit data manipulation. # **5.2 MAIN FEATURES** - Enable executing 63 basic instructions - Fast 8-bit by 8-bit multiply - 17 main addressing modes (with indirect addressing mode) - Two 8-bit index registers - 16-bit stack pointer - Low power HALT and WAIT modes - Priority maskable hardware interrupts - Non-maskable software/hardware interrupts #### 5.3 CPU REGISTERS The 6 CPU registers shown in Figure 10 are not present in the memory mapping and are accessed by specific instructions. ### Accumulator (A) The Accumulator is an 8-bit general purpose register used to hold operands and the results of the arithmetic and logic calculations and to manipulate data. # Index Registers (X and Y) These 8-bit registers are used to create effective addresses or as temporary storage areas for data manipulation. (The Cross-Assembler generates a precede instruction (PRE) to indicate that the following instruction refers to the Y register.) The Y register is not affected by the interrupt automatic procedures. # **Program Counter (PC)** The program counter is a 16-bit register containing the address of the next instruction to be executed by the CPU. It is made of two 8-bit registers PCL (Program Counter Low which is the LSB) and PCH (Program Counter High which is the MSB). Figure 10. CPU Registers # **CENTRAL PROCESSING UNIT (Cont'd)** # **Condition Code Register (CC)** Read/Write Reset Value: 111x1xxx The 8-bit Condition Code register contains the interrupt masks and four flags representative of the result of the instruction just executed. This register can also be handled by the PUSH and POP instructions. These bits can be individually tested and/or controlled by specific instructions. # **Arithmetic Management Bits** Bit 4 = **H** Half carry. This bit is set by hardware when a carry occurs between bits 3 and 4 of the ALU during an ADD or ADC instructions. It is reset by hardware during the same instructions. 0: No half carry has occurred. 1: A half carry has occurred. This bit is tested using the JRH or JRNH instruction. The H bit is useful in BCD arithmetic subroutines. Bit 2 = N Negative. This bit is set and cleared by hardware. It is representative of the result sign of the last arithmetic, logical or data manipulation. It's a copy of the result 7<sup>th</sup> bit. 0: The result of the last operation is positive or null. 1: The result of the last operation is negative (i.e. the most significant bit is a logic 1). This bit is accessed by the JRMI and JRPL instructions. Bit 1 = **Z** Zero. This bit is set and cleared by hardware. This bit indicates that the result of the last arithmetic, logical or data manipulation is zero. 0: The result of the last operation is different from zero. 1: The result of the last operation is zero. This bit is accessed by the JREQ and JRNE test instructions. Bit 0 = **C** Carry/borrow. This bit is set and cleared by hardware and software. It indicates an overflow or an underflow has occurred during the last arithmetic operation. 0: No overflow or underflow has occurred. 1: An overflow or underflow has occurred. This bit is driven by the SCF and RCF instructions and tested by the JRC and JRNC instructions. It is also affected by the "bit test and branch", shift and rotate instructions. # **Interrupt Management Bits** Bit 5,3 = **I1**, **I0** Interrupt The combination of the I1 and I0 bits gives the current interrupt software priority. | Interrupt Software Priority | I1 | 10 | |-------------------------------|----|----| | Level 0 (main) | 1 | 0 | | Level 1 | 0 | 1 | | Level 2 | 0 | 0 | | Level 3 (= interrupt disable) | 1 | 1 | These two bits are set/cleared by hardware when entering in interrupt. The loaded value is given by the corresponding bits in the interrupt software priority registers (IxSPR). They can be also set/cleared by software with the RIM, SIM, IRET, HALT, WFI and PUSH/POP instructions. See the interrupt management chapter for more details. # CPU REGISTERS (Cont'd) STACK POINTER (SP) Read/Write Reset Value: 017Fh The Stack Pointer is a 16-bit register which is always pointing to the next free location in the stack. It is then decremented after data has been pushed onto the stack and incremented before data is popped from the stack (see Figure 11). Since the stack is 128 bytes deep, the 9 most significant bits are forced by hardware. Following an MCU Reset, or after a Reset Stack Pointer instruction (RSP), the Stack Pointer contains its reset value (the SP6 to SP0 bits are set) which is the stack higher address. The least significant byte of the Stack Pointer (called S) can be directly accessed by a LD instruction. **Note:** When the lower limit is exceeded, the Stack Pointer wraps around to the stack upper limit, without indicating the stack overflow. The previously stored information is then overwritten and therefore lost. The stack also wraps in case of an underflow. The stack is used to save the return address during a subroutine call and the CPU context during an interrupt. The user may also directly manipulate the stack by means of the PUSH and POP instructions. In the case of an interrupt, the PCL is stored at the first location pointed to by the SP. Then the other registers are stored in the next locations as shown in Figure 11. - When an interrupt is received, the SP is decremented and the context is pushed on the stack. - On return from interrupt, the SP is incremented and the context is popped from the stack. A subroutine call occupies two locations and an interrupt five locations in the stack area. Figure 11. Stack Manipulation Example # **6 CLOCKS AND RESET** #### **6.1 CLOCK SYSTEM** #### 6.1.1 General Description The MCU accepts either a Crystal or Ceramic resonator, or an external clock signal to drive the internal oscillator. The internal clock ( $f_{CPU}$ ) is derived from the external oscillator frequency ( $f_{OSC}$ ), by dividing by 3 and multiplying by 2. By setting the OSC12/6 bit in the option byte, a 12 MHz external clock can be used giving an internal frequency of 8 MHz while maintaining a 6 MHz clock for USB (refer to Figure 14). The internal clock signal (f<sub>CPU</sub>) consists of a square wave with a duty cycle of 50%. It is further divided by 1, 2, 4 or 8 depending on the Slow Mode Selection bits in the Miscellaneous register (SMS[1:0]) The internal oscillator is designed to operate with an AT-cut parallel resonant quartz or ceramic resonator in the frequency range specified for $f_{\rm osc}$ . The circuit shown in Figure 13 is recommended when using a crystal, and Table 4 lists the recommended capacitors. The crystal and associated components should be mounted as close as possible to the input pins in order to minimize output distortion and start-up stabilization time. Table 4. Recommended Values for 12 MHz Crystal Resonator | R <sub>SMAX</sub> | <b>20</b> Ω | <b>25</b> Ω | <b>70</b> Ω | |---------------------|-------------|-------------|-------------| | C <sub>OSCIN</sub> | 56pF | 47pF | 22pF | | C <sub>OSCOUT</sub> | 56pF | 47pF | 22pF | | R <sub>P</sub> | 1-10 MΩ | 1-10 MΩ | 1-10 MΩ | **Note:** $R_{SMAX}$ is the equivalent serial resistor of the crystal (see crystal specification). ## 6.1.2 External Clock input An external clock may be applied to the OSCIN input with the OSCOUT pin not connected, as shown on Figure 12. The $t_{OXOV}$ specifications does not apply when using an external clock input. The equivalent specification of the external clock source should be used instead of $t_{OXOV}$ (see Electrical Characteristics). # 6.1.3 Clock Output Pin (MCO) The internal clock (f<sub>CPU</sub>) can be output on Port B0 by setting the MCO bit in the Miscellaneous register. Figure 12. External Clock Source Connections Figure 13. Crystal/Ceramic Resonator Figure 14. Clock block diagram #### 6.2 RESET The Reset procedure is used to provide an orderly software start-up or to exit low power modes. Three reset modes are provided: a low voltage reset, a watchdog reset and an external reset at the RESET pin. A reset causes the reset vector to be fetched from addresses FFFEh and FFFFh in order to be loaded into the PC and with program execution starting from this point. An internal circuitry provides a 514 CPU clock cycle delay from the time that the oscillator becomes active. # 6.2.1 Low Voltage Reset Low voltage reset circuitry generates a reset when $V_{DD}$ is: - below V<sub>IT+</sub> when V<sub>DD</sub> is rising, - below V<sub>IT</sub> when V<sub>DD</sub> is falling. During low voltage reset, the RESET pin is held low, thus permitting the MCU to reset other devices. The Low Voltage Detector can be disabled by setting the LVD bit of the Option byte. #### 6.2.2 Watchdog Reset When a watchdog reset occurs, the RESET pin is pulled low permitting the MCU to reset other devices as when low voltage reset (Figure 15). #### 6.2.3 External Reset The external reset is an active low input signal applied to the RESET pin of the MCU. As shown in Figure 18, the RESET signal must stay low for a minimum of one and a half CPU clock cycles. An internal Schmitt trigger at the RESET pin is provided to improve noise immunity. Figure 15. Low Voltage Reset functional Diagram Figure 16. Low Voltage Reset Signal Output Note: Typical hysteresis ( $V_{IT+}$ - $V_{IT-}$ ) of 250 mV is expected Figure 17. Temporization Timing Diagram after an internal Reset Figure 18. Reset Timing Diagram **Note:** Refer to Electrical Characteristics for values of $t_{DDR}$ , $t_{OXOV}$ , $V_{IT+}$ and $V_{IT-}$ Figure 19. Reset Block Diagram **Note:** The output of the external reset circuit must have an open-drain output to drive the ST7 reset pad. Otherwise the device can be damaged when the ST7 generates an internal reset (LVD or watchdog). # **7 INTERRUPTS** #### 7.1 INTRODUCTION The CPU enhanced interrupt management provides the following features: - Hardware interrupts - Software interrupt (TRAP) - Nested or concurrent interrupt management with flexible interrupt priority and level management: - Up to 4 software programmable nesting levels - Up to 16 interrupt vectors fixed by hardware - 3 non maskable events: RESET, TRAP, TLI This interrupt management is based on: - Bit 5 and bit 3 of the CPU CC register (I1:0), - Interrupt software priority registers (ISPRx), - Fixed interrupt vector addresses located at the high addresses of the memory map (FFE0h to FFFFh) sorted by hardware priority order. This enhanced interrupt controller guarantees full upward compatibility with the standard (not nested) CPU interrupt controller. # 7.2 MASKING AND PROCESSING FLOW The interrupt masking is managed by the I1 and I0 bits of the CC register and the ISPRx registers which give the interrupt software priority level of each interrupt vector (see Table 5). The processing flow is shown in Figure 20. When an interrupt request has to be serviced: - Normal processing is suspended at the end of the current instruction execution. - The PC, X, A and CC registers are saved onto the stack. - I1 and I0 bits of CC register are set according to the corresponding values in the ISPRx registers of the serviced interrupt vector. - The PC is then loaded with the interrupt vector of the interrupt to service and the first instruction of the interrupt service routine is fetched (refer to "Interrupt Mapping" table for vector addresses). The interrupt service routine should end with the IRET instruction which causes the contents of the saved registers to be recovered from the stack. **Note**: As a consequence of the IRET instruction, the I1 and I0 bits will be restored from the stack and the program in the previous level will resume. **Table 5. Interrupt Software Priority Levels** | Interrupt software priority | Level | I1 | 10 | |-------------------------------|-------|----|----| | Level 0 (main) | Low | 1 | 0 | | Level 1 | | 0 | 1 | | Level 2 | \ \ | 0 | 0 | | Level 3 (= interrupt disable) | High | 1 | 1 | # **Servicing Pending Interrupts** As several interrupts can be pending at the same time, the interrupt to be taken into account is determined by the following two-step process: - the highest software priority interrupt is serviced, - if several interrupts have the same software priority then the interrupt with the highest hardware priority is serviced first. Figure 21 describes this decision process. Figure 21. Priority Decision Process When an interrupt request is not serviced immediately, it is latched and then processed when its software priority combined with the hardware priority becomes the highest one. **Note 1**: The hardware priority is exclusive while the software one is not. This allows the previous process to succeed with only one interrupt. **Note 2**: RESET, TRAP and TLI can be considered as having the highest software priority in the decision process. #### **Different Interrupt Vector Sources** Two interrupt source types are managed by the CPU interrupt controller: the non-maskable type (RESET, TLI, TRAP) and the maskable type (external or from internal peripherals). # Non-Maskable Sources These sources are processed regardless of the state of the I1 and I0 bits of the CC register (see Figure 20). After stacking the PC, X, A and CC registers (except for RESET), the corresponding vector is loaded in the PC register and the I1 and I0 bits of the CC are set to disable interrupts (level 3). These sources allow the processor to exit HALT mode. # ■ TLI (Top Level Hardware Interrupt) This hardware interrupt occurs when a specific edge is detected on the dedicated TLI pin. **Caution**: A TRAP instruction must not be used in a TLI service routine. # ■ TRAP (Non Maskable Software Interrupt) This software interrupt is serviced when the TRAP instruction is executed. It will be serviced according to the flowchart in Figure 20 as a TLI. Caution: TRAP can be interrupted by a TLI. #### RESET The RESET source has the highest priority in the CPU. This means that the first current routine has the highest software priority (level 3) and the highest hardware priority. See the RESET chapter for more details. #### Maskable Sources Maskable interrupt vector sources can be serviced if the corresponding interrupt is enabled and if its own interrupt software priority (in ISPRx registers) is higher than the one currently being serviced (I1 and I0 in CC register). If any of these two conditions is false, the interrupt is latched and thus remains pending. #### External Interrupts External interrupts allow the processor to exit from HALT low power mode. External interrupt sensitivity is software selectable through the ITRFRE2 register. External interrupt triggered on edge will be latched and the interrupt request automatically cleared upon entering the interrupt service routine. If several input pins of a group connected to the same interrupt line are selected simultaneously, these will be logically NANDed. #### Peripheral Interrupts Usually the peripheral interrupts cause the Device to exit from HALT mode except those mentioned in the "Interrupt Mapping" table. A peripheral interrupt occurs when a specific flag is set in the peripheral status registers and if the corresponding enable bit is set in the peripheral control register. The general sequence for clearing an interrupt is based on an access to the status register followed by a read or write to an associated register. **Note**: The clearing sequence resets the internal latch. A pending interrupt (i.e. waiting for being serviced) will therefore be lost if the clear sequence is executed. #### 7.3 INTERRUPTS AND LOW POWER MODES All interrupts allow the processor to exit the WAIT low power mode. On the contrary, only external and other specified interrupts allow the processor to exit from the HALT modes (see column "Exit from HALT" in "Interrupt Mapping" table). When several pending interrupts are present while exiting HALT mode, the first one serviced can only be an interrupt with exit from HALT mode capability and it is selected through the same decision process shown in Figure 21. **Note**: If an interrupt, that is not able to Exit from HALT mode, is pending with the highest priority when exiting HALT mode, this interrupt is serviced after the first one serviced. #### 7.4 CONCURRENT & NESTED MANAGEMENT The following Figure 22 and Figure 23 show two different interrupt management modes. The first is called concurrent mode and does not allow an interrupt to be interrupted, unlike the nested mode in Figure 23. The interrupt hardware priority is given in this order from the lowest to the highest: MAIN, IT4, IT3, IT2, IT1, IT0, TLI. The software priority is given for each interrupt. **Warning**: A stack overflow may occur without notifying the software of the failure. Figure 22. Concurrent Interrupt Management Figure 23. Nested Interrupt Management # 7.5 INTERRUPT REGISTER DESCRIPTION # **CPU CC REGISTER INTERRUPT BITS** Read/Write Reset Value: 111x 1010 (xAh) | 7 | | | | | | | 0 | |---|---|----|---|----|---|---|---| | 1 | 1 | 11 | н | 10 | N | Z | С | Bit 5, 3 = **I1, I0** Software Interrupt Priority These two bits indicate the current interrupt software priority. | Interrupt Software Priority | Level | I1 | 10 | |--------------------------------|-------|----|----| | Level 0 (main) | Low | 1 | 0 | | Level 1 | | 0 | 1 | | Level 2 | \ \ | 0 | 0 | | Level 3 (= interrupt disable*) | High | 1 | 1 | These two bits are set/cleared by hardware when entering in interrupt. The loaded value is given by the corresponding bits in the interrupt software priority registers (ISPRx). They can be also set/cleared by software with the RIM, SIM, HALT, WFI, IRET and PUSH/POP instructions (see "Interrupt Dedicated Instruction Set" table). \*Note: TLI, TRAP and RESET events can interrupt a level 3 program. # INTERRUPT SOFTWARE PRIORITY REGISTERS (ISPRX) Read/Write (bit 7:4 of ISPR3 are read only) Reset Value: 1111 1111 (FFh) | | 7 | | | | | | | 0 | |-------|-------|-------|-------|-------|-------|-------|-------|-------| | ISPR0 | I1_3 | 10_3 | l1_2 | 10_2 | l1_1 | 10_1 | I1_0 | 10_0 | | ISPR1 | 11_7 | 10_7 | I1_6 | 10_6 | I1_5 | 10_5 | I1_4 | 10_4 | | ISPR2 | l1_11 | 10_11 | I1_10 | 10_10 | I1_9 | 10_9 | I1_8 | 8_01 | | ISPR3 | 1 | 1 | 1 | 1 | l1_13 | 10_13 | l1_12 | 10_12 | These four registers contain the interrupt software priority of each interrupt vector. Each interrupt vector (except RESET and TRAP) has corresponding bits in these registers where its own software priority is stored. This correspondance is shown in the following table. | Vector address | ISPRx bits | |----------------|----------------------| | FFFBh-FFFAh | I1_0 and I0_0 bits* | | FFF9h-FFF8h | I1_1 and I0_1 bits | | | | | FFE1h-FFE0h | I1_13 and I0_13 bits | - Each I1\_x and I0\_x bit value in the ISPRx registers has the same meaning as the I1 and I0 bits in the CC register. - Level 0 can not be written (I1\_x=1, I0\_x=0). In this case, the previously stored value is kept. (example: previous=CFh, write=64h, result=44h) The RESET, TRAP and TLI vectors have no software priorities. When one is serviced, the I1 and I0 bits of the CC register are both set. \*Note: Bits in the ISPRx registers which correspond to the TLI can be read and written but they are not significant in the interrupt process management. **Caution**: If the I1\_x and I0\_x bits are modified while the interrupt x is executed the following behaviour has to be considered: If the interrupt x is still pending (new interrupt or flag not cleared) and the new software priority is higher than the previous one, the interrupt x is re-entered. Otherwise, the software priority stays unchanged up to the next interrupt request (after the IRET of the interrupt x). # 7.6 Interrupt Register # **INTERRUPT REGISTER 1 (ITRFRE1)** Address: 0008h - Read/Write Reset Value: 0000 0000 (00h) 7 0 | IT8E | IT7E | IT6E | IT5E | IT4E | IT3E | IT2E | IT1E | |------|------|------|------|------|------|------|------| |------|------|------|------|------|------|------|------| Bit 7:0 = **ITiE** Interrupt Enable 0: I/O pin free for general purpose I/O 1: ITi external interrupt enabled. **Note:** The corresponding interrupt is generated when: - a rising edge occurs on the IT5/IT6 pins - a falling edge occurs on the IT1, 2, 3, 4, 7 and 8 pins # **INTERRUPT REGISTER 2 (ITRFRE2)** Address: 0039h - Read/Write Reset Value: 0000 0000 (00h) 7 0 | CTL3 | CTL2 | CTL1 | CTL0 | IT12E | IT11E | IT10E | IT9E | |------|------|------|------|-------|-------|-------|------| | | | | | | | | | # Bit 7:6 = CTL[3:2] IT[12:11] Interrupt Sensitivity These bits are set and cleared by software. They are used to configure the edge and level sensitivity of the IT12 and IT11 external interrupt pins (this means that both must have the same sensitivity). | CTL3 | CTL2 | IT[12:11] Sensitivity | |------|------|----------------------------| | 0 | 0 | Falling edge and low level | | 0 | 1 | Rising edge only | | 1 | 0 | Falling edge only | | 1 | 1 | Rising and falling edge | # Bit 5:4 = CTL[1:0] IT[10:9]1nterrupt Sensitivity These bits are set and cleared by software. They are used to configure the edge and level sensitivity of the IT10 and IT9 external interrupt pins (this means that both must have the same sensitivity). | CTL1 | CTL0 | IT[10:9] Sensitivity | |------|------|----------------------------| | 0 | 0 | Falling edge and low level | | 0 | 1 | Rising edge only | | 1 | 0 | Falling edge only | | 1 | 1 | Rising and falling edge | Bit 3:0 = ITiE Interrupt Enable 0: I/O pin free for general purpose I/O 1: ITi external interrupt enabled. **Table 6. Interrupt Mapping** | N° | Source<br>Block | Description | Register<br>Label | Priority<br>Order | Exit<br>from<br>HALT | Address<br>Vector | |----|-----------------|---------------------------------------|-------------------|-------------------|----------------------|-------------------| | | | Reset | | Highest | Yes | FFFEh-FFFFh | | | | TRAP software interrupt | | Priority | No | FFFCh-FFFDh | | 0 | ICP | FLASH Start programming NMI interrupt | | 1 | Yes | FFFAh-FFFBh | | 1 | USB | USB End Suspend interrupt | USBISTR | 1 | Yes | FFF8h-FFF9h | | 2 | | Port A external interrupts IT[4:1] | ITRFRE1 | 1 | Yes | FFF6h-FFF7h | | 3 | I/O Ports | Port B external interrupts IT[8:5] | ITRFRE1 | 1 | Yes | FFF4h-FFF5h | | 4 | | Port C external interrupts IT[12:9] | ITRFRE2 | 1 | Yes | FFF2h-FFF3h | | 5 | TBU | Timebase Unit interrupt | TBUCSR | 1 | No | FFF0h-FFF1h | | 6 | ART | ART/PWM Timer interrupt | ICCSR | 1 | Yes | FFEEh-FFEFh | | 7 | SPI | SPI interrupt vector | SPISR | ] ♦ | Yes | FFECh-FFEDh | | 8 | SCI | SCI interrupt vector | SCISR | | No | FFEAh-FFEBh | | 9 | USB | USB interrupt vector | USBISTR | Lowest | No | FFE8h-FFE9h | | 10 | ADC | A/D End of conversion interrupt | ADCCSR | Priority | No | FFE6h-FFE7h | | | • | Reserved area | • | | | FFE0h-FFE5h | Table 7. Nested Interrupts Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|----------------------|-------------|------------|-------------|------------|------------|------------|-----------------------|------------| | | | Ext. Interr | upt Port B | Ext. Interr | upt Port A | USB EN | D SUSP | Not I | Jsed | | 0032h | ISPR0<br>Reset Value | l1_3<br>1 | 10_3<br>1 | l1_2<br>1 | I0_2<br>1 | I1_1<br>1 | I0_1<br>1 | 1 | 1 | | | | S | SPI ART | | RT | TBU | | Ext. Interrupt Port C | | | 0033h | ISPR1<br>Reset Value | I1_7<br>1 | 10_7<br>1 | I1_6<br>1 | I0_6<br>1 | I1_5<br>1 | I0_5<br>1 | I1_4<br>1 | I0_4<br>1 | | | | Not Used | | ADC | | USB | | SCI | | | 0034h | ISPR2<br>Reset Value | l1_11<br>1 | I0_11<br>1 | l1_10<br>1 | I0_10<br>1 | I1_9<br>1 | I0_9<br>1 | I1_8<br>1 | I0_8<br>1 | | | | | | | | Not I | Jsed | Not I | Jsed | | 0035h | ISPR3<br>Reset Value | 1 | 1 | 1 | 1 | l1_13<br>1 | I0_13<br>1 | l1_12<br>1 | I0_12<br>1 | # **8 POWER SAVING MODES** #### 8.1 INTRODUCTION There are three Power Saving modes. Slow Mode is selected by setting the SMS bits in the Miscellaneous register. Wait and Halt modes may be entered using the WFI and HALT instructions. After a RESET the normal operating mode is selected by default (RUN mode). This mode drives the device (CPU and embedded peripherals) by means of a master clock which is based on the main oscillator frequency divided by 3 and multiplied by 2 ( $f_{CPU}$ ). From Run mode, the different power saving modes may be selected by setting the relevant register bits or by calling the specific ST7 software instruction whose action depends on the oscillator status. # 8.1.1 Slow Mode In Slow mode, the oscillator frequency can be divided by a value defined in the Miscellaneous Register. The CPU and peripherals are clocked at this lower frequency. Slow mode is used to reduce power consumption, and enables the user to adapt clock frequency to available supply voltage. #### **8.2 WAIT MODE** WAIT mode places the MCU in a low power consumption mode by stopping the CPU. This power saving mode is selected by calling the "WFI" ST7 software instruction. All peripherals remain active. During WAIT mode, the I bit of the CC register is forced to 0, to enable all interrupts. All other registers and memory remain unchanged. The MCU remains in WAIT mode until an interrupt or Reset occurs, whereupon the Program Counter branches to the starting address of the interrupt or Reset service routine. The MCU will remain in WAIT mode until a Reset or an Interrupt occurs, causing it to wake up. Refer to Figure 24. Figure 24. WAIT Mode Flow Chart **Note:** Before servicing an interrupt, the CC register is pushed on the stack. The I-Bit is set during the interrupt routine and cleared when the CC register is popped. # POWER SAVING MODES (Cont'd) #### 8.3 HALT MODE The HALT mode is the MCU lowest power consumption mode. The HALT mode is entered by executing the HALT instruction. The internal oscillator is then turned off, causing all internal processing to be stopped, including the operation of the on-chip peripherals. When entering HALT mode, the I bit in the Condition Code Register is cleared. Thus, any of the external interrupts (ITi or USB end suspend mode), are allowed and if an interrupt occurs, the CPU clock becomes active. The MCU can exit HALT mode on reception of either an external interrupt on ITi, an end suspend mode interrupt coming from USB peripheral, or a reset. The oscillator is then turned on and a stabilization time is provided before releasing CPU operation. The stabilization time is 514 CPU clock cycles. After the start up delay, the CPU continues operation by servicing the interrupt which wakes it up or by fetching the reset vector if a reset wakes it up. Figure 25. HALT Mode Flow Chart # **9 I/O PORTS** #### 9.1 INTRODUCTION The I/O ports offer different functional modes: transfer of data through digital inputs and outputs and for specific pins: - Analog signal input (ADC) - Alternate signal input/output for the on-chip peripherals. - External interrupt generation An I/O port is composed of up to 8 pins. Each pin can be programmed independently as digital input or digital output. # 9.2 FUNCTIONAL DESCRIPTION Each port is associated with 2 main registers: - Data Register (DR) - Data Direction Register (DDR) Each I/O pin may be programmed using the corresponding register bits in DDR register: bit x corresponding to pin x of the port. The same correspondence is used for the DR register. Table 8. I/O Pin Functions | DDR | MODE | |-----|--------| | 0 | Input | | 1 | Output | #### 9.2.1 Input Modes The input configuration is selected by clearing the corresponding DDR register bit. In this case, reading the DR register returns the digital value applied to the external I/O pin. #### Notes - 1. All the inputs are triggered by a Schmitt trigger. - 2. When switching from input mode to output mode, the DR register should be written first to output the correct value as soon as the port is configured as an output. #### Interrupt function When an external interrupt function of an I/O pin, is enabled using the ITFRE registers, an event on this I/O can generate an external Interrupt request to the CPU. The interrupt sensitivity is programma- ble, the options are given in the description of the ITRFRE interrupt registers. Each pin can independently generate an Interrupt request. Each external interrupt vector is linked to a dedicated group of I/O port pins (see Interrupts section). If more than one input pin is selected simultaneously as interrupt source, this is logically ANDed and inverted. For this reason, if an event occurs on one of the interrupt pins, it masks the other ones. ## 9.2.2 Output Mode The pin is configured in output mode by setting the corresponding DDR register bit (see Table 7). In this mode, writing "0" or "1" to the DR register applies this digital value to the I/O pin through the latch. Then reading the DR register returns the previously stored value. **Note**: In this mode, the interrupt function is disabled. #### 9.2.3 Alternate Functions # **Digital Alternate Functions** When an on-chip peripheral is configured to use a pin, the alternate function is automatically selected. This alternate function takes priority over standard I/O programming. When the signal is coming from an on-chip peripheral, the I/O pin is automatically configured in output mode (push-pull or open drain according to the peripheral). When the signal is going to an on-chip peripheral, the I/O pin has to be configured in input mode. In this case, the pin state is also digitally readable by addressing the DR register. #### Notes: - Input pull-up configuration can cause an unexpected value at the alternate peripheral input. - When the on-chip peripheral uses a pin as input and output, this pin must be configured as an input (DDR = 0). **Warning:** Alternate functions of peripherals must must not be activated when the external interrupts are enabled on the same pin, in order to avoid generating spurious interrupts. # I/O PORTS (Cont'd) # **Analog Alternate Functions** When the pin is used as an ADC input, the I/O must be configured as input. The analog multiplexer (controlled by the ADC registers) switches the analog voltage present on the selected pin to the common analog rail which is connected to the ADC input. It is recommended not to change the voltage level or loading on any port pin while conversion is in progress. Furthermore it is recommended not to have clocking pins located close to a selected analog pin. **Warning**: The analog input voltage level must be within the limits stated in the Absolute Maximum Ratings. ## 9.2.4 I/O Port Implementation The hardware implementation on each I/O port depends on the settings in the DDR register and specific features of the I/O port such as ADC Input or true open drain. # I/O PORTS (Cont'd) 9.2.5 Port A **Table 9. Port A Description** | PORT A | 1/ | О | Alternate Function | | | | |--------|---------------|------------|-----------------------------|------------------------|--|--| | PORTA | Input* Output | | Signal | Condition | | | | | | | USBOE | USBOE = 1 (MISC) | | | | PA0 | floating | push-pull | IT1 Schmitt triggered input | IT1E = 1 (ITRFRE1) | | | | | | | AIN0 (ADC) | CS[2:0] = 000 (ADCCSR) | | | | PA1 | floating | push-pull | IT2 Schmitt triggered input | IT2E = 1 (ITRFRE1) | | | | FAI | libating | pusii-puii | AIN1 (ADC) | CS[2:0] = 001 (ADCCSR) | | | | PA2 | floating | push-pull | IT3 Schmitt triggered input | IT3E = 1 (ITRFRE1) | | | | FAZ | libating | pusii-puii | AIN2 (ADC) | CS[2:0] = 010 (ADCCSR) | | | | PA3 | floating | push-pull | IT4 Schmitt triggered input | IT4E = 1 (ITRFRE1) | | | | FAS | libating | pusii-puii | AIN3 (ADC) | CS[2:0] = 011 (ADCCSR) | | | | PA4 | floating | push-pull | AIN4 (ADC) | CS[2:0] = 100 (ADCCSR) | | | | PA5 | floating | push-pull | AIN5 (ADC) | CS[2:0] = 101 (ADCCSR) | | | | PA6 | floating | push-pull | AIN6 (ADC) | CS[2:0] = 110 (ADCCSR) | | | | PA7 | floating | push-pull | AIN7 (ADC) | CS[2:0] = 111 (ADCCSR) | | | <sup>\*</sup>Reset State Figure 26. PA[7:0] Configuration # I/O PORTS (Cont'd) # 9.2.6 Port B Table 10. Port B Description | PORT B | 1/0 | | Alternate Function | | |--------|----------|-----------------------|-----------------------------|--------------------| | | Input* | Output | Signal | Condition | | PB0 | floating | push-pull (high sink) | MCO (Main Clock Output) | MCO = 1 (MISCR) | | PB1 | floating | push-pull (high sink) | RDI | SCI enabled | | PB2 | floating | push-pull (high sink) | TDO | TE = 1 (SCICR2) | | PB3 | floating | push-pull (high sink) | ARTCLK | EXCL = 1 (ARTCSR) | | PB4 | floating | push-pull (high sink) | ARTIC1 | ART Timer enabled | | | | | IT5 Schmitt triggered input | IT5E = 1 (ITRFRE1) | | PB5 | floating | push-pull (high sink) | ARTIC2 | ART Timer enabled | | | | | IT6 Schmitt triggered input | IT6E = 1 (ITRFRE1) | | PB6 | floating | push-pull (high sink) | PWM1 | OE0 = 1 (PWMCR) | | | | | IT7 Schmitt triggered input | IT7E = 1 (ITRFRE1) | | PB7 | floating | push-pull (high sink) | PWM2 | OE1 = 1 (PWMCR) | | | | | IT8 Schmitt triggered input | IT8E = 1 (ITRFRE1) | <sup>\*</sup>Reset State Figure 27. Port B and Port C [7:2] Configuration # I/O PORTS (Cont'd) 9.2.7 Port C **Table 11. Port C Description** | PORT C | I/O | | Alternate Function | | |--------|--------------|-----------------|------------------------------|---------------------------------------| | | Input* | Output | Signal | Condition | | PC0 | floating | true open drain | | | | PC1 | floating | true open drain | | | | PC2 | with pull-up | push-pull | IT9 Schmitt triggered input | IT9E = 1 (ITRFRE2) | | PC3 | with pull up | puch pull | SCK | SPI enabled | | PC3 | with pull-up | push-pull | IT10 Schmitt triggered input | IT10E = 1 (ITRFRE2) | | PC4 | with pull-up | push-pull | SS | SPI enabled | | PC4 | with pull-up | pusii-puii | IT11 Schmitt triggered input | IT11E = 1 (ITRFRE2) | | PC5 | with pull-up | push-pull | MISO | SPI enabled | | F03 | with pull-up | pusii-puii | IT12 Schmitt triggered input | triggered input IT12E = 1 (ITRFRE2) | | PC6 | with pull-up | push-pull | MOSI | SPI enabled | | PC7 | with pull-up | push-pull | | | <sup>\*</sup>Reset State Figure 28. Port C[1:0] Configuration # I/O PORTS (Cont'd) # 9.2.8 Port D **Table 12. Port D Description** | PORT D | I/O | | Alternate Function | | |--------|--------------|-----------|--------------------|-----------| | | Input* | Output | Signal | Condition | | PD0 | with pull-up | push-pull | | | | PD1 | with pull-up | push-pull | | | | PD2 | with pull-up | push-pull | | | | PD3 | with pull-up | push-pull | | | | PD4 | with pull-up | push-pull | | | | PD5 | with pull-up | push-pull | | | | PD6 | with pull-up | push-pull | | | <sup>\*</sup>Reset State Figure 29. Port D Configuration #### I/O PORTS (Cont'd) ### 9.2.9 Register Description ### **DATA REGISTER (DR)** Port x Data Register PxDR with x = A, B, C or D. Read/Write Reset Value: 0000 0000 (00h) Bits 7:0 = D[7:0] Data register 8 bits. The DR register has a specific behaviour according to the selected input/output configuration. Writing the DR register is always taken into account even if the pin is configured as an input; this allows to always have the expected level on the pin when toggling to output mode. Reading the DR register returns either the DR register latch content (pin configured as output) or the digital value applied to the I/O pin (pin configured as input). # **DATA DIRECTION REGISTER (DDR)** Port x Data Direction Register PxDDR with x = A, B, C or D. Read/Write Reset Value: 0000 0000 (00h) Bits 7:0 = **DD[7:0]** Data direction register 8 bits. The DDR register gives the input/output direction configuration of the pins. Each bit is set and cleared by software. 0: Input mode 1: Output mode # I/O PORTS (Cont'd) Table 13. I/O Port Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|--------------------------|-------|---|---|---|---|---|---|------| | | t Value<br>ort registers | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0000h | PADR | MCD | | | | | | | LSB | | 0001h | PADDR | MSB | | | | | | | LOD | | 0002h | PBDR | MSB | | | | | | | LCD | | 0003h | PBDDR | IVIOD | | | | | | | LSB | | 0004h | PCDR | MCD | | | | | | | LSB | | 0005h | PCDDR | MSB | | | | | | | LSB | | 0006h | PDDR | MOD | | | | | | | 1.00 | | 0007h | PDDDR | MSB | | | | | | | LSB | #### 9.3 MISCELLANEOUS REGISTER #### **MISCELLANEOUS REGISTER** Read Write Reset Value - 0000 0000 (00h) 7 0 - - - SMS1 SMS0 US- BOE MCO Bits 7:4 = Reserved Bits 3:2 = **SMS[1:0]** Slow Mode Selection These bits select the Slow Mode frequency (depending on the oscillator frequency configured by option byte). | OSC12/6 | SMS1 | SMS0 | Slow Mode Frequency (MHz.) | |----------------------------|------|------|----------------------------| | | 0 | 0 | 4 | | f 6 MHz | 0 | 1 | 2 | | f <sub>OSC</sub> = 6 MHz. | 1 | 0 | 1 | | | 1 | 1 | 0.5 | | | 0 | 0 | 8 | | f 12 MHz | 0 | 1 | 4 | | f <sub>OSC</sub> = 12 MHz. | 1 | 0 | 2 | | | 1 | 1 | 1 | ### Bit 1 = **USBOE** *USB Output Enable* 0: PA0 port free for general purpose I/O 1: USBOE alternate function enabled. The USB output enable signal is output on the PA0 port (at "1" when the ST7 USB is transmitting data). # Bit 0 = MCO Main Clock Out 0: PB0 port free for general purpose I/O 1: MCO alternate function enabled (f<sub>CPU</sub> output on PB0 I/O port) # 10 ON-CHIP PERIPHERALS # 10.1 WATCHDOG TIMER (WDG) #### 10.1.1 Introduction The Watchdog timer is used to detect the occurrence of a software fault, usually generated by external interference or by unforeseen logical conditions, which causes the application program to abandon its normal sequence. The Watchdog circuit generates an MCU reset on expiry of a programmed time period, unless the program refreshes the counter's contents before the T6 bit becomes cleared. #### 10.1.2 Main Features - Programmable free-running downcounter (64 increments of 65536 CPU cycles) - Programmable reset - Reset (if watchdog activated) when the T6 bit reaches zero - Hardware Watchdog selectable by option byte #### 10.1.3 Functional Description The counter value stored in the CR register (bits T[6:0]), is decremented every 65,536 machine cycles, and the length of the timeout period can be programmed by the user in 64 increments. If the watchdog is activated (the WDGA bit is set) and when the 7-bit timer (bits T[6:0]) rolls over from 40h to 3Fh (T6 becomes cleared), it initiates a reset cycle pulling low the reset pin for typically 500ns. The application program must write in the CR register at regular intervals during normal operation to prevent an MCU reset. This downcounter is free-running: it counts down even if the watchdog is diabled The value to be stored in the CR register must be between FFh and C0h (see Table 14): - The WDGA bit is set (watchdog enabled) - The T6 bit is set to prevent generating an immediate reset - The T[5:0] bits contain the number of increments which represents the time delay before the watchdog produces a reset. Table 14.Watchdog Timing (f<sub>CPU</sub> = 8 MHz) | | CR Register initial value | WDG timeout period (ms) | |-----|---------------------------|-------------------------| | Max | FFh | 524.288 | | Min | C0h | 8.192 | Figure 30. Watchdog Block Diagram # WATCHDOG TIMER (Cont'd) ### 10.1.4 Software Watchdog Option If Software Watchdog is selected by option byte, the watchdog is disabled following a reset. Once activated it cannot be disabled, except by a reset. The T6 bit can be used to generate a software reset (the WDGA bit is set and the T6 bit is cleared). # 10.1.5 Hardware Watchdog Option If Hardware Watchdog is selected by option byte, the watchdog is always active and the WDGA bit in the CR is not used. #### 10.1.6 Low Power Modes #### **WAIT Instruction** No effect on Watchdog. #### **HALT Instruction** Halt mode can be used when the watchdog is enabled. When the oscillator is stopped, the WDG stops counting and is no longer able to generate a reset until the microcontroller receives an external interrupt or a reset. If an external interrupt is received, the WDG restarts counting after 514 CPU clocks. In the case of the Software Watchdog option, if a reset is generated, the WDG is disabled (reset state). #### Recommendations - Make sure that an external event is available to wake up the microcontroller from Halt mode. - Before executing the HALT instruction, refresh the WDG counter, to avoid an unexpected WDG reset immediately after waking up the microcontroller. - When using an external interrupt to wake up the microcontroller, reinitialize the corresponding I/O as Input before executing the HALT instruction. The main reason for this is that the I/O may be wrongly configured due to external interference or by an unforeseen logical condition. - The opcode for the HALT instruction is 0x8E. To avoid an unexpected HALT instruction due to a program counter failure, it is advised to clear all occurrences of the data value 0x8E from memory. For example, avoid defining a constant in ROM with the value 0x8E. - As the HALT instruction clears the I bit in the CC register to allow interrupts, the user may choose to clear all pending interrupt bits before executing the HALT instruction. This avoids entering other peripheral interrupt routines after executing the external interrupt routine corresponding to the wake-up event (reset or external interrupt). ### 10.1.7 Interrupts None. # 10.1.8 Register Desc4ription CONTROL REGISTER (CR) Read/Write Reset Value: 0111 1111 (7Fh) | 7 | | | | | | | 0 | |------|----|----|----|----|----|----|----| | WDGA | Т6 | T5 | T4 | Т3 | T2 | T1 | ТО | #### Bit 7 = **WDGA** Activation bit. This bit is set by software and only cleared by hardware after a reset. When WDGA = 1, the watchdog can generate a reset. 0: Watchdog disabled 1: Watchdog enabled **Note:** This bit is not used if the hardware watchdog option is enabled by option byte. Bits 6:0 = T[6:0] 7-bit timer (MSB to LSB). These bits contain the decremented value. A reset is produced when it rolls over from 40h to 3Fh (T6 becomes cleared). Table 15. Watchdog Timer Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-------------------|------|----|----|----|----|----|----|----| | 0Dh | WDGCR | WDGA | T6 | T5 | T4 | T3 | T2 | T1 | T0 | | | Reset Value | 0 | 1 | 1 | 1 | 1 | 1 | 1 | 1 | #### 10.2 PWM AUTO-RELOAD TIMER (ART) #### 10.2.1 Introduction The Pulse Width Modulated Auto-Reload Timer on-chip peripheral consists of an 8-bit auto reload counter with compare/capture capabilities and of a 7-bit prescaler clock source. These resources allow five possible operating modes: - Generation of up to 4 independent PWM signals - Output compare and Time base interrupt - Up to two input capture functions - External event detector - Up to two external interrupt sources The three first modes can be used together with a single counter frequency. The timer can be used to wake up the MCU from WAIT and HALT modes. Figure 31. PWM Auto-Reload Timer Block Diagram #### 10.2.2 Functional Description #### Counter The free running 8-bit counter is fed by the output of the prescaler, and is incremented on every rising edge of the clock signal. It is possible to read or write the contents of the counter on the fly by reading or writing the Counter Access register (ARTCAR). When a counter overflow occurs, the counter is automatically reloaded with the contents of the ARTARR register (the prescaler is not affected). ### Counter clock and prescaler The counter clock frequency is given by: $$f_{COUNTER} = f_{INPUT} / 2^{CC[2:0]}$$ The timer counter's input clock ( $f_{INPUT}$ ) feeds the 7-bit programmable prescaler, which selects one of the 8 available taps of the prescaler, as defined by CC[2:0] bits in the Control/Status Register (ARTCSR). Thus the division factor of the prescaler can be set to $2^n$ (where n = 0, 1...7). This f<sub>INPUT</sub> frequency source is selected through the EXCL bit of the ARTCSR register and can be either the f<sub>CPU</sub> or an external input frequency f<sub>EXT</sub>. The clock input to the counter is enabled by the TCE (Timer Counter Enable) bit in the ARTCSR register. When TCE is reset, the counter is stopped and the prescaler and counter contents are frozen. When TCE is set, the counter runs at the rate of the selected clock source. #### **Counter and Prescaler Initialization** After RESET, the counter and the prescaler are cleared and $f_{INPUT} = f_{CPU}$ . The counter can be initialized by: - Writing to the ARTARR register and then setting the FCRL (Force Counter Re-Load) and the TCE (Timer Counter Enable) bits in the ARTCSR register. - Writing to the ARTCAR counter access register, In both cases the 7-bit prescaler is also cleared, whereupon counting will start from a known value. Direct access to the prescaler is not possible. ### **Output compare control** The timer compare function is based on four different comparisons with the counter (one for each PWMx output). Each comparison is made between the counter value and an output compare register (OCRx) value. This OCRx register can not be accessed directly, it is loaded from the duty cycle register (PWMDCRx) at each overflow of the counter. This double buffering method avoids glitch generation when changing the duty cycle on the fly. Figure 32. Output compare control #### Independent PWM signal generation This mode allows up to four Pulse Width Modulated signals to be generated on the PWMx output pins with minimum core processing overhead. This function is stopped during HALT mode. Each PWMx output signal can be selected independently using the corresponding OEx bit in the PWM Control register (PWMCR). When this bit is set, the corresponding I/O pin is configured as output push-pull alternate function. The PWM signals all have the same frequency which is controlled by the counter period and the ARTARR register value. $$f_{PWM} = f_{COUNTER} / (256 - ARTARR)$$ When a counter overflow occurs, the PWMx pin level is changed depending on the corresponding OPx (output polarity) bit in the PWMCR register. When the counter reaches the value contained in one of the output compare register (OCRx) the corresponding PWMx pin level is restored. It should be noted that the reload values will also affect the value and the resolution of the duty cycle of the PWM output signal. To obtain a signal on a PWMx pin, the contents of the OCRx register must be greater than the contents of the ARTARR register. The maximum available resolution for the PWMx duty cycle is: **Note**: To get the maximum resolution (1/256), the ARTARR register must be 0. With this maximum resolution, 0% and 100% can be obtained by changing the polarity. Figure 33. PWM Auto-reload Timer Function Figure 34. PWM Signal from 0% to 100% Duty Cycle #### **Output compare and Time base interrupt** On overflow, the OVF flag of the ARTCSR register is set and an overflow interrupt request is generated if the overflow interrupt enable bit, OIE, in the ARTCSR register, is set. The OVF flag must be reset by the user software. This interrupt can be used as a time base in the application. #### External clock and event detector mode Using the $f_{\text{EXT}}$ external prescaler input clock, the auto-reload timer can be used as an external clock event detector. In this mode, the ARTARR register is used to select the $n_{\text{EVENT}}$ number of events to be counted before setting the OVF flag. $$n_{EVENT} = 256 - ARTARR$$ When entering HALT mode while $f_{\rm EXT}$ is selected, all the timer control registers are frozen but the counter continues to increment. If the OIE bit is set, the next overflow of the counter will generate an interrupt which wakes up the MCU. Figure 35. External Event Detector Example (3 counts) #### Input capture function This mode allows the measurement of external signal pulse widths through ICRx registers. Each input capture can generate an interrupt independently on a selected input signal transition. This event is flagged by a set of the corresponding CFx bits of the Input Capture Control/Status register (ICCSR). These input capture interrupts are enabled through the CIEx bits of the ICCSR register. The active transition (falling or rising edge) is software programmable through the CSx bits of the ICCSR register. The read only input capture registers (ICRx) are used to latch the auto-reload counter value when a transition is detected on the ARTICx pin (CFx bit set in ICCSR register). After fetching the interrupt vector, the CFx flags can be read to identify the interrupt source. **Note**: After a capture detection, data transfer in the ICRx register is inhibited until the ARTICCSR register is read (clearing the CFx bit). The timer interrupt remains pending while the CFx flag is set when the interrupt is enabled (CIEx bit set). This means, the ARTICCSR register has to be read at each capture event to clear the CFx flag. The timing resolution is given by auto-reload counter cycle time (1/f<sub>COUNTER</sub>). During HALT mode, input capture is inhibited (the ICRx is never re-loaded) and only the external interrupt capability can be used. #### **External interrupt capability** This mode allows the Input capture capabilities to be used as external interrupt sources. The edge sensitivity of the external interrupts is programmable (CSx bit of ICCSR register) and they are independently enabled through CIEx bits of the ICCSR register. After fetching the interrupt vector, the CFx flags can be read to identify the interrupt source. The interrupts are synchronized on the counter clock rising edge (Figure 36). During HALT mode, the external interrupts can still be used to wake up the micro (if CIEx bit is set). Figure 36. ART External Interrupt Figure 37. Input Capture Timing Diagram #### 10.2.3 Register Description #### **CONTROL / STATUS REGISTER (CSR)** Read/Write Reset Value: 0000 0000 (00h) #### Bit 7 = **EXCL** External Clock This bit is set and cleared by software. It selects the input clock for the 7-bit prescaler. 0: CPU clock. 1: External clock. # Bit 6:4 = CC[2:0] Counter Clock Control These bits are set and cleared by software. They determine the prescaler division ratio from f<sub>INPLIT</sub>. | fCOUNTER | With f <sub>INPUT</sub> =8 MHz | CC2 | CC1 | CC0 | |--------------------------|--------------------------------|-----|-----|-----| | f <sub>INPUT</sub> | 8 MHz | 0 | 0 | 0 | | f <sub>INPUT</sub> / 2 | 4 MHz | 0 | 0 | 1 | | f <sub>INPUT</sub> / 4 | 2 MHz | 0 | 1 | 0 | | f <sub>INPUT</sub> / 8 | 1 MHz | 0 | 1 | 1 | | f <sub>INPUT</sub> / 16 | 500 KHz | 1 | 0 | 0 | | f <sub>INPUT</sub> / 32 | 250 KHz | 1 | 0 | 1 | | f <sub>INPUT</sub> / 64 | 125 KHz | 1 | 1 | 0 | | f <sub>INPUT</sub> / 128 | 62.5 KHz | 1 | 1 | 1 | #### Bit 3 = TCE Timer Counter Enable This bit is set and cleared by software. It puts the timer in the lowest power consumption mode. 0: Counter stopped (prescaler and counter frozen). 1: Counter running. #### Bit 2 = FCRL Force Counter Re-Load This bit is write-only and any attempt to read it will yield a logical zero. When set, it causes the contents of ARR register to be loaded into the counter, and the content of the prescaler register to be cleared in order to initialize the timer before starting to count. #### Bit 1 = **OIE** Overflow Interrupt Enable This bit is set and cleared by software. It allows to enable/disable the interrupt which is generated when the OVF bit is set. 0: Overflow Interrupt disable. 1: Overflow Interrupt enable. #### Bit 0 = **OVF** Overflow Flag This bit is set by hardware and cleared by software reading the CSR register. It indicates the transition of the counter from FFh to the ARR value. 0: New transition not vet reached 1: Transition reached #### **COUNTER ACCESS REGISTER (CAR)** Read/Write Reset Value: 0000 0000 (00h) #### Bit 7:0 = CA[7:0] Counter Access Data These bits can be set and cleared either by hardware or by software. The CAR register is used to read or write the auto-reload counter "on the fly" (while it is counting). # **AUTO-RELOAD REGISTER (ARR)** Read/Write Reset Value: 0000 0000 (00h) #### Bit 7:0 = AR[7:0] Counter Auto-Reload Data These bits are set and cleared by software. They are used to hold the auto-reload value which is automatically loaded in the counter when an overflow occurs. At the same time, the PWM output levels are changed according to the corresponding OPx bit in the PWMCR register. This register has two PWM management functions: - Adjusting the PWM frequency - Setting the PWM duty cycle resolution #### PWM Frequency vs. Resolution: | ARR value | Resolution | f <sub>PWM</sub> | | |------------|------------|------------------|-----------| | AITH Value | Resolution | Min | Max | | 0 | 8-bit | ~0.244-KHz | 31.25-KHz | | [ 0127 ] | > 7-bit | ~0.244-KHz | 62.5-KHz | | [ 128191 ] | > 6-bit | ~0.488-KHz | 125-KHz | | [ 192223 ] | > 5-bit | ~0.977-KHz | 250-KHz | | [ 224239 ] | > 4-bit | ~1.953-KHz | 500-KHz | # **PWM CONTROL REGISTER (PWMCR)** Read/Write Reset Value: 0000 0000 (00h) Bit 7:6 = Reserved. ### Bit 5:4 = **OE[1:0]** PWM Output Enable These bits are set and cleared by software. They enable or disable the PWM output channels independently acting on the corresponding I/O pin. 0: PWM output disabled. 1: PWM output enabled. Bit 3:2 = Reserved. # Bit 1:0 = **OP[1:0]** PWM Output Polarity These bits are set and cleared by software. They independently select the polarity of the two PWM output signals. | PWMx ou | OPx | | | | |-----------------|---------------------|---|--|--| | Counter <= OCRx | OCRx Counter > OCRx | | | | | 1 | 0 | 0 | | | | 0 | 1 | 1 | | | #### Notes: - When an OPx bit is modified, the PWMx output signal polarity is immediately reversed. - If DCRx=FFh then the output level is always 0. - If DCRx=00h then the output level is always 1. # **DUTY CYCLE REGISTERS (DCRx)** Read/Write Reset Value: 0000 0000 (00h) Bit 7:0 = DC[7:0] Duty Cycle Data These bits are set and cleared by software. A DCRx register is associated with the OCRx register of each PWM channel to determine the second edge location of the PWM signal (the first edge location is common to all channels and given by the ARR register). These DCR registers allow the duty cycle to be set independently for each PWM channel. # INPUT CAPTURE CONTROL / STATUS REGISTER (ARTICCSR) Read/Write (except bits 1:0 read and clear) Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |---|---|-----|-----|------|------|-----|-----| | 0 | 0 | CS2 | CS1 | CIE2 | CIE1 | CF2 | CF1 | Bit 7:6 = Reserved, always read as 0. # Bit 5:4 = CS[2:1] Capture Sensitivity These bits are set and cleared by software. They determine the trigger event polarity on the corresponding input capture channel. 0: Falling edge triggers capture on channel x. 1: Rising edge triggers capture on channel x. # Bit 3:2 = CIE[2:1] Capture Interrupt Enable These bits are set and cleared by software. They enable or disable the Input capture channel interrupts independently. 0: Input capture channel x interrupt disabled. 1: Input capture channel x interrupt enabled. # Bit 1:0 = CF[2:1] Capture Flag These bits are set by hardware when a capture occurs and cleared by hardware when software reads the ARTICCSR register. Each CFx bit indicates that an input capture x has occurred. 0: No input capture on channel x. 1: An input capture has occured on channel x. ### **INPUT CAPTURE REGISTERS (ARTICRX)** Read only Reset Value: 0000 0000 (00h) #### Bit 7:0 = IC[7:0] Input Capture Data These read only bits are set and cleared by hardware. An ARTICRx register contains the 8-bit auto-reload counter value transferred by the input capture channel x event. Table 16. PWM Auto-Reload Timer Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-------------------|------|-----|-----|-----|------|------|-----|-----| | 0014h | PWMDCR1 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | DC1 | DC0 | | 001411 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0015h | PWMDCR0 | DC7 | DC6 | DC5 | DC4 | DC3 | DC2 | DC1 | DC0 | | 001511 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0016h | PWMCR | 0 | 0 | OE1 | OE0 | 0 | 0 | OP1 | OP0 | | 001011 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0017h | ARTCSR | EXCL | CC2 | CC1 | CC0 | TCE | FCRL | OIE | OVF | | 001711 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0018h | ARTCAR | CA7 | CA6 | CA5 | CA4 | CA3 | CA2 | CA1 | CA0 | | 001011 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0019h | ARTARR | AR7 | AR6 | AR5 | AR4 | AR3 | AR2 | AR1 | AR0 | | 001911 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 001Ah | ARTICCSR | | | CS2 | CS1 | CIE2 | CIE1 | CF2 | CF1 | | OUTAII | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 001Bh | ARTICR1 | IC7 | IC6 | IC5 | IC4 | IC3 | IC2 | IC1 | IC0 | | 001011 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 001Ch | ARTICR2 | IC7 | IC6 | IC5 | IC4 | IC3 | IC2 | IC1 | IC0 | | 001011 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### **10.3 TIMEBASE UNIT (TBU)** #### 10.3.1 Introduction The Timebase unit (TBU) can be used to generate periodic interrupts. #### 10.3.2 Main Features - 8-bit upcounter - Programmable prescaler - Period between interrupts: max. 8.1ms (at 8 MHz f<sub>CPU</sub>) - Maskable interrupt - Cascadable with PWM/ART TImer ### 10.3.3 Functional Description The TBU operates as a free-running upcounter. When the TCEN bit in the TBUCSR register is set by software, counting starts at the current value of the TBUCV register. The TBUCV register is incremented at the clock rate output from the prescaler selected by programming the PR[2:0] bits in the TBUCSR register. When the counter rolls over from FFh to 00h, the OVF bit is set and an interrupt request is generated if ITE is set. The user can write a value at any time in the TBUCV register. If the cascading option is selected (CAS bit=1 in the TBUCSR register), the TBU and the the ART TImer counters act together as a 16-bit counter. In this case, the TBUCV register is the high order byte, the ART counter (ARTCAR register) is the low order byte. Counting is clocked by the ART timer clock (Refer to the description of the ART Timer ARTCSR register). ## 10.3.4 Programming Example In this example, timer is required to generate an interrupt after a delay of 1 ms. Assuming that $f_{CPU}$ is 8 MHz and a prescaler division factor of 256 will be programmed using the PR[2:0] bits in the TBUCSR register, 1 ms = 32 TBU timer ticks. In this case, the initial value to be loaded in the TBUCV must be (256-32) = 224 (E0h). Figure 38. TBU Block Diagram # TIMEBASE UNIT (Cont'd) #### 10.3.5 Low Power Modes | Mode | Description | |------|------------------| | WAIT | No effect on TBU | | HALT | TBU halted. | #### 10.3.6 Interrupts | Interrupt<br>Event | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt | |-----------------------------|---------------|--------------------------|----------------------|----------------------| | Counter Over-<br>flow Event | OVF | ITE | Yes | No | **Note**: The OVF interrupt event is connected to an interrupt vector (see Interrupts chapter). It generates an interrupt if the ITE bit is set in the TBUCSR register and the I-bit in the CC register is reset (RIM instruction). # 10.3.7 Register Description TBU COUNTER VALUE REGISTER (TBUCV) Read/Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |-----|-----|-----|-----|-----|-----|-----|-----| | CV7 | CV6 | CV5 | CV4 | CV3 | CV2 | CV1 | CV0 | # Bit 7:0 = CV[7:0] Counter Value This register contains the 8-bit counter value which can be read and written anytime by software. It is continuously incremented by hardware if TCEN=1. # TBU CONTROL/STATUS REGISTER (TBUCSR) Read/Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |---|-----|-----|-----|------|-----|-----|-----| | 0 | CAS | OVF | ITE | TCEN | PR2 | PR1 | PR0 | Bit 7 =Reserved. Forced by hardware to 0. # Bit 6 = CAS Cascading Enable This bit is set and cleared by software. It is used to cascade the TBU and the PWM/ART timers. 0: Cascading disabled 1: Cascading enabled # Bit 5 = **OVF** Overflow Flag This bit is set only by hardware, when the counter value rolls over from FFh to 00h. It is cleared by software reading the TBUCSR register. Writing to this bit does not change the bit value. 0: No overflow 1: Counter overflow ### Bit 4 = ITE Interrupt enabled. This bit is set and cleared by software. 0: Overflow interrupt disabled 1: Overflow interrupt enabled. An interrupt request is generated when OVF=1. #### Bit 3 = TCEN TBU Enable. This bit is set and cleared by software. 0: TBU counter is frozen and the prescaler is reset. 1: TBU counter and prescaler running. #### Bit 2:0 = PR[2:0] Prescaler Selection These bits are set and cleared by software to select the prescaling factor. | PR2 | PR1 | PR0 | Prescaler Division Factor | |-----|-----|-----|---------------------------| | 0 | 0 | 0 | 2 | | 0 | 0 | 1 | 4 | | 0 | 1 | 0 | 8 | | 0 | 1 | 1 | 16 | | 1 | 0 | 0 | 32 | | 1 | 0 | 1 | 64 | | 1 | 1 | 0 | 128 | | 1 | 1 | 1 | 256 | # TIMEBASE UNIT (Cont'd) **Table 17. TBU Register Map and Reset Values** | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-------------------|-----|-----|-----|-----|------|-----|-----|-----| | 0036h | TBUCV | CV7 | CV6 | CV5 | CV4 | CV3 | CV2 | CV1 | CV0 | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0037h | TBUSR | - | CAS | OVF | ITE | TCEN | PR2 | PR1 | PR0 | | | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | #### 10.4 SERIAL PERIPHERAL INTERFACE (SPI) #### 10.4.1 Introduction The Serial Peripheral Interface (SPI) allows full-duplex, synchronous, serial communication with external devices. An SPI system may consist of a master and one or more slaves however the SPI interface can not be a master in a multi-master system. #### 10.4.2 Main Features - Full duplex synchronous transfers (on 3 lines) - Simplex synchronous transfers (on 2 lines) - Master or slave operation - Six master mode frequencies (f<sub>CPU</sub>/4 max.) - f<sub>CPU</sub>/2 max. slave mode frequency - SS Management by software or hardware - Programmable clock polarity and phase - End of transfer interrupt flag - Write collision, Master Mode Fault and Overrun flags # 10.4.3 General Description Figure 39 shows the serial peripheral interface (SPI) block diagram. There are 3 registers: - SPI Control Register (SPICR) - SPI Control/Status Register (SPICSR) - SPI Data Register (SPIDR) The SPI is connected to external devices through 3 pins: - MISO: Master In / Slave Out data - MOSI: Master Out / Slave In data - SCK: Serial Clock out by SPI masters and input by SPI slaves - SS: Slave select: This input signal acts as a 'chip select' to let the SPI master communicate with slaves individually and to avoid contention on the data lines. Slave SS inputs can be driven by standard I/O ports on the master MCU. Figure 39. Serial Peripheral Interface Block Diagram #### 10.4.3.1 Functional Description A basic example of interconnections between a single master and a single slave is illustrated in Figure 40. The MOSI pins are connected together and the MISO pins are connected together. In this way data is transferred serially between master and slave (most significant bit first). The communication is always initiated by the master. When the master device transmits data to a slave device via MOSI pin, the slave device re- sponds by sending data to the master device via the MISO pin. This implies full duplex communication with both data out and data in synchronized with the same clock signal (which is provided by the master device via the SCK pin). To use a single data line, the MISO and MOSI pins must be connected at each node (in this case only simplex communication is possible). Four possible data/clock timing relationships may be chosen (see Figure 43) but master and slave must be programmed with the same timing mode. Figure 40. Single Master/ Single Slave Application #### 10.4.3.2 Slave Select Management As an alternative to using the SS pin to control the Slave Select signal, the application can choose to manage the Slave Select signal by software. This is configured by the SSM bit in the SPICSR register (see Figure 42) In software management, the external SS pin is free for other application uses and the internal SS signal level is driven by writing to the SSI bit in the SPICSR register. #### In Master mode: - SS internal must be held high continuously #### In Slave Mode: There are two cases depending on the data/clock timing relationship (see Figure 41): If CPHA=1 (data latched on 2nd clock edge): SS internal must be held low during the entire transmission. This implies that in single slave applications the SS pin either can be tied to V<sub>SS</sub>, or made free for standard I/O by managing the SS function by software (SSM= 1 and SSI=0 in the in the SPICSR register) If CPHA=0 (data latched on 1st clock edge): - SS internal must be held low during byte transmission and pulled high between each byte to allow the slave to write to the shift register. If SS is not pulled high, a Write Collision error will occur when the slave writes to the shift register (see Section 10.4.5.3). Figure 41. Generic SS Timing Diagram Figure 42. Hardware/Software Slave Select Management #### 10.4.3.3 Master Mode Operation In master mode, the serial clock is output on the SCK pin. The clock frequency, polarity and phase are configured by software (refer to the description of the SPICSR register). **Note:** The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL=1 or pulling down SCK if CPOL=0). To operate the SPI in master mode, perform the following two steps in order (if the SPICSR register is not written first, the SPICR register setting may be not taken into account): - 1. Write to the SPICSR register: - Select the clock frequency by configuring the SPR[2:0] bits. - Select the clock polarity and clock phase by configuring the CPOL and CPHA bits. Figure 43 shows the four possible configurations. Note: The slave must have the same CPOL and CPHA settings as the master. - Either set the SSM bit and set the SSI bit or clear the SSM bit and tie the SS pin high for the complete byte transmit sequence. - 2. Write to the SPICR register: - Set the MSTR and SPE bits Note: MSTR and SPE bits remain set only if SS is high). The transmit sequence begins when software writes a byte in the SPIDR register. #### 10.4.3.4 Master Mode Transmit Sequence When software writes to the SPIDR register, the data byte is loaded into the 8-bit shift register and then shifted out serially to the MOSI pin most significant bit first. When data transfer is complete: - The SPIF bit is set by hardware - An interrupt request is generated if the SPIE bit is set and the interrupt mask in the CCR register is cleared. Clearing the SPIF bit is performed by the following software sequence: - An access to the SPICSR register while the SPIF bit is set - A read to the SPIDR register. **Note:** While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read. ### 10.4.3.5 Slave Mode Operation In slave mode, the serial clock is received on the SCK pin from the master device. To operate the SPI in slave mode: - Write to the SPICSR register to perform the following actions: - Select the clock polarity and clock phase by configuring the CPOL and CPHA bits (see Figure 43). **Note:** The slave must have the same CPOL and CPHA settings as the master. - Manage the SS pin as described in Section 10.4.3.2 and Figure 41. If CPHA=1 SS must be held low continuously. If CPHA=0 SS must be held low during byte transmission and pulled up between each byte to let the slave write in the shift register. - Write to the SPICR register to clear the MSTR bit and set the SPE bit to enable the SPI I/O functions. #### 10.4.3.6 Slave Mode Transmit Sequence When software writes to the SPIDR register, the data byte is loaded into the 8-bit shift register and then shifted out serially to the MISO pin most significant bit first. The transmit sequence begins when the slave device receives the clock signal and the most significant bit of the data on its MOSI pin. When data transfer is complete: - The SPIF bit is set by hardware - An interrupt request is generated if SPIE bit is set and interrupt mask in the CCR register is cleared. Clearing the SPIF bit is performed by the following software sequence: - An access to the SPICSR register while the SPIF bit is set. - A write or a read to the SPIDR register. **Notes:** While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read. The SPIF bit can be cleared during a second transmission; however, it must be cleared before the second SPIF bit in order to prevent an Overrun condition (see Section 10.4.5.2). # SERIAL PERIPHERAL INTERFACE (Cont'd) 10.4.4 Clock Phase and Clock Polarity Four possible timing relationships may be chosen by software, using the CPOL and CPHA bits (See Figure 43). **Note:** The idle state of SCK must correspond to the polarity selected in the SPICSR register (by pulling up SCK if CPOL=1 or pulling down SCK if CPOL=0). The combination of the CPOL clock polarity and CPHA (clock phase) bits selects the data capture clock edge Figure 43, shows an SPI transfer with the four combinations of the CPHA and CPOL bits. The diagram may be interpreted as a master or slave timing diagram where the SCK pin, the MISO pin, the MOSI pin are directly connected between the master and the slave device. **Note**: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit. Figure 43. Data Clock Timing Diagram #### 10.4.5 Error Flags # 10.4.5.1 Master Mode Fault (MODF) Master mode fault occurs when the master device has its SS pin pulled low. When a Master mode fault occurs: - The MODF bit is set and an SPI interrupt request is generated if the SPIE bit is set. - The SPE bit is reset. This blocks all output from the device and disables the SPI peripheral. - The MSTR bit is reset, thus forcing the device into slave mode. Clearing the MODF bit is done through a software sequence: - A read access to the SPICSR register while the MODF bit is set. - 2. A write to the SPICR register. **Notes:** To avoid any conflicts in an application with multiple slaves, the SS pin must be pulled high during the MODF bit clearing sequence. The SPE and MSTR bits may be restored to their original state during or after this clearing sequence. Hardware does not allow the user to set the SPE and MSTR bits while the MODF bit is set except in the MODF bit clearing sequence. In a slave device, the MODF bit can not be set, but in a multi master configuration the device can be in slave mode with the MODF bit set. The MODF bit indicates that there might have been a multi-master conflict and allows software to handle this using an interrupt routine and either perform to a reset or return to an application default state. #### 10.4.5.2 Overrun Condition (OVR) An overrun condition occurs, when the master device has sent a data byte and the slave device has not cleared the SPIF bit issued from the previously transmitted byte. When an Overrun occurs: The OVR bit is set and an interrupt request is generated if the SPIE bit is set. In this case, the receiver buffer contains the byte sent after the SPIF bit was last cleared. A read to the SPIDR register returns this byte. All other bytes are lost. The OVR bit is cleared by reading the SPICSR register. #### 10.4.5.3 Write Collision Error (WCOL) A write collision occurs when the software tries to write to the SPIDR register while a data transfer is taking place with an external device. When this happens, the transfer continues uninterrupted; and the software write will be unsuccessful. Write collisions can occur both in master and slave mode. See also Section 10.4.3.2 Slave Select Management. **Note:** a "read collision" will never occur since the received data byte is placed in a buffer in which access is always synchronous with the MCU operation. The WCOL bit in the SPICSR register is set if a write collision occurs. No SPI interrupt is generated when the WCOL bit is set (the WCOL bit is a status flag only). Clearing the WCOL bit is done through a software sequence (see Figure 44). Figure 44. Clearing the WCOL bit (Write Collision Flag) Software Sequence ### 10.4.5.4 Single Master System A typical single master system may be configured, using an MCU as the master and four MCUs as slaves (see Figure 45). The master device selects the individual slave devices by <u>using</u> four pins of a parallel port to control the four SS pins of the slave devices. The SS pins are pulled high during reset since the master device ports will be forced to be inputs at that time, thus disabling the slave devices. **Note:** To prevent a bus conflict on the MISO line the master allows only one active slave device during a transmission. For more security, the slave device may respond to the master with the received data byte. Then the master will receive the previous byte back from the slave device if all MISO and MOSI pins are connected and the slave has not written to its SPIDR register. Other transmission security methods can use ports for handshake lines or data bytes with command fields. Figure 45. Single Master / Multiple Slave Configuration # SERIAL PERIPHERAL INTERFACE (Cont'd) 10.4.6 Low Power Modes | Mode | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WAIT | No effect on SPI. SPI interrupt events cause the device to exit from WAIT mode. | | HALT | SPI registers are frozen. In HALT mode, the SPI is inactive. SPI operation resumes when the MCU is woken up by an interrupt with "exit from HALT mode" capability. The data received is subsequently read from the SPIDR register when the software is running (interrupt vector fetching). If several data are received before the wake-up event, then an overrun error is generated. This error can be detected after the fetch of the interrupt routine that woke up the device. | # 10.4.6.1 Using the SPI to wakeup the MCU from Halt mode In slave configuration, the SPI is able to wakeup the ST7 device from HALT mode through a SPIF interrupt. The data received is subsequently read from the SPIDR register when the software is running (interrupt vector fetch). If multiple data transfers have been performed before software clears the SPIF bit, then the OVR bit is set by hardware. **Note:** When waking up from Halt mode, if the SPI remains in Slave mode, it is recommended to perform an extra communications cycle to bring the SPI from Halt mode state to normal state. If the SPI exits from Slave mode, it returns to normal state immediately. Caution: The SPI can wake up the ST7 from Halt mode only if the Slave Select signal (external SS pin or the SSI bit in the SPICSR register) is low when the ST7 enters Halt mode. So if Slave selection is configured as external (see Section 10.4.3.2), make sure the master drives a low level on the SS pin when the slave enters Halt mode. #### 10.4.7 Interrupts | Interrupt Event | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt | |------------------------------|---------------|--------------------------|----------------------|----------------------| | SPI End of Transfer<br>Event | SPIF | | Yes | Yes | | Master Mode Fault<br>Event | MODF | SPIE | Yes | No | | Overrun Error | OVR | | Yes | No | **Note**: The SPI interrupt events are connected to the same interrupt vector (see Interrupts chapter). They generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in # 10.4.8 Register Description CONTROL REGISTER (SPICR) Read/Write Reset Value: 0000 xxxx (0xh) | 7 | 7 | | | | | | | | | |------|-----|------|------|------|------|------|------|--|--| | SPIE | SPE | SPR2 | MSTR | CPOL | СРНА | SPR1 | SPR0 | | | Bit 7 = **SPIE** Serial Peripheral Interrupt Enable. This bit is set and cleared by software. 0: Interrupt is inhibited An SPİ interrupt is generated whenever SPIF=1, MODF=1 or OVR=1 in the SPICSR register # Bit 6 = **SPE** Serial Peripheral Output Enable. This bit is set and cleared by software. It is also cleared by hardware when, in master mode, SS=0 (see Section 10.4.5.1 Master Mode Fault (MODF)). The SPE bit is cleared by reset, so the SPI peripheral is not initially connected to the external pins. 0: I/O pins free for general purpose I/O 1: SPI I/O pin alternate functions enabled #### Bit 5 = **SPR2** Divider Enable. This bit is set and cleared by software and is cleared by reset. It is used with the SPR[1:0] bits to set the baud rate. Refer to Table 18 SPI Master mode SCK Frequency. 0: Divider by 2 enabled 1: Divider by 2 disabled Note: This bit has no effect in slave mode. #### Bit 4 = **MSTR** *Master Mode*. This bit is set and cleared by software. It is also cleared by hardware when, in master mode, SS=0 (see Section 10.4.5.1 Master Mode Fault (MODF)). 0: Slave mode 1: Master mode. The function of the SCK pin changes from an input to an output and the functions of the MISO and MOSI pins are reversed. #### Bit 3 = CPOL Clock Polarity. This bit is set and cleared by software. This bit determines the idle state of the serial Clock. The CPOL bit affects both the master and slave modes. 0: SCK pin has a low level idle state 1: SCK pin has a high level idle state **Note**: If CPOL is changed at the communication byte boundaries, the SPI must be disabled by resetting the SPE bit. #### Bit 2 = CPHA Clock Phase. This bit is set and cleared by software. - The first clock transition is the first data capture edge. - 1: The second clock transition is the first capture edge. **Note:** The slave must have the same CPOL and CPHA settings as the master. #### Bits 1:0 = **SPR[1:0]** Serial Clock Frequency. These bits are set and cleared by software. Used with the SPR2 bit, they select the baud rate of the SPI serial clock SCK output by the SPI in master mode. Note: These 2 bits have no effect in slave mode. Table 18. SPI Master mode SCK Frequency | Serial Clock | SPR2 | SPR1 | SPR0 | |-----------------------|------|------|------| | f <sub>CPU</sub> /4 | 1 | 0 | 0 | | f <sub>CPU</sub> /8 | 0 | 0 | 0 | | f <sub>CPU</sub> /16 | 0 | 0 | 1 | | f <sub>CPU</sub> /32 | 1 | 1 | 0 | | f <sub>CPU</sub> /64 | 0 | 1 | 0 | | f <sub>CPU</sub> /128 | 0 | 1 | 1 | ### **CONTROL/STATUS REGISTER (SPICSR)** Read/Write (some bits Read Only) Reset Value: 0000 0000 (00h) 7 0 SPIF WCOL OVR MODF - SOD SSM SSI # Bit 7 = **SPIF** Serial Peripheral Data Transfer Flag (Read only). This bit is set by hardware when a transfer has been completed. An interrupt is generated if SPIE=1 in the SPICR register. It is cleared by a software sequence (an access to the SPICSR register followed by a write or a read to the SPIDR register). - 0: Data transfer is in progress or the flag has been cleared. - 1: Data transfer between the device and an external device has been completed. **Note:** While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read. Bit 6 = **WCOL** Write Collision status (Read only). This bit is set by hardware when a write to the SPIDR register is done during a transmit sequence. It is cleared by a software sequence (see Figure 44). 0: No write collision occurred 1: A write collision has been detected #### Bit 5 = OVR SPI Overrun error (Read only). This bit is set by hardware when the byte currently being received in the shift register is ready to be transferred into the SPIDR register while SPIF = 1 (See Section 10.4.5.2). An interrupt is generated if SPIE = 1 in SPICSR register. The OVR bit is cleared by software reading the SPICSR register. 0: No overrun error 1: Overrun error detected #### Bit 4 = **MODF** Mode Fault flag (Read only). This bit is set by hardware when the SS pin is pulled low in master mode (see Section 10.4.5.1 Master Mode Fault (MODF)). An SPI interrupt can be generated if SPIE=1 in the SPICSR register. This bit is cleared by a software sequence (An access to the SPICSR register while MODF=1 followed by a write to the SPICR register). 0: No master mode fault detected 1: A fault in master mode has been detected Bit 3 = Reserved, must be kept cleared. ### Bit 2 = **SOD** SPI Output Disable. This bit is set and cleared by software. When set, it disables the alternate function of the SPI output (MOSI in master mode / MISO in slave mode) 0: SPI output enabled (if SPE=1) 1: SPI output disabled #### Bit $1 = SSM \overline{SS}$ Management. This bit is set and cleared by software. When set, it disables the alternate function of the SPI SS pin and uses the SSI bit value instead. See Section 10.4.3.2 Slave Select Management. - 0: Hardware management (SS managed by external pin) - 1: Software management (internal SS signal controlled by SSI bit. External SS pin free for general-purpose I/O) #### Bit $0 = SSI \overline{SS}$ Internal Mode. This bit is set and cleared by software. It <u>acts</u> as a 'chip select' by controlling the level of the SS slave select signal when the SSM bit is set. 0 : Slave selected 1: Slave deselected # **DATA I/O REGISTER (SPIDR)** Read/Write Reset Value: Undefined The SPIDR register is used to transmit and receive data on the serial bus. In a master device, a write to this register will initiate transmission/reception of another byte. **Notes:** During the last clock cycle the SPIF bit is set, a copy of the received data byte in the shift register is moved to a buffer. When the user reads the serial peripheral data I/O register, the buffer is actually being read. While the SPIF bit is set, all writes to the SPIDR register are inhibited until the SPICSR register is read. **Warning:** A write to the SPIDR register places data directly into the shift register for transmission. A read to the SPIDR register returns the value located in the buffer and not the content of the shift register (see Figure 39). Table 19. SPI Register Map and Reset Values | Address<br>(Hex.) | Register<br>Label | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|-----------------------|-----------|-----------|-----------|-----------|-----------|-----------|-----------|-----------| | 0011h | SPIDR<br>Reset Value | MSB<br>x | x | х | х | х | х | х | LSB<br>x | | 0012h | SPICR<br>Reset Value | SPIE<br>0 | SPE<br>0 | SPR2<br>0 | MSTR<br>0 | CPOL<br>x | CPHA<br>x | SPR1<br>x | SPR0<br>x | | 0013h | SPICSR<br>Reset Value | SPIF<br>0 | WCOL<br>0 | OVR<br>0 | MODF<br>0 | 0 | SOD<br>0 | SSM<br>0 | SSI<br>0 | #### 10.5 SERIAL COMMUNICATIONS INTERFACE (SCI) #### 10.5.1 Introduction The Serial Communications Interface (SCI) offers a flexible means of full-duplex data exchange with external equipment requiring an industry standard NRZ asynchronous serial data format. The SCI offers a very wide range of baud rates using two baud rate generator systems. #### 10.5.2 Main Features - Full duplex, asynchronous communications - NRZ standard format (Mark/Space) - Dual baud rate generator systems - Independently programmable transmit and receive baud rates up to 500K baud. - Programmable data word length (8 or 9 bits) - Receive buffer full, Transmit buffer empty and End of Transmission flags - Two receiver wake-up modes: - Address bit (MSB) - Idle line - Muting function for multiprocessor configurations - Separate enable bits for Transmitter and Receiver - Four error detection flags: - Overrun error - Noise error - Frame error - Parity error - Five interrupt sources with flags: - Transmit data register empty - Transmission complete - Receive data register full - Idle line received - Overrun error detected - Parity control: - Transmits parity bit - Checks parity of received data byte - Reduced power consumption mode #### 10.5.3 General Description The interface is externally connected to another device by two pins (see Figure 47): - TDO: Transmit Data Output. When the transmitter and the receiver are disabled, the output pin returns to its I/O port configuration. When the transmitter and/or the receiver are enabled and nothing is to be transmitted, the TDO pin is at high level. - RDI: Receive Data Input is the serial data input. Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. Through these pins, serial data is transmitted and received as frames comprising: - An Idle Line prior to transmission or reception - A start bit - A data word (8 or 9 bits) least significant bit first - A Stop bit indicating that the frame is complete. This interface uses two types of baud rate generator: - A conventional type for commonly-used baud rates. - An extended type with a prescaler offering a very wide range of baud rates even with non-standard oscillator frequencies. Figure 46. SCI Block Diagram # 10.5.4 Functional Description The block diagram of the Serial Control Interface, is shown in Figure 46. It contains 6 dedicated registers: - Two control registers (SCICR1 & SCICR2) - A status register (SCISR) - A baud rate register (SCIBRR) - An extended prescaler receiver register (SCIER-PR) - An extended prescaler transmitter register (SCI-ETPR) Refer to the register descriptions in Section 10.5.7for the definitions of each bit. #### 10.5.4.1 Serial Data Format Word length may be selected as being either 8 or 9 bits by programming the M bit in the SCICR1 register (see Figure 46). The TDO pin is in low state during the start bit. The TDO pin is in high state during the stop bit. An Idle character is interpreted as an entire frame of "1"s followed by the start bit of the next frame which contains data. A Break character is interpreted on receiving "0"s for some multiple of the frame period. At the end of the last break frame the transmitter inserts an extra "1" bit to acknowledge the start bit. Transmission and reception are driven by their own baud rate generator. Figure 47. Word Length Programming #### 10.5.4.2 Transmitter The transmitter can send data words of either 8 or 9 bits depending on the M bit status. When the M bit is set, word length is 9 bits and the 9th bit (the MSB) has to be stored in the T8 bit in the SCICR1 register. #### **Character Transmission** During an SCI transmission, data shifts out least significant bit first on the TDO pin. In this mode, the SCIDR register consists of a buffer (TDR) between the internal bus and the transmit shift register (see Figure 46). #### **Procedure** - Select the M bit to define the word length. - Select the desired baud rate using the SCIBRR and the SCIETPR registers. - Set the TE bit to assign the TDO pin to the alternate function and to send a idle frame as first transmission. - Access the SCISR register and write the data to send in the SCIDR register (this sequence clears the TDRE bit). Repeat this sequence for each data to be transmitted. Clearing the TDRE bit is always performed by the following software sequence: - 1. An access to the SCISR register - 2. A write to the SCIDR register The TDRE bit is set by hardware and it indicates: - The TDR register is empty. - The data transfer is beginning. - The next data can be written in the SCIDR register without overwriting the previous data. This flag generates an interrupt if the TIE bit is set and the I bit is cleared in the CCR register. When a transmission is taking place, a write instruction to the SCIDR register stores the data in the TDR register and which is copied in the shift register at the end of the current transmission. When no transmission is taking place, a write instruction to the SCIDR register places the data directly in the shift register, the data transmission starts, and the TDRE bit is immediately set. When a frame transmission is complete (after the stop bit or after the break frame) the TC bit is set and an interrupt is generated if the TCIE is set and the I bit is cleared in the CCR register. Clearing the TC bit is performed by the following software sequence: - 1. An access to the SCISR register - 2. A write to the SCIDR register **Note:** The TDRE and TC bits are cleared by the same software sequence. #### **Break Characters** Setting the SBK bit loads the shift register with a break character. The break frame length depends on the M bit (see Figure 47). As long as the SBK bit is set, the SCI send break frames to the TDO pin. After clearing this bit by software the SCI insert a logic 1 bit at the end of the last break frame to guarantee the recognition of the start bit of the next frame. #### Idle Characters Setting the TE bit drives the SCI to send an idle frame before the first data frame. Clearing and then setting the TE bit during a transmission sends an idle frame after the current word. **Note:** Resetting and setting the TE bit causes the data in the TDR register to be lost. Therefore the best time to toggle the TE bit is when the TDRE bit is set i.e. before writing the next byte in the SCIDR. #### 10.5.4.3 Receiver The SCI can receive data words of either 8 or 9 bits. When the M bit is set, word length is 9 bits and the MSB is stored in the R8 bit in the SCICR1 register. #### **Character reception** During a SCI reception, data shifts in least significant bit first through the RDI pin. In this mode, the SCIDR register consists or a buffer (RDR) between the internal bus and the received shift register (see Figure 46). #### **Procedure** - Select the M bit to define the word length. - Select the desired baud rate using the SCIBRR and the SCIERPR registers. - Set the RE bit, this enables the receiver which begins searching for a start bit. When a character is received: - The RDRF bit is set. It indicates that the content of the shift register is transferred to the RDR. - An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register. - The error flags can be set if a frame error, noise or an overrun error has been detected during reception. Clearing the RDRF bit is performed by the following software sequence done by: - 1. An access to the SCISR register - 2. A read to the SCIDR register. The RDRF bit must be cleared before the end of the reception of the next character to avoid an overrun error. #### **Break Character** When a break character is received, the SPI handles it as a framing error. #### **Idle Character** When a idle frame is detected, there is the same procedure as a data received character plus an interrupt if the ILIE bit is set and the I bit is cleared in the CCR register. #### Overrun Error An overrun error occurs when a character is received when RDRF has not been reset. Data can not be transferred from the shift register to the RDR register as long as the RDRF bit is not cleared. When a overrun error occurs: - The OR bit is set. - The RDR content will not be lost. - The shift register will be overwritten. - An interrupt is generated if the RIE bit is set and the I bit is cleared in the CCR register. The OR bit is reset by an access to the SCISR register followed by a SCIDR register read operation. #### **Noise Error** Oversampling techniques are used for data recovery by discriminating between valid incoming data and noise. When noise is detected in a frame: - The NF is set at the rising edge of the RDRF bit. - Data is transferred from the Shift register to the SCIDR register. - No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt. The NF bit is reset by a SCISR register read operation followed by a SCIDR register read operation. #### Framing Error A framing error is detected when: - The stop bit is not recognized on reception at the expected time, following either a de-synchronization or excessive noise. - A break is received. When the framing error is detected: - the FE bit is set by hardware - Data is transferred from the Shift register to the SCIDR register. - No interrupt is generated. However this bit rises at the same time as the RDRF bit which itself generates an interrupt. The FE bit is reset by a SCISR register read operation followed by a SCIDR register read operation. Figure 48. SCI Baud Rate and Extended Prescaler Block Diagram #### 10.5.4.4 Conventional Baud Rate Generation The baud rate for the receiver and transmitter (Rx and Tx) are set independently and calculated as follows: $$Tx = \frac{f_{CPU}}{(16*PR)*TR} \qquad Rx = \frac{f_{CPU}}{(16*PR)*RR}$$ with: PR = 1, 3, 4 or 13 (see SCP[1:0] bits) TR = 1, 2, 4, 8, 16, 32, 64, 128 (see SCT[2:0] bits) RR = 1, 2, 4, 8, 16, 32, 64,128 (see SCR[2:0] bits) All these bits are in the SCIBRR register. **Example:** If f<sub>CPU</sub> is 8 MHz (normal mode) and if PR=13 and TR=RR=1, the transmit and receive baud rates are 38400 baud. **Note:** the baud rate registers MUST NOT be changed while the transmitter or the receiver is enabled. #### 10.5.4.5 Extended Baud Rate Generation The extended prescaler option gives a very fine tuning on the baud rate, using a 255 value prescaler, whereas the conventional Baud Rate Generator retains industry standard software compatibility. The extended baud rate generator block diagram is described in the Figure 48. The output clock rate sent to the transmitter or to the receiver will be the output from the 16 divider divided by a factor ranging from 1 to 255 set in the SCIERPR or the SCIETPR register. **Note:** the extended prescaler is activated by setting the SCIETPR or SCIERPR register to a value other than zero. The baud rates are calculated as follows: $$Tx = \frac{f_{CPU}}{16 \cdot ETPR^*(PR^*TR)} Rx = \frac{f_{CPU}}{16 \cdot ERPR^*(PR^*RR)}$$ with: ETPR = 1,..,255 (see SCIETPR register) ERPR = 1... 255 (see SCIERPR register) #### 10.5.4.6 Receiver Muting and Wake-up Feature In multiprocessor configurations it is often desirable that only the intended message recipient should actively receive the full message contents, thus reducing redundant SCI service overhead for all non addressed receivers. The non addressed devices may be placed in sleep mode by means of the muting function. Setting the RWU bit by software puts the SCI in sleep mode: All the reception status bits can not be set. All the receive interrupts are inhibited. A muted receiver may be awakened by one of the following two ways: - by Idle Line detection if the WAKE bit is reset, - by Address Mark detection if the WAKE bit is set. Receiver wakes-up by Idle Line detection when the Receive line has recognised an Idle Frame. Then the RWU bit is reset by hardware but the IDLE bit is not set. Receiver wakes-up by Address Mark detection when it received a "1" as the most significant bit of a word, thus indicating that the message is an address. The reception of this particular word wakes up the receiver, resets the RWU bit and sets the RDRF bit, which allows the receiver to receive this word normally and to use it as an address word. Caution: In Mute mode, do not write to the SCICR2 register. If the SCI is in Mute mode during the read operation (RWU=1) and a address mark wake up event occurs (RWU is reset) before the write operation, the RWU bit will be set again by this write operation. Consequently the address byte is lost and the SCI is not woken up from Mute mode. # SERIAL COMMUNICATIONS INTERFACE (Cont'd) ## 10.5.4.7 Parity Control Parity control (generation of parity bit in trasmission and and parity chencking in reception) can be enabled by setting the PCE bit in the SCICR1 register. Depending on the frame length defined by the M bit, the possible SCI frame formats are as listed in Table 20. **Table 20. Frame Formats** | M bit | PCE bit | SCI frame | |-------|---------|----------------------------| | 0 | 0 | SB 8 bit data STB | | 0 | 1 | SB 7-bit data PB STB | | 1 | 0 | SB 9-bit data STB | | 1 | 1 | SB 8-bit data PB STB | **Legend:** SB = Start Bit, STB = Stop Bit, PB = Parity Bit **Note**: In case of wake up by an address mark, the MSB bit of the data is taken into account and not the parity bit **Even parity:** the parity bit is calculated to obtain an even number of "1s" inside the frame made of the 7 or 8 LSB bits (depending on whether M is equal to 0 or 1) and the parity bit. Ex: data=00110101; 4 bits set => parity bit will be 0 if even parity is selected (PS bit = 0). **Odd parity:** the parity bit is calculated to obtain an odd number of "1s" inside the frame made of the 7 or 8 LSB bits (depending on whether M is equal to 0 or 1) and the parity bit. Ex: data=00110101; 4 bits set => parity bit will be 1 if odd parity is selected (PS bit = 1). **Transmission mode:** If the PCE bit is set then the MSB bit of the data written in the data register is not transmitted but is changed by the parity bit. Reception mode: If the PCE bit is set then the interface checks if the received data byte has an even number of "1s" if even parity is selected (PS=0) or an odd number of "1s" if odd parity is selected (PS=1). If the parity check fails, the PE flag is set in the SCISR register and an interrupt is generated if PIE is set in the SCICR1 register. #### 10.5.5 Low Power Modes | Mode | Description | |------|-------------------------------------------------------------------------------| | | No effect on SCI. | | WAIT | SCI interrupts cause the device to exit from Wait mode. | | | SCI registers are frozen. | | HALT | In Halt mode, the SCI stops transmitting/receiving until Halt mode is exited. | ## 10.5.6 Interrupts | Interrupt Event | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt | |--------------------------------|---------------|--------------------------|----------------------|----------------------| | Transmit Data Register Empty | TDRE | TIE | Yes | No | | Transmission Complete | TC | TCIE | Yes | No | | Received Data Ready to be Read | RDRF | RIE | Yes | No | | Overrun Error Detected | OR | | Yes | No | | Idle Line Detected | IDLE | ILIE | Yes | No | | Parity Error | PE | PIE | Yes | No | The SCI interrupt events are connected to the same interrupt vector. These events generate an interrupt if the corresponding Enable Control Bit is set and the interrupt mask in the CC register is reset (RIM instruction). # **SERIAL COMMUNICATIONS INTERFACE** (Cont'd) # 10.5.7 Register Description STATUS REGISTER (SCISR) Read Only Reset Value: 1100 0000 (C0h) | 7 | _ | | _ | _ | _ | _ | 0 | |------|----|------|------|----|----|----|----| | TDRE | TC | RDRF | IDLE | OR | NF | FE | PE | # Bit 7 = **TDRE** *Transmit data register empty.* This bit is set by hardware when the content of the TDR register has been transferred into the shift register. An interrupt is generated if the TIE bit=1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a write to the SCIDR register). - 0: Data is not transferred to the shift register - 1: Data is transferred to the shift register **Note:** Data will not be transferred to the shift register unless the TDRE bit is cleared. # Bit 6 = **TC** Transmission complete. This bit is set by hardware when transmission of a frame containing Data, a Preamble or a Break is complete. An interrupt is generated if TCIE=1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a write to the SCIDR register). - 0: Transmission is not complete - 1: Transmission is complete **Note:** TC is not set after the transmission of a Preamble or a Break. # Bit 5 = RDRF Received data ready flag. This bit is set by hardware when the content of the RDR register has been transferred to the SCIDR register. An interrupt is generated if RIE=1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register). - 0: Data is not received - 1: Received data is ready to be read #### Bit 4 = **IDLE** *Idle line detect*. This bit is set by hardware when a Idle Line is detected. An interrupt is generated if the ILIE=1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register). - 0: No Idle Line is detected - 1: Idle Line is detected **Note:** The IDLE bit will not be set again until the RDRF bit has been set itself (i.e. a new idle line occurs). #### Bit $3 = \mathbf{OR}$ Overrun error. This bit is set by hardware when the word currently being received in the shift register is ready to be transferred into the RDR register while RDRF=1. An interrupt is generated if RIE=1 in the SCICR2 register. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register). - 0: No Overrun error - 1: Overrun error is detected **Note:** When this bit is set RDR register content will not be lost but the shift register will be overwritten. ## Bit 2 = **NF** Noise flag. This bit is set by hardware when noise is detected on a received frame. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register). - 0: No noise is detected - 1: Noise is detected **Note:** This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. # Bit 1 = FE Framing error. This bit is set by hardware when a de-synchronization, excessive noise or a break character is detected. It is cleared by a software sequence (an access to the SCISR register followed by a read to the SCIDR register). - 0: No Framing error is detected - 1: Framing error or break character is detected **Note:** This bit does not generate interrupt as it appears at the same time as the RDRF bit which itself generates an interrupt. If the word currently being transferred causes both frame error and overrun error, it will be transferred and only the OR bit will be set. ## Bit 0 = PE Parity error. This bit is set by hardware when a parity error occurs in receiver mode. It is cleared by a software sequence (a read to the status register followed by an access to the SCIDR data register). An interrupt is generated if PIE=1 in the SCICR1 register. - 0: No parity error - 1: Parity error # SERIAL COMMUNICATIONS INTERFACE (Cont'd) CONTROL REGISTER 1 (SCICR1) Read/Write Reset Value: x000 0000 (x0h) | 7 | | | _ | _ | _ | _ | 0 | |----|----|------|---|------|-----|----|-----| | R8 | Т8 | SCID | М | WAKE | PCE | PS | PIE | Bit 7 = R8 Receive data bit 8. This bit is used to store the 9th bit of the received word when M=1. Bit 6 = **T8** Transmit data bit 8. This bit is used to store the 9th bit of the transmitted word when M=1. Bit 5 = **SCID** *Disabled for low power consumption* When this bit is set the SCI prescalers and outputs are stopped and the end of the current byte transfer in order to reduce power consumption. This bit is set and cleared by software. 0: SCI enabled 1: SCI prescaler and outputs disabled Bit 4 = **M** Word length. This bit determines the word length. It is set or cleared by software. 0: 1 Start bit, 8 Data bits, 1 Stop bit 1: 1 Start bit, 9 Data bits, 1 Stop bit **Note**: The M bit must not be modified during a data transfer (both transmission and reception). Bit 3 = **WAKE** Wake-Up method. This bit determines the SCI Wake-Up method, it is set or cleared by software. 0: Idle Line 1: Address Mark Bit 2 = **PCE** Parity control enable. This bit selects the hardware parity control (generation and detection). When the parity control is enabled, the computed parity is inserted at the MSB position (9th bit if M=1; 8th bit if M=0) and parity is checked on the received data. This bit is set and cleared by software. Once it is set, PCE is active after the current byte (in reception and in transmission). 0: Parity control disabled 1: Parity control enabled Bit 1 = **PS** Parity selection. This bit selects the odd or even parity when the parity generation/detection is enabled (PCE bit set). It is set and cleared by software. The parity will be selected after the current byte. 0: Even parity 1: Odd parity Bit 0 = **PIE** Parity interrupt enable. This bit enables the interrupt capability of the hardware parity control when a parity error is detected (PE bit set). It is set and cleared by software. 0: Parity error interrupt disabled 1: Parity error interrupt enabled. # SERIAL COMMUNICATIONS INTERFACE (Cont'd) CONTROL REGISTER 2 (SCICR2) Read/Write Reset Value: 0000 0000 (00h) 7 0 TIE TCIE RIE ILIE TE RE RWU SBK Bit 7 = **TIE** *Transmitter interrupt enable*. This bit is set and cleared by software. 0: Interrupt is inhibited 1: An SCI interrupt is generated whenever TDRE=1 in the SCISR register Bit 6 = TCIE Transmission complete interrupt enable This bit is set and cleared by software. 0: Interrupt is inhibited 1: An SCI interrupt is generated whenever TC=1 in the SCISR register Bit 5 = **RIE** Receiver interrupt enable. This bit is set and cleared by software. 0: Interrupt is inhibited 1: An SCI interrupt is generated whenever OR=1 or RDRF=1 in the SCISR register Bit 4 = **ILIE** *Idle line interrupt enable*. This bit is set and cleared by software. 0: Interrupt is inhibited 1: An SCI interrupt is generated whenever IDLE=1 in the SCISR register. Bit 3 = **TE** Transmitter enable. This bit enables the transmitter. It is set and cleared by software. 0: Transmitter is disabled 1: Transmitter is enabled #### Notes: - During transmission, a "0" pulse on the TE bit ("0" followed by "1") sends a preamble (idle line) after the current word. - When TE is set there is a 1 bit-time delay before the transmission starts. **Caution:** The TDO pin is free for general purpose I/O only when the TE and RE bits are both cleared (or if TE is never set). Bit 2 = **RE** Receiver enable. This bit enables the receiver. It is set and cleared by software. 0: Receiver is disabled Receiver is enabled and begins searching for a start bit Bit 1 = **RWU** Receiver wake-up. This bit determines if the SCI is in mute mode or not. It is set and cleared by software and can be cleared by hardware when a wake-up sequence is recognized. 0: Receiver in Active mode 1: Receiver in Mute mode **Note:** Before selecting Mute mode (setting the RWU bit), the SCI must receive some data first, otherwise it cannot function in Mute mode with wakeup by idle line detection. Bit 0 = **SBK** Send break. This bit set is used to send break characters. It is set and cleared by software. 0: No break character is transmitted 1: Break characters are transmitted **Note:** If the SBK bit is set to "1" and then to "0", the transmitter will send a BREAK word at the end of the current word. # SERIAL COMMUNICATIONS INTERFACE (Cont'd) DATA REGISTER (SCIDR) Read/Write Reset Value: Undefined Contains the Received or Transmitted data character, depending on whether it is read from or written to. | 7 | | | | | | | | 0 | |----|---|-----|-----|-----|-----|-----|-----|-----| | DR | , | DR6 | DR5 | DR4 | DR3 | DR2 | DR1 | DR0 | The Data register performs a double function (read and write) since it is composed of two registers, one for transmission (TDR) and one for reception (RDR). The TDR register provides the parallel interface between the internal bus and the output shift register (see Figure 46). The RDR register provides the parallel interface between the input shift register and the internal bus (see Figure 46). # **BAUD RATE REGISTER (SCIBRR)** Read/Write Reset Value: 0000 0000 (00h) 7 0 | SCP1 SCP0 SCT2 | SCT1 | SCT0 | SCR2 | SCR1 | SCR0 | I | |----------------|------|------|------|------|------|---| |----------------|------|------|------|------|------|---| Bits 7:6= **SCP[1:0]** First SCI Prescaler These 2 prescaling bits allow several standard clock division ranges: | PR Prescaling factor | SCP1 | SCP0 | |----------------------|------|------| | 1 | 0 | 0 | | 3 | 0 | 1 | | 4 | 1 | 0 | | 13 | 1 | 1 | Bits 5:3 = **SCT[2:0]** *SCI Transmitter rate divisor* These 3 bits, in conjunction with the SCP1 & SCP0 bits define the total division applied to the bus clock to yield the transmit rate clock in conventional Baud Rate Generator mode. | TR dividing factor | SCT2 | SCT1 | SCT0 | |--------------------|------|------|------| | 1 | 0 | 0 | 0 | | 2 | 0 | 0 | 1 | | 4 | 0 | 1 | 0 | | 8 | 0 | 1 | 1 | | 16 | 1 | 0 | 0 | | 32 | 1 | 0 | 1 | | 64 | 1 | 1 | 0 | | 128 | 1 | 1 | 1 | Bits 2:0 = **SCR[2:0]** *SCI Receiver rate divisor.* These 3 bits, in conjunction with the SCP[1:0] bits define the total division applied to the bus clock to yield the receive rate clock in conventional Baud Rate Generator mode. | RR Dividing factor | SCR2 | SCR1 | SCR0 | |--------------------|------|------|------| | 1 | 0 | 0 | 0 | | 2 | 0 | 0 | 1 | | 4 | 0 | 1 | 0 | | 8 | 0 | 1 | 1 | | 16 | 1 | 0 | 0 | | 32 | 1 | 0 | 1 | | 64 | 1 | 1 | 0 | | 128 | 1 | 1 | 1 | # SERIAL COMMUNICATIONS INTERFACE (Cont'd) # EXTENDED RECEIVE PRESCALER DIVISION REGISTER (SCIERPR) Read/Write Reset Value: 0000 0000 (00h) Allows setting of the Extended Prescaler rate division factor for the receive circuit. | 7 | | | | | | | 0 | |------|------|------|------|------|------|------|------| | ERPR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | # Bits 7:0 = **ERPR[7:0]** 8-bit Extended Receive Prescaler Register. The extended Baud Rate Generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 48) is divided by the binary factor set in the SCIERPR register (in the range 1 to 255). The extended baud rate generator is not used after a reset. # EXTENDED TRANSMIT PRESCALER DIVISION REGISTER (SCIETPR) Read/Write Reset Value:0000 0000 (00h) Allows setting of the External Prescaler rate division factor for the transmit circuit. | 7 | | | | | | | 0 | |------|------|------|------|------|------|------|------| | ETPR | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | # Bits 7:0 = **ETPR[7:0]** 8-bit Extended Transmit Prescaler Register. The extended Baud Rate Generator is activated when a value different from 00h is stored in this register. Therefore the clock frequency issued from the 16 divider (see Figure 48) is divided by the binary factor set in the SCIETPR register (in the range 1 to 255). The extended baud rate generator is not used after a reset. **Table 21. Baudrate Selection** | Symbol f <sub>Tx</sub> | | | Cor | nditions | | Baud | | |------------------------|-------------------------|------------------|-----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|------------------------------------------------------------------------------------------------|------| | Symbol | Parameter | f <sub>CPU</sub> | Accuracy vs. Standard | Prescaler | Standard | Rate | Unit | | | Communication frequency | 8MHz | ~0.16% | Conventional Mode TR (or RR)=128, PR=13 TR (or RR)= 32, PR=13 TR (or RR)= 16, PR=13 TR (or RR)= 8, PR=13 TR (or RR)= 4, PR=13 TR (or RR)= 16, PR= 3 TR (or RR)= 2, PR=13 TR (or RR)= 1, PR=13 | 19200 | ~300.48<br>~1201.92<br>~2403.84<br>~4807.69<br>~9615.38<br>~10416.67<br>~19230.77<br>~38461.54 | | | | | | ~0.79% | Extended Mode<br>ETPR (or ERPR) = 35,<br>TR (or RR)= 1, PR=1 | 14400 | ~14285.71 | | # SERIAL COMMUNICATIONS INTERFACE (Cont'd) Table 22. SCI Register Map and Reset Values | Address<br>(Hex.) | Register<br>Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|------------------|-------|-------|-------|-------|-------|-------|-------|-------| | 1D | SCIERPR | ERPR7 | ERPR6 | ERPR5 | ERPR4 | ERPR3 | ERPR2 | ERPR1 | ERPR0 | | טו | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 1E | SCIETPR | ETPR7 | ETPR6 | ETPR5 | ETPR4 | ETPR3 | ETPR2 | ETPR1 | ETPR0 | | 15 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 20 | SCISR | TDRE | TC | RDRF | IDLE | OR | NF | FE | PE | | 20 | Reset Value | 1 | 1 | 0 | 0 | 0 | 0 | 0 | 0 | | 21 | SCIDR | DR7 | DR6 | DR5 | DR4 | DR3 | DR2 | DR1 | DR0 | | 21 | Reset Value | х | Х | Х | х | х | х | х | Х | | 22 | SCIBRR | SCP1 | SCP0 | SCT2 | SCT1 | SCT0 | SCR2 | SCR1 | SCR0 | | 22 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 22 | SCICR1 | R8 | T8 | SCID | М | WAKE | PCE | PS | PIE | | 23 | Reset Value | х | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 0.4 | SCICR2 | TIE | TCIE | RIE | ILIE | TE | RE | RWU | SBK | | 24 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | # 10.6 USB INTERFACE (USB) #### 10.6.1 Introduction The USB Interface implements a low-speed function interface between the USB and the ST7 microcontroller. It is a highly integrated circuit which includes the transceiver, 3.3 voltage regulator, SIE and DMA. No external components are needed apart from the external pull-up on USBDM for low speed recognition by the USB host. The use of DMA architecture allows the endpoint definition to be completely flexible. Endpoints can be configured by software as in or out. # 10.6.2 Main Features - USB Specification Version 1.1 Compliant - Supports Low-Speed USB Protocol - Two or Three Endpoints (including default one) depending on the device (see device feature list and register map) - CRC generation/checking, NRZI encoding/ decoding and bit-stuffing - USB Suspend/Resume operations - DMA Data transfers - On-Chip 3.3V Regulator - On-Chip USB Transceiver # 10.6.3 Functional Description The block diagram in Figure 49, gives an overview of the USB interface hardware. For general information on the USB, refer to the "Universal Serial Bus Specifications" document available at http://:www.usb.org. # **Serial Interface Engine** The SIE (Serial Interface Engine) interfaces with the USB, via the transceiver. The SIE processes tokens, handles data transmission/reception, and handshaking as required by the USB standard. It also performs frame formatting, including CRC generation and checking. # **Endpoints** The Endpoint registers indicate if the microcontroller is ready to transmit/receive, and how many bytes need to be transmitted. #### **DMA** When a token for a valid Endpoint is recognized by the USB interface, the related data transfer takes place, using DMA. At the end of the transaction, an interrupt is generated. ## Interrupts By reading the Interrupt Status register, application software can know which USB event has occurred. Figure 49. USB Block Diagram # 10.6.4 Register Description DMA ADDRESS REGISTER (DMAR) Read / Write Reset Value: Undefined Bits 7:0=**DA[15:8]** *DMA* address bits 15-8. Software must write the start address of the DMA memory area whose most significant bits are given by DA15-DA6. The remaining 6 address bits are set by hardware. See the description of the IDR register and Figure 50. ## **INTERRUPT/DMA REGISTER (IDR)** Read / Write Reset Value: xxxx 0000 (x0h) Bits 7:6 = **DA[7:6]** *DMA address bits* 7-6. Software must reset these bits. See the description of the DMAR register and Figure 50. Bits 5:4 = **EP[1:0]** *Endpoint number* (read-only). These bits identify the endpoint which required attention. 00: Endpoint 0 01: Endpoint 1 10: Endpoint 2 When a CTR interrupt occurs (see register ISTR) the software should read the EP bits to identify the endpoint which has sent or received a packet. Bits 3:0 = **CNT[3:0]** Byte count (read only). This field shows how many data bytes have been received during the last data reception. Note: Not valid for data transmission. Figure 50. DMA Buffers # USB INTERFACE (Cont'd) PID REGISTER (PIDR) Read only Reset Value: xx00 0000 (x0h) | 7 | | | | | | | 0 | |-----|-----|---|---|---|------------|-----|---| | TP3 | TP2 | 0 | 0 | 0 | RX_<br>SEZ | RXD | 0 | Bits 7:6 = **TP[3:2]** *Token PID bits 3 & 2*. USB token PIDs are encoded in four bits. **TP[3:2]** correspond to the variable token PID bits 3 & 2. **Note:** PID bits 1 & 0 have a fixed value of 01. When a CTR interrupt occurs (see register ISTR) the software should read the TP3 and TP2 bits to retrieve the PID name of the token received. The USB standard defines TP bits as: | TP3 | TP2 | PID Name | |-----|-----|----------| | 0 | 0 | OUT | | 1 | 0 | IN | | 1 | 1 | SETUP | Bits 5:3 Reserved. Forced by hardware to 0. Bit 2 = **RX\_SEZ** Received single-ended zero This bit indicates the status of the RX\_SEZ transceiver output. 0: No SE0 (single-ended zero) state 1: USB lines are in SE0 (single-ended zero) state ### Bit 1 = RXD Received data 0: No K-state 1: USB lines are in K-state This bit indicates the status of the RXD transceiver output (differential receiver output). **Note:** If the environment is noisy, the RX\_SEZ and RXD bits can be used to secure the application. By interpreting the status, software can distinguish a valid End Suspend event from a spurious wake-up due to noise on the external USB line. A valid End Suspend is followed by a Resume or Reset sequence. A Resume is indicated by RXD=1, a Reset is indicated by RX\_SEZ=1. Bit 0 = Reserved. Forced by hardware to 0. ## **INTERRUPT STATUS REGISTER (ISTR)** Read / Write Reset Value: 0000 0000 (00h) When an interrupt occurs these bits are set by hardware. Software must read them to determine the interrupt type and clear them after servicing. **Note:** These bits cannot be set by software. # Bit 7 = **SUSP** Suspend mode request. This bit is set by hardware when a constant idle state is present on the bus line for more than 3 ms, indicating a suspend mode request from the USB bus. The suspend request check is active immediately after each USB reset event and its disabled by hardware when suspend mode is forced (FSUSP bit of CTLR register) until the end of resume sequence. #### Bit 6 = **DOVR** *DMA* over/underrun. This bit is set by hardware if the ST7 processor can't answer a DMA request in time. 0: No over/underrun detected 1: Over/underrun detected Bit 5 = **CTR** Correct Transfer. This bit is set by hardware when a correct transfer operation is performed. The type of transfer can be determined by looking at bits TP3-TP2 in register PIDR. The Endpoint on which the transfer was made is identified by bits EP1-EP0 in register IDR. 0: No Correct Transfer detected 1: Correct Transfer detected **Note:** A transfer where the device sent a NAK or STALL handshake is considered not correct (the host only sends ACK handshakes). A transfer is considered correct if there are no errors in the PID and CRC fields, if the DATAO/DATA1 PID is sent as expected, if there were no data overruns, bit stuffing or framing errors. # Bit 4 = **ERR** Error. This bit is set by hardware whenever one of the errors listed below has occurred: 0: No error detected 1: Timeout, CRC, bit stuffing or nonstandard framing error detected Bit 3 = **IOVR** Interrupt overrun. This bit is set when hardware tries to set ERR, or SOF before they have been cleared by software. 0: No overrun detected 1: Overrun detected ## Bit 2 = **ESUSP** End suspend mode. This bit is set by hardware when, during suspend mode, activity is detected that wakes the USB interface up from suspend mode. This interrupt is serviced by a specific vector, in order to wake up the ST7 from HALT mode. 0: No End Suspend detected 1: End Suspend detected #### Bit 1 = **RESET** USB reset. This bit is set by hardware when the USB reset sequence is detected on the bus. 0: No USB reset signal detected 1: USB reset signal detected **Note:** The DADDR, EP0RA, EP0RB, EP1RA, EP1RB, EP2RA and EP2RB registers are reset by a USB reset. #### Bit 0 = SOF Start of frame. This bit is set by hardware when a low-speed SOF indication (keep-alive strobe) is seen on the USB bus. It is also issued at the end of a resume sequence. 0: No SOF signal detected 1: SOF signal detected **Note:** To avoid spurious clearing of some bits, it is recommended to clear them using a load instruction where all bits which must not be altered are set, and all bits to be cleared are reset. Avoid readmodify-write instructions like AND, XOR... #### **INTERRUPT MASK REGISTER (IMR)** Read / Write Reset Value: 0000 0000 (00h) | 7 | _ | _ | _ | _ | _ | 0 | |---|----------|----------|---|---|------------|---| | | CTR<br>M | ERR<br>M | | | RES<br>ETM | | Bits 7:0 = These bits are mask bits for all interrupt condition bits included in the ISTR. Whenever one of the IMR bits is set, if the corresponding ISTR bit is set, and the I bit in the CC register is cleared, an interrupt request is generated. For an explanation of each bit, please refer to the corresponding bit description in ISTR. # **CONTROL REGISTER (CTLR)** Read / Write Reset Value: 0000 0110 (06h) Bits 7:4 =Reserved. Forced by hardware to 0. #### Bit 3 = **RESUME** *Resume*. This bit is set by software to wake-up the Host when the ST7 is in suspend mode. 0: Resume signal not forced 1: Resume signal forced on the USB bus. Software should clear this bit after the appropriate delay. #### Bit 2 = **PDWN** Power down. This bit is set by software to turn off the 3.3V onchip voltage regulator that supplies the external pull-up resistor and the transceiver. 0: Voltage regulator on 1: Voltage regulator off **Note:** After turning on the voltage regulator, software should allow at least 3 µs for stabilisation of the power supply before using the USB interface. # Bit 1 = **FSUSP** Force suspend mode. This bit is set by software to enter Suspend mode. The ST7 should also be halted allowing at least 600 ns before issuing the HALT instruction. 0: Suspend mode inactive 1: Suspend mode active When the hardware detects USB activity, it resets this bit (it can also be reset by software). #### Bit 0 = **FRES** Force reset. This bit is set by software to force a reset of the USB interface, just as if a RESET sequence came from the USB. 0: Reset not forced 1: USB interface reset forced. The USB is held in RESET state until software clears this bit, at which point a "USB-RESET" interrupt will be generated if enabled. # **DEVICE ADDRESS REGISTER (DADDR)** Read / Write Reset Value: 0000 0000 (00h) | 7 | | | | | | | 0 | |---|------|------|------|------|------|------|------| | 0 | ADD6 | ADD5 | ADD4 | ADD3 | ADD2 | ADD1 | ADD0 | Bit 7 = Reserved. Forced by hardware to 0. # Bits 6:0 = ADD[6:0] Device address, 7 bits. Software must write into this register the address sent by the host during enumeration. **Note:** This register is also reset when a USB reset is received from the USB bus or forced through bit FRES in the CTLR register. # **ENDPOINT n REGISTER A (EPnRA)** Read / Write Reset Value: 0000 xxxx (0xh) | , | _ | | | | | | U | |-----|------|------|------|-----|-----|-----|-----| | ST_ | DTOG | STAT | STAT | TBC | TBC | TBC | TBC | | OUT | _TX | _TX1 | _TX0 | 3 | 2 | 1 | 0 | These registers (**EP0RA**, **EP1RA** and **EP2RA**) are used for controlling data transmission. They are also reset by the USB bus reset. **Note**: Endpoint 2 and the EP2RA register are not available on some devices (see device feature list and register map). #### Bit 7 = ST OUT Status out. This bit is set by software to indicate that a status out packet is expected: in this case, all nonzero OUT data transfers on the endpoint are STALLed instead of being ACKed. When ST\_OUT is reset, OUT transactions can have any number of bytes, as needed. Bit 6 = **DTOG\_TX** Data Toggle, for transmission transfers. It contains the required value of the toggle bit (0=DATA0, 1=DATA1) for the next transmitted data packet. This bit is set by hardware at the reception of a SETUP PID. DTOG\_TX toggles only when the transmitter has received the ACK signal from the USB host. DTOG\_TX and also DTOG\_RX (see EPnRB) are normally updated by hardware, at the receipt of a relevant PID. They can be also written by software. Bits 5:4 = **STAT\_TX[1:0]** Status bits, for transmission transfers. These bits contain the information about the endpoint status, which are listed below: | STAT_TX1 | STAT_TX0 | Meaning | |----------|----------|---------------------------------------------------------------------------------------------------| | 0 | 0 | <b>DISABLED:</b> transmission transfers cannot be executed. | | 0 | 1 | <b>STALL</b> : the endpoint is stalled and all transmission requests result in a STALL handshake. | | 1 | 0 | <b>NAK</b> : the endpoint is naked and all transmission requests result in a NAK handshake. | | 1 | 1 | <b>VALID</b> : this endpoint is enabled for transmission. | These bits are written by software. Hardware sets the STAT\_TX bits to NAK when a correct transfer has occurred (CTR=1) related to a IN or SETUP transaction addressed to this endpoint; this allows the software to prepare the next set of data to be transmitted. Bits 3:0 = **TBC[3:0]** Transmit byte count for Endpoint n. Before transmission, after filling the transmit buffer, software must write in the TBC field the transmit packet size expressed in bytes (in the range 0-8). **Warning:** Any value outside the range 0-8 will-induce undesired effects (such as continuous data transmission). ## **ENDPOINT n REGISTER B (EPnRB)** Read / Write Reset Value: 0000 xxxx (0xh) | 7 | | | | | | | 0 | |------|-------------|--------------|--------------|-----|-----|-----|-----| | CTRL | DTOG<br>_RX | STAT<br>_RX1 | STAT<br>_RX0 | EA3 | EA2 | EA1 | EA0 | These registers (**EP1RB** and **EP2RB**) are used for controlling data reception on Endpoints 1 and 2. They are also reset by the USB bus reset. **Note**: Endpoint 2 and the EP2RB register are not available on some devices (see device feature list and register map). Bit 7 = CTRL Control. This bit should be 0. **Note:** If this bit is 1, the Endpoint is a control endpoint. (Endpoint 0 is always a control Endpoint, but it is possible to have more than one control Endpoint). Bit 6 = **DTOG\_RX** Data toggle, for reception transfers. It contains the expected value of the toggle bit (0=DATA0, 1=DATA1) for the next data packet. This bit is cleared by hardware in the first stage (Setup Stage) of a control transfer (SETUP transactions start always with DATA0 PID). The receiver toggles DTOG\_RX only if it receives a correct data packet and the packet's data PID matches the receiver sequence bit. Bits 5:4 = **STAT\_RX [1:0]** Status bits, for reception transfers. These bits contain the information about the endpoint status, which are listed below: | STAT_RX1 | STAT_RX0 | Meaning | |----------|----------|----------------------------------------------------------------------------------------| | 0 | 0 | <b>DISABLED</b> : reception transfers cannot be executed. | | 0 | | STALL: the endpoint is stalled and all reception requests result in a STALL handshake. | | STAT_RX1 | STAT_RX0 | Meaning | |----------|----------|------------------------------------------------------------------------------------------| | 1 | 0 | <b>NAK</b> : the endpoint is naked and all reception requests result in a NAK handshake. | | 1 | 1 | <b>VALID</b> : this endpoint is enabled for reception. | These bits are written by software. Hardware sets the STAT\_RX bits to NAK when a correct transfer has occurred (CTR=1) related to an OUT or SET-UP transaction addressed to this endpoint, so the software has the time to elaborate the received data before acknowledging a new transaction. Bits 3:0 = **EA[3:0]** Endpoint address. Software must write in this field the 4-bit address used to identify the transactions directed to this endpoint. Usually EP1RB contains "0001" and EP2RB contains "0010". # **ENDPOINT 0 REGISTER B (EP0RB)** Read / Write Reset Value: 1000 0000 (80h) This register is used for controlling data reception on Endpoint 0. It is also reset by the USB bus reset. Bit 7 = Forced by hardware to 1. Bits 6:4 = Refer to the EPnRB register for a description of these bits. Bits 3:0 = Forced by hardware to 0. ## 10.6.5 Programming Considerations The interaction between the USB interface and the application program is described below. Apart from system reset, action is always initiated by the USB interface, driven by one of the USB events associated with the Interrupt Status Register (ISTR) bits. # 10.6.5.1 Initializing the Registers At system reset, the software must initialize all registers to enable the USB interface to properly generate interrupts and DMA requests. - Initialize the DMAR, IDR, and IMR registers (choice of enabled interrupts, address of DMA buffers). Refer the paragraph titled initializing the DMA Buffers. - Initialize the EP0RA and EP0RB registers to enable accesses to address 0 and endpoint 0 to support USB enumeration. Refer to the paragraph titled Endpoint Initialization. - 3. When addresses are received through this channel, update the content of the DADDR. - 4. If needed, write the endpoint numbers in the EA fields in the EP1RB and EP2RB register. ## 10.6.5.2 Initializing DMA buffers The DMA buffers are a contiguous zone of memory whose maximum size is 48 bytes. They can be placed anywhere in the memory space to enable the reception of messages. The 10 most significant bits of the start of this memory area are specified by bits DA15-DA6 in registers DMAR and IDR, the remaining bits are 0. The memory map is shown in Figure 50. Each buffer is filled starting from the bottom (last 3 address bits=000) up. # 10.6.5.3 Endpoint Initialization To be ready to receive: Set STAT\_RX to VALID (11b) in EP0RB to enable reception. To be ready to transmit: - 1. Write the data in the DMA transmit buffer. - In register EPnRA, specify the number of bytes to be transmitted in the TBC field - 3. Enable the endpoint by setting the STAT\_TX bits to VALID (11b) in EPnRA. Note: Once transmission and/or reception are enabled, registers EPnRA and/or EPnRB (respec- tively) must not be modified by software, as the hardware can change their value on the fly. When the operation is completed, they can be accessed again to enable a new operation. # 10.6.5.4 Interrupt Handling ## Start of Frame (SOF) The interrupt service routine may monitor the SOF events for a 1 ms synchronization event to the USB bus. This interrupt is generated at the end of a resume sequence and can also be used to detect this event. # **USB Reset (RESET)** When this event occurs, the DADDR register is reset, and communication is disabled in all endpoint registers (the USB interface will not respond to any packet). Software is responsible for reenabling endpoint 0 within 10 ms of the end of reset. To do this, set the STAT\_RX bits in the EP0RB register to VALID. # Suspend (SUSP) The CPU is warned about the lack of bus activity for more than 3 ms, which is a suspend request. The software should set the USB interface to suspend mode and execute an ST7 HALT instruction to meet the USB-specified power constraints. # **End Suspend (ESUSP)** The CPU is alerted by activity on the USB, which causes an ESUSP interrupt. The ST7 automatically terminates HALT mode. #### **Correct Transfer (CTR)** When this event occurs, the hardware automatically sets the STAT\_TX or STAT\_RX to NAK. **Note:** Every valid endpoint is NAKed until software clears the CTR bit in the ISTR register, independently of the endpoint number addressed by the transfer which generated the CTR interrupt. **Note:** If the event triggering the CTR interrupt is a SETUP transaction, both STAT\_TX and STAT\_RX are set to NAK. Read the PIDR to obtain the token and the IDR to get the endpoint number related to the last transfer. **Note:** When a CTR interrupt occurs, the TP3-TP2 bits in the PIDR register and EP1-EP0 bits in the IDR register stay unchanged until the CTR bit in the ISTR register is cleared. 3. Clear the CTR bit in the ISTR register. Table 23. USB Register Map and Reset Values | Address<br>(Hex.) | Register<br>Name | 7 | 6 | 5 | 4 | 3 | 2 | 1 | 0 | |-------------------|------------------|--------|---------|----------|----------|--------|--------|--------|------| | 25 | PIDR | TP3 | TP2 | 0 | 0 | 0 | RX_SEZ | RXD | 0 | | 25 | Reset Value | х | Х | 0 | 0 | 0 | 0 | 0 | 0 | | 26 | DMAR | DA15 | DA14 | DA13 | DA12 | DA11 | DA10 | DA9 | DA8 | | 20 | Reset Value | х | Х | Х | х | х | Х | х | х | | 27 | IDR | DA7 | DA6 | EP1 | EP0 | CNT3 | CNT2 | CNT1 | CNT0 | | 21 | Reset Value | Х | Х | Х | Х | 0 | 0 | 0 | 0 | | 28 | ISTR | SUSP | DOVR | CTR | ERR | IOVR | ESUSP | RESET | SOF | | 20 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 20 | IMR | SUSPM | DOVRM | CTRM | ERRM | IOVRM | ESUSPM | RESETM | SOFM | | 29 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 2A | CTLR | 0 | 0 | 0 | 0 | RESUME | PDWN | FSUSP | FRES | | ZA | Reset Value | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 0 | | 2B | DADDR | 0 | ADD6 | ADD5 | ADD4 | ADD3 | ADD2 | ADD1 | ADD0 | | 26 | Reset Value | 0 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 200 | EP0RA | ST_OUT | DTOG_TX | STAT_TX1 | STAT_TX0 | TBC3 | TBC2 | TBC1 | TBC0 | | 2C | Reset Value | 0 | 0 | 0 | 0 | х | х | х | х | | 2D | EP0RB | 1 | DTOG_RX | STAT_RX1 | STAT_RX0 | 0 | 0 | 0 | 0 | | 20 | Reset Value | 1 | 0 | 0 | 0 | 0 | 0 | 0 | 0 | | 2E | EP1RA | ST_OUT | DTOG_TX | STAT_TX1 | STAT_TX0 | TBC3 | TBC2 | TBC1 | TBC0 | | 2E | Reset Value | 0 | 0 | 0 | 0 | х | х | х | х | | ٥٦ | EP1RB | CTRL | DTOG_RX | STAT_RX1 | STAT_RX0 | EA3 | EA2 | EA1 | EA0 | | 2F | Reset Value | 0 | 0 | 0 | 0 | х | х | х | х | | 20 | EP2RA | ST_OUT | DTOG_TX | STAT_TX1 | STAT_TX0 | TBC3 | TBC2 | TBC1 | TBC0 | | 30 | Reset Value | 0 | 0 | 0 | 0 | х | х | х | х | | 31 | EP2RB | CTRL | DTOG_RX | STAT_RX1 | STAT_RX0 | EA3 | EA2 | EA1 | EA0 | | 31 | Reset Value | 0 | 0 | 0 | 0 | х | х | х | Х | # 10.7 10-BIT A/D CONVERTER (ADC) #### 10.7.1 Introduction The on-chip Analog to Digital Converter (ADC) peripheral is a 10-bit, successive approximation converter with internal sample and hold circuitry. This peripheral has up to 8 multiplexed analog input channels (refer to device pin out description) that allow the peripheral to convert the analog voltage levels from up to 8 different sources. The result of the conversion is stored in a 10-bit Data Register. The A/D converter is controlled through a Control/Status Register. #### 10.7.2 Main Features - 10-bit conversion - Up to 8 channels with multiplexed input - Linear successive approximation - Data register (DR) which contains the results - Conversion complete status flag - Continuous or One-Shot mode - On/off bit (to reduce consumption) The block diagram is shown in Figure 51. # 10.7.3 Functional Description 10.7.3.1 Analog Power Supply Depending on the MCU pin count, the package may feature separate $V_{DDA}$ and $V_{SSA}$ analog power supply pins. These pins supply power to the A/D converter cell and function as the high and low reference voltages for the conversion. In smaller packages $V_{DDA}$ and $V_{SSA}$ pins are not available and the analog supply and reference pads are internally bonded to the $V_{DD}$ and $V_{SS}$ pins. Separation of the digital and analog power pins allow board designers to improve A/D performance. Conversion accuracy can be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines. # 10.7.3.2 PCB Design Guidelines To obtain best results, some general design and layout rules should be followed when designing the application PCB to shield the the noise-sensitive, analog physical interface from noise-generating CMOS logic signals. Use separate digital and analog planes. The analog ground plane should be connected to the - digital ground plane via a single point on the PCB. The analog power plane should be connected to the digital power plane via an RC network. - Filter power to the analog power planes. The best solution is to connect a 0.1µF capacitor, with good high frequency characteristics, between V<sub>DDA</sub> and V<sub>SSA</sub> and place it as close as possible to the V<sub>DDA</sub> and V<sub>SSA</sub> pins and connect the analog and digital power supplies in a star network. Do not use a resistor, as V<sub>DDA</sub> is used as a reference voltage by the A/D converter and resistance would cause a voltage drop and a loss of accuracy. - Properly place components and route the signal traces on the PCB to shield the analog inputs. Analog signals paths should run over the analog ground plane and be as short as possible. Isolate analog signal from digital signals that may switch while the analog inputs are being sampled by the A/D converter. Do not toggle digital outputs on the same I/O port as the A/D input being converted. # 10.7.3.3 Digital A/D Conversion Result The conversion is monotonic, meaning that the result never decreases if the analog input does not and never increases if the analog input does not. If the input voltage ( $V_{AIN}$ ) is greater than $V_{DDA}$ (high-level voltage reference) then the conversion result is FFh in the ADCDRMSB register and 03h in the ADCDRLSB register (without overflow indication). If the input voltage ( $V_{AIN}$ ) is lower than $V_{SSA}$ (low-level voltage reference) then the conversion result in the ADCDRMSB and ADCDRLSB registers is 00 00h. The A/D converter is linear and the digital result of the conversion is stored in the ADCDRMSB and ADCDRLSB registers. The accuracy of the conversion is described in the Electrical Characteristics Section. R<sub>AIN</sub> is the maximum recommended impedance for an analog input signal. If the impedance is too high, this will result in a loss of accuracy due to leakage and sampling not being completed in the alloted time. # 10-BIT A/D CONVERTER (ADC) (Cont'd) #### 10.7.3.4 A/D Conversion Conversion can be performed in One-Shot or Continuous mode. Continuous mode is typically used for monitoring a single channel. One-shot mode should be used when the application requires inputs from several channels. # **ADC Configuration** The analog input ports must be configured as input, no pull-up, no interrupt. Refer to the «I/O ports» chapter. Using these pins as analog inputs does not affect the ability of the port to be read as a logic input. In the ADCCSR register: Select the CS[2:0] bits to assign the analog channel to convert. #### **ADC One-Shot Conversion mode** In the ADCCSR register: Set the ONE SHOT bit to put the A/D converter in one shot mode. 2.Set the ADON bit to enable the A/D converter and to start the conversion. The EOC bit is kept low by hardware during the conversion. **Note:** Changing the A/D channel during conversion will stop the current conversion and start conversion of the newly selected channel. When a conversion is complete: - The EOC bit is set by hardware. - An interrupt request is generated if the ITE bit is set. - The ADON bit is reset by hardware. - The result is in the ADCDR registers. To read the 10 bits, perform the following steps: - 1. Wait for interrupt or poll the EOC bit - 2. Read ADCDRLSB - 3. Read ADCDRMSB The EOC bit is reset by hardware once the AD-CDRMSB is read. Figure 51. ADC Block Diagram # 10-BIT A/D CONVERTER (ADC) (Cont'd) To read only 8 bits, perform the following steps: - 1. Wait for interrupt or poll the EOC bit - 2. Read ADCDRMSB The EOC bit is reset by hardware once the AD-CDRMSB is read. To start another conversion, user should set the ADON bit once again. #### **ADC Continuous Conversion mode** In the ADCCSR register: - Reset the ONE SHOT bit to put the A/D converter in continuous mode. - 2.Set the ADON bit to enable the A/D converter and to start the first conversion. From this time on, the ADC performs a continuous conversion of the selected channel. **Note:** Changing the A/D channel during conversion will stop the current conversion and start conversion of the newly selected channel. When a conversion is complete: - The EOC bit is set by hardware. - An interrupt request is generated if the ITE bit is set. - The result is in the ADCDR registers and remains valid until the next conversion has ended. To read the 10 bits, perform the following steps: - 1. Wait for interrupt or poll the EOC bit - 2. Read ADCDRLSB - 3. Read ADCDRMSB The EOC bit is reset by hardware once the AD-CDRMSB is read. To read only 8 bits, perform the following steps: - 1. Wait for interrupt - 2. Read ADCDRMSB The EOC bit is reset by hardware once the AD-CDRMSB is read. # Changing the conversion channel The application can change channels during conversion. In this case the current conversion is stopped and the A/D converter starts converting the newly selected channel. # **ADCCR** consistency If an End Of Conversion event occurs after software has read the ADCDRLSB but before it has read the ADCDRMSB, there would be a risk that the two values read would belong to different samples. To guarantee consistency: - The ADCDRMSB and the ADCDRLSB are locked when the ADCCRLSB is read - The ADCDRMSB and the ADCDRLSB are unlocked when the MSB is read or when ADON is reset. Thus, it is mandatory to read the ADCDRMSB just after reading the ADCDRLSB. This is especially important in continuous mode, as the ADCDR register will not be updated until the ADCDRMSB is read. #### 10.7.4 Low Power Modes **Note:** The A/D converter may be disabled by resetting the ADON bit. This feature allows reduced power consumption when no conversion is needed and between single shot conversions. | Mode | Description | |------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | WAIT | No effect on A/D Converter | | | A/D Converter disabled. | | HALT | After wakeup from Halt mode, the A/D Converter requires a stabilisation time t <sub>STAB</sub> (see Electrical Characteristics) before accurate conversions can be performed. | #### 10.7.5 Interrupts | Interrupt Event | Event<br>Flag | Enable<br>Control<br>Bit | Exit<br>from<br>Wait | Exit<br>from<br>Halt | |-------------------|---------------|--------------------------|----------------------|----------------------| | End of Conversion | EOC | ITE | Yes | No | **Note**: The EOC interrupt event is connected to an interrupt vector (see Interrupts chapter). It generates an interrupt if the ITE bit is set in the ADCCSR register and the interrupt mask in the CC register is reset (RIM instruction). # 10-BIT A/D CONVERTER (ADC) (Cont'd) ## 10.7.6 Register Description # **CONTROL/STATUS REGISTER (ADCCSR)** Read/Write (Except bit 7 read only) Reset Value: 0000 0000 (00h) 7 0 | EOC SPEED ADON | ITE | ONE<br>SHOT | CS2 | CS1 | CS0 | | |----------------|-----|-------------|-----|-----|-----|--| |----------------|-----|-------------|-----|-----|-----|--| Bit 7 = **EOC** End of Conversion This bit is set by hardware. It is cleared by software reading the ADCDRMSB register. 0: Conversion is not complete 1: Conversion complete Bit 6 = **SPEED** ADC clock selection This bit is set and cleared by software. 0: $f_{ADC} = f_{CPU}/2$ 1: $f_{ADC} = f_{CPU}/4$ # Bit 5 = ADON A/D Converter on This bit is set and cleared by software or by hardware after the end of a one shot conversion. 0: Disable ADC and stop conversion 1: Enable ADC and start conversion # Bit 4 = ITE Interrupt Enable This bit is set and cleared by software. 0: EOC Interrupt disabled 1: EOC Interrupt enabled Bit 3 = **ONESHOT** *One Shot Conversion Selection* This bit is set and cleared by software. 0: Continuous conversion mode 1: One Shot conversion mode Bit 2:0 = **CS[2:0]** Channel Selection These bits are set and cleared by software. They select the analog input to convert. | Channel* | CS2 | CS1 | CS0 | |----------|-----|-----|-----| | 0 | 0 | 0 | 0 | | 1 | 0 | 0 | 1 | | 2 | 0 | 1 | 0 | | 3 | 0 | 1 | 1 | | 4 | 1 | 0 | 0 | | 5 | 1 | 0 | 1 | | 6 | 1 | 1 | 0 | | 7 | 1 | 1 | 1 | <sup>\*</sup>The number of channels is device dependent. Refer to the device pinout description. # **DATA REGISTER (ADCDRMSB)** Read Only Reset Value: 0000 0000 (00h) Bit 7:0 = **D[9:2]** *MSB* of Analog Converted Value This register contains the MSB of the converted analog value. # **DATA REGISTER (ADCDRLSB)** Read Only Reset Value: 0000 0000 (00h) Bit 7:2 = Reserved. Forced by hardware to 0. Bit 1:0 = **D[1:0]** *LSB* of Analog Converted Value This register contains the LSB of the converted analog value. # 11 INSTRUCTION SET #### 11.1 CPU ADDRESSING MODES The CPU features 17 different addressing modes which can be classified in 7 main groups: | Addressing Mode | Example | |-----------------|-----------------| | Inherent | nop | | Immediate | ld A,#\$55 | | Direct | ld A,\$55 | | Indexed | ld A,(\$55,X) | | Indirect | ld A,([\$55],X) | | Relative | jrne loop | | Bit operation | bset byte,#5 | The CPU Instruction set is designed to minimize the number of bytes required per instruction: To do so, most of the addressing modes may be subdivided in two sub-modes called long and short: - Long addressing mode is more powerful because it can use the full 64 Kbyte address space, however it uses more bytes and more CPU cycles. - Short addressing mode is less powerful because it can generally only access page zero (0000h -00FFh range), but the instruction size is more compact, and faster. All memory to memory instructions use short addressing modes only (CLR, CPL, NEG, BSET, BRES, BTJT, BTJF, INC, DEC, RLC, RRC, SLL, SRL, SRA, SWAP) The ST7 Assembler optimizes the use of long and short addressing modes. **Table 24. CPU Addressing Mode Overview** | | Mode | | Syntax | Destination | Pointer<br>Address<br>(Hex.) | Pointer Size<br>(Hex.) | Length<br>(Bytes) | |-----------|----------|----------|---------------------|-------------|------------------------------|------------------------|-------------------| | Inherent | | | nop | | | | + 0 | | Immediate | | | ld A,#\$55 | | | | + 1 | | Short | Direct | | ld A,\$10 | 00FF | | | + 1 | | Long | Direct | | ld A,\$1000 | 0000FFFF | | | + 2 | | No Offset | Direct | Indexed | ld A,(X) | 00FF | | | + 0 | | Short | Direct | Indexed | ld A,(\$10,X) | 001FE | | | + 1 | | Long | Direct | Indexed | ld A,(\$1000,X) | 0000FFFF | | | + 2 | | Short | Indirect | | ld A,[\$10] | 00FF | 00FF | byte | + 2 | | Long | Indirect | | ld A,[\$10.w] | 0000FFFF | 00FF | word | + 2 | | Short | Indirect | Indexed | ld A,([\$10],X) | 001FE | 00FF | byte | + 2 | | Long | Indirect | Indexed | ld A,([\$10.w],X) | 0000FFFF | 00FF | word | + 2 | | Relative | Direct | | jrne loop | PC+/-127 | | | + 1 | | Relative | Indirect | | jrne [\$10] | PC+/-127 | 00FF | byte | + 2 | | Bit | Direct | | bset \$10,#7 | 00FF | | | + 1 | | Bit | Indirect | | bset [\$10],#7 | 00FF | 00FF | byte | + 2 | | Bit | Direct | Relative | btjt \$10,#7,skip | 00FF | | | + 2 | | Bit | Indirect | Relative | btjt [\$10],#7,skip | 00FF | 00FF | byte | + 3 | #### 11.1.1 Inherent All Inherent instructions consist of a single byte. The opcode fully specifies all the required information for the CPU to process the operation. | Inherent Instruction | Function | |----------------------------|-------------------------------------| | NOP | No operation | | TRAP | S/W Interrupt | | WFI | Wait For Interrupt (Low Power Mode) | | HALT | Halt Oscillator (Lowest Power Mode) | | RET | Sub-routine Return | | IRET | Interrupt Sub-routine Return | | SIM | Set Interrupt Mask (level 3) | | RIM | Reset Interrupt Mask (level 0) | | SCF | Set Carry Flag | | RCF | Reset Carry Flag | | RSP | Reset Stack Pointer | | LD | Load | | CLR | Clear | | PUSH/POP | Push/Pop to/from the stack | | INC/DEC | Increment/Decrement | | TNZ | Test Negative or Zero | | CPL, NEG | 1 or 2 Complement | | MUL | Byte Multiplication | | SLL, SRL, SRA, RLC,<br>RRC | Shift and Rotate Operations | | SWAP | Swap Nibbles | #### 11.1.2 Immediate Immediate instructions have two bytes, the first byte contains the opcode, the second byte contains the operand value. | Immediate Instruction | Function | |-----------------------|-----------------------| | LD | Load | | CP | Compare | | BCP | Bit Compare | | AND, OR, XOR | Logical Operations | | ADC, ADD, SUB, SBC | Arithmetic Operations | #### 11.1.3 Direct In Direct instructions, the operands are referenced by their memory address. The direct addressing mode consists of two submodes: # Direct (short) The address is a byte, thus requires only one byte after the opcode, but only allows 00 - FF addressing space. # Direct (long) The address is a word, thus allowing 64 Kbyte addressing space, but requires 2 bytes after the opcode. # 11.1.4 Indexed (No Offset, Short, Long) In this mode, the operand is referenced by its memory address, which is defined by the unsigned addition of an index register (X or Y) with an offset. The indirect addressing mode consists of three sub-modes: # Indexed (No Offset) There is no offset, (no extra byte after the opcode), and allows 00 - FF addressing space. #### Indexed (Short) The offset is a byte, thus requires only one byte after the opcode and allows 00 - 1FE addressing space. #### Indexed (long) The offset is a word, thus allowing 64 Kbyte addressing space and requires 2 bytes after the opcode. # 11.1.5 Indirect (Short, Long) The required data byte to do the operation is found by its memory address, located in memory (pointer). The pointer address follows the opcode. The indirect addressing mode consists of two sub-modes: # Indirect (short) The pointer address is a byte, the pointer size is a byte, thus allowing 00 - FF addressing space, and requires 1 byte after the opcode. # Indirect (long) The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. # 11.1.6 Indirect Indexed (Short, Long) This is a combination of indirect and short indexed addressing modes. The operand is referenced by its memory address, which is defined by the unsigned addition of an index register value (X or Y) with a pointer value located in memory. The pointer address follows the opcode. The indirect indexed addressing mode consists of two sub-modes: # **Indirect Indexed (Short)** The pointer address is a byte, the pointer size is a byte, thus allowing 00 - 1FE addressing space, and requires 1 byte after the opcode. # Indirect Indexed (Long) The pointer address is a byte, the pointer size is a word, thus allowing 64 Kbyte addressing space, and requires 1 byte after the opcode. Table 25. Instructions Supporting Direct, Indexed, Indirect and Indirect Indexed Addressing Modes | Long and Short<br>Instructions | Function | |--------------------------------|-----------------------------------------------| | LD | Load | | СР | Compare | | AND, OR, XOR | Logical Operations | | ADC, ADD, SUB, SBC | Arithmetic Additions/Substractions operations | | BCP | Bit Compare | | Short Instructions<br>Only | Function | |----------------------------|------------------------------| | CLR | Clear | | INC, DEC | Increment/Decrement | | TNZ | Test Negative or Zero | | CPL, NEG | 1 or 2 Complement | | BSET, BRES | Bit Operations | | BTJT, BTJF | Bit Test and Jump Operations | | SLL, SRL, SRA, RLC,<br>RRC | Shift and Rotate Operations | | SWAP | Swap Nibbles | | CALL, JP | Call or Jump subroutine | # 11.1.7 Relative mode (Direct, Indirect) This addressing mode is used to modify the PC register value, by adding an 8-bit signed offset to it. | Available Relative<br>Direct/Indirect<br>Instructions | Function | |-------------------------------------------------------|------------------| | JRxx | Conditional Jump | | CALLR | Call Relative | The relative addressing mode consists of two submodes: # Relative (Direct) The offset is following the opcode. # Relative (Indirect) The offset is defined in memory, which address follows the opcode. #### 11.2 INSTRUCTION GROUPS The ST7 family devices use an Instruction Set consisting of 63 instructions. The instructions may be subdivided into 13 main groups as illustrated in the following table: | Load and Transfer | LD | CLR | | | | | | | |----------------------------------|------|------|------|------|------|-------|-----|-----| | Stack operation | PUSH | POP | RSP | | | | | | | Increment/Decrement | INC | DEC | | | | | | | | Compare and Tests | СР | TNZ | ВСР | | | | | | | Logical operations | AND | OR | XOR | CPL | NEG | | | | | Bit Operation | BSET | BRES | | | | | | | | Conditional Bit Test and Branch | BTJT | BTJF | | | | | | | | Arithmetic operations | ADC | ADD | SUB | SBC | MUL | | | | | Shift and Rotates | SLL | SRL | SRA | RLC | RRC | SWAP | SLA | | | Unconditional Jump or Call | JRA | JRT | JRF | JP | CALL | CALLR | NOP | RET | | Conditional Branch | JRxx | | | | | | | | | Interruption management | TRAP | WFI | HALT | IRET | | | | | | Condition Code Flag modification | SIM | RIM | SCF | RCF | | | | | # Using a pre-byte The instructions are described with one to four opcodes. In order to extend the number of available opcodes for an 8-bit CPU (256 opcodes), three different prebyte opcodes are defined. These prebytes modify the meaning of the instruction they precede. The whole instruction becomes: PC-2 End of previous instruction PC-1 Prebyte PC opcode PC+1 Additional word (0 to 2) according to the number of bytes required to compute the effective address These prebytes enable instruction in Y as well as indirect addressing modes to be implemented. They precede the opcode of the instruction in X or the instruction using direct addressing mode. The prebytes are: PDY 90 Replace an X based instruction using immediate, direct, indexed, or inherent addressing mode by a Y one. PIX 92 Replace an instruction using direct, direct bit, or direct relative addressing mode to an instruction using the corresponding indirect addressing mode. It also changes an instruction using X indexed addressing mode to an instruction using indirect X indexed addressing mode. PIY 91 Replace an instruction using X indirect indexed addressing mode by a Y one. | Mnemo | Description | Function/Example | Dst | Src | |-------|----------------------------|------------------------|--------|-----| | ADC | Add with Carry | A = A + M + C | Α | М | | ADD | Addition | A = A + M | Α | М | | AND | Logical And | A = A . M | А | М | | ВСР | Bit compare A, Memory | tst (A . M) | Α | М | | BRES | Bit Reset | bres Byte, #3 | М | | | BSET | Bit Set | bset Byte, #3 | М | | | BTJF | Jump if bit is false (0) | btjf Byte, #3, Jmp1 | М | | | BTJT | Jump if bit is true (1) | btjt Byte, #3, Jmp1 | М | | | CALL | Call subroutine | | | | | CALLR | Call subroutine relative | | | | | CLR | Clear | | reg, M | | | СР | Arithmetic Compare | tst(Reg - M) | reg | М | | CPL | One Complement | A = FFH-A | reg, M | | | DEC | Decrement | dec Y | reg, M | | | HALT | Halt | | | | | IRET | Interrupt routine return | Pop CC, A, X, PC | | | | INC | Increment | inc X | reg, M | | | JP | Absolute Jump | jp [TBL.w] | | | | JRA | Jump relative always | | | | | JRT | Jump relative | | | | | JRF | Never jump | jrf * | | | | JRIH | Jump if Port B INT pin = 1 | (no Port B Interrupts) | | | | JRIL | Jump if Port B INT pin = 0 | (Port B interrupt) | | | | JRH | Jump if H = 1 | H = 1 ? | | | | JRNH | Jump if H = 0 | H = 0 ? | | | | JRM | Jump if I1:0 = 11 | I1:0 = 11 ? | | | | JRNM | Jump if I1:0 <> 11 | l1:0 <> 11 ? | | | | JRMI | Jump if N = 1 (minus) | N = 1 ? | | | | JRPL | Jump if N = 0 (plus) | N = 0 ? | | | | JREQ | Jump if Z = 1 (equal) | Z = 1 ? | | | | JRNE | Jump if Z = 0 (not equal) | Z = 0 ? | | | | JRC | Jump if C = 1 | C = 1 ? | | | | JRNC | Jump if C = 0 | C = 0 ? | | | | JRULT | Jump if C = 1 | Unsigned < | | | | JRUGE | Jump if C = 0 | Jmp if unsigned >= | | | | JRUGT | Jump if $(C + Z = 0)$ | Unsigned > | | | | 1 1 1 | | H | | Ν | Z | С | |-------|----------|---|----|-----|-----------------------------------------|---| | 1 | | Ы | | | | | | | | п | | N | Z | С | | 1 | <u> </u> | | | N | Z | | | | | | | Ν | Z | | | | | | | | | | | | | | | | | | | | | | | | | С | | | | | | | | С | | | | | | | | | | | | | | | | | | | | | | 0 | 1 | | | 1 | | | | N | Z | С | | | | | | Ν | Z | 1 | | | | | | N | Z | | | | 1 | | 0 | | | | | | I1 | Н | 10 | N | Z | С | | | | | | N | Z | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | 1 | 1 | 1 0 | 1 N N N N N N N N N N N N N N N N N N N | 1 | 47/ | Mnemo | Description | Function/Example | Dst | Src | 11 | Н | 10 | N | Z | С | |-------|------------------------|---------------------|---------|---------|----|---|----|---|---|---| | JRULE | Jump if $(C + Z = 1)$ | Unsigned <= | | | | | | | | | | LD | Load | dst <= src | reg, M | M, reg | | | | N | Z | | | MUL | Multiply | X,A = X * A | A, X, Y | X, Y, A | | 0 | | | | 0 | | NEG | Negate (2's compl) | neg \$10 | reg, M | | | | | N | Z | С | | NOP | No Operation | | | | | | | | | | | OR | OR operation | A = A + M | Α | М | | | | N | Z | | | POP | Dan from the Ctook | pop reg | reg | М | | | | | | | | POP | Pop from the Stack | pop CC | СС | М | I1 | Н | 10 | N | Z | С | | PUSH | Push onto the Stack | push Y | М | reg, CC | | | | | | | | RCF | Reset carry flag | C = 0 | | | | | | | | 0 | | RET | Subroutine Return | | | | | | | | | | | RIM | Enable Interrupts | I1:0 = 10 (level 0) | | | 1 | | 0 | | | | | RLC | Rotate left true C | C <= A <= C | reg, M | | | | | N | Z | С | | RRC | Rotate right true C | C => A => C | reg, M | | | | | N | Z | С | | RSP | Reset Stack Pointer | S = Max allowed | | | | | | | | | | SBC | Substract with Carry | A = A - M - C | А | М | | | | N | Z | С | | SCF | Set carry flag | C = 1 | | | | | | | | 1 | | SIM | Disable Interrupts | I1:0 = 11 (level 3) | | | 1 | | 1 | | | | | SLA | Shift left Arithmetic | C <= A <= 0 | reg, M | | | | | N | Z | С | | SLL | Shift left Logic | C <= A <= 0 | reg, M | | | | | N | Z | С | | SRL | Shift right Logic | 0 => A => C | reg, M | | | | | 0 | Z | С | | SRA | Shift right Arithmetic | A7 => A => C | reg, M | | | | | N | Z | С | | SUB | Substraction | A = A - M | А | М | | | | N | Z | С | | SWAP | SWAP nibbles | A7-A4 <=> A3-A0 | reg, M | | | | | N | Z | | | TNZ | Test for Neg & Zero | tnz lbl1 | | | | | | N | Z | | | TRAP | S/W trap | S/W interrupt | | | 1 | | 1 | | | | | WFI | Wait for Interrupt | | | | 1 | | 0 | | | | | XOR | Exclusive OR | A = A XOR M | А | М | | | | N | Z | | # 12 ELECTRICAL CHARACTERISTICS #### 12.1 PARAMETER CONDITIONS Unless otherwise specified, all voltages are referred to $V_{SS}$ . # 12.1.1 Minimum and Maximum Values Unless otherwise specified the minimum and maximum values are guaranteed in the worst conditions of ambient temperature, supply voltage and frequencies by tests in production on 100% of the devices with an ambient temperature at $T_A$ =25°C and $T_A$ = $T_A$ max (given by the selected temperature range). Data based on characterization results, design simulation and/or technology characteristics are indicated in the table footnotes and are not tested in production. Based on characterization, the minimum and maximum values refer to sample tests and represent the mean value plus or minus three times the standard deviation (mean $\pm 3\Sigma$ ). # 12.1.2 Typical Values Unless otherwise specified, typical data are based on T<sub>A</sub>=25°C, V<sub>DD</sub>=5V. They are given only as design guidelines and are not tested. ## 12.1.3 Typical Curves Unless otherwise specified, all typical curves are given only as design guidelines and are not tested. #### 12.1.4 Loading Capacitor The loading conditions used for pin parameter measurement are shown in Figure 52. Figure 52. Pin Loading Conditions # 12.1.5 Pin Input Voltage The input voltage measurement on a pin of the device is described in Figure 53. Figure 53. Pin Input Voltage #### 12.2 ABSOLUTE MAXIMUM RATINGS Stresses above those listed as "absolute maximum ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device under these condi- tions is not implied. Exposure to maximum rating conditions for extended periods may affect device reliability. ## 12.2.1 Voltage Characteristics | Symbol | Ratings | Maximum value | Unit | |----------------------------------------|-----------------------------------------------------|----------------------------------------------|--------------| | V <sub>DD</sub> - V <sub>SS</sub> | Supply voltage | 6.0 | | | V <sub>DDA</sub> - V <sub>SSA</sub> | Analog Reference Voltage | 6.0 | V | | V <sub>IN</sub> <sup>1) &amp; 2)</sup> | Input voltage on true open drain pin | V <sub>SS</sub> -0.3 to 6.0 | V | | VIN ' | Input voltage on any other pin | V <sub>SS</sub> -0.3 to V <sub>DD</sub> +0.3 | | | V <sub>ESD(HBM)</sub> | Electro-static discharge voltage (Human Body Model) | See "Absolute Electrica on page 107. | Sensitivity" | #### 12.2.2 Current Characteristics | Symbol | Ratings | Maximum value | Unit | |-------------------------------|-------------------------------------------------------------|---------------|------| | I <sub>VDD</sub> | Total current into V <sub>DD</sub> power lines (source) 3) | 80 | | | I <sub>VSS</sub> | Total current out of V <sub>SS</sub> ground lines (sink) 3) | 80 | | | | Output current sunk by any standard I/O and control pin | 25 | | | I <sub>IO</sub> | Output current sunk by any high sink I/O pin | 50 | | | | Output current source by any I/Os and control pin | - 25 | mA | | | Injected current on V <sub>PP</sub> pin | 75 | IIIA | | I <sub>INJ(PIN)</sub> 2) & 4) | Injected current on RESET pin | ± 5 | | | 'INJ(PIN) ' | Injected current on OSCIN and OSCOUT pins | ± 5 | | | | Injected current on any other pin 5) & 6) | ± 5 | | | Σl <sub>INJ(PIN)</sub> 2) | Total injected current (sum of all I/O and control pins) 5) | ± 20 | | #### Notes: - 1. Directly connecting the $\overline{\text{RESET}}$ and I/O pins to $V_{\text{DD}}$ or $V_{\text{SS}}$ could damage the device if an unintentional internal reset is generated or an unexpected change of the I/O configuration occurs (for example, due to a corrupted program counter). To guarantee safe operation, this connection has to be done through a pull-up or pull-down resistor (typical: $4.7 \text{k}\Omega$ for RESET, $10 \text{k}\Omega$ for I/Os). Unused I/O pins must be tied in the same way to $V_{\text{DD}}$ or $V_{\text{SS}}$ according to their reset configuration. - 2. When the current limitation is not possible, the $V_{IN}$ absolute maximum rating must be respected, otherwise refer to $I_{INJ(PIN)}$ specification. A positive injection is induced by $V_{IN} > V_{DD}$ while a negative injection is induced by $V_{IN} < V_{SS}$ . - All power (V<sub>DD</sub>) and ground (V<sub>SS</sub>) lines must always be connected to the external supply. - 4. Negative injection disturbs the analog performance of the device. In particular, it induces leakage currents throughout the device including the analog inputs. To avoid undesirable effects on the analog functions, care must be taken: - Analog input pins must have a negative injection less than 0.8 mA (assuming that the impedance of the analog voltage is lower than the specified limits) - Pure digital pins must have a negative injection less than 1.6mA. In addition, it is recommended to inject the current as far as possible from the analog input pins. - 5. When several inputs are submitted to a current injection, the maximum $\Sigma I_{\text{INJ(PIN)}}$ is the absolute sum of the positive and negative injected currents (instantaneous values). These results are based on characterisation with $\Sigma I_{\text{INJ(PIN)}}$ maximum current injection on four I/O port pins of the device. - 6. True open drain I/O port pins do not accept positive injection. # 12.2.3 Thermal Characteristics | Symbol | Ratings | Value | Unit | |------------------|------------------------------|-------------|------| | T <sub>STG</sub> | Storage temperature range | -65 to +150 | °C | | T <sub>J</sub> | Maximum junction temperature | 175 | °C | # 12.3 OPERATING CONDITIONS # 12.3.1 General Operating Conditions (standard voltage ROM and Flash devices) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------|--------------------------|-----------------|-----|-----------------|--------| | V <sub>DD</sub> | Operating Supply Voltage | f <sub>CPU</sub> = 8 MHz | 4 | 5 | 5.5 | | | $V_{DDA}$ | Analog reference voltage | | $V_{DD}$ | | $V_{DD}$ | | | V <sub>SSA</sub> | Analog reference voltage | | V <sub>SS</sub> | | V <sub>SS</sub> | | | f | Operating frequency | f <sub>OSC</sub> = 12MHz | | | 8 | MHz | | t <sub>CPU</sub> | Operating frequency | f <sub>OSC</sub> = 6MHz | | | 4 | IVITIZ | | T <sub>A</sub> | Ambient temperature range | | 0 | | 70 | °C | Figure 54. f<sub>CPU</sub> Versus V<sub>DD</sub> for standard voltage devices Table 26. General Operating Conditions (low voltage ROM devices, no USB, no ADC)) | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------|--------------------------|-----------------|-----|-----------------|------| | V <sub>DD</sub> | Operating Supply Voltage | f <sub>CPU</sub> = 4 MHz | 3 | 5 | 5.5 | | | V <sub>DDA</sub> | Analog reference voltage | | $V_{DD}$ | | V <sub>DD</sub> | | | V <sub>SSA</sub> | Analog reference voltage | | V <sub>SS</sub> | | V <sub>SS</sub> | | | f <sub>CPU</sub> | Operating frequency | f <sub>OSC</sub> = 6MHz | | | 4 | MHz | | T <sub>A</sub> | Ambient temperature range | | 0 | | 70 | °C | 47/ # **OPERATING CONDITIONS** (Cont'd) Figure 55. f<sub>CPU</sub> Versus V<sub>DD</sub> for low voltage devices # 12.3.2 Operating Conditions with Low Voltage Detector (LVD) Subject to general operating conditions for $V_{DD}$ , $f_{CPU}$ , and $T_A$ . Refer to Figure 15 on page 21. | Symbol | Parameter | Conditions | Min | Typ 1) | Max | Unit | |-------------------|-------------------------------------------------------|---------------------------------------|-------------------|-------------------|-------------------|------| | V <sub>IT+</sub> | Low Voltage Reset Threshold (V <sub>DD</sub> rising) | V <sub>DD</sub> Max. Variation 50V/ms | 3.6 | 3.8 | 3.95 | V | | V <sub>IT-</sub> | Low Voltage Reset Threshold (V <sub>DD</sub> falling) | V <sub>DD</sub> Max. Variation 50V/ms | 3.45 | 3.65 | 3.8 | V | | V <sub>hyst</sub> | Hysteresis (V <sub>IT+</sub> - V <sub>IT-</sub> ) | | 120 <sup>2)</sup> | 150 <sup>2)</sup> | 180 <sup>2)</sup> | mV | | Vt <sub>POR</sub> | V <sub>DD</sub> rise time rate <sup>3)</sup> | | 0.5 | | 50 | V/ms | # Notes: - 1. Not tested, guaranteed by design. - 2. Not tested in production, guaranteed by characterization. - 3. The V<sub>DD</sub> rise time rate condition is needed to insure a correct device power-on and LVD reset. Not tested in production. # 12.4 SUPPLY CURRENT CHARACTERISTICS The following current consumption specified for the ST7 functional operating modes over temperature range does not take into account the clock source current consumption. To get the total device consumption, the two current values must be added (except for HALT mode for which the clock is stopped). | Symbol | Parameter | Conditio | ns | Typ 1) | Max | Unit | |-----------------------------------|------------------------------------------|------------------------------------------------------------|--------------------------|--------------------|-----|------| | $\Delta I_{\text{DD}(\Delta Ta)}$ | Supply current variation vs. temperature | Constant V <sub>DD</sub> and f <sub>CPU</sub> | | | 10 | % | | | | I/Os in input mode. | f <sub>CPU</sub> = 4 MHz | 6 | 8 | | | | CPU RUN mode | USB transceiver and<br>LVD disabled | f <sub>CPU</sub> = 8 MHz | 8 | 14 | mA | | | | LVD enabled. USB in | f <sub>CPU</sub> = 4 MHz | 13 | 18 | mA | | | | Transmission <sup>2)</sup> | f <sub>CPU</sub> = 8 MHz | 15 | 24 | mA | | I <sub>DD</sub> | CPU WAIT mode <sup>2)</sup> | I/Os in input mode.<br>USB transceiver and<br>LVD disabled | f <sub>CPU</sub> = 8 MHz | 7 | 12 | mA | | | | LVD enabled. USB in<br>Transmission | f <sub>CPU</sub> = 8 MHz | 14 | 22 | mA | | | CPU HALT mode <sup>3)</sup> | with LVD <sup>4)</sup> | | 130 | 200 | μА | | | OI OTIALI IIIode | without LVD | | 30 | 50 | μΛ | | | USB Suspend mode <sup>4)</sup> | | | 130 | 200 | μΑ | | I <sub>DD(ADC)</sub> | ADC supply current when converting | f <sub>ADC</sub> =4M | Hz | 1000 <sup>2)</sup> | | μΑ | Note 1: Typical data are based on T<sub>A</sub>=25°C and not tested in production **Note 2:** Data based on design simulation, not tested in production. Note 3: USB Transceiver and ADC are powered down. Note 4: Low voltage reset function enabled. CPU in HALT mode. Current consumption of external pull-up (1.5Kohms to USBVCC) and pull-down (15Kohms to $V_{SSA}$ ) not included. Figure 56. Typ. $I_{DD}$ in RUN at 4 and 8 MHz $f_{CPU}$ Figure 57. Typ. $I_{DD}$ in WAIT at 4 and 8 MHz $f_{CPU}$ # 12.5 CLOCK AND TIMING CHARACTERISTICS Subject to general operating conditions for V<sub>DD</sub>, f<sub>CPU</sub>, and T<sub>A</sub>. # 12.5.1 General Timings | Symbol | Parameter | Conditions | Min | Typ <sup>1)</sup> | Max | Unit | |----------------------|-----------------------------------------------|------------------------|------|-------------------|------|------------------| | t | Instruction cycle time | f <sub>CPU</sub> =8MHz | 2 | 3 | 12 | t <sub>CPU</sub> | | <sup>t</sup> c(INST) | mstruction cycle time | ICPU-OMI 12 | 250 | 375 | 1500 | ns | | t | Interrupt reaction time <sup>2)</sup> | f <sub>CPU</sub> =8MHz | 10 | | 22 | t <sub>CPU</sub> | | τ <sub>ν(IT)</sub> | $t_{V(IT)} = \Delta t_{C(INST)} + 10 t_{CPU}$ | ICPU-OMI 12 | 1.25 | | 2.75 | μs | <sup>1.</sup> Data based on typical application software. # 12.5.2 CONTROL TIMING CHARACTERISTICS | CONTRO | L TIMINGS | | | | | | | |-------------------|-------------------------------------|--------------------------------|-------------------|--------------------|-------------------|------------------|--| | 0 | B | 0 1111 | | Value | | | | | Symbol | Parameter | Conditions | Min <sup>2)</sup> | Typ. <sup>2)</sup> | Max <sup>2)</sup> | Unit | | | f <sub>osc</sub> | Oscillator Frequency | | | | 12 | MHz | | | f <sub>CPU</sub> | Operating Frequency | | | | 8 | MHz | | | 4 | External RESET | | 1.5 | 1.5 | 4 | | | | t <sub>RL</sub> | Input pulse Width | | 1.5 | | | t <sub>CPU</sub> | | | t <sub>PORL</sub> | Internal Power Reset Duration | | 514 | | | t <sub>CPU</sub> | | | T <sub>RSTL</sub> | Reset Pin Output Pulse Width | | 10 | | | μs | | | 4 | Watahdag Tima aut | | 65536 | | 4194304 | t <sub>CPU</sub> | | | t <sub>WDG</sub> | Watchdog Time-out | $f_{cpu} = 8MHz$ | 8.192 | | 524.288 | ms | | | t <sub>OXOV</sub> | Crystal Oscillator<br>Start-up Time | | 20 | 30 | 40 | ms | | | t <sub>DDR</sub> | Power up rise time | from V <sub>DD</sub> = 0 to 4V | | | 100 | ms | | # Note 1: The minimum period $t_{\text{ILIL}}$ should not be less than the number of cycle times it takes to execute the interrupt service routine plus 21 cycles. #### Note 2: Not tested in production, guaranteed by design. <sup>2.</sup> Time measured between interrupt event and interrupt vector fetch. $\Delta t_{c(INST)}$ is the number of $t_{CPU}$ cycles needed to finish the current instruction execution. # **CLOCK AND TIMING CHARACTERISTICS** (Cont'd) # 12.5.3 External Clock Source | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------------------------|---------------------------------------|----------------------------------|---------------------|-----|-----------------|------| | V <sub>OSCINH</sub> | OSCIN input pin high level voltage | | 0.7xV <sub>DD</sub> | | $V_{DD}$ | V | | V <sub>OSCINL</sub> | OSCIN input pin low level voltage | | V <sub>SS</sub> | | $0.3xV_{ m DD}$ | V | | $t_{w(OSCINH)}$<br>$t_{w(OSCINL)}$ | OSCIN high or low time 1) | see Figure 58 | 15 | | | ns | | $t_{r(OSCIN)}$<br>$t_{f(OSCIN)}$ | OSCIN rise or fall time <sup>1)</sup> | | | | 15 | 113 | | IL | OSCx Input leakage current | $V_{SS} \leq V_{IN} \leq V_{DD}$ | | | ±1 | μΑ | Figure 58. Typical Application with an External Clock Source Figure 59. Typical Application with a Crystal Resonator # 12.6 MEMORY CHARACTERISTICS Subject to general operating conditions for $f_{\text{CPU}}$ , and $T_{\text{A}}$ unless otherwise specified. # 12.6.1 RAM and Hardware Registers | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------|------------------------|----------------------|-----|-----|-----|------| | $V_{RM}$ | Data retention mode 1) | HALT mode (or RESET) | 2.0 | | | ٧ | Note 1: Guaranteed by design. Not tested in production. # 12.6.2 FLASH Memory Operating Conditions: $f_{CPU} = 8 \text{ MHz}$ . | DUAL VOLTAGE FLASH MEMORY | | | | | | | |---------------------------|---------------------------------------------|---------------------------------------------|------|-----|------|--------| | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | | | | Read mode | | | 8 | | | f <sub>CPU</sub> | Operating Frequency | Write / Erase mode,<br>T <sub>A</sub> =25°C | | | 8 | MHz | | $V_{PP}$ | Programming Voltage | 4.0V <= V <sub>DD</sub> <= 5.5V | 11.4 | | 12.6 | V | | I <sub>PP</sub> | V <sub>PP</sub> Current | Write / Erase | | | 30 | mA | | t <sub>PROG</sub> | Byte Programming Time | | | 100 | 500 | μs | | t | Sector Erasing Time | T <sub>A</sub> =25°C | | 2 | 10 | sec | | t <sub>ERASE</sub> | Device Erasing Time | | | 5 | 10 | 360 | | t <sub>VPP</sub> | Internal V <sub>PP</sub> Stabilization Time | | | 10 | | μs | | t <sub>RET</sub> | Data Retention | T <sub>A</sub> ≤ 55°C | 20 | | | years | | N <sub>RW</sub> | Write Erase Cycles | T <sub>A</sub> =25°C | 100 | | | cycles | Figure 60. Two typical Applications with V<sub>PP</sub> Pin<sup>1)</sup> Note 1: When the ICP mode is not required by the application, $V_{PP}$ pin must be tied to $V_{SS}$ . #### 12.7 EMC CHARACTERISTICS Susceptibility tests are performed on a sample basis during product characterization. #### 12.7.1 Functional EMS (Electro Magnetic Susceptibility) Based on a simple running application on the product (toggling 2 LEDs through I/O ports), the product is stressed by two electro magnetic events until a failure occurs (indicated by the LEDs). - ESD: Electro-Static Discharge (positive and negative) is applied on all pins of the device until a functional disturbance occurs. This test conforms with the IEC 1000-4-2 standard. - FTB: A Burst of Fast Transient voltage (positive and negative) is applied to V<sub>DD</sub> and V<sub>SS</sub> through a 100pF capacitor, until a functional disturbance occurs. This test conforms with the IEC 1000-4-4 standard. A device reset allows normal operations to be resumed. | Symbol | Parameter | Conditions | Neg 1) | Pos 1) | Unit | |-------------------|------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------|--------|--------|------| | V <sub>FESD</sub> | Voltage limits to be applied on any I/O pin to induce a functional disturbance | $V_{DD}$ =5V, $T_A$ =+25°C, $f_{OSC}$ =8MHz conforms to IEC 1000-4-2 | 0.7 | 1 | | | V <sub>FFTB</sub> | Fast transient voltage burst limits to be applied through 100pF on V <sub>DD</sub> and V <sub>DD</sub> pins to induce a functional disturbance | V <sub>DD</sub> =5V, T <sub>A</sub> =+25°C, f <sub>OSC</sub> =8MHz conforms to IEC 1000-4-4 | 2 | 2 | kV | #### Notes: 1. Data based on characterization results, not tested in production. # **EMC CHARACTERISTICS (Cont'd)** # 12.7.2 Absolute Electrical Sensitivity Based on three different tests (ESD, LU and DLU) using specific measurement methods, the product is stressed in order to determine its performance in terms of electrical sensitivity. For more details, refer to the AN1181 ST7 application note. ## 12.7.2.1 Electro-Static Discharge (ESD) Electro-Static Discharges (1 positive then 1 negative pulse separated by 1 second) are applied to the pins of each sample according to each pin combination. The sample size depends of the number of supply pins of the device (3 parts\*(n+1) supply pin). The Human Body Model is simulated. This test conforms to the JESD22-A114A standard. See Figure 61 and the following test sequences. # **Human Body Model Test Sequence** - C<sub>L</sub> is loaded through S1 by the HV pulse generator. - S1 switches position from generator to R. - A discharge from C<sub>L</sub> through R (body resistance) to the ST7 occurs. - S2 must be closed 10 to 100ms after the pulse delivery period to ensure the ST7 is not left in charge state. S2 must be opened at least 10ms prior to the delivery of the next pulse. # 12.7.2.2 Designing hardened software to avoid noise problems EMC characterization and optimization are performed at component level with a typical application environment and simplified MCU software. It should be noted that good EMC performance is highly dependent on the user application and the software in particular. Therefore it is recommended that the user applies EMC software optimization and prequalification tests in relation with the EMC level requested for his application. #### Software recommendations: The software flowchart must include the management of runaway conditions such as: - Corrupted program counter - Unexpected reset - Critical Data corruption (control registers...) ## Prequalification trials: Most of the common failures (unexpected reset and program counter corruption) can be reproduced by manually forcing a low state on the RE-SET pin or the Oscillator pins for 1 second. To complete these trials, ESD stress can be applied directly on the device, over the range of specification values. When unexpected behaviour is detected, the sofware can be hardened to prevent unrecoverable errors occurring (see application note AN1015). # **Absolute Maximum Ratings** | Symbol | Ratings | Conditions | Maximum value 1) | Unit | |-----------------------|-----------------------------------------------------|-----------------------|------------------|------| | V <sub>ESD(HBM)</sub> | Electro-static discharge voltage (Human Body Model) | T <sub>A</sub> =+25°C | 2000 | V | Figure 61. Typical Equivalent ESD Circuits #### Notes: 1. Data based on characterization results, not tested in production. # **EMC CHARACTERISTICS** (Cont'd) # 12.7.2.3 Static and Dynamic Latch-Up - LU: 3 complementary static tests are required on 10 parts to assess the latch-up performance. A supply overvoltage (applied to each power supply pin), a current injection (applied to each input, output and configurable I/O pin) and a power supply switch sequence are performed on each sample. This test conforms to the EIA/ JESD 78 IC latch-up standard. For more details, refer to the AN1181 ST7 application note. - DLU: Electro-Static Discharges (one positive then one negative test) are applied to each pin of 3 samples when the micro is running to assess the latch-up performance in dynamic mode. Power supplies are set to the typical values, the oscillator is connected as near as possible to the pins of the micro and the component is put in reset mode. This test conforms to the IEC1000-4-2 and SAEJ1752/3 standards and is described in Figure 62. For more details, refer to the AN1181 ST7 application note. #### **Electrical Sensitivities** | Symbol | Parameter | Conditions | Class 1) | |--------|------------------------|-----------------------------------------------|----------| | LU | Static latch-up class | T <sub>A</sub> =+25°C | А | | DLU | Dynamic latch-up class | $V_{DD}$ =5.5V, $f_{OSC}$ =4MHz, $T_A$ =+25°C | А | Figure 62. Simplified Diagram of the ESD Generator for DLU ### Notes: - 1. Class description: A Class is an STMicroelectronics internal specification. All its limits are higher than the JEDEC specifications, that means when a device belongs to Class A it exceeds the JEDEC standard. B Class strictly covers all the JEDEC criteria (international standard). - 2. Schaffner NSG435 with a pointed test finger. #### **EMC CHARACTERISTICS** (Cont'd) #### 12.7.3 ESD Pin Protection Strategy To protect an integrated circuit against Electro-Static Discharge the stress must be controlled to prevent degradation or destruction of the circuit elements. The stress generally affects the circuit elements which are connected to the pads but can also affect the internal devices when the supply pads receive the stress. The elements to be protected must not receive excessive current, voltage or heating within their structure. An ESD network combines the different input and output ESD protections. This network works, by allowing safe discharge paths for the pins subjected to ESD stress. Two critical ESD stress cases are presented in Figure 63 and Figure 64 for standard pins and in Figure 65 and Figure 66 for true open drain pins. #### Standard Pin Protection To protect the output structure the following elements are added: - A diode to V<sub>DD</sub> (3a) and a diode from V<sub>SS</sub> (3b) - A protection device between V<sub>DD</sub> and V<sub>SS</sub> (4) To protect the input structure the following elements are added: - A resistor in series with the pad (1) - A diode to V<sub>DD</sub> (2a) and a diode from V<sub>SS</sub> (2b) - A protection device between V<sub>DD</sub> and V<sub>SS</sub> (4) Figure 63. Positive Stress on a Standard Pad vs. V<sub>SS</sub> Figure 64. Negative Stress on a Standard Pad vs. V<sub>DD</sub> #### **EMC CHARACTERISTICS** (Cont'd) #### **True Open Drain Pin Protection** The centralized protection (4) is not involved in the discharge of the ESD stresses applied to true open drain pads due to the fact that a P-Buffer and diode to $V_{DD}$ are not implemented. An additional local protection between the pad and $V_{SS}$ (5a & 5b) is implemented to completely absorb the positive ESD discharge. #### **Multisupply Configuration** When several types of ground ( $V_{SS}$ , $V_{SSA}$ , ...) and power supply ( $V_{DD}$ , $V_{DDA}$ , ...) are available for any reason (better noise immunity...), the structure shown in Figure 67 is implemented to protect the device against ESD. Figure 65. Positive Stress on a True Open Drain Pad vs. V<sub>SS</sub> Figure 66. Negative Stress on a True Open Drain Pad vs. V<sub>DD</sub> Figure 67. Multisupply Configuration 47/ #### 12.8 I/O PORT PIN CHARACTERISTICS #### 12.8.1 General Characteristics Subject to general operating conditions for V<sub>DD</sub>, f<sub>CPU</sub>, and T<sub>A</sub> unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ <sup>1)</sup> | Max | Unit | |-----------------------|------------------------------------------|--------------------------------------------------------------|----------------------------------|-----------------|-------------------|--------------|------------------| | V <sub>IL</sub> | Input low level voltage | | | | | $0.3xV_{DD}$ | V | | V <sub>IH</sub> | Input high level voltage | ( | | $0.7xV_{DD}$ | | | V | | V | Input voltage | True Open D | True Open Drain I/O pins | | | 6.0 | V | | V <sub>IN</sub> | Input voitage | Other I/O pir | ns | V <sub>SS</sub> | | $V_{DD}$ | V | | V <sub>hys</sub> | Schmitt trigger voltage hysteresis | | | | 400 | | mV | | ΙL | Input leakage current | V <sub>SS</sub> $\leq$ V <sub>IN</sub> $\leq$ V <sub>E</sub> | $V_{SS} \leq V_{IN} \leq V_{DD}$ | | | ±1 | ^ | | I <sub>S</sub> | Static current consumption <sup>2)</sup> | Floating inpu | ıt mode | | | 200 | μΑ | | R <sub>PU</sub> | Weak pull-up equivalent resistor 3) | V <sub>IN</sub> =V <sub>SS</sub> | V <sub>DD</sub> =5V | 50 | 80 | 150 | kΩ | | C <sub>IO</sub> | I/O pin capacitance | | | | 5 | | pF | | t <sub>f(IO)out</sub> | Output high to low level fall time | C <sub>L</sub> =50pF | | | 25 | | ns | | t <sub>r(IO)out</sub> | Output low to high level rise time | Between 10% and 90% | | | 25 | | 115 | | t <sub>w(IT)in</sub> | External interrupt pulse time 4) | | | 1 | | | t <sub>CPU</sub> | Figure 68. Two typical Applications with unused I/O Pin Figure 69. Typical I<sub>PU</sub> vs. V<sub>DD</sub> with V<sub>IN</sub>=V<sub>SS</sub> Figure 70. Typical R<sub>PU</sub> vs. V<sub>DD</sub> with V<sub>IN</sub>=V<sub>SS</sub> - 1. Unless otherwise specified, typical data are based on $T_A$ =25°C and $V_{DD}$ =5V, not tested in production. - 2. Configuration not recommended, all unused pins must be kept at a fixed voltage: using the output mode of the I/O for example or an external pull-up or pull-down resistor (see Figure 68). Data based on design simulation and/or technology characteristics, not tested in production. - 3. The R<sub>PU</sub> pull-up equivalent resistor is based on a resistive transistor (corresponding I<sub>PU</sub> current characteristics described in Figure 69). This data is based on characterization results. - 4. To generate an external interrupt, a minimum pulse width has to be applied on an I/O port pin configured as an external interrupt source. ## I/O PORT PIN CHARACTERISTICS (Cont'd) ## 12.8.2 Output Driving Current Subject to general operating condition for V<sub>DD</sub>, f<sub>CPU</sub>, and T<sub>A</sub> unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Max | Unit | |-------------------------------|------------------------------------------------------------|---------------------|------------------------|----------------------|-----|------| | | Output low level voltage for a standard I/O pin | | I <sub>IO</sub> =+5mA | | 1.3 | | | V <sub>OL</sub> 1) | when up to 8 pins are sunk at same time (see Figure 71) | | I <sub>IO</sub> =+2mA | | 0.4 | | | VOL / | Output low level voltage for a high sink I/O pin | -5V | I <sub>IO</sub> =+20mA | | 1.3 | ., | | | when up to4 pins are sunk at same time (see Figure 72) | V <sub>DD</sub> =5V | I <sub>IO</sub> =+8mA | | 0.4 | V | | v 2) | Output high level voltage for an I/O pin | | I <sub>IO</sub> =-5mA | V <sub>DD</sub> -2.0 | | | | V <sub>OH</sub> <sup>2)</sup> | when up to 8 pins are sourced at same time (see Figure 73) | | I <sub>IO</sub> =-2mA | V <sub>DD</sub> -0.8 | | | Figure 71. Typ. V<sub>OL</sub> at V<sub>DD</sub>=5V (std. port) Figure 73. Typ. V<sub>DD</sub>-V<sub>OH</sub> at V<sub>DD</sub>=5V (std. port) Figure 72. Typ. V<sub>OL</sub> at V<sub>DD</sub>=5V (high-sink) Figure 74. Typ. V<sub>DD</sub>-V<sub>OH</sub> at V<sub>DD</sub>=5V (high-sink) - 1. The $I_{IO}$ current sunk must always respect the absolute maximum rating specified in Section 12.2 and the sum of $I_{IO}$ (I/O ports and control pins) must not exceed $I_{VSS}$ . - 2. The $I_{IO}$ current sourced must always respect the absolute maximum rating specified in Section 12.2 and the sum of $I_{IO}$ (I/O ports and control pins) must not exceed $I_{VDD}$ . True open drain I/O pins does not have $V_{OH}$ . ## I/O PORT PIN CHARACTERISTICS (Cont'd) Figure 75. Typical $V_{OL}$ vs. $V_{DD}$ (standard port) Figure 76. Typical $V_{OL}$ vs. $V_{DD}$ (high-sink port) Figure 77. Typical $V_{DD}$ - $V_{OH}$ vs. $V_{DD}$ (standard port) #### I/O PORT PIN CHARACTERISTICS (Cont'd) Figure 78. Typical V<sub>DD</sub>-V<sub>OH</sub> vs. V<sub>DD</sub> (high sink port) #### 12.9 CONTROL PIN CHARACTERISTICS ## 12.9.1 Asynchronous RESET Pin Subject to general operating conditions for $V_{DD}$ , $f_{CP\ddot{U}}$ , and $T_A$ unless otherwise specified. | Symbol | Parameter | Conditions | | Min | Typ <sup>1)</sup> | Max | Unit | |-------------------------|----------------------------------------------|----------------------------------|----------------------|---------------------|-------------------|---------------------|----------------------| | V <sub>IH</sub> | Input High Level Voltage | | | 0.7xV <sub>DD</sub> | | $V_{DD}$ | V | | V <sub>IL</sub> | Input Low Voltage | | | V <sub>SS</sub> | | 0.3xV <sub>DD</sub> | V | | V <sub>hys</sub> | Schmitt trigger voltage hysteresis 3) | | | | 400 | | mV | | V <sub>OL</sub> | Output low level voltage 4) | V <sub>DD</sub> =5V | I <sub>IO</sub> =5mA | | | 1 | V | | VOL | (see Figure 80, Figure 81) | v DD-3 v | I <sub>IO</sub> =2mA | | | 0.4 | ] | | R <sub>ON</sub> | Weak pull-up equivalent resistor 5) | V <sub>IN</sub> =V <sub>SS</sub> | | 80 | 160 | 280 | kΩ | | t <sub>w(RSTL)out</sub> | Generated reset pulse duration | External | | | 6 | | 1/f <sub>SFOSC</sub> | | W(NOTE)out | | internal re | eset sources | | 30 | | μs | | t <sub>h(RSTL)in</sub> | External reset pulse hold time <sup>6)</sup> | | | 10 | | | μs | - 1. Unless otherwise specified, typical data are based on T<sub>A</sub>=25°C and V<sub>DD</sub>=5V, not tested in production. - 2. Data based on characterization results, not tested in production. - 3. Hysteresis voltage between Schmitt trigger switching levels. Based on characterization results, not tested. - 4. The $I_{IO}$ current sunk must always respect the absolute maximum rating specified in Section 12.2 and the sum of $I_{IO}$ (I/O ports and control pins) must not exceed $I_{VSS}$ . - 5. The $R_{ON}$ pull-up equivalent resistor is based on a resistive transistor (corresponding $I_{ON}$ current characteristics described in Figure 79). This data is based on characterization results, not tested in production. - 6. To guarantee the reset of the device, a minimum pulse has to be applied to $\overline{\text{RESET}}$ pin. All short pulses applied on $\overline{\text{RESET}}$ pin with a duration below $t_{h(RSTL)in}$ can be ignored. ## CONTROL PIN CHARACTERISTICS (Cont'd) Figure 79. Typical $I_{ON}$ vs. $V_{DD}$ with $V_{IN}=V_{SS}$ Figure 81. Typical $V_{OL}$ vs. $V_{DD}$ (RESET) ## 12.10 TIMER PERIPHERAL CHARACTERISTICS Subject to general operating conditions for $\rm V_{DD}, \rm f_{CPU},$ and $\rm T_A$ unless otherwise specified. Refer to I/O port characteristics for more details on the input/output alternate function characteristics (output compare, input capture, external clock, PWM output...). ## 12.10.1 8-Bit PWM-ART Auto-Reload Timer | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |-----------------------|------------------------------|---------------------------------|-----|-----|---------------------|------------------| | t | PWM resolution time | | 1 | | | t <sub>CPU</sub> | | <sup>l</sup> res(PWM) | 1 WW resolution time | f <sub>CPU</sub> =8MHz | 125 | | | ns | | f <sub>EXT</sub> | ART external clock frequency | | 0 | | f <sub>CPU</sub> /2 | MHz | | $f_{PWM}$ | PWM repetition rate | | 0 | | f <sub>CPU</sub> /2 | IVII IZ | | Res <sub>PWM</sub> | PWM resolution | | | | 8 | bit | | Vos | PWM/DAC output step voltage | V <sub>DD</sub> =5V, Res=8-bits | | 20 | | mV | #### 12.11 COMMUNICATION INTERFACE CHARACTERISTICS #### 12.11.1 USB - Universal Bus Interface (Operating conditions $T_A = 0$ to +70°C, $V_{DD} = 4.0$ to 5.25V unless otherwise specified) | USB DC Electrical Characteristics | | | | | | | |-----------------------------------|--------|-----------------------------------|-------------------|-------------------|------|--| | Parameter | Symbol | Conditions | Min. | Max. | Unit | | | Differential Input Sensitivity | VDI | I(D+, D-) | 0.2 <sup>3)</sup> | | V | | | Differential Common Mode Range | VCM | Includes VDI range | 0.8 <sup>3)</sup> | 2.5 <sup>3)</sup> | V | | | Single Ended Receiver Threshold | VSE | | 0.8 <sup>3)</sup> | 2.0 <sup>3)</sup> | V | | | Static Output Low | VOL | RL of 1.5K ohms to 3.6v | | 0.3 | V | | | Static Output High | VOH | RL of 15K ohms to V <sub>SS</sub> | 2.8 | 3.6 | V | | | USBVCC: voltage level 4) | USBV | V <sub>DD</sub> =5V | 3.00 | 3.60 | V | | Note 1: RL is the load connected on the USB drivers. Note 2: All the voltages are measured from the local ground potential. Note 3: Not tested in production, guaranteed by design. **Note 4:** To improve EMC performance (noise immunity), it is recommended to connect a 100nF capacitor to the USBVCC pin. Figure 82. USB: Data Signal Rise and Fall Time Table 27. USB: Low-speed Electrical Characteristics | Parameter | Symbol | Conditions | Min | Max | Unit | |------------------------------------|--------|-------------------|-----|-----|------| | Driver characteristics: | | | | | | | Rise time | tr | Note 1,CL=50 pF | 75 | | ns | | | | Note 1, CL=600 pF | | 300 | ns | | Fall Time | tf | Note 1, CL=50 pF | 75 | | ns | | | | Note 1, CL=600 pF | | 300 | ns | | Rise/ Fall Time matching | trfm | tr/tf | 80 | 120 | % | | Output signal Crossover<br>Voltage | VCRS | | 1.3 | 2.0 | V | **Note** 1: Measured from 10% to 90% of the data signal. For more detailed informations, please refer to Chapter 7 (Electrical) of the USB specification (version 1.1). ## **COMMUNICATION INTERFACE CHARACTERISTICS (Cont'd)** #### 12.11.2 SPI - Serial Peripheral Interface Subject to general operating condition for $V_{DD},\,f_{CPU},$ and $T_A$ unless otherwise specified. Refer to I/O port characteristics for more details on the input/output alternate function characteristics (SS, SCK, MOSI, MISO). | Symbol | Parameter | Conditions | Min | Max | Unit | |--------------------------------------------|------------------------------|--------------------------------|---------------------------------|--------------------------|------------------| | f <sub>SCK</sub> | SPI clock frequency | Master f <sub>CPU</sub> =8MHz | f <sub>CPU</sub> /128<br>0.0625 | f <sub>CPU</sub> /4<br>2 | MHz | | 1/t <sub>c(SCK)</sub> | OF LOOK Hequency | Slave f <sub>CPU</sub> =8MHz | 0 | f <sub>CPU</sub> /2<br>4 | IVII IZ | | $t_{r(SCK)} \ t_{f(SCK)}$ | SPI clock rise and fall time | | see I/O p | oort pin de | scription | | t <sub>su(SS)</sub> | SS setup time | Slave | 120 | | | | t <sub>h(SS)</sub> | SS hold time | Slave | 120 | | | | t <sub>w(SCKH)</sub> | SCK high and low time | Master<br>Slave | 100<br>90 | | | | t <sub>su(MI)</sub><br>t <sub>su(SI)</sub> | Data input setup time | Master<br>Slave | 100<br>100 | | | | t <sub>h(MI)</sub><br>t <sub>h(SI)</sub> | Data input hold time | Master<br>Slave | 100<br>100 | | ns | | t <sub>a(SO)</sub> | Data output access time | Slave | 0 | 120 | | | t <sub>dis(SO)</sub> | Data output disable time | Slave | | 240 | | | t <sub>v(SO)</sub> | Data output valid time | Slave (after enable adds) | | 120 | | | t <sub>h(SO)</sub> | Data output hold time | - Slave (after enable edge) | 0 | | | | t <sub>v(MO)</sub> | Data output valid time | Master (before capture edge) | 0.25 | | t | | t <sub>h(MO)</sub> | Data output hold time | iviaster (before capture edge) | 0.25 | | t <sub>CPU</sub> | Figure 83. SPI Slave Timing Diagram with CPHA=0 3) - 1. Data based on design simulation and/or characterisation results, not tested in production. - 2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends on the I/O port configuration. - 3. Measurement points are done at CMOS levels: 0.3xV<sub>DD</sub> and 0.7xV<sub>DD</sub>. ## **COMMUNICATION INTERFACE CHARACTERISTICS (Cont'd)** Figure 84. SPI Slave Timing Diagram with CPHA=11) Figure 85. SPI Master Timing Diagram 1) - 1. Measurement points are done at CMOS levels: 0.3xV<sub>DD</sub> and 0.7xV<sub>DD</sub>. - 2. When no communication is on-going the data output line of the SPI (MOSI in master mode, MISO in slave mode) has its alternate function capability released. In this case, the pin status depends of the I/O port configuration. ## 12.12 10-BIT ADC CHARACTERISTICS Subject to general operating conditions for V<sub>DD</sub> f<sub>CPU</sub>, and T<sub>A</sub> unless otherwise specified | Symbol | Parameter | Conditions | Min | Typ <sup>1)</sup> | Max | Unit | |------------------|--------------------------------------------|------------------------|-----------|-------------------|-----------------------------|--------------------| | f <sub>ADC</sub> | ADC clock frequency | | 0.4 | | 4 | MHz | | V <sub>AIN</sub> | Conversion voltage range 2) | | $V_{SSA}$ | | $V_{DDA}$ | V | | R <sub>AIN</sub> | External input impedance | | | | see | kΩ | | C <sub>AIN</sub> | External capacitor on analog input | | | | Figure 86<br>and | pF | | f <sub>AIN</sub> | Variation frequency of analog input signal | | | | Figure 87 <sup>3)4)5)</sup> | Hz | | C <sub>ADC</sub> | Internal sample and hold capacitor | | | 6 | | pF | | + | Conversion time | f <sub>ADC</sub> =4MHz | | 28 | · | μs | | tCONV | Conversion time | | | 112 | | 1/f <sub>ADC</sub> | Figure 86. R<sub>AIN</sub> max. vs f<sub>ADC</sub> with C<sub>AIN</sub>=0pF<sup>4)</sup> Figure 87. Recommended C<sub>AIN</sub>/R<sub>AIN</sub> values<sup>5)</sup> Figure 88. Typical Application with ADC - 1. Unless otherwise specified, typical data are based on $T_A=25^{\circ}C$ and $V_{DD}-V_{SS}=5V$ . They are given only as design guidelines and are not tested. - 2. When $V_{DDA}$ and $V_{SSA}$ pins are not available on the pinout, the ADC refers to $V_{DD}$ and $V_{SS}$ . - 3. Any added external serial resistor will downgrade the ADC accuracy (especially for resistance greater than $10k\Omega$ ). Data based on characterization results, not tested in production. - 4. $C_{PARASITIC}$ represents the capacitance of the PCB (dependent on soldering and PCB layout quality) plus the pad capacitance (3pF). A high $C_{PARASITIC}$ value will downgrade conversion accuracy. To remedy this, $f_{ADC}$ should be reduced. - 5. This graph shows that depending on the input signal variation ( $f_{AIN}$ ), $C_{AIN}$ can be increased for stabilization and to allow the use of a larger serial resistor ( $R_{AIN}$ ). It is valid for all $f_{ADC}$ frequencies $\leq 4$ MHz. #### **ADC CHARACTERISTICS** (Cont'd) # 12.12.0.1 Analog Power Supply and Reference Pins Depending on the MCU pin count, the package may feature separate $V_{DDA}$ and $V_{SSA}$ analog power supply pins. These pins supply power to the A/D converter cell and function as the high and low reference voltages for the conversion. In smaller packages $V_{DDA}$ and $V_{SSA}$ pins are not available and the analog supply and reference pads are internally bonded to the $V_{DD}$ and $V_{SS}$ pins. Separation of the digital and analog power pins allow board designers to improve A/D performance. Conversion accuracy can be impacted by voltage drops and noise in the event of heavily loaded or badly decoupled power supply lines (see Section 10.7.3.2 PCB Design Guidelines). ## 12.12.0.2 General PCB Design Guidelines To obtain best results, some general design and layout rules should be followed when designing the application PCB to shield the the noise-sensitive, analog physical interface from noise-generating CMOS logic signals. - Use separate digital and analog planes. The analog ground plane should be connected to the digital ground plane via a single point on the PCB. - Filter power to the analog power planes. The best solution is to connect capacitors, with good - high frequency characteristics, between the power and ground lines, placing $0.1\mu F$ and 10pF capacitors as close as possible to the ST7 power supply pins and a $10\mu F$ capacitor close to the power source (see Figure 89). - The analog and digital power supplies should be connected in a star nework. Do not use a resistor, as V<sub>DDA</sub> is used as a reference voltage by the A/D converter and any resistance would cause a voltage drop and a loss of accuracy. - Properly place components and route the signal traces on the PCB to shield the analog inputs. Analog signals paths should run over the analog ground plane and be as short as possible. Isolate analog signals from digital signals that may switch while the analog inputs are being sampled by the A/D converter. Do not toggle digital outputs on the same I/O port as the A/D input being converted. # 12.12.0.3 Specific Application Design Guidelines - When a USB transmission is taking place during A/D conversion, the noise caused on the analog power supply by the USB transmission may result in a loss of ADC accuracy. - If the USB is used to supply power to the application, this causes noise which may result in a loss of ADC accuracy. Figure 89. Power Supply Filtering #### **ADC CHARACTERISTICS** (Cont'd) ## ADC Accuracy with $f_{CPU}$ =8 MHz, $f_{ADC}$ =4 MHz $R_{AIN}$ < 10k $\Omega$ | Symbol | Parameter | Conditions | Тур | Max | Unit | |----------------|------------------------------|---------------------------|-------------------|-----------------|------| | E <sub>T</sub> | Total unadjusted error | | 3 <sup>1)</sup> | | | | E <sub>O</sub> | Offset error | | 1 <sup>1)</sup> | 2 <sup>1)</sup> | | | E <sub>G</sub> | Gain Error | V <sub>DD</sub> = 4V-5.5V | 0.7 1) | 2 <sup>1)</sup> | LSB | | E <sub>D</sub> | Differential linearity error | | 1.3 <sup>1)</sup> | 2 <sup>1)</sup> | | | E <sub>L</sub> | Integral linearity error | | 2.9 <sup>1)</sup> | 5 <sup>1)</sup> | | Figure 90. ADC Accuracy Characteristics ### Notes: 1) Not tested in production, guaranteed by characterization. 2) ADC Accuracy vs. Negative Injection Current: Injecting negative current on any of the analog input pins significantly reduces the accuracy of the conversion being performed on another analog input. For $I_{INJ}$ =0.8mA, the typical leakage induced inside the die is 1.6µA and the effect on the ADC accuracy is a loss of 4 LSB for each 10K $\Omega$ increase of the external analog source impedance. It is recommended to add a Schottky diode (pin to ground) to analog pins which may potentially inject negative current. Any positive injection current within the limits specified for $I_{INJ(PIN)}$ and $\Sigma I_{INJ(PIN)}$ in Section 12.8 does not affect the ADC accuracy. 47/ ## 13 PACKAGE CHARACTERISTICS #### 13.1 PACKAGE MECHANICAL DATA Figure 91. 44-Pin Thin Quad Flat Package Figure 92. 42-Pin Shrink Plastic Dual In-Line Package, 600-mil Width Figure 93. 34-Pin Plastic Small Outline Package Figure 95. 20-Pin Plastic Small Outline Package, 300-mil Width Figure 96. 20-Pin Plastic Dual In-Line Package, 300-mil Width ## 14 DEVICE CONFIGURATION AND ORDERING INFORMATION Each device is available for production in user programmable versions (FLASH) as well as in factory coded versions (ROM/FASTROM). ST7262 devices are ROM versions. ST72P62 devices are Factory Advanced Service Technique ROM (FASTROM) versions: they are factory-programmed HDFlash devices. ST72F62 FLASH devices are shipped to customers with a default content (FFh), while FASTROM factory coded parts contain the code supplied by the customer. This implies that FLASH devices have to be configured by the customer using the Option Byte while the ROM devices are factory-configured. #### 14.1 OPTION BYTE The Option Byte allows the hardware configuration of the microcontroller to be selected. The Option Byte has no address in the memory map and can be accessed only in programming mode using a standard ST7 programming tool. The default content of the FLASH is fixed to FFh. This means that all the options have "1" as their default value. In FASTROM devices, the Option Byte is fixed in hardware by the FASTROM code. | 7 | | | | | | | 0 | |---|---|-----------|------|-----|---|-------------|-----------| | - | - | WDG<br>SW | NEST | LVD | - | OSC<br>12/6 | FMP_<br>R | Bits 7:6 = Reserved. Bit 5 = **WDGSW** *Hardware or software watchdog* This option bit selects the watchdog type. 0: Hardware enabled 1: Software enabled Bit 4 = NEST This option bit selects the nested interrupts feature 0: Nested interrupt feature disabled 1: Nested interrupt feature enabled Bit 3 = LVD Low Voltage Detector selection This option bit selects the LVD. 0: LVD enabled 1: LVD disabled **Note:** The LVD must be disabled in low voltage devices. Bit 2= Reserved. Bit 1 = **OSC12/6** Oscillator selection This option bit selects the clock divider used to drive the USB interface at 6MHz. 0: 6 MHz oscillator (no divider for USB) 1: 12 Mhz oscillator (2 divider for USB) **Note:** The 6 MHz oscillator is mandatory in low voltage devices. Bit 0 = FMP R Memory Readout Protection This option bit allows the protection of the software contents against piracy (program or data). When the protection is activated, read/write access is prevented by hardware. If the protection is deactivated, the memory is erased first and the device can be reprogrammed. Refer to the ST7 Flash Programming Reference Manual and section 4.3.1 on page 14 for more details. 0: Read-out protection enabled 1: Read-out protection disabled ## 14.2 DEVICE ORDERING INFORMATION AND TRANSFER OF CUSTOMER CODE Customer code is made up of the ROM/FAS-TROM contents and the list of the selected options (if any). The ROM or FASTROM contents are to be sent on diskette, or by electronic means, with the hexadecimal file in .S19 format generated by the development tool. All unused bytes must be set to FFh. The selected options are communicated to STMicroelectronics using the correctly completed OP-TION LIST appended. Refer to application note AN1635 for information on the counter listing returned by ST after code has been transferred. The STMicroelectronics Sales Organization will be pleased to provide detailed information on contractual points. ## **DEVICE CONFIGURATION AND ORDERING INFORMATION (Cont'd)** Table 28. Supported part numbers | Part Number | Program Memory (Bytes) | RAM (Bytes) | Package | Voltage Range | | |--------------|------------------------|-------------|---------|---------------|--| | ST72F623F2B1 | | | PDIP20 | | | | ST72F623F2M1 | 8K FLASH | 384 | SO20 | | | | ST72F622K2B1 | — OK FLASH | 364 | PDIP32 | | | | ST72F622L2M1 | | | SO34 | | | | ST72F621K4B1 | 16K FLASH | 768 | PDIP32 | | | | ST72F621L4M1 | - TOK PLASH | 700 | SO34 | Ctondord | | | ST72F621J2B1 | OK ELACIT | 204 | PDIP42 | Standard | | | ST72F621J2T1 | 8K FLASH | 384 | TQFP44 | | | | ST72F621J4B1 | 16K FLASH | 768 | PDIP42 | | | | ST72F621J4T1 | - TON PLASH | 700 | TQFP44 | | | | ST72623F2B1 | | | PDIP20 | | | | ST72623F2M1 | | | SO20 | | | | ST72623F2M1L | OK DOM | 204 | SO20 | Low | | | ST72622K2B1 | 8K ROM | 384 | PDIP32 | Standard | | | ST72622L2M1 | | | SO34 | Stariuaru | | | ST72622L2M1L | | | SO34 | Low | | | ST72621K4B1 | | | PDIP32 | Ctondord | | | ST72621L4M1 | 16K ROM | 768 | SO34 | Standard | | | ST72621L4M1L | | | SO34 | Low | | | ST72621J2B1 | | | PDIP42 | Ctondord | | | ST72621J2T1 | 8K ROM | 384 | TQFP44 | Standard | | | ST72621J2T1L | | | TQFP44 | Low | | | ST72621J4B1 | | | PDIP42 | Chair dand | | | ST72621J4T1 | 16K ROM | 768 | TQFP44 | Standard | | | ST72621J4T1L | | | TQFP44 | Low | | | ST72P623F2B1 | | | PDIP20 | | | | ST72P623F2M1 | | 204 | SO20 | | | | ST72P622K2B1 | 8K FASTROM | 384 | PDIP32 | | | | ST72P622L2M1 | | | SO34 | | | | ST72P621K4B1 | ACK FACTROM | 700 | PDIP32 | Ctondord | | | ST72P621L4M1 | 16K FASTROM | 768 | SO34 | Standard | | | ST72P621J2B1 | OK EVELDOM | 204 | PDIP42 | | | | ST72P621J2T1 | 8K FASTROM | 384 | TQFP44 | | | | ST72P621J4B1 | 16K EASTDOM | 700 | PDIP42 | | | | ST72P621J4T1 | 16K FASTROM | 768 | TQFP44 | | | Contact ST sales office for product availability #### 14.3 DEVELOPMENT TOOLS STmicroelectronics offers a range of hardware and software development tools for the ST7 microcontroller family. Full details of tools available for the ST7 from third party manufacturers can be obtain from the STMicroelectronics Internet site: http://mcu.st.com. Tools from these manufacturers include C compliers, emulators and gang programmers. ## **STMicroelectronics Tools** Three types of development tool are offered by ST see Table 29 and Table 30 for more details. **Table 29. STMicroelectronics Tools Features** | | In-Circuit Emulation | Programming Capability <sup>1)</sup> | Software Included | |-----------------------|------------------------------------------------------------------|--------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------| | ST7 Emulator | Yes, powerful emulation features including trace/ logic analyzer | No | ST7 CD ROM with: - ST7 Assembly toolchain - STVD7 powerful Source Level | | ST7 Programming Board | No | Yes (All packages) | Debugger for Win 3.1, Win 9x<br>and NT<br>— C compiler demo versions<br>— Windows Programming Tools<br>for Win 3.1, Win 9x and NT | ## Note: **Table 30. Dedicated STMicroelectronics Development Tools** | Supported Products | Evaluation Board | ST7 Emulator | ST7 Programming<br>Board | Active Probe & Target<br>Emulation Board | |--------------------|------------------|----------------|----------------------------|------------------------------------------| | ST7262 | ST7MDTULS-EVAL | ST7MDTU2-EMU2B | ST7MDTU2-EPB <sup>1)</sup> | ST7MDTU2-DBE2B | #### Note: 1. Add Suffix /EU or /US for the power supply for your region. <sup>1.</sup> In-Circuit Programming (ICP) interface for FLASH devices. | | ST7262 | MICROCONTRO | LLER OP | TION LIST | | | | | | |------------------------------------------------------|------------------|-------------------------|-----------------|------------------------------------|----------|--|--|--|--| | Customer: | | | | | | | | | | | Address: | | | | | | | | | | | Contact: | | | | | | | | | | | | | | | | | | | | | | Reference/ROM or FAS | | | | | | | | | | | *The ROM or FASTROM | I code name is | assigned by STN | Microelectr | onics.<br>ion cannot be processed. | | | | | | | Device Type/Memory Siz | | | | ion cannot be processed. | | | | | | | | | | · ĺ | | | | | | | | ROM DEVICE: | | 8K | | 16K | | | | | | | SDIP20: | []ST72 | 623F2B1 | | | | | | | | | SO20: | []ST72 | 623F2M1 | | | | | | | | | SDIP32: | []ST72 | 622K2B1 | | ST72621K4B1 | | | | | | | SO34: | []ST72 | [] ST72622L2M1 | | ST72622L4M1 | | | | | | | SDIP42: | | [] ST72621J2B1 | | ST72621J4B1 | | | | | | | TQFP44: | []ST72 | [] ST72621J2T1 | | ST72621J4T1 | | | | | | | FASTROM DEVICE: | <br> | 8K | | 16K | | | | | | | PDIP20: | []ST72 | P623F2B1 | | | | | | | | | SO20: | | P623F2M1 | j | | | | | | | | SDIP32: | []ST72 | P622K2B1 | [] | ST72P621K4B1 | | | | | | | SO34: | []ST72 | P622L2M1 | | ST72P622L4M1 | | | | | | | SDIP42: | | P621J2B1 | | ST72P621J4B1 | | | | | | | TQFP44: | []ST72 | P621J2T1 | [] | ST72P621J4T1 | | | | | | | DIE FORM: | <br> | 8K | · <br> | 16K | | | | | | | 20-pin: | i [] | | i | | | | | | | | 32-pin: | j [j | | [] | | | | | | | | 34-pin: | j [j | | [] | | | | | | | | 42-pin: | [] | | [] | | | | | | | | 44-pin: | [] | | [] | | | | | | | | Conditioning (check only | one option): | | | | | | | | | | Packaged Product (do | not specify for | DIP package) | Die Pro | duct (dice tested at 25°C o | only) | | | | | | [] Tape & Reel | [] Tray (TQFP | package only) | [] Tape | & Reel | | | | | | | | | | | wafer | | | | | | | | | j | | wafer on sticky foil | | | | | | | Special Marking: | [] No | ] | ] Yes " | " | | | | | | | Authorized characters a | | , '.', '-', '/' and spa | ices only. | | | | | | | | Maximum character cou | | DIDOO | (D.) D. C. (T.) | <b></b> | | | | | | | S020 (8 char. max) :_ | | DIP20/ | | FP44 (10 char. max) : | | | | | | | S034 (13 char. max) : _ | | DIP42 | (16 char. r | nax) : | | | | | | | Low voltage <sup>1)</sup> : | | [] Yes | ation of the | [] No | | | | | | | Watchdog Selection: | | | ctivation | [] Software ad | noitavit | | | | | | Nested Interrupt:<br>LVD Reset <sup>2)</sup> : | | [] Disabled | | [] Enabled | | | | | | | | | [] Enabled | | [] Disabled | | | | | | | Oscillator Selection 3): | OSC12_6 | | | [] 12 MHz. | | | | | | | Readout protection: Date | | | | [] Disabled | | | | | | | | | | | | | | | | | | <u> </u> | oog available :- | S020 S024 | 4 TOED44 | only | | | | | | | Note 1: Low voltage devi<br>Note 2: Must be disabled | in low voltage | devices | u IQFP44 | Offity. | | | | | | | Note 3: 6 MHz mandator | y ior iow voitag | e devices | | | | | | | | ## **15 IMPORTANT NOTES** #### 15.1 UNEXPECTED RESET FETCH If an interrupt request occurs while a "POP CC" instruction is executed, the interrupt controller does not recognise the source of the interrupt and, by default, passes the RESET vector address to the CPU. #### Workaround To solve this issue, a "POP CC" instruction must always be preceded by a "SIM" instruction. # 15.2 HALT MODE POWER CONSUMPTION WITH ADC ON If the A/D converter is being used when Halt mode is entered, the power consumption in Halt Mode may exceed the maximum specified in the datasheet. #### Workaround Switch off the ADC by software (ADON=0) before executing a HALT instruction. ## **16 SUMMARY OF CHANGES** Description of the changes between the current release of the specification and the previous one. | Revision | Main Changes | Date | |----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------| | 2.2 | Added an important note in section 3 on page 11 Added "and the device can be reprogrammed" in section 4.3.1 on page 14 Added Section 4.7 "Related Documentation" on page 16 Removed reference to EICR register (replaced by ITRFRE2 register) in section 7.2 on page 23 Added text specifying that the watchdog is a free-running counter (Section 10.1.2 and section 10.1.3 on page 40 Changed description in Section 14 DEVICE CONFIGURATION AND ORDERING INFORMATION on page 126 Changed name of section 15 on page 130 Updated description of FMP_R option bit in section 14.1 on page 126 Please read carefully the Section "IMPORTANT NOTES" on page 130 | June 03 | | Notes: | | |--------|--| | MULCS. | | Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without the express written approval of STMicroelectronics. The ST logo is a registered trademark of STMicroelectronics ©2003 STMicroelectronics - All Rights Reserved. Purchase of I<sup>2</sup>C Components by STMicroelectronics conveys a license under the Philips I<sup>2</sup>C Patent. Rights to use these components in an I<sup>2</sup>C system is granted provided that the system conforms to the I<sup>2</sup>C Standard Specification as defined by Philips. STMicroelectronics Group of Companies Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - U.S.A. http://www.st.com