HY51C4256 256K×4-Bit CMOS DRAM M151201B-APR91 ### DESCRIPTION The HY51C4256 is a high speed, low power 262,144×4 CMOS dynamic random access memory. Fabricated with HYUNDAI CMOS technology, HY51C4256 offers a fast page mode for high data bandwidth, fast usable speed, CMOS standby current and extended RAS-only refresh for low standby power. All inputs and outputs are TTL compatible. Input and output capacitances are significantly lowered to allow increased system performance. Fast page mode operation allows random or sequencial access of all 512(×4)bits within a row simply by changing the column address. Because the column address access time is as fast as 50ns, a continuous data rate exceeding 20 MHz can be achieved. The HY51C4256 offers high performance while relaxing many critical system timing requirements. These features make HY51C4256 ideally suited for graphics, digital signal processing, and high performance systems. When $\overline{RAS}$ is $\geq V_{DD} - 0.2V$ , CMOS standby operation mode is active, and power drops to 1.5 mW (typically). ### **FEATURES** - Low power dissipation - Operating current, 100ns: 75mA (max.) TTL standby current: 2.5mA (max.) CMOS standby current: 1.5mA (max.) - Read-Modify-Write capability - RAS-only, Hidden, CAS-before-RAS refresh capability - Fast Page mode operation for a sustained data rate up to 20 MHz - 512 refresh cycles/8 ms - High reliability 20 pin 300 mil P-DIP and 20/26 pin SOJ - Fast access time and cycle time (ns) | | HY51C4256-80 | HY51C4256-10 | HY51C4256-12 | |---------------------------------------------------|--------------|--------------|--------------| | Max RAS Access<br>Time, t <sub>RAC</sub> | 80 | 100 | 120 | | Max CAS Access Time, t <sub>CAC</sub> | 20 | 25 | 30 | | Min Fast Page Mode<br>Cycle Time, t <sub>PC</sub> | 50 | 65 | 75 | | Min Cycle Time, t <sub>RC</sub> | 160 | 190 | 220 | # PIN CONNECTIONS ## PIN NAMES | RAS | DOW ADDRESS STRORE | |-----------------------------------------------|-----------------------| | | ROW ADDRESS STROBE | | CAS | COLUMN ADDRESS STROBE | | WE | WRITE ENABLE | | ŌĒ | OUTPUT ENABLE | | <b>A</b> <sub>0</sub> - <b>A</b> <sub>8</sub> | ADDRESS INPUT | | I/O <sub>0</sub> -I/O <sub>3</sub> | DATA INPUT/OUTPUT | | V <sub>DD</sub> | POWER (+5V) | | Vss | GROUND | # BLOCK DIAGRAM ### ABSOLUTE MAXIMUM RATINGS | SYMBOL | PARAMETER | RATING | UNIT | |-------------------|-----------------------------------------------------------------------|-------------|------| | T <sub>A</sub> | Ambient Temperature | 0 to 70 | °C | | T <sub>STG</sub> | Storage Temperature (Plastic) | -55 to 125 | °C | | V <sub>TERM</sub> | Voltage on Any Pin Except V <sub>DD</sub> Relative to V <sub>SS</sub> | -1.0 to 7.0 | v | | $V_{DD}$ | Voltage on V <sub>DD</sub> Relative to V <sub>SS</sub> | -1.0 to 7.0 | v | | I <sub>OUT</sub> | Data Out Current | 50 | mA | | Pī | Power Dissipation | 1.0 | w | NOTE: Stresses above those listed under "Absolute Maximum Ratings" might cause permanent damage to the device. # DC CHARACTERISTICS $(T_A=0$ °C to 70°C, $V_{DD}=5V\pm 10\%$ , $V_{SS}=0V$ , unless otherwise noted.) | | DADAMETED TEST CONDITIONS OFFI | CDEED | HY51C4256 | | UNIT | NOTE | | | |--------------------|-----------------------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|--------------------|------------|------|--| | SYMBOL | PARAMETER | TEST CONDITIONS | SPEED | MIN. | MAX. | UNII | NOIE | | | I <sub>LI</sub> | Input Leakage Current (any input pin) | $V_{SS} \leq V_{IN} \leq V_{DD}$ | | | 10 | μΑ | | | | I <sub>LO</sub> | Output Leakage Current for<br>High Impedance State | $\frac{V_{SS} \leq D_{OUT} \leq V_{DD}}{RAS, CAS} \text{ at } V_{IH}$ | | | 10 | μΑ | | | | | | | - 80 | | 95 | | Ĭ | | | $I_{\mathrm{DDI}}$ | V <sub>DD</sub> Supply Current, Operating | $t_{RC} = t_{RC}$ (min.) | -10 | | 75 | mA | 1,2 | | | | | | -12 | | 70 | | | | | $l_{\mathrm{DD2}}$ | V <sub>DD</sub> Supply Current, TTL Standby | RAS, CAS at V <sub>IH</sub> , other inputs≥V <sub>SS</sub> | | | 2.5 | mA | | | | | | | - 80 | | 95 | | | | | I <sub>DD3</sub> | V <sub>DD</sub> Supply Current,<br>RAS-only Refresh | $t_{RC} = t_{RC} $ (min.) | -10 | | 75 | mA | 2 | | | | RAS-only Refresh | | SPEED MIN. MAX 10 10 -80 95 -10 75 -12 70 -80 95 -10 75 -12 70 -80 50 -10 40 -12 35 5= 1.5 -80 95 -10 75 -12 70 -0.5 0.8 | 70 | 1 | | | | | | | | - 80 | | 50 | | | | | $I_{\mathrm{DD4}}$ | V <sub>DD</sub> Supply Current,<br>Fast Page Mode | Minimum Cycle | -10 | | 40 | m <b>A</b> | 1,2 | | | | Tast Luge Mode | | -12 | | 35 | | | | | I <sub>DD5</sub> | V <sub>DD</sub> Supply Current,<br>CMOS Standby | $\overline{RAS} \ge V_{DD} - 0.2V$ , $\overline{CAS} = V_{IH}$ , other inputs $\ge V_{SS}$ | | | 1.5 | mA | | | | | | | - 80 | - | 95 | | | | | $I_{DD6}$ | V <sub>DD</sub> Supply Current,<br>CAS-Before-RAS Refresh | $t_{RC} = t_{RC} $ (min) | - 10 | | 75 | mA | 2 | | | | CAS-Before-RAS Refresh | | -10 -12 -80 -10 -12 -80 -10 -12 -80 -10 -12 -12 -80 -10 -12 -80 -10 -12 -2.4 | 70 | | | | | | VIL | Input Low Voltage (all inputs) | | | -0.5 | 0.8 | v | 3 | | | V <sub>IH</sub> | Input High Voltage (all inputs) | | | 2.4 | V <sub>DD</sub> +1 | v | 3 | | | V <sub>OL</sub> | Output Low Voltage | $I_{OL} = 4.2 \text{mA}$ | | | 0.4 | v | | | | V <sub>OH</sub> | Output High Voltage | $I_{OH} = -5mA$ | | 2.4 | | v | | | <sup>1.</sup> Indis dependent on output loading when the device output is selected. Specified Indi (max.) is measured with output open. <sup>2. 1&</sup>lt;sub>DD</sub> is dependent upon the number of address transitions. Specified 1<sub>DD</sub> (max.) is measured with a maximum of two transitions per address cycle in fast page mode. 3. Specified V<sub>IL</sub> (min.) is steady state operation. During transitions, V<sub>1L</sub> may undershoot to 1.0V for a period not to exceed 20 ns. All AC parameters are measured with V<sub>IL</sub> (min.) ≥ V<sub>SS</sub> and V<sub>IH</sub> (max.) ≤ V<sub>DD</sub>. # **AC CHARACTERISTICS** $(T_A=0$ °C to 70°C, $V_{DD}=5V\pm 10\%$ , $V_{SS}=0V$ , unless otherwise noted.) | | | | HY51C4256 | | | | | | | | |----|---------------------|------------------------------------------|-----------|------|------|------|------|------|------------------------------------------|----------| | # | SYMBOL | PARAMETER | | 0 | 1 | 0 | 1 | 12 | UNIT | NOTE | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | ns n | | | 1 | t <sub>RAS</sub> | RAS Pulse Width | 80 | 85K | 100 | 85K | 120 | 85K | ns | | | 2 | t <sub>RC</sub> | Random Read or Write Cycle Time | 160 | | 190 | | 220 | | ns | | | 3 | t <sub>RP</sub> | RAS Precharge Time | 70 | | 80 | | 90 | | ns | | | 4 | t <sub>CSH</sub> | CAS Hold Time | 80 | | 100 | | 120 | | ns | | | 5 | t <sub>CAS</sub> | CAS Pulse Width | 30 | | 35 | | 40 | | ns | | | 6 | t <sub>RCD</sub> | RAS to CAS Delay | 25 | 50 | 25 | 65 | 30 | 80 | ns | 2 | | 7 | t <sub>RCS</sub> | Read Command Set-up Time | 0 | | 0 | | 0 | | ns | | | 8 | t <sub>ASR</sub> | Row Address Set-up Time | 0 | | 0 | | 0 | | ns | | | 9 | t <sub>RAH</sub> | Row Address Hold Time | 15 | | 15 | | 20 | | ns | | | 10 | t <sub>ASC</sub> | Column Address Set-up Time | 0 | | 0 | | 0 | | ns | | | 11 | t <sub>CAH</sub> | Column Address Hold Time | 15 | | 20 | | 25 | | ns | | | 12 | t <sub>RSH(R)</sub> | RAS Hold Time in Read Cycle | 30 | | 35 | | 40 | | ns | | | 13 | t <sub>CRP</sub> | CAS to RAS Precharge Time | 15 | | 15 | | 20 | | ns | | | 14 | t <sub>RCH</sub> | Read Command Hold Time Referenced to CAS | 5 | | 5 | | 5 | | ns | 7 | | 15 | trrh | Read Command Hold Time Referenced to RAS | 5 | | 5 | | 5 | | ns | 7 | | 16 | tron | RAS Hold Time Referenced to OE | 0 | | 0 | | 0 | | ns | | | 17 | toac | Access Time from OE | | 20 | | 25 | | 30 | ns | _ | | 18 | t <sub>CAC</sub> | Access Time from CAS | | 30 | | 35 | | 40 | ns | 12 | | 19 | t <sub>RAC</sub> | Access Time from RAS | | 80 | | 100 | | 120 | ns | 3,4,5 | | 20 | t <sub>CAA</sub> | Access Time from Column Address | · | 40 | | 45 | | 55 | ns | 5,6,12 | | 21 | t <sub>LZ</sub> | OE or CAS to Output Low Impedance | 0 | | 0 | | 0 | | ns | 14,15 | | 22 | t <sub>HZ</sub> | OE or CAS to Output High Impedance | 0 | 20 | 0 | . 25 | 0 | 30 | ns | 11,14,15 | | 23 | t <sub>AR</sub> | Column Address Hold Time from RAS | 60 | | 70 | | 80 | | ns | | | 24 | t <sub>RAD</sub> | RAS to Column Address Delay Time | 20 | 40 | 20 | 55 | 25 | 65 | ns | 1 | | 25 | t <sub>RSH(W)</sub> | RAS Hold Time in Write Cycle | 30 | | 35 | | 40 | | ns | | | 26 | t <sub>CWL</sub> | Write Command to CAS Lead Time | 25 | | 35 | | 40 | | ns | | | 27 | twcs | Write Command Set-up Time | 0 | | 0 | | 0 | | ns | 8,9 | | 28 | twcH | Write Command Hold Time | 15 | | 20 | | 25 | | ns | | | 29 | twp | Write Command Pulse Width | 15 | | 20 | 1 | 25 | | ns | | | 30 | twcr | Write Command Hold Time from RAS | 60 | | 70 | | 80 | | ns | | | 31 | t <sub>RWL</sub> | Write Command to RAS Lead Time | 25 | | 35 | 1 | 40 | | ns | | | 32 | t <sub>DS</sub> | Data-In Set-up Time | 0 | | 0 | | 0 | | ns | 10 | | 33 | t <sub>DH</sub> | Data-In Hold Time | 15 | | 20 | | 25 | | ns | 10 | | 34 | twon | Write to OE Hold Time | 20 | | 25 | 1 | 30 | | ns | | | 35 | toED | OE to Data Delay | 20 | | 25 | | 30 | | ns | | | 36 | tgwc | Read-Modify-Write (RMW) Cycle Time | 220 | | 265 | | 305 | | ns | | | | | | HY51C4256 | | | | | | | | |----|------------------|----------------------------------------|-----------|------|------|------|------|------|----|------| | # | SYMBOL | PARAMETER | | 80 | | 10 | | 12 | | NOTE | | | | | MIN. | MAX. | MIN. | MAX. | MIN. | MAX. | | | | 37 | trrw | RAS Pulse Width (RMW) | 140 | | 175 | | 205 | | ns | | | 38 | t <sub>CWD</sub> | CAS to WE Delay | 60 | | 70 | | 80 | | ns | 8 | | 39 | trwD | RAS to WE Delay | 110 | | 135 | | 160 | | ns | 8 | | 40 | t <sub>CRW</sub> | CAS Pulse Width (RMW) | 90 | | 110 | | 1,25 | | ns | | | 41 | t <sub>AWD</sub> | Column Address to WE Delay | 70 | | 80 | | 85 | | ns | 8 | | 42 | t <sub>PCM</sub> | Fast page mode Read-Modify-Write Cycle | 50 | | 65 | | 75 | | ns | | | 43 | t <sub>CP</sub> | CAS Precharge Time | 10 | | 20 | | 25 | | ns | | | 44 | t <sub>CAR</sub> | Column Address to RAS Set-up Time | 40 | | 45 | | 55 | | ns | | | 45 | t <sub>CAP</sub> | Access Time from Column Precharge | | 45 | | 60 | | 70 | ns | 12 | | 46 | t <sub>DHR</sub> | Data-In Hold Time Referenced to RAS | 60 | | 70 | | 80 | | ns | | | 47 | t <sub>CSR</sub> | CAS Set-up Time (CAS Before RAS Cycle) | 10 | | 10 | | 10 | | ns | | | 48 | t <sub>RPC</sub> | RAS to CAS Precharge Time | 0 | | 0 | | 0 | | ns | | | 49 | t <sub>CHR</sub> | CAS Hold Time (CAS Before RAS Cycle) | 20 | | 30 | | 40 | | ns | | | 50 | tT | Transition Time (Rise and Fall) | 3 | 25 | 3 | 25 | 3 | 25 | ns | 13 | | 51 | t <sub>RI</sub> | Refresh Interval (512 Cycle) | | 8 | | 8 | | 8 | ms | 16 | #### NOTES: - 1 Operation within the t<sub>RAD</sub> (max.) limit insures that t<sub>RAD</sub> (max.) can be met. t<sub>RAD</sub> (max.) is specified as a reference point only. If t<sub>RAD</sub> is greater than the - Specified $t_{RAD}$ (max.) limit, then the access time is controlled by $t_{CAA}$ and $t_{CAC}$ . 1. $t_{RCD}$ (max.) is specified for reference only. Operation within $t_{RCD}$ (max.) and $t_{RAD}$ (max.) and $t_{CAC}$ - Assume t<sub>RCD</sub> ≤ t<sub>RCD</sub> (max.). If t<sub>RCD</sub> is greater than t<sub>RCD</sub> (max.) then t<sub>RAC</sub> will increase by the amount that t<sub>RCD</sub> exceeds t<sub>RCD</sub> (max.). - 5. Measured with a load equivalent to two TTL loads and 100pF. - Assume t<sub>RAD</sub> ≥ t<sub>RAD</sub> (max.). Either t<sub>RRH</sub> or t<sub>RCH</sub> must be - Either t<sub>RRH</sub> or t<sub>RCH</sub> must be satisfied for a read cycle. - 8. twcs, t<sub>RWD</sub>, t<sub>AWD</sub>, t<sub>CWD</sub> are not restrictive operating parameters. 9. t<sub>WCS</sub> (min.) must be satisfied in the early write cycle. - 10. tos and toh are referenced to the latter occurence of CAS or WE. 11. thz define the time at which the data output achieves the open circuit condition and is not referenced to the output voltage levels. - 12. Access time is determined by the longer of $t_{CAA}$ , $t_{CAC}$ , or $t_{CAP}$ . 13. $t_{T}$ is measured between $V_{IH}$ (min.) and $V_{IL}$ (max.) AC Measurements assume $t_{T} = 5$ ns. - 14. Assume tri-state test load (5 pF and a 380 Ohm Thevenin equivalent) - 15. At any given temperature and voltage combination, coincident deselection/selection is permissible for wired-OR devices. - 16. An initial pause of 200µs is required after power-up and followed by a minimum of 8 initialization cycle (any combination of cycles containing a RAS clock such as RAS-only Refresh). 8 initialization cycles are required after extended period of bias without clocks. ### **CAPACITANCE** $(T_A=25^{\circ}C, V_{DD}=5V\pm 10\%, V_{SS}=0V, \text{ unless otherwise noted.})$ | SYMBOL | PARAMETER | TYP. | MAX. | UNIT | |------------------|---------------------|----------|------|------| | C <sub>INI</sub> | Address, Data Input | <u> </u> | 6 | pF | | C <sub>1N2</sub> | RAS, CAS, WE, OE | | 8 | pF | | Cout | Data Output | _ | 8 | pF | NOTE: Capacitance is measured at the worst case of voltage levels with a programmable capacitance meter. ### TIMING DIAGRAMS ### READ CYCLE # EARLY WRITE CYCLE # WRITE CYCLE (OE CONTROLLED) ### READ-MODIFY-WRITE CYCLE # FAST PAGE MODE READ CYCLE # FAST PAGE MODE EARLY WRITE CYCLE # FAST PAGE MODE READ-MODIFY-WRITE CYCLE ### **RAS-ONLY REFRESH CYCLE** ### CAS-BEFORE-RAS REFRESH CYCLE # HIDDEN REFRESH CYCLE (READ) # HIDDEN REFRESH CYCLE (WRITE) # **FUNCTIONAL DESCRIPTION** The HY51C4256 is a CMOS dynamic RAM optimized for high data bandwidth and low power applications. The functionality is similar to a traditional dynamic RAM. The HY51C4256 reads and writes 4 bits of data at a time by multiplexing a 18 bit address into a 9 bit row and a 9 bit column address. The row address is latched by the Row Address Strobe(RAS). The column address, however, flows through the internal address buffer and is latched by the Column Address Strobe (CAS). Because access time is primarily dependent on a valid column address, the delay time between RAS and CAS can be long without affecting the access time. ### MEMORY CYCLE The memory cycle is initiated by bringing $\overline{RAS}$ low. Any memory cycle once initiated must not be ended or aborted prior to fulfilling the minimum $t_{RAS}$ timing specification. This ensures proper device operation and data integrity. Additionally, a new cycle cannot be initiated until the minimum precharge time, $t_{RP}$ , and $t_{CP}$ has elapsed. ### READ CYCLE A read cycle is performed by maintaining the Write Enable $(\overline{WE})$ signal high during the $\overline{RAS}$ operation. The column address must be held for a minimum time specified by $t_{AR}$ . Data out is controlled by the Out Enable $(\overline{OE})$ and $\overline{CAS}$ (See the write cycle description). Data out becomes valid only when $t_{RAC}$ , $t_{CAA}$ , $t_{OAC}$ and $t_{CAC}$ are all satisfied. Consequently, the access time is dependent upon the timing relationship among $t_{RAC}$ , $t_{OAC}$ and $t_{CAC}$ are all satisfied. ### WRITE CYCLE A write cycle is performed by taking $\overline{WE}$ low during a $\overline{RAS}$ operation. The column address is latched by $\overline{\text{CAS}}$ , The input data must be valid at or before the falling edge of WE or CAS, whichever occurs last. Consequently, the write cycle can be WE controlled or CAS controlled depending upon the latter of WE or CAS low transition. In a CAS controlled write cycle (the leading edge or WE occurs prior to or coincident with the CAS low transition) the input/output (I/O) pin will be in the high impedance state at the beginning of the write function. Terminating the write action with CAS going high will maintain the I/O in the high impedance state, terminating with WE going high allows the output to go active, and OE must be brought high to allow for inputs on the I/O. The HY51C4256 incorporates a self-timed write feature which simplifies the system interface and optimizes data bandwidth. After the write function has been initiated, the HY51C4256 internally completes the write action and unlatches the address and data latches. Thus, the latches are ready for the next input/output cycle. This eliminates the need for long address and data hold times during the write operation and allows a subsequent column address to be applied earlier. This minimizes a write pulse width, write precharge time, and hold time which provides maximum flexibility in system design. ### REFRESH CYCLE To retain data, 512 RAS refresh cycle are required in an 8 ms period. The refresh operation can be performed two ways: - Clocking each of 512 row address(A<sub>0</sub> through A<sub>8</sub>) with RAS at least every 8 ms period. Any combination of RAS cycles such as read, write, read-modify-write, or RAS-Only refresh cycle will perform refresh. - 2. CAS-Before-RAS refresh cycle: If CAS go low prior to RAS go low, the chip enters CAS-Before-RAS refresh cycle. The HY51C4256 will use an internal nine bits counter output as the source of the row address and will ignore the external address inputs. This $\overline{CAS}$ -Before- $\overline{RAS}$ refresh mode is a refresh only mode and no data access is allowed. Also, the $\overline{CAS}$ -before- $\overline{RAS}$ refresh cycle does not cause device selection and the state of the Data Output pin will remain in a high impedence state. In order to guarantee the reliable operation of $\overline{\text{CAS}}$ -before- $\overline{\text{RAS}}$ refresh mode, an internal counter test mode is provided. The user can use the counter test mode to write in a data pattern consecutively (512 write cycles) and, then verify the data which have been written by 512 consecutive read cycle. #### DATA RETENTION MODE The HY51C4256 offers a CMOS standby mode that is entered by causing the $\overline{RAS}$ clock to swing between a valid $V_{IL}$ and an "extra high" $V_{IH}$ within 0.2V of $V_{DD}$ . While the $\overline{RAS}$ clock is at the "extra high" level, the HY51C4256 power consumption is reduced to the low $I_{DDS}$ level. Overall $I_{DD}$ consumption when operating in this mode can be calculated as follows: $$I = \frac{(t_{RC}) \times (I \text{ active}) + (t_{RX} - t_{RC}) \times (I_{DD5})}{t_{RX}}$$ Where $t_{RC}$ =Refersh Cycle Time $t_{RX}$ =Refresh Interval/512 ### FAST PAGE MODE OPERATION Fast page mode operation permits all 512 columns within a selected row of the device to be randomly accessed at a high data rate. Maintaining $\overline{RAS}$ low while successive $\overline{CAS}$ cycles are performed retains the row address internally, eliminating the need to reapply it. The column address buffer acts as transparent or flow through latch while $\overline{CAS}$ is high. Access begins from the valid column address rather than from $\overline{CAS}$ , eliminating $t_{ASC}$ and $t_T$ from the critical timing path. $\overline{CAS}$ latches the address into column address buffer and acts as an output enable. During this operation, read, write, and readmodify-write, or read-write-read cycles are possible at random or sequential address within a row. Following the entry cycle into fast page mode access time is t<sub>CAA</sub> or t<sub>CAP</sub> dependent. If the column address is valid prior to or coincident with the rising edge of $\overline{CAS}$ , then the access time is determined by the rising edge of $\overline{CAS}$ specified by $t_{CAP}$ as shown in figure 1. If the column address is valid after the rising edge of $\overline{CAS}$ , then the access time is determined by the valid column address specified by $t_{CAA}$ . For both cases, the falling edge of $\overline{CAS}$ latches the address and enable the output. Fast page mode provides a sustanined data rate over 20 MHz for applications that require high data rate such as bit mapped graphics or high speed signal processing. The following equation can be used to calculate the data rate: Data Rate= $$\frac{512}{t_{RC}+511\times t_{PC}}$$ ### DATA OUT OPERATION The HY51C4256 input/output(I/O) is controlled by $\overline{OE}$ , $\overline{CAS}$ , $\overline{WE}$ and $\overline{RAS}$ . A $\overline{RAS}$ low transition enables data to transfer into and from a selected row address. A $\overline{RAS}$ high transition disables data transfer and will latch the output data if the output is enabled. After a memory cycle is initiated by a $\overline{RAS}$ low transition, a $\overline{CAS}$ low transition or a $\overline{CAS}$ low level enables the internal I/O data path. A $\overline{CAS}$ high transition or a $\overline{CAS}$ high level disables the I/O data path and disables the output driver if the driver was enabled. A $\overline{CAS}$ low transition while $\overline{RAS}$ is high has no effect on the I/O data path, nor on the output driver. An $\overline{OE}$ low transiton or an $\overline{OE}$ low level enables the output driver when the I/O data path is enabled. An $\overline{OE}$ high transition or an $\overline{OE}$ high level disables the output driver, but does not disable the data latch when it has been enabled. A $\overline{WE}$ low level disables the output driver when a $\overline{CAS}$ low level occurs. If the $\overline{WE}$ low transition occurs after the $\overline{CAS}$ low transition such that the output driver is enable prior to the $\overline{WE}$ low transition, it is necessary to use $\overline{OE}$ to disable the output driver prior to the $\overline{WE}$ low transition to allow data in set-up time( $t_{DS}$ ). A $\overline{WE}$ high transition passes control of the output drive to $\overline{OE}$ . ### POWER ON An initial pause of 200 $\mu$ s is required after the application of the $V_{DD}$ supply, followed by a minimum of eight initialization cycles(any combination of cycles containing a $\overline{RAS}$ clock such as $\overline{RAS}$ -Only refresh). Eight initialization cycles are required after extended periods of bias without clocks(greater than the refresh interval). The $V_{DD}$ current $(I_{DD})$ requirement of the HY 51C4256 during power on is dependent upon the input levels of $\overline{RAS}$ and $\overline{CAS}$ . If $\overline{RAS} = V_{SS}$ during power on, the device would go into an active cycle and $I_{DD}$ would exhibit large current transients. It is recommended that $\overline{RAS}$ and $\overline{CAS}$ track with $V_{DD}$ or be held at a valid $V_{IH}$ during power on. FIGURE 1. FAST PAGE MODE ACCESS TIME DETERMINATION