| | | | | | | | | P | REVISI | IONS | | | | | | | | | | | |----------------------|----------|-----|----------|-----|----------|--------|--------|-----|--------|------|-----|------|--------|------------|-----------------|------------------|-------|---------------|------------------|----| | LTR | | | | | D | ESCR | IPTIO | N | | | | | D | ATE (Y | R <b>-M</b> O-[ | DA) | | APPR | OVED | ) | | | | | | | | | | | | | | | | | | | | | | | | | • | | | | | | | | | | | | • | | | | • | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | REV | | | | | | | | | | | | | | | | | | | | | | SHEET | | | | | | | | | | | | | | | | | | | | | | REV | <u> </u> | | | | | | | | | | | | | | | | | | | | | SHEET | 15 | 16 | 17 | 18 | 19 | 20 | 21 | 22 | 23 | | | | | | | | | | | | | REV STATU | | | | RE | ٧ | | | | | | | | | | | | | | | | | OF SHEETS | | | | SH | EET | | 1 | 2 | 3 | 4 | 5 | 6 | 7 | 8 | 9 | 10 | 11 | 12 | 13 | 14 | | PMIC N/A | | | | | PAREC | | | | | | | D | NC= - | HEC. | V 05 | | 0011 | | • | | | | | | | Ga | ry L. Gr | oss | | | | ] | ا | | | | | NTER<br>4231 | | | • | | | STA | | | | | CKED | | | | | - | | | | | | | | | | | | MICRO | | | ſ | Je | ff Bowli | ng | | | | | | | | | | | | | | | | UR# | /WIN | NG. | | | ROVE | | | | | MIC | ROC | IRCU | IT, MI | EMOF | RY, DI | IGITA<br>< x 8-l | L, CM | IOS, S<br>ASK | SOI, | | | THIS DRAWII<br>FOR U | NG IS A | | BLE | Ra | ymond | Monnii | า | | | | | | | | | IOLIT | | | N | | | | RTMEN | ITS | <u>.</u> | DRA | WING | APPRO | OVAL D | ATE | | | | | | | | | | | | | | DEPARTME | | | | | | | 9-03 | | | SIZ | Έ | | E COE | | | F( | )<br> | -986 | | | | AMSC | N/A | | | REV | ISION | LEVEL | | | | | 4 | | 67268 | 3 | | <u> </u> | ,UZ' | -300 | / <del>***</del> | - | | | | | | | | | | | | SHE | ET | 1 | | OF | 2 | :3 | | | | | | | | | | | | | | | | | | • | | <b>-</b> . | - | ~ | | | | | <u>DISTRIBUTION STATEMENT A.</u> Approved for public release; distribution is unlimited. 5962-E478-98 ■ 9004708 0039663 OTO ■ ### 1. SCOPE - 1.1 Scope. This drawing documents two product assurance class levels consisting of high reliability (device classes Q and M) and space application (device class V). A choice of case outlines and lead finishes are available and are reflected in the Part or Identifying Number (PIN). When available, a choice of Radiation Hardness Assurance (RHA) levels are reflected in the - 1.2 PIN. The PIN shall be as shown in the following example: - 1.2.1 RHA designator. Device classes Q and V RHA marked devices meet the MIL-PRF-38535 specified RHA levels and are marked with the appropriate RHA designator. Device class M RHA marked devices meet the MIL-PRF-38535, appendix A specified RHA levels and are marked with the appropriate RHA designator. A dash (-) indicates a non-RHA device. - 1.2.2 <u>Device types</u>. The device types shall identify the circuit function as follows: | Device type | Generic number 1/ | Circuit function | Input buffer type | Access time | |-------------|-------------------|-----------------------------------------------------------------------------------|-------------------|-------------| | 01 | 6656 | 32K X 8-bit radiation hardened mask PROM 32K X 8-bit radiation hardened mask PROM | CMOS | 25 ns | | 02 | 6656 | | TTL | 25 ns | 1.2.3 Device class designator. The device class designator shall be a single letter identifying the product assurance level as follows: Device class Device requirements documentation М Vendor self-certification to the requirements for MIL-STD-883 compliant, non-JAN class level B microcircuits in accordance with MIL-PRF-38535, appendix A Q or V Certification and qualification to MIL-PRF-38535 1.2.4 Case outline(s). The case outline(s) shall be as designated in MIL-STD-1835 and as follows: | Outline letter | Descriptive designator | <u>Terminals</u> | Package style | |----------------|------------------------|------------------|---------------| | Y | See figure 1 | 28 | Flat package | | Z | See figure 1 | 36 | Flat package | 1.2.5 Lead finish. The lead finish is as specified in MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. 1/ Generic numbers are listed on the Standard Microcircuit Drawing Source Approval Bulletin at the end of this document and will also be listed in QML-38535 and MIL-HDBK-103 (see 6.6 herein). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-98644 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL | SHEET<br>2 | DSCC FORM 2234 **APR 97** 9004708 0039664 T37 **==** | MIL-STD-883 - Test Method Standard Microcircuits. MIL-STD-973 - Configuration Management. MIL-STD-1835 - Interface Standard for Microcircuit Case C 2/ Stresses above the absolute maximum rating may cause perma maximum levels may degrade performance and affect reliability 3/ Guaranteed, but not tested. STANDARD MICROCIRCUIT DRAWING | anent damage | to the device. Extended op | peration at the 5962-98644 | |------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|----------------------------------|----------------------------| | MIL-STD-973 - Configuration Management. MIL-STD-1835 - Interface Standard for Microcircuit Case C Z/ Stresses above the absolute maximum rating may cause perma maximum levels may degrade performance and affect reliability | anent damage | to the device. Extended op | peration at the | | MIL-STD-973 - Configuration Management. MIL-STD-1835 - Interface Standard for Microcircuit Case Configuration Management. Z/ Stresses above the absolute maximum rating may cause permanaximum levels may degrade performance and affect reliability | anent damage | to the device. Extended op | peration at the | | MIL-STD-973 - Configuration Management. | Outlines. | | | | | | | | | MILITARY | | | | | STANDARDS | • | | | | MIL-PRF-38535 - Integrated Circuits, Manufacturing, Gene | eral Specification | on for. | | | MILITARY | | | | | part of this drawing to the extent specified herein. Unless otherwis the issue of the Department of Defense Index of Specifications and solicitation. SPECIFICATION | e specified, the | e issues of these document | s are those listed in | | APPLICABLE DOCUMENTS Covernment specification, standards, and handbooks. The | following speci | fication standards and ha | ndbooks form a | | logic tests (MIL-STD-883, test method 5012) | 100% | | | | Digital logic testing for device classes Q and V. Fault coverage measurement of manufacturing | | | | | Neutron irradiation | 1 x 10 <sup>14</sup> neu | trons/cm <sup>2</sup> <u>3</u> / | | | Radiation features: Total dose irradiation, | ≥ 1.0 MRads | (Si)<br>m <sup>2</sup> /mg | | | Supply voltage ( $V_{DD}$ ) | +4.5 V dc to -<br>0.0 V dc<br>-55°C to +12 | +5.5 V dc<br>5°C | | | 1.4 Recommended operating conditions. | | | | | Voltage on any pin with respect to ground DC output current (I <sub>OUT</sub> ) Maximum power dissipation (P <sub>D</sub> ) Lead temperature (soldering, 10 seconds maximum) Thermal resistance, junction-to-case (Θ <sub>JC</sub> ): Case Z Junction temperature (T <sub>J</sub> ) Storage temperature range Data retention | -0.5 V dc to V<br>25 mA<br>2.5 W<br>+270°C<br>2.0°C/W<br>+175°C<br>-65°C to +15 | 0°C | | | 1.3 Absolute maximum ratings. 2/ Supply voltage range (V <sub>DD</sub> ) | -0.5 V dc to + | -6.5 V dc | | **■ 9004708 0039665 973 ■** #### **HANDBOOKS** #### **MILITARY** MIL-HDBK-103 - List of Standard Microcircuit Drawings (SMD's). MIL-HDBK-780 - Standard Microcircuit Drawings. (Unless otherwise indicated, copies of the specification, standards, and handbooks are available from the Standardization Document Order Desk, 700 Robbins Avenue, Building 4D, Philadelphia, PA 19111-5094.) 2.2 Non-Government publications. The following document(s) form a part of this document to the extent specified herein. Unless otherwise specified, the issues of the documents which are DoD adopted are those listed in the issue of the DODISS cited in the solicitation. Unless otherwise specified, the issues of documents not listed in the DODISS are the issues of the documents cited in the solicitation. # AMERICAN SOCIETY FOR TESTING AND MATERIALS (ASTM) ASTM Standard F1192-88 - Standard Guide for the Measurement of Single Event Phenomena from Heavy Ion Irradiation of Semiconductor Devices. (Applications for copies of ASTM publications should be addressed to the American Society for Testing and Materials, 1916 Race Street, Philadelphia, PA 19103.) ### ELECTRONICS INDUSTRIES ASSOCIATION (EIA) JEDEC Standard No. 17 - A Standardized Test Procedure for the Characterization of Latch-up in CMOS Integrated Circuits. (Applications for copies should be addressed to the Electronics Industries Association, 2500 Wilson Blvd., Arlington, VA 22201.) (Non-Government standards and other publications are normally available from the organizations that prepare or distribute the documents. These documents also may be available in or through libraries or other informational services.) 2.3 Order of precedence. In the event of a conflict between the text of this drawing and the references cited herein, the text of this drawing shall take precedence. Nothing in this document, however, supersedes applicable laws and regulations unless a specific exemption has been obtained. # 3. REQUIREMENTS - 3.1 Item requirements. The individual item requirements for device classes Q and V shall be in accordance with MIL-PRF-38535 and as specified herein or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. The individual item requirements for device class M shall be in accordance with MIL-PRF-38535, appendix A for non-JAN class level B devices and as specified herein. - 3.2 <u>Design, construction, and physical dimensions</u>. The design, construction, and physical dimensions shall be as specified in MIL-PRF-38535 and herein for device classes Q and V or MIL-PRF-38535, appendix A and herein for device class M. - 3.2.1 Case outlines. The case outlines shall be in accordance with 1.2.4 herein and figure 1. - 3.2.2 Terminal connections. The terminal connections shall be as specified on figure 2. - 3.2.3 Truth table. The truth table for unprogrammed devices shall be as specified on figure 3. - 3.2.4 AC test circuit and timing characteristics. The ac test circuit and timing characteristics shall be as specified on figure 4. - 3.2.5 Read cycle waveforms. The read cycle waveforms shall be as specified on figure 5. - 3.2.6 Radiation exposure circuit. The radiation exposure circuit shall be as specified on figure 6. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-98644 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL | SHEET<br>4 | DSCC FORM 2234 **APR 97** 9004708 0039666 807 - 3.2.7 <u>Data retention</u>. A data retention stress test shall be completed as part of the vendor's reliability monitors. This test shall be done for initial characterization and after any design or process changes which may affect data retention. The methods and procedures may be vendor specific but shall guarantee data retention as specified in paragraph 1.3 over the full military temperature range. The vendor's procedure shall be kept under document control and shall be made available upon request of the aquiring or preparing activity, along with test data. - 3.3 <u>AID requirements</u>. All AID's written against this SMD shall be sent to DSCC-VAS. The following items shall be provided to the device manufacturer by the customer as part of an AID. These items form a part of the manufacturer's design database/database archive and shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. As such, these items will not appear in the AID in the traditional sense. - 3.3.1 <u>ROM mask definition</u>. To generate a mask for a ROM code, an ASCII file shall be submitted. The format for the code shall be as follows: - a. Two fields, address followed by data in hexadecimal code, most significant bit to least significant bit (AH is most significant bit). - b. Addresses need not be in order. - c. Address and data fields must be separated by at least one space or a slash "/". - d. A semicolon ";" may terminate the line, but is not required. - e. No "end-of-file" characters are required. - f. Comments are preceded by the pound sign "#". - g. Comments may be on the same line AFTER address and data fields. - h. Unused locations do not need to be addressed, but MUST be specified as all zeroes or all ones. This can be done as a comment. - 3.3.2 Fault coverage measurement of manufacturing logic tests. - 3.3.3 Burn-in circuit. - 3.3.4 Radiation exposure circuit. - 3.3.5 Maximum device cross section for SEP. - 3.3.6 <u>Programmed devices</u>. The truth table for final masked (programmed) devices shall be as specified in the altered item drawing. - 3.4 <u>Electrical performance characteristics and postirradiation parameter limits</u>. Unless otherwise specified, the electrical performance characteristics, and postirradiation parameter limits are as specified in table I and shall apply over the full case operating temperature range. - 3.5 <u>Electrical test requirements</u>. The electrical test requirements shall be the subgroups specified in table IIA. The electrical tests for each subgroup are defined in table I. - 3.6 Marking. The part shall be marked with the PIN listed in 1.2 herein. In addition, the manufacturer's PIN may also be marked as listed in MIL-HDBK-103. For packages where marking of the entire SMD PIN number is not feasible due to space limitations, the manufacturer has the option of not marking the "5962-" on the device. For RHA product using this option, the RHA designator shall still be marked. Marking for device classes Q and V shall be in accordance with MIL-PRF-38535. Marking for device class M shall be in accordance with MIL-PRF-38535, appendix A. The AID PIN shall be marked on the part and shall be in addition to the required marking of MIL-PRF-38535. - 3.6.1 <u>Certification/compliance mark</u>. The certification mark for device classes Q and V shall be a "QML" or "Q" as required in MIL-PRF-38535. The compliance mark for device class M shall be a "C" as required in MIL-PRF-38535, appendix A. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-98644 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL | SHEET<br>5 | DSCC FORM 2234 9004708 0039667 746 | 3.7 <u>Certificate of compliance</u> . For device classes Q and V, a certificate of compliance shall be required from a QML-38535 listed manufacturer in order to supply to the requirements of this drawing (see 6.6.1 herein). For device class M, a certificate of compliance shall be required from a manufacturer in order to be listed as an approved source of supply in MIL-HDBK-103 (see 6.6.2 herein). The certificate of compliance submitted to DSCC-VA prior to listing as an approved source of supply for this drawing shall affirm that the manufacturer's product meets, for device classes Q and V, the requirements of MIL-PRF-38535 and herein or for device class M, the requirements of MIL-PRF-38535, appendix A and herein. | | | | | | | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|----------------|---------------------|--|--|--| | 3.8 <u>Certificate of conformance</u> . A certificate of conformance MIL-PRF-38535 or for device class M in MIL-PRF-38535, appento this drawing. | | | ocircuits delivered | | | | | 3.9 <u>Notification of change for device class M</u> . For device class herein) involving devices acquired to this drawing is required for | | | roduct (see 6.2 | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-98644 | | | | | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL | SHEET 6 | | | | | OSCC FORM 2234<br>APR 97 | | | | | | | 9004708 0039668 682 | Test Symb | | | litions<br>C ≤ +125°C | Group A<br>subgroups | Device<br>type | Limits | | Unit | |-----------------------------------------|------------------|------------------------------------------------------------|-------------------------------------|----------------------|----------------|--------------------------|--------------------------|------| | | | 4.5 V ≤ V <sub>C</sub> | DD ≤ 5.5 V<br>wise specified | Jungioups | .,,,,,, | Min | Мах | | | Output low voltage | VOL1 | V <sub>DD</sub> = 4.5 V, I <sub>OL</sub> | OD = 4.5 V, I <sub>OL</sub> = 10 mA | | All | | 0.4 | ٧ | | | | | M,D,L,R,F,G,H | 1 <u>1</u> / | | | 2/ | | | | V <sub>OL2</sub> | V <sub>DD</sub> = 4.5 V, I <sub>OL</sub> | = 200µA | 1, 2, 3 | All | | 0.15 | ٧ | | | | | M,D,L,R,F,G,H | 1 <u>1</u> / | | | 2/ | | | Output high voltage | V <sub>OH1</sub> | V <sub>DD</sub> = 4.5 V, I <sub>OH</sub> | <sub>I</sub> = -200μA | 1, 2, 3 | All | V <sub>DD</sub> -<br>0.1 | | ٧ | | | | | M,D,L,R,F,G,H | 1 <u>1</u> / | | 2/ | | | | | V <sub>OH2</sub> | | I <sub>OH</sub> = -5.0mA | 1, 2, 3 | All | 4.2 | | | | | | | M,D,L,R,F,G,H | 1 1/ | | 2/ | | | | Input low voltage<br>CMOS inputs | V <sub>IL1</sub> | V <sub>DD</sub> = 4.5 V | , | 1, 2, 3 | 01 | | 0.3 x<br>V <sub>DD</sub> | ٧ | | | | | M,D,L,R,F,G,H | 1 <u>1</u> / | | | 2/ | | | Input low voltage TTL inputs | V <sub>IL2</sub> | V <sub>DD</sub> = 4.5 V | | 1, 2, 3 | 02 | | 0.8 | ٧ | | TTE Inputs | | | M,D,L,R,F,G,H | 1 <u>1</u> / | | | 2/ | | | High-level input voltage<br>CMOS inputs | V <sub>IH1</sub> | V <sub>DD</sub> = 5.5 V | • | 1, 2, 3 | 01 | 0.7 x<br>V <sub>DD</sub> | | ٧ | | | | | M,D,L,R,F,G,H | 1 <u>1</u> / | | 2/ | | | | High-level input voltage<br>TTL inputs | V <sub>IH2</sub> | V <sub>DD</sub> = 5.5 V | | 1, 2, 3 | 02 | 2.2 | | ٧ | | TTE IIIpats | | | M,D,L,R,F,G,H | 1 <u>1</u> / | | 2/ | | | | Input leakage current | ILK | $0 \text{ V} \leq \text{V}_{1\text{N}} \leq 5.5 \text{ V}$ | , | 1, 2, 3 | All | -5 | 5 | μA | | | | | M,D,L,R,F,G,H | 1 <u>1</u> / | | <u>2</u> / | 2/ | | | Three-state output leakage current | I <sub>OLK</sub> | 0 V ≤ V <sub>OUT</sub> ≤ 5.5 | 5 V | 1, 2, 3 | All | -10 | 10 | μA | | loakago current | | Output = high Z | M,D,L,R,F,G,H | 1 <u>1</u> / | } | 2/ | 2/ | | **9**004708 0039669 519 | TABLE I. Electrical performance characteristics. | | | | | | | | | |--------------------------------------------------|--------------------|----------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|-------------------|----------------|-----|------|----| | Test | Symbol | | nditions<br>FC ≤ +125°C | Group A subgroups | Device<br>type | Lin | Unit | | | | | 4.5 V ≤ V <sub>DD</sub> | 4.5 V ≤ V <sub>DD</sub> ≤ 5.5 V unless otherwise specified | | ,,,,, | Min | Max | | | Input capacitance 2/ 3/ | C <sub>IN</sub> | V <sub>IN</sub> = V <sub>DD</sub> or V <sub>SS</sub> , f = 1 Mhz<br>See 4.4.1c | | 4 | All | | 9 | pF | | Output capacitance 2/ 3/ | C <sub>OUT</sub> | V <sub>OUT</sub> = V <sub>DD</sub> or V <sub>SS</sub> , f = 1 Mhz<br>See 4.4.1c | | 4 | All | | 14 | pF | | Functional tests | | See 4.4.1d | See 4.4.1d | | All | | | | | | | | M,D,L,R,F,G,H | 1 1/ | | | | | | Operating supply current (selected) | IDDOPR | CE = V <sub>IH</sub> = V <sub>DD</sub> <u>4/</u><br>f = 1MHz, I/O = 0, NCS = V <sub>IL</sub> = V <sub>SS</sub> | | 1, 2, 3 | All | | 4.0 | mA | | | | | M,D,L,R,F,G,H | 1 <u>1</u> / | | | 2/ | | | Operating supply current (deselected) | IDDSBMF | f = 1MHz, I/O = (<br>NCS = CE = V <sub>II</sub> | 0, V <sub>IL</sub> = V <sub>SS</sub> 4/<br>H = V <sub>DD</sub> | 1, 2, 3 | All | | 1.5 | mA | | | | | M,D,L,R,F,G,H | 1 <u>1</u> / | | | 2/ | | | Standby supply current | IDDSB1 | V <sub>IL</sub> = V <sub>SS</sub> , V <sub>IH</sub><br>inputs stable <u>5</u> / | = V <sub>DD</sub> , I/O = 0, | 1, 2, 3 | All | | 1.5 | mA | | | | | M,D,L,R,F,G,H | 1 <u>1</u> / | | | 2/ | 1 | | Standby supply current (with chip | I <sub>DDSB2</sub> | $CE = V_{SS} \text{ or NC}$ $V_{SS} \leq V_{IL} \leq V_{D}$ | CS = V <sub>DD</sub> , I/O = 0 | 1, 2, 3 | All | | 1.5 | mA | | disabled) | | 00 7 | M,D,L,R,F,G,H | 1 <u>1</u> / | | | 2/ | | See footnotes at end of table. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000 SIZE A SP62-98644 REVISION LEVEL SHEET 8 DSCC FORM 2234 APR 97 **■ 9004708 0039670 230 ■** | | | TABLE 1. 51. 1.1. 1 | | | | | | |------------------------|-------------------|----------------------------------------------------------------------------------|-------------------|----------------|------------|------------|----------| | | | TABLE I. Electrical performance cha | aracteristics. | | | | | | Test | Symbol | Conditions<br>-55°C ≤ T <sub>C</sub> ≤ +125°C | Group A subgroups | Device<br>type | Lir | Unit | | | | | $4.5 \text{ V} \leq \text{V}_{DD} \leq 5.5 \text{ V}$ unless otherwise specified | | | Min | Мах | | | Address read cycle | †AVAVR | See figure 4 and 5 6/ | 9, 10, 11 | All | 25 | | ns | | time | | M,D,L,R,F,G,H | 9 <u>1</u> / | | <u>2</u> / | | 1 | | Address access | †AVQV | | 9, 10, 11 | All | | 25 | ns | | time | | M,D,L,R,F,G,H | 9 <u>1</u> / | | | 2/ | | | Address change to | †AXQX | | 9, 10, 11 | All | 3 | | ns | | output invalid time | | M,D,L,R,F,G,H | 9 1/ | | <u>2</u> / | | | | Chip select access | tSLQV | | 9, 10, 11 | All | | 35 | ns | | time | | M,D,L,R,F,G,H | 9 <u>1</u> / | | <u>2</u> / | | | | Chip select output | tSLQX | | 9, 10, 11 | All | 5 | | ns | | enable time | | M,D,L,R,F,G,H | 9 <u>1</u> / | | | <u>2</u> / | | | Chip select output | tshqz | | 9, 10, 11 | Ail | | 10 | ns | | disable time | | M,D,L,R,F,G,H | 9 <u>1</u> / | | | <u>2</u> / | | | Chip enable access | <sup>t</sup> EHQV | | 9, 10, 11 | Ail | | 35 | ns | | time <u>7</u> / | | M,D,L,R,F,G,H | 9 <u>1</u> / | | | 2/ | ļ | | Chip enable output | t <sub>EHQX</sub> | | 9, 10, 11 | All | 0 | | ns | | enable time <u>7</u> / | | M,D,L,R,F,G,H | 9 <u>1</u> / | | <u>2</u> / | | ļ | | Chip enable output | †ELQZ | | 9, 10, 11 | All | | 20 | ns | | disable time 7/ | | M,D,L,R,F,G,H | 9 <u>1</u> / | | | <u>2</u> / | <u> </u> | | Output enable | tGLQV | | 9, 10, 11 | All | | 9 | ns | | access time | | M,D,L,R,F,G,H | 9 <u>1</u> / | | | <u>2</u> / | <u> </u> | | Output enable | tGLQX | | 9, 10, 11 | All | 0 | | ns | | output enable time | | M,D,L,R,F,G,H | 9 <u>1</u> / | | <u>2</u> / | <u> </u> | | | Output enable | tGHQZ | | 9, 10, 11 | All | <u></u> | 10 | ns | | output disable time | | M,D,L,R,F,G,H | 9 <u>1</u> / | | _ | 2/ | ns | <sup>1/</sup> When performing postirradiation electrical measurements for any RHA level $T_A = +25^{\circ}$ C. Limits shown are guaranteed at $T_A = +25^{\circ}$ C. The M, D, L, R, F, G, and H in the test condition column are the postirradiation limits for the device types specified in the device types column. 2/ Preirradiation values for RHA marked devices shall also be the postirradiation values, unless otherwise specified. 4/ All inputs switching. DC average current. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-98644 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL | SHEET<br>9 | DSCC FORM 2234 **APR 97** 9004708 0039671 177 $<sup>\</sup>overline{3}$ / Measured only for initial qualification and after process or design changes that could affect input/output capacitance. All imputs switching. Bo average current. These parameters may not be tested, but shall be guaranteed to the values specified in table I. Test conditions assume input pulse levels of V<sub>IL</sub>/V<sub>IH</sub> = V<sub>SS</sub>/V<sub>DD</sub> (CMOS), V<sub>IL</sub>/V<sub>IH</sub> = V<sub>SS</sub>/V<sub>DD</sub> (TTL), input rise and fall times of ≤ 5.0 ns, input and output timing reference levels as shown in figure 4, capacitive output loading C<sub>L</sub> = 50 pF. These tests are not applicable to devices supplied to package "Y". **■ 9004708 0039672 003** ■ ## Case Y - continued | 0 | Millimeters | | Inc | hes | |--------|-------------|-------|------|------| | Symbol | Min | Max | Min | Мах | | Α | 2.29 | 3.05 | .090 | .120 | | b | 0.38 | 0.48 | .015 | .019 | | С | 0.08 | 0.15 | .003 | .006 | | D | 18.08 | 18.49 | .712 | .728 | | D1 | 16.38 | 16.64 | .645 | .655 | | E | 12.52 | 12.88 | .493 | .507 | | E2 | 9.45 | 9.86 | .372 | .388 | | E3 | 1.52 REF | | .060 | BSC | | е | 1.27 | BSC | .050 | BSC | | Combal | Millimeters | | | | Incl | nes | |--------|-------------|----------|------|------|------|-----| | Symbol | Min | Мах | Min | Max | | | | G | 0.79 | 0.99 | .031 | .039 | | | | L | 7.49 | | .295 | | | | | Q | 0.66 | 1.14 | .026 | .045 | | | | S | 0.89 | 1.40 | .035 | .055 | | | | U | 3.30 | 3.30 REF | | REF | | | | w | 1.27 | 1.27 REF | | REF | | | | × | 1.91 REF | | .075 | REF | | | | Υ | 0.25 | 0.25 REF | | REF | | | - NOTES: 1. Lid tied to V<sub>SS</sub>. 2. The indicated terminal pad is P1. Terminal pads are numbered clockwise (bottom view) through P4. 3. Although dimensions are in inches, the US government preferred system of measurement is the metric SI - system. However, since this item was originally designed using inch-pound units of measurement, in the event of conflict between the two, the inch-pound units shall take precedence. Metric equivalents are for general information only. FIGURE 1. Case outlines. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-98644 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL | SHEET<br>11 | DSCC FORM 2234 APR 97 9004708 0039673 T4T 📟 | Symbol | Inch | es <u>1</u> / | Millin | neters | Symbol | Inc | hes | Millin | eters | |--------|------|---------------|--------|--------|--------|------|------|--------|-------| | | Min | Max | Min | Max | | Min | Max | Min | Max | | Α | .085 | .105 | 2.16 | 2.67 | М | .005 | .011 | .13 | .28 | | b | .006 | .010 | .15 | .25 | N | .040 | .060 | 1.02 | 1.52 | | С | .005 | .0075 | .13 | .19 | 0 | .090 | ref. | 2. | 29 | | D | .640 | .660 | 16.26 | 16.76 | Р | .015 | ref. | .3 | 8 | | е | .023 | .027 | .58 | .69 | R | .075 | ref. | 1. | 91 | | E | .623 | .637 | 15.82 | 16.18 | S1 | .103 | .123 | 2.62 | 3.12 | | F | .420 | .430 | 10.67 | 10.92 | Т | .050 | ref. | 1. | 27 | | G | .520 | .530 | 13.21 | 13.46 | U | .030 | ref. | .7 | 76 | | Н | .130 | .140 | 3.30 | 3.56 | V | .080 | ref. | 2. | 03 | | | .025 | .035 | .64 | .89 | W | .005 | ref. | | 3 | | J | .080 | ref. | 2. | 03 | Х | .450 | ref. | 11 | .43 | | L | .270 | .300 | 6.86 | 7.62 | Υ | .400 | ref. | 10 | .16 | - Notes: 1/ Although dimensions are in inches, the US government preferred system of measurement is the metric SI system. However, since this item was originally designed using inch-pound units of measurement, in the event of conflict between the two, the inch-pound units shall take precedence. Metric equivalents are for general information only. - 2/ Parts delivered with leads unformed. 3/ Terminal one shall be identified by a mechanical index in the lead or body, or a mark on the top surface. Package lides connected to V - is connected to V<sub>SS</sub>. 4/ The indicated terminal pad is P1. Terminal pads are numbered clockwise (bottom view) through P12. FIGURE 1. Case outline - continued. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-98644 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL | SHEET<br>12 | 9004708 0039674 986 | Device types | | ALL | |---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Case outline | Υ | Z | | Terminal number | Terminal | symbol | | 1<br>2<br>3<br>4<br>5<br>6<br>7<br>8<br>9<br>10<br>11<br>12<br>13<br>14<br>15<br>16<br>17<br>18<br>19<br>20<br>21<br>22<br>23<br>24<br>25<br>26<br>27<br>28<br>29<br>30<br>31<br>32<br>33<br>34<br>35<br>8<br>8<br>9<br>9<br>19<br>19<br>19<br>19<br>19<br>19<br>19<br>19<br>19<br>19<br>19<br>19 | 41276543216001283345678 OH 1983C D: :::::::::::::::::::::::::::::::::: | VSS<br>VDD<br>A14<br>A7<br>A6<br>A5<br>A4<br>A3<br>A10<br>DQ1<br>DQ2<br>NC<br>DQ5<br>DQ4<br>DQ5<br>DQ7<br>SSS<br>DQ4<br>A13<br>CE<br>NC<br>SSS<br>DQ4<br>A13<br>CE<br>NC<br>SSS<br>DQ4<br>A14<br>A15<br>A17<br>A17<br>A17<br>A18<br>A18<br>A18<br>A19<br>A19<br>A19<br>A19<br>A19<br>A19<br>A19<br>A19<br>A19<br>A19 | FIGURE 2. <u>Terminal connections</u>. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-98644 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL | SHEET<br>13 | 9004708 0039675 812 📟 | Mode | NCS | CE <u>1</u> / | NOE 2/ | Q | |------------|------|---------------|---------------|----------| | Read | Low | High | Low | Data-out | | Deselected | High | Х <u>З</u> / | x | High-Z | | Disabled | × | Low | XX <u>3</u> / | High-Z | NOTES: 1/ CE is not applicable to devices supplied to package "Y". 2/ NOE = H: High Z output maintained for NCS = X, CE = X 3/ X: $V_{J} = V_{IH}$ or $V_{JL}$ 4/ XX: $V_{SS} \le V_{I} \le V_{DD}$ FIGURE 3. Truth table. **STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000** SIZE 5962-98644 Α **REVISION LEVEL** SHEET 14 DSCC FORM 2234 APR 97 9004708 0039676 759 📰 | | TTL I/O CONFIGURATION | CMOS I/O CONFIGURATION | |---------------------------|-------------------------------------------------------------------------|--------------------------------------------------------------------| | INPUT<br>LEVELS | V <sub>DD</sub> - V <sub>DD</sub> /2 | 0 V V V V V V V V V V V V V V V V V V V | | OUTPUT<br>SENSE<br>LEVELS | HIGH Z = 2.9 V $ \begin{array}{c} $ | HIGH Z = 2.9 V $V_{DD}^{-0.4} V_{DD}/2$ $V_{DD}^{-0.4} V_{HIGH} Z$ | FIGURE 4. Output load circuit (or equivalent) and ac timing characteristics. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-98644 | |-------------------------------------------------------------|------------------|----------------|--------------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL | SHEET<br><b>15</b> | 9004708 0039677 695 📟 - NOTES: 1. NCS, NOE, and A<sub>0</sub> through A<sub>14</sub> = GND; V<sub>1</sub> and CE = V<sub>CC</sub>; DQ<sub>0</sub> through DQ<sub>7</sub> = floating; R = 10kΩ ± 10%; C = 0.1 μF ± 10%; V<sub>CC</sub> = 5.0 V. 2. Power pins are connected to V<sub>1</sub>. 3. The absolute voltage ratings of paragraph 1.3 shall not be exceeded. 4. The pattern in the memory array will be checkerboard for irradiation and accelerated aging tests. 5. CE terminal is not applicable to device supplied to package "V" - 5. CE terminal is not applicable to devices supplied to package "Y". FIGURE 6. Irradiation circuit. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-98644 | |-------------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL | SHEET <b>17</b> | 9004708 0039679 468 📟 - 3.9 <u>Verification and review for device class M.</u> For device class M, DSCC, DSCC's agent, and the acquiring activity retain the option to review the manufacturer's facility and applicable required documentation. Offshore documentation shall be made available onshore at the option of the reviewer. - 3.10 <u>Microcircuit group assignment for device class M.</u> Device class M devices covered by this drawing shall be in microcircuit group number 42 (see MIL-PRF-38535, appendix A). ## 4. QUALITY ASSURANCE PROVISIONS - 4.1 <u>Sampling and inspection</u>. For device classes Q and V, sampling and inspection procedures shall be in accordance with MIL-PRF-38535 or as modified in the device manufacturer's Quality Management (QM) plan. The modification in the QM plan shall not affect the form, fit, or function as described herein. For device class M, sampling and inspection procedures shall be in accordance with MIL-PRF-38535, appendix A. - 4.2 <u>Screening</u>. For device classes Q and V, screening shall be in accordance with MIL-PRF-38535, and shall be conducted on all devices prior to qualification and technology conformance inspection. For device class M, screening shall be in accordance with method 5004 of MIL-STD-883, and shall be conducted on all devices prior to quality conformance inspection. - 4.2.1 Additional criteria for device class M. - a. Delete the sequence specified as initial (preburn-in) electrical parameters through interim (postburn-in) electrical parameters of method 5004 and substitute lines 1 through 6 of table IIA herein. - b. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015. - (1) Dynamic burn-in (method 1015 of MIL-STD-883, test condition D; for circuit, see 4.2.1b herein). - c. Interim and final electrical parameters shall be as specified in table IIA herein. #### 4.2.2 Additional criteria for device classes Q and V. - a. The burn-in test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The burn-in test circuit shall be maintained under document revision level control of the device manufacturer's Technology Review Board (TRB) in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1015 of MIL-STD-883. - b. Interim and final electrical test parameters shall be as specified in table IIA herein. - Additional screening for device class V beyond the requirements of device class Q shall be as specified in MIL-PRF-38535, appendix B. - 4.3 <u>Qualification inspection for device classes Q and V</u>. Qualification inspection for device classes Q and V shall be in accordance with MIL-PRF-38535. Inspections to be performed shall be those specified in MIL-PRF-38535 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). - 4.4 <u>Conformance inspection</u>. Technology conformance inspection for classes Q and V shall be in accordance with MIL-PRF-38535 including groups A, B, C, D, and E inspections and as specified herein except where option 2 of MIL-PRF-38535 permits alternate in-line control testing. Quality conformance inspection for device class M shall be in accordance with MIL-PRF-38535, appendix A and as specified herein. Inspections to be performed for device class M shall be those specified in method 5005 of MIL-STD-883 and herein for groups A, B, C, D, and E inspections (see 4.4.1 through 4.4.4). | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-98644 | |-------------------------------------------------------------|------------------|----------------|-------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL | SHEET<br>18 | DSCC FORM 2234 APR 97 ■ 9004708 0039680 <u>3</u>8T ■ ### 4.4.1 Group A inspection. - a. Tests shall be as specified in table IIA herein. - b. Subgroups 5 and 6 in table I, method 5005 of MIL-STD-883 shall be omitted. - c. Subgroup 4 (C<sub>IN</sub> and C<sub>OUT</sub> measurements) shall be measured only for initial qualification and after any process or design changes which may affect input or output capacitance. Sample size is 5 devices with no failures, and all input and output terminals tested. - d. For device class M, subgroups 7 and 8 tests shall be sufficient to verify the functionality of the device as described in the AID. For device classes Q and V, subgroups 7 and 8 shall include verifying the functionality of the device as described in the AID. These tests shall have been fault graded in accordance with MIL-STD-883, test method 5012 (see 1.5 herein). - e. O/V (latch-up) tests shall be measured only for initial qualification and after any design or process changes which may affect the performance of the device. For device class M, procedures and circuits shall be maintained under document revision level control by the manufacturer and shall be made available to the preparing activity or acquiring activity upon request. For device classes Q and V, the procedures and circuits shall be under the control of the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the preparing activity or acquiring activity upon request. Testing shall be on all pins, on five devices with zero failures. Latch-up test shall be considered destructive. Information contained in JEDEC Standard number 17 may be used for reference. - 4.4.2 Group C inspection. The group C inspection end-point electrical parameters shall be as specified in table IIA herein. - 4.4.2.1 Additional criteria for device class M. Steady-state life test conditions, method 1005 of MIL-STD-883: - a. Test condition D. The test circuit shall be maintained by the manufacturer under document revision level control and shall be made available to the preparing or acquiring activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005. - b. $T_A = +125^{\circ}C$ , minimum. - c. Test duration: 1,000 hours, except as permitted by method 1005 of MIL-STD-883. - 4.4.2.2 Additional criteria for device classes Q and V. The steady-state life test duration, test condition and test temperature, or approved alternatives shall be as specified in the device manufacturer's QM plan in accordance with MIL-PRF-38535. The test circuit shall be maintained under document revision level control by the device manufacturer's TRB in accordance with MIL-PRF-38535 and shall be made available to the acquiring or preparing activity upon request. The test circuit shall specify the inputs, outputs, biases, and power dissipation, as applicable, in accordance with the intent specified in test method 1005 of MIL-STD-883. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-98644 | |-------------------------------------------------------------|------------------|----------------|--------------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL | SHEET<br><b>19</b> | DSCC FORM 2234 APR 97 **■** 9004708 0039681 016 **■** - 4.4.3 Group D inspection. For group D inspection, end-point electrical parameters shall be as specified in table IIA herein. - 4.4.4 <u>Group E inspection</u>. Group E inspection is required only for parts intended to be marked as radiation hardness assured (see 3.5 herein). - a. End-point electrical parameters shall be as specified in table IIA herein. - b. For device classes Q and V, the devices or test vehicle shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535 for the RHA level being tested. For device class M, the devices shall be subjected to radiation hardness assured tests as specified in MIL-PRF-38535, appendix A for the RHA level being tested. All device classes must meet the postirradiation end-point electrical parameter limits as defined in table I at T<sub>A</sub> = +25°C ±5°C, after exposure, to the subgroups specified in table IIA herein. - c. When specified in the purchase order or contract, a copy of the RHA delta limits shall be supplied. - 4.4.4.1 <u>Total dose irradiation testing</u>. Total dose irradiation testing shall be performed in accordance with MIL-STD-883 method 1019 and as specified herein. The total dose level shall be greater than 1E6 rads(Si) at levels up to and including the level indicated, $T_A = 25^{\circ}$ C. - 4.4.4.1.1 <u>Accelerated aging test</u>. Accelerated aging tests shall be performed on all devices requiring a RHA level greater than 5k rads(Si). The post-anneal end-point electrical parameter limits shall be as specified in table I herein and shall be the pre-irradiation end-point electrical parameter limit at 25°C ±5°C. Testing shall be performed at initial qualification and after any design or process changes which may affect the RHA response of the device. - 4.4.4.2 <u>Dose rate induced latchup testing</u>. Dose rate induced latchup immunity shall be guaranteed by design under recommended operating conditions. - 4.4.4.3 <u>Dose rate upset testing</u>. Dose rate upset testing shall be performed in accordance with test method 1021 of MIL-STD-883 and herein. - a. Transient dose rate upset testing for class M devices shall be performed at initial qualification and after any design or process changes which may effect the RHA performance of the devices. Test 10 devices with 0 defects unless otherwise specified. - b. Transient dose rate upset testing for class Q and V devices shall be performed as specified by a TRB approved radiation hardness assurance plan and MIL-PRF-38535. Device parameters that influence upset immunity shall be monitored at the wafer level in accordance with the wafer level hardness assurance plan and MIL-PRF-38535. - c. The transient dose rate upset level shall be greater than or equal to 5E10 rads(Si)/s with a pulse width less than or equal to 1.0 μs. - 4.4.4.4 <u>Single event phenomena (SEP)</u>. SEP testing shall be required on class V devices (see 1.4 herein). SEP testing shall be performed on a technology process on the Standard Evaluation Circuit (SEC) or alternate SEP test vehicle as approved by the qualifying activity at inital qualification and after any design or process changes which may affect the upset or latchup characteristics. The recommended test conditions for SEP are as follows: - a. The ion beam angle of incidence shall be between normal to the die surface and 60° to the normal, inclusive (i.e. 0° ≤ angle ≤ 60°). No shadowing of the ion beam due to fixturing or package related effects is allowed. - b. The fluence shall be $\geq$ 100 errors or $\geq$ 10<sup>7</sup> ions/cm<sup>2</sup>. - c. The flux shall be between 10<sup>2</sup> and 10<sup>5</sup> ions/cm<sup>2</sup>/s. The cross-section shall be verified to be flux independent by measuring the cross-section at two flux rates which differ by at least an order of magnitude. - d. The particle range shall be ≥ 20 microns in silicon. - The test temperature shall be +25 °C and the maximum rated operating temperature ±10 °C. - f. Bias conditions shall be V<sub>CC</sub> = 4.5 V dc for the upset measurements and V<sub>CC</sub> = 5.5 V dc for the latchup measurements. | STANDARD<br>MICROCIRCUIT DRAWING<br>DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | SIZE<br><b>A</b> | | 5962-98644 | |-------------------------------------------------------------------------------------------------|------------------|----------------|------------| | | | REVISION LEVEL | SHEET 20 | ■ 9004708 0039682 T52 ■■ 4.5 <u>Delta measurements for device class V.</u> Delta measurements, as specified in table IIA, shall be made and recorded before and after the required bum-in screens and steady-state life tests to determine delta compliance. The electrical parameters to be measured, with associated delta limits are listed in table IIB. The device manufacturer may, at his option, either perform delta measurements or within 24 hours after bum-in perform final electrical parameter tests, subgroups 1, 7, and 9 Table IIA. Electrical test requirements. 1/2/3/4/5/6/7/ | Line<br>no. | Test requirements | Subgroups<br>(per method<br>5005, table IA) | | groups<br>-38535, table III) | |-------------|-----------------------------------------|---------------------------------------------|-------------------------------|-------------------------------| | | | Device<br>class<br>M | Device<br>class<br>Q | Device<br>class<br>V | | 1 | Interim electrical parameters (see 4.2) | | | 1,7,9 | | 2 | Static burn-in I method 1015 | Not<br>required | Not<br>required | Required | | 3 | Same as line 1 | | | 1*,7* Δ | | 4 | Dynamic burn-in (method 1015) | Required | Required | Required | | 5 | Same as line 1 | | | 1*,7* △ | | 6 | Final electrical parameters | 1*,2,3,7*,<br>8A,8B,9,10,11 | 1*,2,3,7*,<br>8A,8B,9,10,11 | 1*,2,3,7*,<br>8A,8B,9,10,11 | | 7 | Group A test requirements | 1,2,3,4**,7,<br>8A,8B,9,10,11 | 1,2,3,4**,7,<br>8A,8B,9,10,11 | 1,2,3,4**,7,<br>8A,8B,9,10,11 | | 8 | Group C end-point electrical parameters | 2,3,7,<br>8A,8B | 2,3,7,<br>8A,8B | 1,2,3,7,<br>8A,8B,9,10,11 Δ | | 9 | Group D end-point electrical parameters | 2,3,8A,8B | 2,3,8A,8B | 2,3,8A,8B | | 10 | Group E end-point electrical parameters | 1,7,9 | 1,7,9 | 1,7,9 | - 1/ Blank spaces indicate test are not applicable. - $\frac{1}{2}$ Any or all subgroups may be combined when using high-speed testers. - 3/ Subgroups 7 and 8 functional tests shall verify the truth table. - $\frac{3}{4}$ \* Indicates PDA applies to subgroups 1 and 7. - / \*\* See 4.4.1c. - 6/ ∆ Indicates delta limit (see table IIB) shall be required where specified, and the delta values shall be computed with reference to the zero hour electrical parameters (see table IIA). - 7/ See 4.4.1e. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-98644 | |-------------------------------------------------------------|------------------|----------------|------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL | SHEET 21 | DSCC FORM 2234 APR 97 **■ 9004708 0039683 999 ■** ## Table IIB. Delta limits at +25°C. | Test <u>1</u> / | All device types | |------------------------------------------------|------------------------------------| | I <sub>DDSB1</sub> ,<br>IILK, I <sub>OLK</sub> | ±10% of specified value in table I | 1/ The above parameter shall be recorded before and after the required burn-in and life tests to determine the delta. ## 5. PACKAGING 5.1 <u>Packaging requirements</u>. The requirements for packaging shall be in accordance with MIL-PRF-38535 for device classes Q and V or MIL-PRF-38535, appendix A for device class M. ### 6. NOTES - 6.1 Intended use. Microcircuits conforming to this drawing are intended for use for government microcircuit applications (original equipment), design applications, and logistics purposes. - **6.1.1** Replaceability. Microcircuits covered by this drawing will replace the same generic device covered by a contractor-prepared specification or drawing. - 6.1.2 Substitutability. Device class Q devices will replace device class M devices. - 6.2 <u>Configuration control of SMD's</u>. All proposed changes to existing SMD's will be coordinated with the users of record for the individual documents. This coordination will be accomplished in accordance with MIL-STD-973 using DD Form 1692, Engineering Change Proposal (Short Form). - 6.3 Record of users. Military and industrial users shall inform Defense Supply Center Columbus when a system application requires configuration control and which SMD's are applicable to that system. DSCC will maintain a record of users and this list will be used for coordination and distribution of changes to the drawings. Users of drawings covering microelectronics devices (FSC 5962) should contact DSCC-VA, telephone (614) 692-0525. - 6.4 <u>Comments</u>. Comments on this drawing should be directed to DSCC-VA, Columbus, Ohio 43216-5000, or telephone (614) 692-0674. - 6.5 <u>Symbols, definitions, and definitions</u>. The abbreviations, symbols, and definitions used herein are defined in MIL-PRF-38535, MIL-STD-1331, and as follows: CIN Input terminal capacitance. COUT Output terminal capacitance. GND Ground zero voltage potential. IDD Supply current. II Input current. IO Output current. Case temperature. VDD Positive supply voltage. 6.5.1 <u>Timing limits</u>. The table of timing values shows either a minimum or a maximum limit for each parameter. Input requirements are specified from the external system point of view. For example, address setup time would be shown as a minimum since the system must supply at least that much time (even though most devices do not require it). On the other hand, responses from the memory are specified from the device point of view. For example, the access time would be shown as a maximum since the device never provides data later than that time. STANDARD MICROCIRCUIT DRAWING DEFENSE SUPPLY CENTER COLUMBUS COLUMBUS, OHIO 42316-5000 | SIZE<br><b>A</b> | | 5962-98644 | |------------------|----------------|-----------------| | | REVISION LEVEL | SHEET <b>22</b> | DSCC FORM 2234 APR 97 9004708 0039684 825 # 6.5.2 Waveforms. | Waveform<br>symbol | Input | Output | |--------------------|---------------------------------------|-------------------------------| | | MUST BE<br>VALID | WILL BE<br>VALID | | | CHANGE FROM<br>H TO L | WILL CHANGE<br>FROM<br>H TO L | | _///// | CHANGE FROM<br>L TO H | WILL CHANGE<br>FROM<br>L TO H | | XXXXXX | DON'T CARE<br>ANY CHANGE<br>PERMITTED | CHANGING<br>STATE<br>UNKNOWN | | | | HIGH<br>IMPEDANCE | # 6.6 Sources of supply. - 6.6.1 <u>Sources of supply for device classes Q and V.</u> Sources of supply for device classes Q and V are listed in QML-38535. The vendors listed in QML-38535 have submitted a certificate of compliance (see 3.6 herein) to DSCC-VA and have agreed to this drawing. - 6.6.2 <u>Approved sources of supply for device class M.</u> Approved sources of supply for class M are listed in MIL-HDBK-103. The vendors listed in MIL-HDBK-103 have agreed to this drawing and a certificate of compliance (see 3.6 herein) has been submitted to and accepted by DSCC-VA. | STANDARD<br>MICROCIRCUIT DRAWING | SIZE<br><b>A</b> | | 5962-98644 | |-------------------------------------------------------------|------------------|----------------|-----------------| | DEFENSE SUPPLY CENTER COLUMBUS<br>COLUMBUS, OHIO 42316-5000 | | REVISION LEVEL | SHEET <b>23</b> | DSCC FORM 2234 APR 97 ■ 9004708 0039685 76½ **■** ## STANDARD MICROCIRCUIT DRAWING SOURCE APPROVAL BULLETIN DATE: 98-09-03 Approved sources of supply for SMD 5962-98644 are listed below for immediate acquisition only and shall be added to QML-38535 and MIL-HDBK-103 during the next revision. QML-38535 and MIL-HDBK-103 will be revised to include the addition or deletion of sources. The vendors listed below have agreed to this drawing and a certificate of compliance has been submitted to and accepted by DSCC-VA. This bulletin is superseded by the next dated revision of QML-38535 and MIL-HDBK-103. | Standard<br>microcircuit<br>drawing PIN <u>1</u> / | Vendor<br>CAGE<br>number | Vendor<br>similar<br>PIN <u>2</u> / | |----------------------------------------------------|--------------------------|-------------------------------------| | 5962H9864401QYC<br>5962H9864401QZC | 34168 | HX6656/NQHC<br>HX6656/XQHC | | 5962H9864401VYC<br>5962H9864401VZC | 34168 | HX6656/NVHC<br>HX6656/XVHC | | 5962H9864402QYC<br>5962H9864402QZC | 34168 | HX6656/NQHT<br>HX6656/XQHT | | 5962H9864402VYC<br>5962H9864402VZC | 34168 | HX6656/NVHT<br>HX6656/XVHT | - 1/ The lead finish shown for each PIN representing a hermetic package is the most readily available from the manufacturer listed for that part. If the desired lead finish is not listed, contact the Vendor to determine its availability. - 2/ <u>Caution</u>. Do not use this number for item acquisition. Items acquired to this number may not satisfy the performance requirements of this drawing. Vendor CAGE number Vendor name and address 34168 Honeywell, Solid State Electronics Center 12001 State Highway 55 Plymouth, MN 55441-4799 The information contained herein is disseminated for convenience only and the Government assumes no liability whatsoever for any inaccuracies in this information bulletin. 9004708 0039686 6T8 🖿