# intech # ADVANCED ANALOG # DESCRIPTION The RGB DAC 3400SW combines three video speed digital-to-analog converters, internal temperature compensated reference and all the control lines necessary for a full graphics/color monitor interface. All this is contained in a single monolithic low power CMOS/TTL compatible IC. In a typical application, each of three independent red, green and blue analog outputs will drive a 75 ohm source and load terminated coax that supplies a high resolution video monitor with a palette of 4096 colors. The RGB DAC 3400SW can be directly interfaced to CMOS, HCT, TTL and advanced TTL logic families. It is also capable of developing signals in conformance with EIA standards such as 170/343. Features include small size, synchronous data and control lines for minimal skew and glitch, built-in temperature compensated reference, guaranteed linearity, offset and gain; plus superior temperature coefficients to make the RGB DAC 3400SW a state-of-the-art industry leader. The RGB DAC 3400SW also includes control logic which implements a text over graphics (overlay) mode. # **RGB DAC 3400SW** MONOLITHIC CMOS, TRIPLE 4-BIT 60MHz, VIDEO DAC # **FEATURES** - State of the art single chip monolithic - Internal reference, temperature compensated - Small size 28-pin DIP - Single +5V operation - Fully synchronous operation for minimal skew - Low power CMOS circuitry - Ideal interface for videotex systems - Overlay mode for text over graphics ### **BLOCK DIAGRAM** # **SPECIFICATIONS** # **ABSOLUTE MAXIMUM RATINGS** Supply voltage (VDD-VSS) Supply current (75 $\Omega$ loads) 6 V<sub>dc</sub> max. 60 mA max. Full scale output current 40 mA max. Drive into any digital input (clamped) Output voltage compliance range (each channel) mA max. ±10 -0.3 to +2.5 volts instantaneous Logic input voltage range "0" Logic input voltage range "1" min. V<sub>dc</sub> VSS -0.3 max. V<sub>dc</sub> V<sub>DD</sub> +0.3 Ambient operating temperature range 0 to +70°C -55 to +125°C Ambient storage temperature range | Recommended Operating Conditions | Min. | Тур. | Max. | Units | |------------------------------------------------|------|----------------------|------|---------------------------------| | Supply voltage (VDD-VSS) RL (output load) RSET | 4.75 | 5.00<br>37.5<br>2.9K | 5.25 | V <sub>dc</sub><br>ohms<br>ohms | | Ambient operating temperature range | 0 | 25 | 70 | •℃ | | INPUT CHARACTERISTICS | Min. | Тур. | Max. | Units | |-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------------------|---------------------------------------|---------------------------------------| | Digital Coding Compatibility Loading | 4 bits binary (TTL or CMOS) One equivalent HCT unit load | | | | | Logic "0" (@ 10 µA max.)<br>Logic "1" (@ 10 µA max.) | 0<br>2.0 | 0.4<br>2.4 | 0.8<br>5.0 | V <sub>dc</sub><br>V <sub>dc</sub> | | OUTPUT CHARACTERISTICS | | · | | | | Offset — All current sources OFF Offset — TC Gain (Relative to R <sub>SET)</sub> , Gain TC Gain, variance (each channel, relative to the average of all three) | | ±1.0<br>±5.0<br>±5<br>±50<br>±2.0 | ±10.0<br>±15.0<br>±10<br>±200<br>±6.0 | μΑ<br>ppmFS/°C<br>%<br>ppm/°C<br>% | | Linearity Integral Differential Linearity TC | | ±0.1<br>±0.1<br>±20 | ±0.5<br>±0.5<br>±100 | LSB<br>LSB<br>ppmFS/°C | | Monotonicity | Guaranteed | | | | | Dynamic characteristics Max. conversion rate (over operating temperature & supply) Settling time (to 0.5 LSB) Set-up time Hold time Output transient glitch energy Output transient glitch amplitude | 60<br>2<br>2 | 12<br>50<br>60 | | MHz<br>ns<br>ns<br>ns<br>pV-sec<br>mV | | GENERAL INFORMATION | | | | | | Internal voltage reference | 1.26 | 1.40 | 1.54 | volts | | Max. output current drive capability (for combinations of RSET and RL) Max. ouput voltage drive capability (for combinations of RSET and RL) Power supply current | 33<br>1.5 | 30<br>(-66dB) | 60<br>{-60dB} | mA<br>volts<br>mA | | Power supply rejection ratio | | 0.0005 | 0.001 | %/%(VDD-VSS | # **DEVICE OPERATION** The output of the RGB DAC 3400SW is a current source whose full scale value is set by an external resistor. This resistor is connected to an internal reference (1.4V nominal), and the current through the resistor represents 7/16 LSBs of output current. Thus, for a full scale current of 15 LSBs, $I_0 = 1.4/R \times 16 \times 15/7 = 48/R$ , where $I_0$ = full scale output current, R = current setting resistor (ohms). This resistor is connected from ISET to ground. Example: $R_L = 37.5\Omega$ , $I_O = .0166$ ( $V_O = 637.5$ mV from black to white level) $$R = \frac{48}{I_0} = \frac{48}{0.0166} = 2890 \text{(ohm)}$$ The value of R would be 5780(ohm) nominal if R were ### PIN DESCRIPTION DATA (R<sub>0</sub>-R<sub>3</sub>, G<sub>0</sub>-G<sub>3</sub>, B<sub>0</sub>-B<sub>3</sub>) These inputs are generally referred to as (Do-D3) and are the digital data inputs. They are latched into an edge triggered register on the falling edge of STROBE. # **BLANK (BLANK)** A logic "0" on this input synchronously sets all three channels to the blank level. This input overrides input data and is used to blank the screen. This input is latched into an edge triggered register on the falling edge of STROBE. #### SYNC (SYNC) The sync amplitude (40 IRE units) is synchronously subtracted from the green DAC output when a logic "0" appears at this input. This input is used to generate composite sync and blank signals to the monitor. This input is latched into an edge triggered register on the falling edge of STROBE. #### **STROBE** This is the main clock input of which the falling edge is used to strobe the data and control inputs into edge triggered registers, as well as move this information in a synchronous pipeline fashion. #### ISET (programs gain) An external resistor connected from this point to VSS programs the DAC full scale outputs in the following manner: Iout = 48/R mA, where R is the external resistor value in K ohms. #### BIAS This is the control amplifier output and should be bypassed to V<sub>DD</sub> with a 0.1 μF capacitor. External loading at this point is not recommended. #### RED, GRN, BLU OUTPUT These are the current outputs for the three channels and are normally resistively connected to VSS with either 75 or 37.5 ohms. This is the most positive supply pin and is normally connected to +5V. ### Vss This is the most negative supply pin and is normally connected to ground. #### SYNC ADJ In precision applications, this input may be used to adjust the sync amplitude (nominally 40 IREs) on the green DAC channel. It is normally left unconnected. To adjust this level, connect a $10 \text{K}\Omega$ potentiometer from $V_{DD}$ to $V_{SS}$ and a $10 K\Omega$ resistor from the wiper of the potentiometer to the sync adj #### WHITE CONTROL(WHT CTRL) This input synchronously sets the value of the white level output of the three DAC channels. A logic '0' at this input sets the white level of all channels during OVLY and REF to a value equal to the DAC full scale value. A logic '1' at this input sets the white level of all three channels during OVLY, and REF to 10% greater than the DAC full scale level. This allows the text overlay to always be brighter than the background intensity. # OVERLAY (OVLY) A logic '0' on this line synchronously forces all three DAC outputs to the black level unless the REF line for that channel is active. A logic '1' on this line synchronously disables the REF input for all three channels. This input is latched into an edge triggered register on the falling edge of STROBE. # (REF RED, REF GRN, REF BLU) These inputs are inactive if the $\overline{\text{OVLY}}$ line is held at logic '1'. If the OVLY line is at logic '0' at any of these inputs synchronouly sets the corresponding channel to the REF WHITE level as defined by the WHT CTRL input. The OVLY and REF inputs combine to synchronously override all data and control (Blank and Sync) inputs to the DAC. The REF inputs are normally used to overlay text on the graphics display. These inputs are latched into an edge triggered register on the falling edge of STROBE. # PIN DESIGNATIONS | Pin 1 | B <sub>0</sub> (LSB) | Pin 28 | BIAS | |--------|----------------------|--------|-----------------| | Pin 2 | B <sub>1</sub> | Pin 27 | REF BLU | | Pin 3 | B <sub>2</sub> | Pin 26 | SYNC | | Pin 4 | B <sub>3</sub> (MSB) | Pin 25 | REF GRN | | Pin 5 | G <sub>0</sub> (LSB) | Pin 24 | SYNC ADJ | | Pin 6 | ÖVLY | Pin 23 | GRN OUT | | Pin 7 | G <sub>1</sub> | Pin 22 | BLU OUT | | Pin 8 | G <sub>2</sub> | Pin 21 | V <sub>DD</sub> | | Pin 9 | WHT CTRL | Pin 20 | STROBE | | Pin 10 | G <sub>3</sub> (MSB) | Pin 19 | BLANK | | Pin 11 | R <sub>0</sub> (LSB) | Pin 18 | REF RED | | Pin 12 | R <sub>1</sub> | Pin 17 | RED OUT | | Pin 13 | R <sub>2</sub> | Pin 16 | V <sub>SS</sub> | | Pin 14 | R <sub>3</sub> (MSB) | Pin 15 | ISET | Figure 1 Composite Video Output | | OVLY | WHT<br>CTRL | REF<br>RGB | SYNC<br>ADJ | |----------------|------|-------------|------------|-------------| | RGB DAC 3400SW | yes | yes | yes | yes | | RGB DAC 3400S | no | no | no | yes | **RGB DAC 3400SW Product Guide** # **MECHANICAL OUTLINE** Intech Advanced Analog 1987 The information in this data sheet has been carefully checked and is believed to be accurate, however, no responsibility is assumed for possible errors. The specifications are subject to change without notice. 2-8701 ADVANCED ANALOG 2270 MARTIN AVENUE, SANTA CLARA, CALIFORNIA 95050-2781 TWX 910-338-2213 TELEPHONE (408) 988-4930