# R1LV0408D Series 4M SRAM (512-kword $\times$ 8-bit) REJ03C0310-0100 Rev.1.00 May.24.2007 ### **Description** The R1LV0408D is a 4-Mbit static RAM organized 512-kword $\times$ 8-bit, fabricated by Renesas's high-performance 0.15 $\mu$ m CMOS and TFT technologies. R1LV0408D Series has realized higher density, higher performance and low power consumption. The R1LV0408D Series offers low power standby power dissipation; therefore, it is suitable for battery backup systems. It has packaged in 32-pin SOP, 32-pin TSOP II and 32-pin STSOP. #### **Features** • Single 3 V supply: 2.7 V to 3.6 V • Access time: 55/70 ns (max) • Power dissipation: — Standby: $3 \mu W (typ)$ - Equal access and cycle times - Common data input and output. - Three state output - Directly TTL compatible. - All inputs and outputs - Battery backup operation. ### R1LV0408D Series ## **Ordering Information** | Type No. | Access time | Package | |-----------------|-------------|------------------------------------------| | R1LV0408DSP-5S% | 55 ns | 525-mil 32-pin plastic SOP (32P2M-A) | | R1LV0408DSP-7L% | 70 ns | | | R1LV0408DSB-5S% | 55 ns | 400-mil 32-pin plastic TSOP II (32P3Y-H) | | R1LV0408DSB-7L% | 70 ns | | | R1LV0408DSA-5S% | 55 ns | 8mm × 13.4mm STSOP (32P3K-B) | | R1LV0408DSA-7L% | 70 ns | | ### %: Temperature version; see table below. | % | Temperature Range | |---|-------------------| | R | 0 to +70°C | | I | −40 to +85°C | ### **Pin Arrangement** ## **Pin Description** | Pin name | Function | |-----------------|-------------------| | A0 to A18 | Address input | | I/O0 to I/O7 | Data input/output | | CS# (CS) | Chip select | | OE# (OE) | Output enable | | WE# (WE) | Write enable | | V <sub>cc</sub> | Power supply | | V <sub>ss</sub> | Ground | ## **Block Diagram** ## **Operation Table** | WE# | CS# | OE# | Mode | V <sub>cc</sub> current | I/O0 to I/O7 | Ref. cycle | |-----|-----|-----|----------------|------------------------------------|--------------|-----------------| | × | Н | × | Not selected | I <sub>SB</sub> , I <sub>SB1</sub> | High-Z | _ | | Н | L | Н | Output disable | I <sub>cc</sub> | High-Z | _ | | Н | L | L | Read | I <sub>cc</sub> | Dout | Read cycle | | L | L | Н | Write | I <sub>cc</sub> | Din | Write cycle (1) | | L | L | L | Write | I <sub>cc</sub> | Din | Write cycle (2) | Note: H: $V_{\text{IH}}$ , L: $V_{\text{IL}}$ , $\times$ : $V_{\text{IH}}$ or $V_{\text{IL}}$ ## **Absolute Maximum Ratings** | Parameter | Symbol | | Value | Unit | | |---------------------------------------------------------|-----------------|--------|--------------------------------|------|--| | Power supply voltage relative to V <sub>ss</sub> | V <sub>cc</sub> | | -0.5 to +4.6 | | | | Terminal voltage on any pin relative to V <sub>ss</sub> | V <sub>T</sub> | -0. | 5*1 to V <sub>cc</sub> + 0.5*2 | V | | | Power dissipation | P <sub>T</sub> | | 0.7 | W | | | Operating temperature | Topr | R ver. | 0 to +70 | °C | | | | | I ver. | -40 to +85 | 1 | | | Storage temperature range | Tstg | | -65 to +150 | °C | | | Storage temperature range under bias | Tbias | R ver. | 0 to +70 | °C | | | | | I ver. | -40 to +85 | | | Notes: 1. $V_{\tau}$ min: -3.0 V for pulse half-width $\leq$ 30 ns. 2. Maximum voltage is +4.6 V. ## **DC Operating Conditions** | Parameter | Symbol | Min | Тур | Max | Unit | | |---------------------------|----------------------|-----------------|--------------------|-----|-----------------------|----| | Supply voltage | V <sub>cc</sub> | 2.7 | 3.0 | 3.6 | V | | | | V <sub>ss</sub> | 0 | 0 | 0 | V | | | Input high voltage | | V <sub>IH</sub> | 2.2 | _ | V <sub>cc</sub> + 0.3 | V | | Input low voltage | | V <sub>IL</sub> | -0.3* <sup>1</sup> | _ | 0.6 | V | | Ambient temperature range | erature range R ver. | | 0 | _ | +70 | °C | | | I ver. | | -40 | _ | +85 | | Note: 1. $V_{\parallel}$ min: -3.0 V for pulse half-width $\leq 30$ ns. ### **DC Characteristics** | | Para | meter | Symbol | Min | Тур | Max | Unit | Test conditions | |------------------------|-----------|----------|-----------------------|--------------------|-------------|-----|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Input leak | age curre | ent | I <sub>L</sub> | _ | _ | 1 | μΑ | $Vin = V_{ss} to V_{cc}$ | | Output leakage current | | | I <sub>LO</sub> | _ | _ | 1 | μΑ | $CS\# = V_{IH} \text{ or } OE\# = V_{IH} \text{ or } VE\# = V_{IL} \text{ or } V_{I/O} = V_{SS} \text{ to } V_{CC}$ | | Operating | g current | | I <sub>cc</sub> | | | 10 | mA | $CS\# = V_{IL},$ $Others = V_{IH}/V_{IL}, I_{IVO} = 0 \text{ mA}$ | | Average | operating | current | I <sub>CC1</sub> | | _ | 25 | mA | Min. cycle, duty = 100%, CS# = $V_{\parallel}$ , Others = $V_{\parallel}$ / $V_{\parallel}$ $I_{\parallel}$ 0 mA | | | | | | | | 5 | mA | $\begin{split} & \text{Cycle time} = 1 \; \mu\text{s}, \\ & \text{duty} = 100\%, \\ & I_{_{ O}} = 0 \; \text{mA, CS\#} \leq 0.2 \; \text{V}, \\ & V_{_{ H}} \geq V_{_{CC}} - 0.2 \; \text{V, V}_{_{ L}} \leq 0.2 \; \text{V} \end{split}$ | | Standby | current | | I <sub>SB</sub> | | 0.1*1 | 0.3 | mA | CS# = V <sub>IH</sub> | | Standby | -5S% | to +85°C | I <sub>SB1</sub> | | _ | 10 | μΑ | $Vin \geq 0 \text{ V, CS\#} \geq V_{CC} - 0.2 \text{ V}$ | | current | | to +70°C | I <sub>SB1</sub> | | | 8 | μΑ | Average values | | | | to +40°C | I <sub>SB1</sub> | | | 3 | μΑ | | | | | to +25°C | I <sub>SB1</sub> | | <b>1</b> *1 | 2.5 | μΑ | | | | -7L% | to +85°C | I <sub>SB1</sub> | | | 20 | μΑ | | | | | to +70°C | I <sub>SB1</sub> | | | 16 | μΑ | | | | | to +40°C | I <sub>SB1</sub> | | | 10 | μΑ | | | | | to +25°C | I <sub>SB1</sub> | | <b>1</b> *1 | 10 | μΑ | | | Output low voltage | | | V <sub>oL</sub> | | | 0.4 | > | $I_{OL} = 2.1 \text{ mA}$ | | | | | $V_{_{\mathrm{OL2}}}$ | _ | | 0.2 | > | $I_{OL} = 100 \mu A$ | | Output high voltage | | | V <sub>OH</sub> | 2.4 | | | ٧ | $I_{OH} = -1.0 \text{ mA}$ | | | | | $V_{_{\mathrm{OH2}}}$ | $V_{\rm CC} - 0.2$ | _ | _ | V | $I_{OH} = -0.1 \text{ mA}$ | Note: 1. Typical values are at $V_{cc} = 3.0 \text{ V}$ , $Ta = +25^{\circ}\text{C}$ and specified loading, and not guaranteed. ## Capacitance $(Ta = +25^{\circ}C, f = 1.0 \text{ MHz})$ | Parameter | Symbol | Min | Тур | Max | Unit | Test conditions | Note | |--------------------------|------------------|-----|-----|-----|------|--------------------------------|------| | Input capacitance | Cin | _ | _ | 8 | pF | Vin = 0 V | 1 | | Input/output capacitance | C <sub>I/O</sub> | _ | _ | 10 | pF | $V_{\text{I/O}} = 0 \text{ V}$ | 1 | Note: 1. This parameter is sampled and not 100% tested. ### **AC Characteristics** $(Ta=0 \ to \ +70^{\circ}C \ / \ -40 \ to \ +85^{\circ}C, \ V_{_{CC}}=2.7 \ V \ to \ 3.6 \ V)$ #### **Test Conditions** • Input pulse levels: $V_{IL} = 0.4 \text{ V}, V_{IH} = 2.4 \text{ V}$ • Input rise and fall time: 5 ns • Input and output timing reference levels: 1.5 V • Output load: $1 \text{ TTL Gate} + C_L (50 \text{ pF}) (R1LV0408D-5S\%)$ $1 \text{ TTL Gate} + C_L (100 \text{ pF}) (R1LV0408D-7L\%)$ (Including scope and jig) Note: Temperature range depends on R/I-version. Please see table on page 2. #### **Read Cycle** | | | | R1LV | | | | | |------------------------------------|------------------|-----|------|-----|-----|------|-------| | | | -58 | 5% | -71 | _% | | | | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | | Read cycle time | t <sub>RC</sub> | 55 | _ | 70 | _ | ns | | | Address access time | t <sub>AA</sub> | _ | 55 | _ | 70 | ns | | | Chip select access time | t <sub>co</sub> | _ | 55 | _ | 70 | ns | | | Output enable to output valid | t <sub>oe</sub> | _ | 30 | _ | 35 | ns | | | Chip select to output in low-Z | t <sub>LZ</sub> | 10 | _ | 10 | _ | ns | 2 | | Output enable to output in low-Z | t <sub>olz</sub> | 5 | _ | 5 | _ | ns | 2 | | Chip deselect to output in high-Z | t <sub>HZ</sub> | 0 | 20 | 0 | 25 | ns | 1, 2 | | Output disable to output in high-Z | t <sub>ohz</sub> | 0 | 20 | 0 | 25 | ns | 1, 2 | | Output hold from address change | t <sub>oh</sub> | 10 | _ | 10 | _ | ns | | #### R1LV0408D Series #### Write Cycle | | | | R1LV | | | | | |------------------------------------|------------------|-----|------------|------|-----|------|---------| | | | -59 | <b>5</b> % | -7L% | | | | | Parameter | Symbol | Min | Max | Min | Max | Unit | Notes | | Write cycle time | t <sub>wc</sub> | 55 | _ | 70 | _ | ns | | | Chip selection to end of write | t <sub>cw</sub> | 50 | _ | 60 | _ | ns | 4 | | Address setup time | t <sub>AS</sub> | 0 | _ | 0 | _ | ns | 5 | | Address valid to end of write | t <sub>AW</sub> | 50 | _ | 60 | _ | ns | | | Write pulse width | t <sub>wP</sub> | 40 | _ | 50 | _ | ns | 3, 12 | | Write recovery time | t <sub>wr</sub> | 0 | _ | 0 | _ | ns | 6 | | Write to output in high-Z | t <sub>wHZ</sub> | 0 | 20 | 0 | 25 | ns | 1, 2, 7 | | Data to write time overlap | t <sub>DW</sub> | 25 | _ | 30 | _ | ns | | | Data hold from write time | t <sub>DH</sub> | 0 | _ | 0 | _ | ns | | | Output active from end of write | t <sub>ow</sub> | 5 | _ | 5 | _ | ns | 2 | | Output disable to output in high-Z | t <sub>ohz</sub> | 0 | 20 | 0 | 25 | ns | 1, 2, 7 | Notes: 1. $t_{HZ}$ , $t_{OHZ}$ and $t_{WHZ}$ are defined as the time at which the outputs achieve the open circuit conditions and are not referred to output voltage levels. - 2. This parameter is sampled and not 100% tested. - 3. A write occurs during the overlap ( $t_{wP}$ ) of a low CS# and a low WE#. A write begins at the later transition of CS# going low or WE# going low. A write ends at the earlier transition of CS# going high or WE# going high. $t_{wP}$ is measured from the beginning of write to the end of write. - 4. $t_{\text{cw}}$ is measured from CS# going low to the end of write. - 5. $\,t_{_{\! AS}}$ is measured from the address valid to the beginning of write. - 6. t<sub>ws</sub> is measured from the earlier of WE# or CS# going high to the end of write cycle. - 7. During this period, I/O pins are in the output state so that the input signals of the opposite phase to the outputs must not be applied. - 8. If the CS# low transition occurs simultaneously with the WE# low transition or after the WE# transition, the output remain in a high impedance state. - 9. Dout is the same phase of the write data of this write cycle. - 10. Dout is the read data of next address. - 11. If CS# is low during this period, I/O pins are in the output state. Therefore, the input signals of the opposite phase to the outputs must not be applied to them. - 12. In the write cycle with OE# low fixed, $t_{WP}$ must satisfy the following equation to avoid a problem of data bus contention. $t_{WP} \ge t_{DW} \min + t_{WHZ} \max$ ## **Timing Waveform** Read Timing Waveform (WE# = $V_{\text{\tiny IH}}$ ) ## Write Timing Waveform (1) (OE# Clock) ## Write Timing Waveform (2) (OE# Low Fixed) ## Low V<sub>CC</sub> Data Retention Characteristics $(Ta = 0 \text{ to } +70^{\circ}\text{C} / -40 \text{ to } +85^{\circ}\text{C})$ | | Symbol | Min | Тур | Max | Unit | Test conditions | | | |--------------------------------------|--------|----------|-------------------|-----|-------------------------|-----------------|----|-------------------------------------------------------| | V <sub>cc</sub> for data retention | | | V <sub>DR</sub> | 2 | _ | | V | CS# ≥ V <sub>cc</sub> – 0.2 V, Vin ≥ 0 V | | Data | -5S% | to +85°C | I <sub>CCDR</sub> | _ | _ | 10 | μΑ | $V_{cc} = 3.0 \text{ V}, \text{ Vin} \ge 0 \text{ V}$ | | retention<br>current | | to +70°C | I <sub>CCDR</sub> | — | _ | 8 | μΑ | CS# ≥ V <sub>cc</sub> – 0.2 V | | ourion | | to +40°C | I <sub>CCDR</sub> | _ | _ | 3 | μΑ | Average values | | | | to +25°C | I <sub>CCDR</sub> | — | <b>1</b> * <sup>1</sup> | 2.5 | μΑ | | | | -7L% | to +85°C | I <sub>CCDR</sub> | _ | _ | 20 | μΑ | | | | | to +70°C | CCDR | _ | _ | 16 | μΑ | | | | | to +40°C | I <sub>CCDR</sub> | — | _ | 10 | μΑ | | | | | to +25°C | I <sub>CCDR</sub> | — | 1*1 | 10 | μΑ | | | Chip deselect to data retention time | | | t <sub>cdr</sub> | 0 | _ | | ns | See retention waveform | | Operation recovery time | | | t <sub>R</sub> | 5 | | | ms | | Note: 1. Typical values are at $V_{cc} = 3.0 \text{ V}$ , $Ta = +25^{\circ}\text{C}$ and specified loading, and not guaranteed. ## Low $V_{\text{CC}}$ Data Retention Timing Waveform (CS# Controlled) ## **Revision History** ## **R1LV0408D Series Data Sheet** | Rev. | Date | | Contents of Modification | | | | |------|---------------|------|---------------------------------------------------------|--|--|--| | | | Page | Description | | | | | 0.01 | Dec. 25, 2006 | _ | Initial issue | | | | | 1.00 | May. 24, 2007 | 6 | DC Characteristics | | | | | | | | I <sub>SB1</sub> (-5S%) (to +25°C) max: 3 μA to 2.5 μA | | | | | | | 12 | Low V <sub>CC</sub> Data Retention Characteristics | | | | | | | | I <sub>CCDR</sub> (-5S%) (to +25°C) max: 3 μA to 2.5 μA | | | | | | | | Deletion of note 2 | | | | Renesas Technology Corp. sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan - Renesas lechnology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan Notes: 1. This document is provided for reference purposes only so that Renesas customers may select the appropriate Renesas products for their use. Renesas neither makes warrantes or representations with respect to the accuracy or completeness of the information in this document nor grants any license to any intellectual property girbs to any other rights of representations with respect to the information in this document in this document of the purpose of the respect of the information in this document in the product data, diagrams, charts, programs, algorithms, and application circuit examples. 3. You should not use the products of the technology described in this document for the purpose of military use. When exporting the products or technology described herein, you should follow the applicable export control laws and regulations, and procedures required by such to change without any plan protein. Before purchasing or using any Renesas products listed in this document, in the development is satisfied. The procedure is such as the development of dev ### **RENESAS SALES OFFICES** http://www.renesas.com Refer to "http://www.renesas.com/en/network" for the latest and detailed information. #### Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501 Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900 Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898 Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071 **Renesas Technology Taiwan Co., Ltd.** 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999 Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001 Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145 Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510